blob: e74c2fc360f1d906b7c0d57a274b5f102409310a [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Eugeni Dodonov45244b82012-05-09 15:37:20 -030037/* HDMI/DVI modes ignore everything but the last 2 items. So we share
38 * them for both DP and FDI transports, allowing those ports to
39 * automatically adapt to HDMI connections as well
40 */
Jani Nikula10122052014-08-27 16:27:30 +030041static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030042 { 0x00FFFFFF, 0x0006000E, 0x0 },
43 { 0x00D75FFF, 0x0005000A, 0x0 },
44 { 0x00C30FFF, 0x00040006, 0x0 },
45 { 0x80AAAFFF, 0x000B0000, 0x0 },
46 { 0x00FFFFFF, 0x0005000A, 0x0 },
47 { 0x00D75FFF, 0x000C0004, 0x0 },
48 { 0x80C30FFF, 0x000B0000, 0x0 },
49 { 0x00FFFFFF, 0x00040006, 0x0 },
50 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030051};
52
Jani Nikula10122052014-08-27 16:27:30 +030053static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030054 { 0x00FFFFFF, 0x0007000E, 0x0 },
55 { 0x00D75FFF, 0x000F000A, 0x0 },
56 { 0x00C30FFF, 0x00060006, 0x0 },
57 { 0x00AAAFFF, 0x001E0000, 0x0 },
58 { 0x00FFFFFF, 0x000F000A, 0x0 },
59 { 0x00D75FFF, 0x00160004, 0x0 },
60 { 0x00C30FFF, 0x001E0000, 0x0 },
61 { 0x00FFFFFF, 0x00060006, 0x0 },
62 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030063};
64
Jani Nikula10122052014-08-27 16:27:30 +030065static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
66 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
68 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
69 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
70 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
71 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
72 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
73 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
74 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
75 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
76 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
77 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
78 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030079};
80
Jani Nikula10122052014-08-27 16:27:30 +030081static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030082 { 0x00FFFFFF, 0x00000012, 0x0 },
83 { 0x00EBAFFF, 0x00020011, 0x0 },
84 { 0x00C71FFF, 0x0006000F, 0x0 },
85 { 0x00AAAFFF, 0x000E000A, 0x0 },
86 { 0x00FFFFFF, 0x00020011, 0x0 },
87 { 0x00DB6FFF, 0x0005000F, 0x0 },
88 { 0x00BEEFFF, 0x000A000C, 0x0 },
89 { 0x00FFFFFF, 0x0005000F, 0x0 },
90 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -070091};
92
Jani Nikula10122052014-08-27 16:27:30 +030093static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030094 { 0x00FFFFFF, 0x0007000E, 0x0 },
95 { 0x00D75FFF, 0x000E000A, 0x0 },
96 { 0x00BEFFFF, 0x00140006, 0x0 },
97 { 0x80B2CFFF, 0x001B0002, 0x0 },
98 { 0x00FFFFFF, 0x000E000A, 0x0 },
99 { 0x00DB6FFF, 0x00160005, 0x0 },
100 { 0x80C71FFF, 0x001A0002, 0x0 },
101 { 0x00F7DFFF, 0x00180004, 0x0 },
102 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700103};
104
Jani Nikula10122052014-08-27 16:27:30 +0300105static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300106 { 0x00FFFFFF, 0x0001000E, 0x0 },
107 { 0x00D75FFF, 0x0004000A, 0x0 },
108 { 0x00C30FFF, 0x00070006, 0x0 },
109 { 0x00AAAFFF, 0x000C0000, 0x0 },
110 { 0x00FFFFFF, 0x0004000A, 0x0 },
111 { 0x00D75FFF, 0x00090004, 0x0 },
112 { 0x00C30FFF, 0x000C0000, 0x0 },
113 { 0x00FFFFFF, 0x00070006, 0x0 },
114 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700115};
116
Jani Nikula10122052014-08-27 16:27:30 +0300117static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
118 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
120 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
121 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
122 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
123 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
124 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
125 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
126 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
127 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
128 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100129};
130
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700131/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000132static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300133 { 0x00002016, 0x000000A0, 0x0 },
134 { 0x00005012, 0x0000009B, 0x0 },
135 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800136 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300137 { 0x00002016, 0x0000009B, 0x0 },
138 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800139 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300140 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800141 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000142};
143
David Weinehallf8896f52015-06-25 11:11:03 +0300144/* Skylake U */
145static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700146 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300147 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300148 { 0x80007011, 0x000000CD, 0x1 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700150 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800151 { 0x80005012, 0x000000C0, 0x1 },
152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300155};
156
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700157/* Skylake Y */
158static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300159 { 0x00000018, 0x000000A2, 0x0 },
160 { 0x00005012, 0x00000088, 0x0 },
Ville Syrjälä5ac90562016-08-02 15:21:57 +0300161 { 0x80007011, 0x000000CD, 0x3 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300163 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x3 },
165 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
170/*
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700171 * Skylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300172 * eDP 1.4 low vswing translation parameters
173 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530174static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300175 { 0x00000018, 0x000000A8, 0x0 },
176 { 0x00004013, 0x000000A9, 0x0 },
177 { 0x00007011, 0x000000A2, 0x0 },
178 { 0x00009010, 0x0000009C, 0x0 },
179 { 0x00000018, 0x000000A9, 0x0 },
180 { 0x00006013, 0x000000A2, 0x0 },
181 { 0x00007011, 0x000000A6, 0x0 },
182 { 0x00000018, 0x000000AB, 0x0 },
183 { 0x00007013, 0x0000009F, 0x0 },
184 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530185};
186
David Weinehallf8896f52015-06-25 11:11:03 +0300187/*
188 * Skylake U
189 * eDP 1.4 low vswing translation parameters
190 */
191static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
192 { 0x00000018, 0x000000A8, 0x0 },
193 { 0x00004013, 0x000000A9, 0x0 },
194 { 0x00007011, 0x000000A2, 0x0 },
195 { 0x00009010, 0x0000009C, 0x0 },
196 { 0x00000018, 0x000000A9, 0x0 },
197 { 0x00006013, 0x000000A2, 0x0 },
198 { 0x00007011, 0x000000A6, 0x0 },
199 { 0x00002016, 0x000000AB, 0x0 },
200 { 0x00005013, 0x0000009F, 0x0 },
201 { 0x00000018, 0x000000DF, 0x0 },
202};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530203
David Weinehallf8896f52015-06-25 11:11:03 +0300204/*
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700205 * Skylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300206 * eDP 1.4 low vswing translation parameters
207 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700208static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300209 { 0x00000018, 0x000000A8, 0x0 },
210 { 0x00004013, 0x000000AB, 0x0 },
211 { 0x00007011, 0x000000A4, 0x0 },
212 { 0x00009010, 0x000000DF, 0x0 },
213 { 0x00000018, 0x000000AA, 0x0 },
214 { 0x00006013, 0x000000A4, 0x0 },
215 { 0x00007011, 0x0000009D, 0x0 },
216 { 0x00000018, 0x000000A0, 0x0 },
217 { 0x00006012, 0x000000DF, 0x0 },
218 { 0x00000018, 0x0000008A, 0x0 },
219};
220
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700221/* Skylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000222static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300223 { 0x00000018, 0x000000AC, 0x0 },
224 { 0x00005012, 0x0000009D, 0x0 },
225 { 0x00007011, 0x00000088, 0x0 },
226 { 0x00000018, 0x000000A1, 0x0 },
227 { 0x00000018, 0x00000098, 0x0 },
228 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800229 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300230 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800231 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
232 { 0x80003015, 0x000000C0, 0x1 },
233 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300234};
235
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700236/* Skylake Y */
237static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300238 { 0x00000018, 0x000000A1, 0x0 },
239 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800240 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300241 { 0x00000018, 0x000000A4, 0x0 },
242 { 0x00000018, 0x0000009D, 0x0 },
243 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800244 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300245 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800246 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
247 { 0x80003015, 0x000000C0, 0x3 },
248 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000249};
250
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530251struct bxt_ddi_buf_trans {
252 u32 margin; /* swing value */
253 u32 scale; /* scale value */
254 u32 enable; /* scale enable */
255 u32 deemphasis;
256 bool default_index; /* true if the entry represents default value */
257};
258
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530259static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
260 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300261 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
262 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
263 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
264 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
265 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
266 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
267 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
268 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
269 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300270 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530271};
272
Sonika Jindald9d70002015-09-24 10:24:56 +0530273static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
274 /* Idx NT mV diff db */
275 { 26, 0, 0, 128, false }, /* 0: 200 0 */
276 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
277 { 48, 0, 0, 96, false }, /* 2: 200 4 */
278 { 54, 0, 0, 69, false }, /* 3: 200 6 */
279 { 32, 0, 0, 128, false }, /* 4: 250 0 */
280 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
281 { 54, 0, 0, 85, false }, /* 6: 250 4 */
282 { 43, 0, 0, 128, false }, /* 7: 300 0 */
283 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
284 { 48, 0, 0, 128, false }, /* 9: 300 0 */
285};
286
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530287/* BSpec has 2 recommended values - entries 0 and 8.
288 * Using the entry with higher vswing.
289 */
290static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
291 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300292 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
293 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
294 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
295 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
296 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
297 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
298 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
299 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
300 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530301 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
302};
303
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300304enum port intel_ddi_get_encoder_port(struct intel_encoder *encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300305{
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300306 switch (encoder->type) {
Jani Nikula8cd21b72015-09-29 10:24:26 +0300307 case INTEL_OUTPUT_DP_MST:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300308 return enc_to_mst(&encoder->base)->primary->port;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300309 case INTEL_OUTPUT_DP:
Jani Nikula8cd21b72015-09-29 10:24:26 +0300310 case INTEL_OUTPUT_EDP:
311 case INTEL_OUTPUT_HDMI:
312 case INTEL_OUTPUT_UNKNOWN:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300313 return enc_to_dig_port(&encoder->base)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300314 case INTEL_OUTPUT_ANALOG:
Ville Syrjälä5a5d24d2016-07-12 15:59:35 +0300315 return PORT_E;
316 default:
317 MISSING_CASE(encoder->type);
318 return PORT_A;
Paulo Zanonifc914632012-10-05 12:05:54 -0300319 }
320}
321
Ville Syrjäläacee2992015-12-08 19:59:39 +0200322static const struct ddi_buf_trans *
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300323bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
324{
325 if (dev_priv->vbt.edp.low_vswing) {
326 *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
327 return bdw_ddi_translations_edp;
328 } else {
329 *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
330 return bdw_ddi_translations_dp;
331 }
332}
333
334static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200335skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300336{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200337 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700338 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200339 return skl_y_ddi_translations_dp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200340 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300341 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200342 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300343 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300344 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200345 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300346 }
David Weinehallf8896f52015-06-25 11:11:03 +0300347}
348
349static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200350skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300351{
Jani Nikula06411f02016-03-24 17:50:21 +0200352 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200353 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200354 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
355 return skl_y_ddi_translations_edp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200356 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200357 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
358 return skl_u_ddi_translations_edp;
359 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200360 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
361 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200362 }
David Weinehallf8896f52015-06-25 11:11:03 +0300363 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200364
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200365 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200366}
David Weinehallf8896f52015-06-25 11:11:03 +0300367
Ville Syrjäläacee2992015-12-08 19:59:39 +0200368static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200369skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200370{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200371 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200372 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
373 return skl_y_ddi_translations_hdmi;
374 } else {
375 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
376 return skl_ddi_translations_hdmi;
377 }
David Weinehallf8896f52015-06-25 11:11:03 +0300378}
379
Ville Syrjälä8d8bb852016-07-12 15:59:30 +0300380static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
381{
382 int n_hdmi_entries;
383 int hdmi_level;
384 int hdmi_default_entry;
385
386 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
387
388 if (IS_BROXTON(dev_priv))
389 return hdmi_level;
390
391 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
392 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
393 hdmi_default_entry = 8;
394 } else if (IS_BROADWELL(dev_priv)) {
395 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
396 hdmi_default_entry = 7;
397 } else if (IS_HASWELL(dev_priv)) {
398 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
399 hdmi_default_entry = 6;
400 } else {
401 WARN(1, "ddi translation table missing\n");
402 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
403 hdmi_default_entry = 7;
404 }
405
406 /* Choose a good default if VBT is badly populated */
407 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
408 hdmi_level >= n_hdmi_entries)
409 hdmi_level = hdmi_default_entry;
410
411 return hdmi_level;
412}
413
Art Runyane58623c2013-11-02 21:07:41 -0700414/*
415 * Starting with Haswell, DDI port buffers must be programmed with correct
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300416 * values in advance. This function programs the correct values for
417 * DP/eDP/FDI use cases.
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300418 */
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300419void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300420{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200421 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300422 u32 iboost_bit = 0;
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300423 int i, n_dp_entries, n_edp_entries, size;
424 enum port port = intel_ddi_get_encoder_port(encoder);
Jani Nikula10122052014-08-27 16:27:30 +0300425 const struct ddi_buf_trans *ddi_translations_fdi;
426 const struct ddi_buf_trans *ddi_translations_dp;
427 const struct ddi_buf_trans *ddi_translations_edp;
Jani Nikula10122052014-08-27 16:27:30 +0300428 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700429
Ville Syrjälä9f332432016-07-12 15:59:31 +0300430 if (IS_BROXTON(dev_priv))
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530431 return;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200432
433 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Paulo Zanonic30400f2015-07-03 12:31:30 -0300434 ddi_translations_fdi = NULL;
David Weinehallf8896f52015-06-25 11:11:03 +0300435 ddi_translations_dp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200436 skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
David Weinehallf8896f52015-06-25 11:11:03 +0300437 ddi_translations_edp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200438 skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200439 } else if (IS_BROADWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700440 ddi_translations_fdi = bdw_ddi_translations_fdi;
441 ddi_translations_dp = bdw_ddi_translations_dp;
Ville Syrjäläa930acd2016-07-12 15:59:36 +0300442 ddi_translations_edp = bdw_get_buf_trans_edp(dev_priv, &n_edp_entries);
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530443 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200444 } else if (IS_HASWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700445 ddi_translations_fdi = hsw_ddi_translations_fdi;
446 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700447 ddi_translations_edp = hsw_ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530448 n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
Art Runyane58623c2013-11-02 21:07:41 -0700449 } else {
450 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700451 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700452 ddi_translations_fdi = bdw_ddi_translations_fdi;
453 ddi_translations_dp = bdw_ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530454 n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
455 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Art Runyane58623c2013-11-02 21:07:41 -0700456 }
457
Rodrigo Vivi0a918772016-09-30 11:05:56 -0700458 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
459 /* If we're boosting the current, set bit 31 of trans1 */
460 if (dev_priv->vbt.ddi_port_info[port].dp_boost_level)
461 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
462
463 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
464 port != PORT_A && port != PORT_E &&
465 n_edp_entries > 9))
466 n_edp_entries = 9;
467 }
468
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200469 switch (encoder->type) {
470 case INTEL_OUTPUT_EDP:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700471 ddi_translations = ddi_translations_edp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530472 size = n_edp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700473 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +0300474 case INTEL_OUTPUT_DP:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700475 ddi_translations = ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530476 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700477 break;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200478 case INTEL_OUTPUT_ANALOG:
479 ddi_translations = ddi_translations_fdi;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530480 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700481 break;
482 default:
483 BUG();
484 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300485
Ville Syrjälä9712e682015-09-18 20:03:22 +0300486 for (i = 0; i < size; i++) {
487 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
488 ddi_translations[i].trans1 | iboost_bit);
489 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
490 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300491 }
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300492}
Damien Lespiauce4dd492014-08-01 11:07:54 +0100493
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300494/*
495 * Starting with Haswell, DDI port buffers must be programmed with correct
496 * values in advance. This function programs the correct values for
497 * HDMI/DVI use cases.
498 */
499static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder)
500{
501 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
502 u32 iboost_bit = 0;
503 int n_hdmi_entries, hdmi_level;
504 enum port port = intel_ddi_get_encoder_port(encoder);
505 const struct ddi_buf_trans *ddi_translations_hdmi;
506
507 if (IS_BROXTON(dev_priv))
Damien Lespiauce3b7e92014-08-04 15:04:43 +0100508 return;
509
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300510 hdmi_level = intel_ddi_hdmi_level(dev_priv, port);
511
512 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
513 ddi_translations_hdmi = skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300514
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300515 /* If we're boosting the current, set bit 31 of trans1 */
Ville Syrjälä1edaaa22016-07-12 15:59:34 +0300516 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300517 iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
518 } else if (IS_BROADWELL(dev_priv)) {
519 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
520 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
521 } else if (IS_HASWELL(dev_priv)) {
522 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
523 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
524 } else {
525 WARN(1, "ddi translation table missing\n");
526 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
527 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
528 }
529
Paulo Zanoni6acab152013-09-12 17:06:24 -0300530 /* Entry 9 is for HDMI: */
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300531 I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300532 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
Ville Syrjäläed9c77d2016-07-12 15:59:32 +0300533 I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
Ville Syrjälä9712e682015-09-18 20:03:22 +0300534 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300535}
536
Paulo Zanoni248138b2012-11-29 11:29:31 -0200537static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
538 enum port port)
539{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200540 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200541 int i;
542
Vandana Kannan3449ca82015-03-27 14:19:09 +0200543 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200544 udelay(1);
545 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
546 return;
547 }
548 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
549}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300550
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700551static uint32_t hsw_pll_to_ddi_pll_sel(struct intel_shared_dpll *pll)
552{
553 switch (pll->id) {
554 case DPLL_ID_WRPLL1:
555 return PORT_CLK_SEL_WRPLL1;
556 case DPLL_ID_WRPLL2:
557 return PORT_CLK_SEL_WRPLL2;
558 case DPLL_ID_SPLL:
559 return PORT_CLK_SEL_SPLL;
560 case DPLL_ID_LCPLL_810:
561 return PORT_CLK_SEL_LCPLL_810;
562 case DPLL_ID_LCPLL_1350:
563 return PORT_CLK_SEL_LCPLL_1350;
564 case DPLL_ID_LCPLL_2700:
565 return PORT_CLK_SEL_LCPLL_2700;
566 default:
567 MISSING_CASE(pll->id);
568 return PORT_CLK_SEL_NONE;
569 }
570}
571
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300572/* Starting with Haswell, different DDI ports can work in FDI mode for
573 * connection to the PCH-located connectors. For this, it is necessary to train
574 * both the DDI port and PCH receiver for the desired DDI buffer settings.
575 *
576 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
577 * please note that when FDI mode is active on DDI E, it shares 2 lines with
578 * DDI A (which is used for eDP)
579 */
580
581void hsw_fdi_link_train(struct drm_crtc *crtc)
582{
583 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100584 struct drm_i915_private *dev_priv = to_i915(dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200586 struct intel_encoder *encoder;
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700587 u32 temp, i, rx_ctl_val, ddi_pll_sel;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300588
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200589 for_each_encoder_on_crtc(dev, crtc, encoder) {
590 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
Ville Syrjälä32bdc402016-07-12 15:59:33 +0300591 intel_prepare_dp_ddi_buffers(encoder);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200592 }
593
Paulo Zanoni04945642012-11-01 21:00:59 -0200594 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
595 * mode set "sequence for CRT port" document:
596 * - TP1 to TP2 time with the default value
597 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100598 *
599 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200600 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300601 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200602 FDI_RX_PWRDN_LANE0_VAL(2) |
603 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
604
605 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000606 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100607 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200608 FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300609 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
610 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200611 udelay(220);
612
613 /* Switch from Rawclk to PCDclk */
614 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300615 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200616
617 /* Configure Port Clock Select */
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700618 ddi_pll_sel = hsw_pll_to_ddi_pll_sel(intel_crtc->config->shared_dpll);
619 I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
620 WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200621
622 /* Start the training iterating through available voltages and emphasis,
623 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300624 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300625 /* Configure DP_TP_CTL with auto-training */
626 I915_WRITE(DP_TP_CTL(PORT_E),
627 DP_TP_CTL_FDI_AUTOTRAIN |
628 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
629 DP_TP_CTL_LINK_TRAIN_PAT1 |
630 DP_TP_CTL_ENABLE);
631
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000632 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
633 * DDI E does not support port reversal, the functionality is
634 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
635 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300636 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200637 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200638 ((intel_crtc->config->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530639 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200640 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300641
642 udelay(600);
643
Paulo Zanoni04945642012-11-01 21:00:59 -0200644 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300645 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300646
Paulo Zanoni04945642012-11-01 21:00:59 -0200647 /* Enable PCH FDI Receiver with auto-training */
648 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300649 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
650 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200651
652 /* Wait for FDI receiver lane calibration */
653 udelay(30);
654
655 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300656 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200657 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300658 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
659 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200660
661 /* Wait for FDI auto training time */
662 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300663
664 temp = I915_READ(DP_TP_STATUS(PORT_E));
665 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200666 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200667 break;
668 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300669
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200670 /*
671 * Leave things enabled even if we failed to train FDI.
672 * Results in less fireworks from the state checker.
673 */
674 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
675 DRM_ERROR("FDI link training failed!\n");
676 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300677 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200678
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200679 rx_ctl_val &= ~FDI_RX_ENABLE;
680 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
681 POSTING_READ(FDI_RX_CTL(PIPE_A));
682
Paulo Zanoni248138b2012-11-29 11:29:31 -0200683 temp = I915_READ(DDI_BUF_CTL(PORT_E));
684 temp &= ~DDI_BUF_CTL_ENABLE;
685 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
686 POSTING_READ(DDI_BUF_CTL(PORT_E));
687
Paulo Zanoni04945642012-11-01 21:00:59 -0200688 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200689 temp = I915_READ(DP_TP_CTL(PORT_E));
690 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
691 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
692 I915_WRITE(DP_TP_CTL(PORT_E), temp);
693 POSTING_READ(DP_TP_CTL(PORT_E));
694
695 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200696
Paulo Zanoni04945642012-11-01 21:00:59 -0200697 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300698 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200699 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
700 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300701 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
702 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300703 }
704
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200705 /* Enable normal pixel sending for FDI */
706 I915_WRITE(DP_TP_CTL(PORT_E),
707 DP_TP_CTL_FDI_AUTOTRAIN |
708 DP_TP_CTL_LINK_TRAIN_NORMAL |
709 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
710 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300711}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300712
Dave Airlie44905a272014-05-02 13:36:43 +1000713void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
714{
715 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
716 struct intel_digital_port *intel_dig_port =
717 enc_to_dig_port(&encoder->base);
718
719 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530720 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300721 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a272014-05-02 13:36:43 +1000722}
723
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300724static struct intel_encoder *
725intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
726{
727 struct drm_device *dev = crtc->dev;
728 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
729 struct intel_encoder *intel_encoder, *ret = NULL;
730 int num_encoders = 0;
731
732 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
733 ret = intel_encoder;
734 num_encoders++;
735 }
736
737 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300738 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
739 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300740
741 BUG_ON(ret == NULL);
742 return ret;
743}
744
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530745struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200746intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200747{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200748 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
749 struct intel_encoder *ret = NULL;
750 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300751 struct drm_connector *connector;
752 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200753 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200754 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200755
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200756 state = crtc_state->base.state;
757
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300758 for_each_connector_in_state(state, connector, connector_state, i) {
759 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200760 continue;
761
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300762 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200763 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200764 }
765
766 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
767 pipe_name(crtc->pipe));
768
769 BUG_ON(ret == NULL);
770 return ret;
771}
772
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100773#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200775static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
776 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -0800777{
778 int refclk = LC_FREQ;
779 int n, p, r;
780 u32 wrpll;
781
782 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300783 switch (wrpll & WRPLL_PLL_REF_MASK) {
784 case WRPLL_PLL_SSC:
785 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800786 /*
787 * We could calculate spread here, but our checking
788 * code only cares about 5% accuracy, and spread is a max of
789 * 0.5% downspread.
790 */
791 refclk = 135;
792 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300793 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800794 refclk = LC_FREQ;
795 break;
796 default:
797 WARN(1, "bad wrpll refclk\n");
798 return 0;
799 }
800
801 r = wrpll & WRPLL_DIVIDER_REF_MASK;
802 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
803 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
804
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800805 /* Convert to KHz, p & r have a fixed point portion */
806 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800807}
808
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000809static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
810 uint32_t dpll)
811{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200812 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000813 uint32_t cfgcr1_val, cfgcr2_val;
814 uint32_t p0, p1, p2, dco_freq;
815
Ville Syrjälä923c12412015-09-30 17:06:43 +0300816 cfgcr1_reg = DPLL_CFGCR1(dpll);
817 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000818
819 cfgcr1_val = I915_READ(cfgcr1_reg);
820 cfgcr2_val = I915_READ(cfgcr2_reg);
821
822 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
823 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
824
825 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
826 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
827 else
828 p1 = 1;
829
830
831 switch (p0) {
832 case DPLL_CFGCR2_PDIV_1:
833 p0 = 1;
834 break;
835 case DPLL_CFGCR2_PDIV_2:
836 p0 = 2;
837 break;
838 case DPLL_CFGCR2_PDIV_3:
839 p0 = 3;
840 break;
841 case DPLL_CFGCR2_PDIV_7:
842 p0 = 7;
843 break;
844 }
845
846 switch (p2) {
847 case DPLL_CFGCR2_KDIV_5:
848 p2 = 5;
849 break;
850 case DPLL_CFGCR2_KDIV_2:
851 p2 = 2;
852 break;
853 case DPLL_CFGCR2_KDIV_3:
854 p2 = 3;
855 break;
856 case DPLL_CFGCR2_KDIV_1:
857 p2 = 1;
858 break;
859 }
860
861 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
862
863 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
864 1000) / 0x8000;
865
866 return dco_freq / (p0 * p1 * p2 * 5);
867}
868
Ville Syrjälä398a0172015-06-30 15:33:51 +0300869static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
870{
871 int dotclock;
872
873 if (pipe_config->has_pch_encoder)
874 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
875 &pipe_config->fdi_m_n);
Ville Syrjälä37a56502016-06-22 21:57:04 +0300876 else if (intel_crtc_has_dp_encoder(pipe_config))
Ville Syrjälä398a0172015-06-30 15:33:51 +0300877 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
878 &pipe_config->dp_m_n);
879 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
880 dotclock = pipe_config->port_clock * 2 / 3;
881 else
882 dotclock = pipe_config->port_clock;
883
884 if (pipe_config->pixel_multiplier)
885 dotclock /= pipe_config->pixel_multiplier;
886
887 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
888}
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000889
890static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200891 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000892{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100893 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000894 int link_clock = 0;
895 uint32_t dpll_ctl1, dpll;
896
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700897 dpll = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000898
899 dpll_ctl1 = I915_READ(DPLL_CTRL1);
900
901 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
902 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
903 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100904 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
905 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000906
907 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100908 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000909 link_clock = 81000;
910 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100911 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530912 link_clock = 108000;
913 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100914 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000915 link_clock = 135000;
916 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100917 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530918 link_clock = 162000;
919 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100920 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530921 link_clock = 216000;
922 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100923 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000924 link_clock = 270000;
925 break;
926 default:
927 WARN(1, "Unsupported link rate\n");
928 break;
929 }
930 link_clock *= 2;
931 }
932
933 pipe_config->port_clock = link_clock;
934
Ville Syrjälä398a0172015-06-30 15:33:51 +0300935 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000936}
937
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200938static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200939 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -0800940{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100941 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes11578552014-01-21 12:42:10 -0800942 int link_clock = 0;
943 u32 val, pll;
944
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -0700945 val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
Jesse Barnes11578552014-01-21 12:42:10 -0800946 switch (val & PORT_CLK_SEL_MASK) {
947 case PORT_CLK_SEL_LCPLL_810:
948 link_clock = 81000;
949 break;
950 case PORT_CLK_SEL_LCPLL_1350:
951 link_clock = 135000;
952 break;
953 case PORT_CLK_SEL_LCPLL_2700:
954 link_clock = 270000;
955 break;
956 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +0300957 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -0800958 break;
959 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +0300960 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -0800961 break;
962 case PORT_CLK_SEL_SPLL:
963 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
964 if (pll == SPLL_PLL_FREQ_810MHz)
965 link_clock = 81000;
966 else if (pll == SPLL_PLL_FREQ_1350MHz)
967 link_clock = 135000;
968 else if (pll == SPLL_PLL_FREQ_2700MHz)
969 link_clock = 270000;
970 else {
971 WARN(1, "bad spll freq\n");
972 return;
973 }
974 break;
975 default:
976 WARN(1, "bad port clock sel\n");
977 return;
978 }
979
980 pipe_config->port_clock = link_clock * 2;
981
Ville Syrjälä398a0172015-06-30 15:33:51 +0300982 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -0800983}
984
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530985static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
986 enum intel_dpll_id dpll)
987{
Imre Deakaa610dc2015-06-22 23:35:52 +0300988 struct intel_shared_dpll *pll;
989 struct intel_dpll_hw_state *state;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300990 struct dpll clock;
Imre Deakaa610dc2015-06-22 23:35:52 +0300991
992 /* For DDI ports we always use a shared PLL. */
993 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
994 return 0;
995
996 pll = &dev_priv->shared_dplls[dpll];
997 state = &pll->config.hw_state;
998
999 clock.m1 = 2;
1000 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
1001 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
1002 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
1003 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
1004 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
1005 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
1006
1007 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301008}
1009
1010static void bxt_ddi_clock_get(struct intel_encoder *encoder,
1011 struct intel_crtc_state *pipe_config)
1012{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001013 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301014 enum port port = intel_ddi_get_encoder_port(encoder);
1015 uint32_t dpll = port;
1016
Ville Syrjälä398a0172015-06-30 15:33:51 +03001017 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301018
Ville Syrjälä398a0172015-06-30 15:33:51 +03001019 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301020}
1021
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001022void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001023 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001024{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001025 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Damien Lespiau22606a12014-12-12 14:26:57 +00001026
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001027 if (INTEL_GEN(dev_priv) <= 8)
Damien Lespiau22606a12014-12-12 14:26:57 +00001028 hsw_ddi_clock_get(encoder, pipe_config);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001029 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Damien Lespiau22606a12014-12-12 14:26:57 +00001030 skl_ddi_clock_get(encoder, pipe_config);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001031 else if (IS_BROXTON(dev_priv))
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301032 bxt_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001033}
1034
Damien Lespiau0220ab62014-07-29 18:06:22 +01001035static bool
Damien Lespiaud664c0c2014-07-29 18:06:23 +01001036hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001037 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001038 struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001039{
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001040 struct intel_shared_dpll *pll;
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001041
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02001042 pll = intel_get_shared_dpll(intel_crtc, crtc_state,
1043 intel_encoder);
1044 if (!pll)
1045 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1046 pipe_name(intel_crtc->pipe));
1047
1048 return pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001049}
1050
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001051static bool
1052skl_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001053 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001054 struct intel_encoder *intel_encoder)
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001055{
1056 struct intel_shared_dpll *pll;
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001057
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001058 pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001059 if (pll == NULL) {
1060 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1061 pipe_name(intel_crtc->pipe));
1062 return false;
1063 }
1064
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001065 return true;
1066}
Damien Lespiau0220ab62014-07-29 18:06:22 +01001067
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301068static bool
1069bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
1070 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001071 struct intel_encoder *intel_encoder)
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301072{
Ander Conselvan de Oliveira34177c22016-03-08 17:46:25 +02001073 return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301074}
1075
Damien Lespiau0220ab62014-07-29 18:06:22 +01001076/*
1077 * Tries to find a *shared* PLL for the CRTC and store it in
1078 * intel_crtc->ddi_pll_sel.
1079 *
1080 * For private DPLLs, compute_config() should do the selection for us. This
1081 * function should be folded into compute_config() eventually.
1082 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001083bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
1084 struct intel_crtc_state *crtc_state)
Damien Lespiau0220ab62014-07-29 18:06:22 +01001085{
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001086 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001087 struct intel_encoder *intel_encoder =
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001088 intel_ddi_get_crtc_new_encoder(crtc_state);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001089
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001090 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001091 return skl_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001092 intel_encoder);
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001093 else if (IS_BROXTON(dev_priv))
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301094 return bxt_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001095 intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001096 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001097 return hsw_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001098 intel_encoder);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001099}
1100
Paulo Zanonidae84792012-10-15 15:51:30 -03001101void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
1102{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001103 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Paulo Zanonidae84792012-10-15 15:51:30 -03001104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1105 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001106 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -03001107 int type = intel_encoder->type;
1108 uint32_t temp;
1109
Ville Syrjäläcca05022016-06-22 21:57:06 +03001110 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001111 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1112
Paulo Zanonic9809792012-10-23 18:30:00 -02001113 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001114 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001115 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001116 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001117 break;
1118 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001119 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001120 break;
1121 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001122 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001123 break;
1124 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001125 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001126 break;
1127 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001128 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001129 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001130 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001131 }
1132}
1133
Dave Airlie0e32b392014-05-02 14:02:48 +10001134void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
1135{
1136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1137 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001138 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001139 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001140 uint32_t temp;
1141 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1142 if (state == true)
1143 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1144 else
1145 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1146 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1147}
1148
Damien Lespiau8228c252013-03-07 15:30:27 +00001149void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001150{
1151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1152 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanonic7670b12013-11-02 21:07:37 -07001153 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001154 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001155 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001157 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001158 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001159 uint32_t temp;
1160
Paulo Zanoniad80a812012-10-24 16:06:19 -02001161 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1162 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001163 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001165 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001166 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001167 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001168 break;
1169 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001170 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001171 break;
1172 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001173 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001174 break;
1175 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001176 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001177 break;
1178 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001179 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001180 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001181
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001182 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001184 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001185 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c42012-08-08 14:15:28 -03001186
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001187 if (cpu_transcoder == TRANSCODER_EDP) {
1188 switch (pipe) {
1189 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001190 /* On Haswell, can only use the always-on power well for
1191 * eDP when not using the panel fitter, and when not
1192 * using motion blur mitigation (which we don't
1193 * support). */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01001194 if (IS_HASWELL(dev_priv) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 (intel_crtc->config->pch_pfit.enabled ||
1196 intel_crtc->config->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001197 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1198 else
1199 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001200 break;
1201 case PIPE_B:
1202 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1203 break;
1204 case PIPE_C:
1205 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1206 break;
1207 default:
1208 BUG();
1209 break;
1210 }
1211 }
1212
Paulo Zanoni7739c332012-10-15 15:51:29 -03001213 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001214 if (intel_crtc->config->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001215 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001216 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001218 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001219 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001220 temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001221 } else if (type == INTEL_OUTPUT_DP ||
Paulo Zanoni7739c332012-10-15 15:51:29 -03001222 type == INTEL_OUTPUT_EDP) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001223 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001224 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001225 } else if (type == INTEL_OUTPUT_DP_MST) {
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001226 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001227 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001228 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001229 WARN(1, "Invalid encoder type %d for pipe %c\n",
1230 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001231 }
1232
Paulo Zanoniad80a812012-10-24 16:06:19 -02001233 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001234}
1235
Paulo Zanoniad80a812012-10-24 16:06:19 -02001236void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1237 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001238{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001239 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001240 uint32_t val = I915_READ(reg);
1241
Dave Airlie0e32b392014-05-02 14:02:48 +10001242 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001243 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001244 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001245}
1246
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001247bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1248{
1249 struct drm_device *dev = intel_connector->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001250 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001251 struct intel_encoder *intel_encoder = intel_connector->encoder;
1252 int type = intel_connector->base.connector_type;
1253 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1254 enum pipe pipe = 0;
1255 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001256 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001257 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001258 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001259
Paulo Zanoni882244a2014-04-01 14:55:12 -03001260 power_domain = intel_display_port_power_domain(intel_encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001261 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001262 return false;
1263
Imre Deake27daab2016-02-12 18:55:16 +02001264 if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
1265 ret = false;
1266 goto out;
1267 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001268
1269 if (port == PORT_A)
1270 cpu_transcoder = TRANSCODER_EDP;
1271 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001272 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001273
1274 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1275
1276 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1277 case TRANS_DDI_MODE_SELECT_HDMI:
1278 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001279 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1280 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001281
1282 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001283 ret = type == DRM_MODE_CONNECTOR_eDP ||
1284 type == DRM_MODE_CONNECTOR_DisplayPort;
1285 break;
1286
Dave Airlie0e32b392014-05-02 14:02:48 +10001287 case TRANS_DDI_MODE_SELECT_DP_MST:
1288 /* if the transcoder is in MST state then
1289 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001290 ret = false;
1291 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001292
1293 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001294 ret = type == DRM_MODE_CONNECTOR_VGA;
1295 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001296
1297 default:
Imre Deake27daab2016-02-12 18:55:16 +02001298 ret = false;
1299 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001300 }
Imre Deake27daab2016-02-12 18:55:16 +02001301
1302out:
1303 intel_display_power_put(dev_priv, power_domain);
1304
1305 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001306}
1307
Daniel Vetter85234cd2012-07-02 13:27:29 +02001308bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1309 enum pipe *pipe)
1310{
1311 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001312 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001313 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001314 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001315 u32 tmp;
1316 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001317 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001318
Imre Deak6d129be2014-03-05 16:20:54 +02001319 power_domain = intel_display_port_power_domain(encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001320 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001321 return false;
1322
Imre Deake27daab2016-02-12 18:55:16 +02001323 ret = false;
1324
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001325 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001326
1327 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001328 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001329
Paulo Zanoniad80a812012-10-24 16:06:19 -02001330 if (port == PORT_A) {
1331 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001332
Paulo Zanoniad80a812012-10-24 16:06:19 -02001333 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1334 case TRANS_DDI_EDP_INPUT_A_ON:
1335 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1336 *pipe = PIPE_A;
1337 break;
1338 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1339 *pipe = PIPE_B;
1340 break;
1341 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1342 *pipe = PIPE_C;
1343 break;
1344 }
1345
Imre Deake27daab2016-02-12 18:55:16 +02001346 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001347
Imre Deake27daab2016-02-12 18:55:16 +02001348 goto out;
1349 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001350
Imre Deake27daab2016-02-12 18:55:16 +02001351 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1352 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1353
1354 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1355 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1356 TRANS_DDI_MODE_SELECT_DP_MST)
1357 goto out;
1358
1359 *pipe = i;
1360 ret = true;
1361
1362 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001363 }
1364 }
1365
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001366 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001367
Imre Deake27daab2016-02-12 18:55:16 +02001368out:
Imre Deake93da0a2016-06-13 16:44:37 +03001369 if (ret && IS_BROXTON(dev_priv)) {
1370 tmp = I915_READ(BXT_PHY_CTL(port));
1371 if ((tmp & (BXT_PHY_LANE_POWERDOWN_ACK |
1372 BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
1373 DRM_ERROR("Port %c enabled but PHY powered down? "
1374 "(PHY_CTL %08x)\n", port_name(port), tmp);
1375 }
1376
Imre Deake27daab2016-02-12 18:55:16 +02001377 intel_display_power_put(dev_priv, power_domain);
1378
1379 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001380}
1381
Paulo Zanonifc914632012-10-05 12:05:54 -03001382void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1383{
1384 struct drm_crtc *crtc = &intel_crtc->base;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05301385 struct drm_device *dev = crtc->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001386 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonifc914632012-10-05 12:05:54 -03001387 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1388 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001389 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001390
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001391 if (cpu_transcoder != TRANSCODER_EDP)
1392 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1393 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001394}
1395
1396void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1397{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001398 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001399 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001400
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001401 if (cpu_transcoder != TRANSCODER_EDP)
1402 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1403 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001404}
1405
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001406static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1407 enum port port, uint8_t iboost)
David Weinehallf8896f52015-06-25 11:11:03 +03001408{
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001409 u32 tmp;
1410
1411 tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
1412 tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
1413 if (iboost)
1414 tmp |= iboost << BALANCE_LEG_SHIFT(port);
1415 else
1416 tmp |= BALANCE_LEG_DISABLE(port);
1417 I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
1418}
1419
1420static void skl_ddi_set_iboost(struct intel_encoder *encoder, u32 level)
1421{
1422 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
1423 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
1424 enum port port = intel_dig_port->port;
1425 int type = encoder->type;
David Weinehallf8896f52015-06-25 11:11:03 +03001426 const struct ddi_buf_trans *ddi_translations;
1427 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001428 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001429 int n_entries;
David Weinehallf8896f52015-06-25 11:11:03 +03001430
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001431 /* VBT may override standard boost values */
1432 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1433 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1434
Ville Syrjäläcca05022016-06-22 21:57:06 +03001435 if (type == INTEL_OUTPUT_DP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001436 if (dp_iboost) {
1437 iboost = dp_iboost;
1438 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001439 ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001440 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001441 }
David Weinehallf8896f52015-06-25 11:11:03 +03001442 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001443 if (dp_iboost) {
1444 iboost = dp_iboost;
1445 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001446 ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001447
1448 if (WARN_ON(port != PORT_A &&
1449 port != PORT_E && n_entries > 9))
1450 n_entries = 9;
1451
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001452 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001453 }
David Weinehallf8896f52015-06-25 11:11:03 +03001454 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001455 if (hdmi_iboost) {
1456 iboost = hdmi_iboost;
1457 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001458 ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001459 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001460 }
David Weinehallf8896f52015-06-25 11:11:03 +03001461 } else {
1462 return;
1463 }
1464
1465 /* Make sure that the requested I_boost is valid */
1466 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1467 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1468 return;
1469 }
1470
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001471 _skl_ddi_set_iboost(dev_priv, port, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001472
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001473 if (port == PORT_A && intel_dig_port->max_lanes == 4)
1474 _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
David Weinehallf8896f52015-06-25 11:11:03 +03001475}
1476
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001477static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1478 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301479{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301480 const struct bxt_ddi_buf_trans *ddi_translations;
1481 u32 n_entries, i;
1482 uint32_t val;
1483
Jani Nikula06411f02016-03-24 17:50:21 +02001484 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301485 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1486 ddi_translations = bxt_ddi_translations_edp;
Ville Syrjäläcca05022016-06-22 21:57:06 +03001487 } else if (type == INTEL_OUTPUT_DP
Sonika Jindald9d70002015-09-24 10:24:56 +05301488 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301489 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1490 ddi_translations = bxt_ddi_translations_dp;
1491 } else if (type == INTEL_OUTPUT_HDMI) {
1492 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1493 ddi_translations = bxt_ddi_translations_hdmi;
1494 } else {
1495 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1496 type);
1497 return;
1498 }
1499
1500 /* Check if default value has to be used */
1501 if (level >= n_entries ||
1502 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1503 for (i = 0; i < n_entries; i++) {
1504 if (ddi_translations[i].default_index) {
1505 level = i;
1506 break;
1507 }
1508 }
1509 }
1510
1511 /*
1512 * While we write to the group register to program all lanes at once we
1513 * can read only lane registers and we pick lanes 0/1 for that.
1514 */
1515 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1516 val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
1517 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1518
1519 val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
1520 val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
1521 val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
1522 ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
1523 I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
1524
1525 val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
Sonika Jindal9c58a042015-09-24 10:22:54 +05301526 val &= ~SCALE_DCOMP_METHOD;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301527 if (ddi_translations[level].enable)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301528 val |= SCALE_DCOMP_METHOD;
1529
1530 if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
1531 DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");
1532
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301533 I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
1534
1535 val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
1536 val &= ~DE_EMPHASIS;
1537 val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
1538 I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
1539
1540 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1541 val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
1542 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1543}
1544
David Weinehallf8896f52015-06-25 11:11:03 +03001545static uint32_t translate_signal_level(int signal_levels)
1546{
1547 uint32_t level;
1548
1549 switch (signal_levels) {
1550 default:
1551 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
1552 signal_levels);
1553 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1554 level = 0;
1555 break;
1556 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1557 level = 1;
1558 break;
1559 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1560 level = 2;
1561 break;
1562 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
1563 level = 3;
1564 break;
1565
1566 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1567 level = 4;
1568 break;
1569 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1570 level = 5;
1571 break;
1572 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1573 level = 6;
1574 break;
1575
1576 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1577 level = 7;
1578 break;
1579 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1580 level = 8;
1581 break;
1582
1583 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1584 level = 9;
1585 break;
1586 }
1587
1588 return level;
1589}
1590
1591uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
1592{
1593 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001594 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03001595 struct intel_encoder *encoder = &dport->base;
1596 uint8_t train_set = intel_dp->train_set[0];
1597 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1598 DP_TRAIN_PRE_EMPHASIS_MASK);
1599 enum port port = dport->port;
1600 uint32_t level;
1601
1602 level = translate_signal_level(signal_levels);
1603
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001604 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001605 skl_ddi_set_iboost(encoder, level);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001606 else if (IS_BROXTON(dev_priv))
1607 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
David Weinehallf8896f52015-06-25 11:11:03 +03001608
1609 return DDI_BUF_TRANS_SELECT(level);
1610}
1611
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001612void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001613 struct intel_shared_dpll *pll)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001614{
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001615 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1616 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001617
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001618 if (WARN_ON(!pll))
1619 return;
1620
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001621 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001622 uint32_t val;
1623
Damien Lespiau5416d872014-11-14 17:24:33 +00001624 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001625 val = I915_READ(DPLL_CTRL2);
1626
1627 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
1628 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001629 val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001630 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1631
1632 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00001633
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001634 } else if (INTEL_INFO(dev_priv)->gen < 9) {
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001635 I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001636 }
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001637}
1638
Manasi Navareba88d152016-09-01 15:08:08 -07001639static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
1640 int link_rate, uint32_t lane_count,
1641 struct intel_shared_dpll *pll,
1642 bool link_mst)
1643{
1644 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1645 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1646 enum port port = intel_ddi_get_encoder_port(encoder);
1647
1648 intel_dp_set_link_params(intel_dp, link_rate, lane_count,
1649 link_mst);
1650 if (encoder->type == INTEL_OUTPUT_EDP)
1651 intel_edp_panel_on(intel_dp);
1652
1653 intel_ddi_clk_select(encoder, pll);
1654 intel_prepare_dp_ddi_buffers(encoder);
1655 intel_ddi_init_dp_buf_reg(encoder);
1656 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1657 intel_dp_start_link_train(intel_dp);
1658 if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
1659 intel_dp_stop_link_train(intel_dp);
1660}
1661
1662static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
1663 bool has_hdmi_sink,
1664 struct drm_display_mode *adjusted_mode,
1665 struct intel_shared_dpll *pll)
1666{
1667 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1668 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1669 struct drm_encoder *drm_encoder = &encoder->base;
1670 enum port port = intel_ddi_get_encoder_port(encoder);
1671 int level = intel_ddi_hdmi_level(dev_priv, port);
1672
1673 intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
1674 intel_ddi_clk_select(encoder, pll);
1675 intel_prepare_hdmi_ddi_buffers(encoder);
1676 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1677 skl_ddi_set_iboost(encoder, level);
1678 else if (IS_BROXTON(dev_priv))
1679 bxt_ddi_vswing_sequence(dev_priv, level, port,
1680 INTEL_OUTPUT_HDMI);
1681
1682 intel_hdmi->set_infoframes(drm_encoder,
1683 has_hdmi_sink,
1684 adjusted_mode);
1685}
1686
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001687static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder,
1688 struct intel_crtc_state *pipe_config,
1689 struct drm_connector_state *conn_state)
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001690{
1691 struct drm_encoder *encoder = &intel_encoder->base;
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001692 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001693 int type = intel_encoder->type;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001694
Ville Syrjäläcca05022016-06-22 21:57:06 +03001695 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Manasi Navareba88d152016-09-01 15:08:08 -07001696 intel_ddi_pre_enable_dp(intel_encoder,
1697 crtc->config->port_clock,
1698 crtc->config->lane_count,
1699 crtc->config->shared_dpll,
1700 intel_crtc_has_type(crtc->config,
1701 INTEL_OUTPUT_DP_MST));
1702 }
1703 if (type == INTEL_OUTPUT_HDMI) {
1704 intel_ddi_pre_enable_hdmi(intel_encoder,
1705 crtc->config->has_hdmi_sink,
1706 &crtc->config->base.adjusted_mode,
1707 crtc->config->shared_dpll);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001708 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001709}
1710
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001711static void intel_ddi_post_disable(struct intel_encoder *intel_encoder,
1712 struct intel_crtc_state *old_crtc_state,
1713 struct drm_connector_state *old_conn_state)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001714{
1715 struct drm_encoder *encoder = &intel_encoder->base;
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001716 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001717 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001718 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001719 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001720 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001721 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001722
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001723 /* old_crtc_state and old_conn_state are NULL when called from DP_MST */
1724
Paulo Zanoni2886e932012-10-05 12:06:00 -03001725 val = I915_READ(DDI_BUF_CTL(port));
1726 if (val & DDI_BUF_CTL_ENABLE) {
1727 val &= ~DDI_BUF_CTL_ENABLE;
1728 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001729 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001730 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001731
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001732 val = I915_READ(DP_TP_CTL(port));
1733 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1734 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1735 I915_WRITE(DP_TP_CTL(port), val);
1736
1737 if (wait)
1738 intel_wait_ddi_buf_idle(dev_priv, port);
1739
Ville Syrjäläcca05022016-06-22 21:57:06 +03001740 if (type == INTEL_OUTPUT_DP || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001741 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001742 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001743 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001744 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001745 }
1746
Tvrtko Ursulin08537232016-10-13 11:03:02 +01001747 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001748 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
1749 DPLL_CTRL2_DDI_CLK_OFF(port)));
Satheeshakrishna M1ab23382014-08-22 09:49:06 +05301750 else if (INTEL_INFO(dev)->gen < 9)
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001751 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001752
1753 if (type == INTEL_OUTPUT_HDMI) {
1754 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1755
1756 intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
1757 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001758}
1759
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001760void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1761 struct intel_crtc_state *old_crtc_state,
1762 struct drm_connector_state *old_conn_state)
1763{
1764 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
1765 uint32_t val;
1766
1767 /*
1768 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
1769 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
1770 * step 13 is the correct place for it. Step 18 is where it was
1771 * originally before the BUN.
1772 */
1773 val = I915_READ(FDI_RX_CTL(PIPE_A));
1774 val &= ~FDI_RX_ENABLE;
1775 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1776
1777 intel_ddi_post_disable(intel_encoder, old_crtc_state, old_conn_state);
1778
1779 val = I915_READ(FDI_RX_MISC(PIPE_A));
1780 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1781 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1782 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
1783
1784 val = I915_READ(FDI_RX_CTL(PIPE_A));
1785 val &= ~FDI_PCDCLK;
1786 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1787
1788 val = I915_READ(FDI_RX_CTL(PIPE_A));
1789 val &= ~FDI_RX_PLL_ENABLE;
1790 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
1791}
1792
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001793static void intel_enable_ddi(struct intel_encoder *intel_encoder,
1794 struct intel_crtc_state *pipe_config,
1795 struct drm_connector_state *conn_state)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001796{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001797 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001798 struct drm_crtc *crtc = encoder->crtc;
1799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001800 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001801 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001802 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1803 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001804
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001805 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001806 struct intel_digital_port *intel_dig_port =
1807 enc_to_dig_port(encoder);
1808
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001809 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1810 * are ignored so nothing special needs to be done besides
1811 * enabling the port.
1812 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001813 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07001814 intel_dig_port->saved_port_bits |
1815 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001816 } else if (type == INTEL_OUTPUT_EDP) {
1817 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1818
Vandana Kannan23f08d82014-11-13 14:55:22 +00001819 if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03001820 intel_dp_stop_link_train(intel_dp);
1821
Daniel Vetter4be73782014-01-17 14:39:48 +01001822 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001823 intel_psr_enable(intel_dp);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001824 intel_edp_drrs_enable(intel_dp, pipe_config);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001825 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001826
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001827 if (intel_crtc->config->has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001828 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001829 intel_audio_codec_enable(intel_encoder);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001830 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001831}
1832
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02001833static void intel_disable_ddi(struct intel_encoder *intel_encoder,
1834 struct intel_crtc_state *old_crtc_state,
1835 struct drm_connector_state *old_conn_state)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001836{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001837 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001838 struct drm_crtc *crtc = encoder->crtc;
1839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001840 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001841 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001842 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001843
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001844 if (intel_crtc->config->has_audio) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001845 intel_audio_codec_disable(intel_encoder);
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001846 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1847 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001848
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001849 if (type == INTEL_OUTPUT_EDP) {
1850 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1851
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001852 intel_edp_drrs_disable(intel_dp, old_crtc_state);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001853 intel_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001854 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001855 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001856}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001857
Imre Deak9c8d0b82016-06-13 16:44:34 +03001858bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1859 enum dpio_phy phy)
Imre Deakbd480062016-04-01 16:02:44 +03001860{
Imre Deake93da0a2016-06-13 16:44:37 +03001861 enum port port;
1862
Imre Deakbd480062016-04-01 16:02:44 +03001863 if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
1864 return false;
1865
1866 if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
1867 (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
1868 DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
1869 phy);
1870
1871 return false;
1872 }
1873
1874 if (phy == DPIO_PHY1 &&
1875 !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
1876 DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");
1877
1878 return false;
1879 }
1880
1881 if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
1882 DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
1883 phy);
1884
1885 return false;
1886 }
1887
Imre Deake93da0a2016-06-13 16:44:37 +03001888 for_each_port_masked(port,
1889 phy == DPIO_PHY0 ? BIT(PORT_B) | BIT(PORT_C) :
1890 BIT(PORT_A)) {
1891 u32 tmp = I915_READ(BXT_PHY_CTL(port));
1892
1893 if (tmp & BXT_PHY_CMNLANE_POWERDOWN_ACK) {
1894 DRM_DEBUG_DRIVER("DDI PHY %d powered, but common lane "
1895 "for port %c powered down "
1896 "(PHY_CTL %08x)\n",
1897 phy, port_name(port), tmp);
1898
1899 return false;
1900 }
1901 }
1902
Imre Deakbd480062016-04-01 16:02:44 +03001903 return true;
1904}
1905
Imre Deak324513c2016-06-13 16:44:36 +03001906static u32 bxt_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Imre Deakadc7f042016-04-04 17:27:10 +03001907{
1908 u32 val = I915_READ(BXT_PORT_REF_DW6(phy));
1909
1910 return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
1911}
1912
Imre Deak324513c2016-06-13 16:44:36 +03001913static void bxt_phy_wait_grc_done(struct drm_i915_private *dev_priv,
1914 enum dpio_phy phy)
Imre Deak01a01ef2016-04-21 19:19:21 +03001915{
Chris Wilson058fee92016-06-30 15:32:52 +01001916 if (intel_wait_for_register(dev_priv,
1917 BXT_PORT_REF_DW3(phy),
1918 GRC_DONE, GRC_DONE,
1919 10))
Imre Deak01a01ef2016-04-21 19:19:21 +03001920 DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
1921}
1922
Imre Deak9c8d0b82016-06-13 16:44:34 +03001923void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301924{
Imre Deak95a7a2a2016-06-13 16:44:35 +03001925 u32 val;
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301926
Imre Deak9c8d0b82016-06-13 16:44:34 +03001927 if (bxt_ddi_phy_is_enabled(dev_priv, phy)) {
Imre Deakadc7f042016-04-04 17:27:10 +03001928 /* Still read out the GRC value for state verification */
Imre Deak67856d42016-04-20 20:46:04 +03001929 if (phy == DPIO_PHY0)
Imre Deak324513c2016-06-13 16:44:36 +03001930 dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, phy);
Imre Deakbd480062016-04-01 16:02:44 +03001931
Imre Deak9c8d0b82016-06-13 16:44:34 +03001932 if (bxt_ddi_phy_verify_state(dev_priv, phy)) {
Imre Deak47baf2a2016-04-20 20:46:06 +03001933 DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
1934 "won't reprogram it\n", phy);
Imre Deakbd480062016-04-01 16:02:44 +03001935
Imre Deak47baf2a2016-04-20 20:46:06 +03001936 return;
1937 }
1938
1939 DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
1940 "force reprogramming it\n", phy);
Imre Deak47baf2a2016-04-20 20:46:06 +03001941 }
Imre Deakbd480062016-04-01 16:02:44 +03001942
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301943 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
1944 val |= GT_DISPLAY_POWER_ON(phy);
1945 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
1946
Vandana Kannanb61e7992016-03-31 23:15:54 +05301947 /*
1948 * The PHY registers start out inaccessible and respond to reads with
1949 * all 1s. Eventually they become accessible as they power up, then
1950 * the reserved bit will give the default 0. Poll on the reserved bit
1951 * becoming 0 to find when the PHY is accessible.
1952 * HW team confirmed that the time to reach phypowergood status is
1953 * anywhere between 50 us and 100us.
1954 */
1955 if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
1956 (PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301957 DRM_ERROR("timeout during PHY%d power on\n", phy);
Vandana Kannanb61e7992016-03-31 23:15:54 +05301958 }
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301959
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301960 /* Program PLL Rcomp code offset */
1961 val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
1962 val &= ~IREF0RC_OFFSET_MASK;
1963 val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
1964 I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
1965
1966 val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
1967 val &= ~IREF1RC_OFFSET_MASK;
1968 val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
1969 I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
1970
1971 /* Program power gating */
1972 val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
1973 val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
1974 SUS_CLK_CONFIG;
1975 I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
1976
1977 if (phy == DPIO_PHY0) {
1978 val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
1979 val |= DW6_OLDO_DYN_PWR_DOWN_EN;
1980 I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
1981 }
1982
1983 val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
1984 val &= ~OCL2_LDOFUSE_PWR_DIS;
1985 /*
1986 * On PHY1 disable power on the second channel, since no port is
1987 * connected there. On PHY0 both channels have a port, so leave it
1988 * enabled.
1989 * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
1990 * power down the second channel on PHY0 as well.
Imre Deak28ca6932016-04-01 16:02:34 +03001991 *
1992 * FIXME: Clarify programming of the following, the register is
1993 * read-only with bit 6 fixed at 0 at least in stepping A.
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301994 */
1995 if (phy == DPIO_PHY1)
1996 val |= OCL2_LDOFUSE_PWR_DIS;
1997 I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
1998
1999 if (phy == DPIO_PHY0) {
2000 uint32_t grc_code;
2001 /*
2002 * PHY0 isn't connected to an RCOMP resistor so copy over
2003 * the corresponding calibrated value from PHY1, and disable
2004 * the automatic calibration on PHY0.
2005 */
Imre Deak324513c2016-06-13 16:44:36 +03002006 val = dev_priv->bxt_phy_grc = bxt_get_grc(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302007 grc_code = val << GRC_CODE_FAST_SHIFT |
2008 val << GRC_CODE_SLOW_SHIFT |
2009 val;
2010 I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
2011
2012 val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
2013 val |= GRC_DIS | GRC_RDY_OVRD;
2014 I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
2015 }
2016
2017 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
2018 val |= COMMON_RESET_DIS;
2019 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
Imre Deake4c49e02016-06-13 16:44:32 +03002020
2021 if (phy == DPIO_PHY1)
Imre Deak324513c2016-06-13 16:44:36 +03002022 bxt_phy_wait_grc_done(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302023}
2024
Imre Deak9c8d0b82016-06-13 16:44:34 +03002025void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302026{
2027 uint32_t val;
2028
2029 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
2030 val &= ~COMMON_RESET_DIS;
2031 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
Imre Deakd7d33fd2016-04-01 16:02:41 +03002032
2033 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
2034 val &= ~GT_DISPLAY_POWER_ON(phy);
2035 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05302036}
2037
Imre Deakadc7f042016-04-04 17:27:10 +03002038static bool __printf(6, 7)
2039__phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
2040 i915_reg_t reg, u32 mask, u32 expected,
2041 const char *reg_fmt, ...)
2042{
2043 struct va_format vaf;
2044 va_list args;
2045 u32 val;
2046
2047 val = I915_READ(reg);
2048 if ((val & mask) == expected)
2049 return true;
2050
2051 va_start(args, reg_fmt);
2052 vaf.fmt = reg_fmt;
2053 vaf.va = &args;
2054
2055 DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
2056 "current %08x, expected %08x (mask %08x)\n",
2057 phy, &vaf, reg.reg, val, (val & ~mask) | expected,
2058 mask);
2059
2060 va_end(args);
2061
2062 return false;
2063}
2064
Imre Deak9c8d0b82016-06-13 16:44:34 +03002065bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
2066 enum dpio_phy phy)
Imre Deakadc7f042016-04-04 17:27:10 +03002067{
Imre Deakadc7f042016-04-04 17:27:10 +03002068 uint32_t mask;
2069 bool ok;
2070
2071#define _CHK(reg, mask, exp, fmt, ...) \
2072 __phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt, \
2073 ## __VA_ARGS__)
2074
Imre Deak9c8d0b82016-06-13 16:44:34 +03002075 if (!bxt_ddi_phy_is_enabled(dev_priv, phy))
Imre Deakadc7f042016-04-04 17:27:10 +03002076 return false;
2077
2078 ok = true;
2079
Imre Deakadc7f042016-04-04 17:27:10 +03002080 /* PLL Rcomp code offset */
2081 ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
2082 IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
2083 "BXT_PORT_CL1CM_DW9(%d)", phy);
2084 ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
2085 IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
2086 "BXT_PORT_CL1CM_DW10(%d)", phy);
2087
2088 /* Power gating */
2089 mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
2090 ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
2091 "BXT_PORT_CL1CM_DW28(%d)", phy);
2092
2093 if (phy == DPIO_PHY0)
2094 ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
2095 DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
2096 "BXT_PORT_CL2CM_DW6_BC");
2097
2098 /*
2099 * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
2100 * at least on stepping A this bit is read-only and fixed at 0.
2101 */
2102
2103 if (phy == DPIO_PHY0) {
2104 u32 grc_code = dev_priv->bxt_phy_grc;
2105
2106 grc_code = grc_code << GRC_CODE_FAST_SHIFT |
2107 grc_code << GRC_CODE_SLOW_SHIFT |
2108 grc_code;
2109 mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
2110 GRC_CODE_NOM_MASK;
2111 ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
2112 "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);
2113
2114 mask = GRC_DIS | GRC_RDY_OVRD;
2115 ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
2116 "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
2117 }
2118
2119 return ok;
2120#undef _CHK
2121}
2122
Imre Deak95a7a2a2016-06-13 16:44:35 +03002123static uint8_t
2124bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
2125 struct intel_crtc_state *pipe_config)
2126{
2127 switch (pipe_config->lane_count) {
2128 case 1:
2129 return 0;
2130 case 2:
2131 return BIT(2) | BIT(0);
2132 case 4:
2133 return BIT(3) | BIT(2) | BIT(0);
2134 default:
2135 MISSING_CASE(pipe_config->lane_count);
2136
2137 return 0;
2138 }
2139}
2140
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +02002141static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
2142 struct intel_crtc_state *pipe_config,
2143 struct drm_connector_state *conn_state)
Imre Deak95a7a2a2016-06-13 16:44:35 +03002144{
2145 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2146 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2147 enum port port = dport->port;
2148 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2149 int lane;
2150
2151 for (lane = 0; lane < 4; lane++) {
2152 u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
2153
2154 /*
2155 * Note that on CHV this flag is called UPAR, but has
2156 * the same function.
2157 */
2158 val &= ~LATENCY_OPTIM;
2159 if (intel_crtc->config->lane_lat_optim_mask & BIT(lane))
2160 val |= LATENCY_OPTIM;
2161
2162 I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
2163 }
2164}
2165
2166static uint8_t
2167bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder)
2168{
2169 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2170 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
2171 enum port port = dport->port;
2172 int lane;
2173 uint8_t mask;
2174
2175 mask = 0;
2176 for (lane = 0; lane < 4; lane++) {
2177 u32 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
2178
2179 if (val & LATENCY_OPTIM)
2180 mask |= BIT(lane);
2181 }
2182
2183 return mask;
2184}
2185
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002186void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002187{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002188 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2189 struct drm_i915_private *dev_priv =
2190 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002191 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002192 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302193 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002194
2195 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2196 val = I915_READ(DDI_BUF_CTL(port));
2197 if (val & DDI_BUF_CTL_ENABLE) {
2198 val &= ~DDI_BUF_CTL_ENABLE;
2199 I915_WRITE(DDI_BUF_CTL(port), val);
2200 wait = true;
2201 }
2202
2203 val = I915_READ(DP_TP_CTL(port));
2204 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2205 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2206 I915_WRITE(DP_TP_CTL(port), val);
2207 POSTING_READ(DP_TP_CTL(port));
2208
2209 if (wait)
2210 intel_wait_ddi_buf_idle(dev_priv, port);
2211 }
2212
Dave Airlie0e32b392014-05-02 14:02:48 +10002213 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002214 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03002215 if (intel_dp->link_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10002216 val |= DP_TP_CTL_MODE_MST;
2217 else {
2218 val |= DP_TP_CTL_MODE_SST;
2219 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2220 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2221 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002222 I915_WRITE(DP_TP_CTL(port), val);
2223 POSTING_READ(DP_TP_CTL(port));
2224
2225 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2226 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2227 POSTING_READ(DDI_BUF_CTL(port));
2228
2229 udelay(600);
2230}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002231
Ville Syrjälä6801c182013-09-24 14:24:05 +03002232void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002233 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002234{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002235 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002236 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002237 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002238 struct intel_hdmi *intel_hdmi;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002239 u32 temp, flags = 0;
2240
Jani Nikula4d1de972016-03-18 17:05:42 +02002241 /* XXX: DSI transcoder paranoia */
2242 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2243 return;
2244
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002245 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2246 if (temp & TRANS_DDI_PHSYNC)
2247 flags |= DRM_MODE_FLAG_PHSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NHSYNC;
2250 if (temp & TRANS_DDI_PVSYNC)
2251 flags |= DRM_MODE_FLAG_PVSYNC;
2252 else
2253 flags |= DRM_MODE_FLAG_NVSYNC;
2254
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002255 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002256
2257 switch (temp & TRANS_DDI_BPC_MASK) {
2258 case TRANS_DDI_BPC_6:
2259 pipe_config->pipe_bpp = 18;
2260 break;
2261 case TRANS_DDI_BPC_8:
2262 pipe_config->pipe_bpp = 24;
2263 break;
2264 case TRANS_DDI_BPC_10:
2265 pipe_config->pipe_bpp = 30;
2266 break;
2267 case TRANS_DDI_BPC_12:
2268 pipe_config->pipe_bpp = 36;
2269 break;
2270 default:
2271 break;
2272 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002273
2274 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2275 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002276 pipe_config->has_hdmi_sink = true;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002277 intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2278
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +02002279 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002280 pipe_config->has_infoframe = true;
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002281 /* fall through */
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002282 case TRANS_DDI_MODE_SELECT_DVI:
Ander Conselvan de Oliveirad4d62792016-04-27 15:44:16 +03002283 pipe_config->lane_count = 4;
2284 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002285 case TRANS_DDI_MODE_SELECT_FDI:
2286 break;
2287 case TRANS_DDI_MODE_SELECT_DP_SST:
2288 case TRANS_DDI_MODE_SELECT_DP_MST:
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002289 pipe_config->lane_count =
2290 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002291 intel_dp_get_m_n(intel_crtc, pipe_config);
2292 break;
2293 default:
2294 break;
2295 }
Daniel Vetter10214422013-11-18 07:38:16 +01002296
Dhinakaran Pandiyanbe754b12016-09-28 23:55:04 -07002297 if (intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
2298 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
2299 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2300 pipe_config->has_audio = true;
2301 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002302
Jani Nikula6aa23e62016-03-24 17:50:20 +02002303 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2304 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002305 /*
2306 * This is a big fat ugly hack.
2307 *
2308 * Some machines in UEFI boot mode provide us a VBT that has 18
2309 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2310 * unknown we fail to light up. Yet the same BIOS boots up with
2311 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2312 * max, not what it tells us to use.
2313 *
2314 * Note: This will still be broken if the eDP panel is not lit
2315 * up by the BIOS, and thus we can't get the mode at module
2316 * load.
2317 */
2318 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002319 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2320 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002321 }
Jesse Barnes11578552014-01-21 12:42:10 -08002322
Damien Lespiau22606a12014-12-12 14:26:57 +00002323 intel_ddi_clock_get(encoder, pipe_config);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002324
2325 if (IS_BROXTON(dev_priv))
2326 pipe_config->lane_lat_optim_mask =
2327 bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002328}
2329
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002330static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002331 struct intel_crtc_state *pipe_config,
2332 struct drm_connector_state *conn_state)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002333{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002334 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002335 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002336 int port = intel_ddi_get_encoder_port(encoder);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002337 int ret;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002338
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002339 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002340
Daniel Vettereccb1402013-05-22 00:50:22 +02002341 if (port == PORT_A)
2342 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2343
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002344 if (type == INTEL_OUTPUT_HDMI)
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002345 ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002346 else
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02002347 ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
Imre Deak95a7a2a2016-06-13 16:44:35 +03002348
2349 if (IS_BROXTON(dev_priv) && ret)
2350 pipe_config->lane_lat_optim_mask =
2351 bxt_ddi_phy_calc_lane_lat_optim_mask(encoder,
2352 pipe_config);
2353
2354 return ret;
2355
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002356}
2357
2358static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002359 .reset = intel_dp_encoder_reset,
2360 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002361};
2362
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002363static struct intel_connector *
2364intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2365{
2366 struct intel_connector *connector;
2367 enum port port = intel_dig_port->port;
2368
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002369 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002370 if (!connector)
2371 return NULL;
2372
2373 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2374 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2375 kfree(connector);
2376 return NULL;
2377 }
2378
2379 return connector;
2380}
2381
2382static struct intel_connector *
2383intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2384{
2385 struct intel_connector *connector;
2386 enum port port = intel_dig_port->port;
2387
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002388 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002389 if (!connector)
2390 return NULL;
2391
2392 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2393 intel_hdmi_init_connector(intel_dig_port, connector);
2394
2395 return connector;
2396}
2397
Jim Bridef1696602016-09-07 15:47:34 -07002398struct intel_shared_dpll *
2399intel_ddi_get_link_dpll(struct intel_dp *intel_dp, int clock)
2400{
2401 struct intel_connector *connector = intel_dp->attached_connector;
2402 struct intel_encoder *encoder = connector->encoder;
2403 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2404 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2405 struct intel_shared_dpll *pll = NULL;
2406 struct intel_shared_dpll_config tmp_pll_config;
2407 enum intel_dpll_id dpll_id;
2408
2409 if (IS_BROXTON(dev_priv)) {
2410 dpll_id = (enum intel_dpll_id)dig_port->port;
2411 /*
2412 * Select the required PLL. This works for platforms where
2413 * there is no shared DPLL.
2414 */
2415 pll = &dev_priv->shared_dplls[dpll_id];
2416 if (WARN_ON(pll->active_mask)) {
2417
2418 DRM_ERROR("Shared DPLL in use. active_mask:%x\n",
2419 pll->active_mask);
2420 return NULL;
2421 }
2422 tmp_pll_config = pll->config;
2423 if (!bxt_ddi_dp_set_dpll_hw_state(clock,
2424 &pll->config.hw_state)) {
2425 DRM_ERROR("Could not setup DPLL\n");
2426 pll->config = tmp_pll_config;
2427 return NULL;
2428 }
Navare, Manasi D2686ebf2016-09-12 18:04:23 -07002429 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Jim Bridef1696602016-09-07 15:47:34 -07002430 pll = skl_find_link_pll(dev_priv, clock);
2431 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2432 pll = hsw_ddi_dp_get_dpll(encoder, clock);
2433 }
2434 return pll;
2435}
2436
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002437void intel_ddi_init(struct drm_device *dev, enum port port)
2438{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002439 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002440 struct intel_digital_port *intel_dig_port;
2441 struct intel_encoder *intel_encoder;
2442 struct drm_encoder *encoder;
Shashank Sharmaff662122016-10-14 19:56:51 +05302443 bool init_hdmi, init_dp, init_lspcon = false;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002444 int max_lanes;
2445
2446 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2447 switch (port) {
2448 case PORT_A:
2449 max_lanes = 4;
2450 break;
2451 case PORT_E:
2452 max_lanes = 0;
2453 break;
2454 default:
2455 max_lanes = 4;
2456 break;
2457 }
2458 } else {
2459 switch (port) {
2460 case PORT_A:
2461 max_lanes = 2;
2462 break;
2463 case PORT_E:
2464 max_lanes = 2;
2465 break;
2466 default:
2467 max_lanes = 4;
2468 break;
2469 }
2470 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002471
2472 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2473 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2474 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
Shashank Sharmaff662122016-10-14 19:56:51 +05302475
2476 if (intel_bios_is_lspcon_present(dev_priv, port)) {
2477 /*
2478 * Lspcon device needs to be driven with DP connector
2479 * with special detection sequence. So make sure DP
2480 * is initialized before lspcon.
2481 */
2482 init_dp = true;
2483 init_lspcon = true;
2484 init_hdmi = false;
2485 DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
2486 }
2487
Paulo Zanoni311a2092013-09-12 17:12:18 -03002488 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002489 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002490 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002491 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002492 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002493
Daniel Vetterb14c5672013-09-19 12:18:32 +02002494 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002495 if (!intel_dig_port)
2496 return;
2497
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002498 intel_encoder = &intel_dig_port->base;
2499 encoder = &intel_encoder->base;
2500
2501 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03002502 DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002503
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002504 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002505 intel_encoder->enable = intel_enable_ddi;
Imre Deak95a7a2a2016-06-13 16:44:35 +03002506 if (IS_BROXTON(dev_priv))
2507 intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002508 intel_encoder->pre_enable = intel_ddi_pre_enable;
2509 intel_encoder->disable = intel_disable_ddi;
2510 intel_encoder->post_disable = intel_ddi_post_disable;
2511 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002512 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002513 intel_encoder->suspend = intel_dp_encoder_suspend;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002514
2515 intel_dig_port->port = port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -07002516 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2517 (DDI_BUF_PORT_REVERSAL |
2518 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002519
Matt Roper6c566dc2015-11-05 14:53:32 -08002520 /*
2521 * Bspec says that DDI_A_4_LANES is the only supported configuration
2522 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2523 * wasn't lit up at boot. Force this bit on in our internal
2524 * configuration so that we use the proper lane count for our
2525 * calculations.
2526 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002527 if (IS_BROXTON(dev_priv) && port == PORT_A) {
Matt Roper6c566dc2015-11-05 14:53:32 -08002528 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2529 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2530 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002531 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002532 }
2533 }
2534
Matt Ropered8d60f2016-01-28 15:09:37 -08002535 intel_dig_port->max_lanes = max_lanes;
2536
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002537 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07002538 intel_encoder->port = port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002539 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002540 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002541
Chris Wilsonf68d6972014-08-04 07:15:09 +01002542 if (init_dp) {
2543 if (!intel_ddi_init_dp_connector(intel_dig_port))
2544 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002545
Chris Wilsonf68d6972014-08-04 07:15:09 +01002546 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302547 /*
2548 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2549 * interrupts to check the external panel connection.
2550 */
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002551 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) && port == PORT_B)
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302552 dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
2553 else
2554 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002555 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002556
Paulo Zanoni311a2092013-09-12 17:12:18 -03002557 /* In theory we don't need the encoder->type check, but leave it just in
2558 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002559 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2560 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2561 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002562 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002563
Shashank Sharmaff662122016-10-14 19:56:51 +05302564 if (init_lspcon) {
2565 if (lspcon_init(intel_dig_port))
2566 /* TODO: handle hdmi info frame part */
2567 DRM_DEBUG_KMS("LSPCON init success on port %c\n",
2568 port_name(port));
2569 else
2570 /*
2571 * LSPCON init faied, but DP init was success, so
2572 * lets try to drive as DP++ port.
2573 */
2574 DRM_ERROR("LSPCON init failed on port %c\n",
2575 port_name(port));
2576 }
2577
Chris Wilsonf68d6972014-08-04 07:15:09 +01002578 return;
2579
2580err:
2581 drm_encoder_cleanup(encoder);
2582 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002583}