blob: 2be943b91916a5ef19a12675130715649c560a25 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/types.h>
10#include <asm/byteorder.h>
11#include <linux/delay.h>
12#include <linux/errno.h>
13#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020014#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020015#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020016#include <linux/string.h>
17#include "qed.h"
18#include "qed_hsi.h"
19#include "qed_hw.h"
20#include "qed_mcp.h"
21#include "qed_reg_addr.h"
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030022#include "qed_sriov.h"
23
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020024#define CHIP_MCP_RESP_ITER_US 10
25
26#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
27#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
28
29#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
30 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
31 _val)
32
33#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
34 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
35
36#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
37 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
38 offsetof(struct public_drv_mb, _field), _val)
39
40#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
41 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
42 offsetof(struct public_drv_mb, _field))
43
44#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
45 DRV_ID_PDA_COMP_VER_SHIFT)
46
47#define MCP_BYTES_PER_MBIT_SHIFT 17
48
49bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
50{
51 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
52 return false;
53 return true;
54}
55
56void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn,
57 struct qed_ptt *p_ptt)
58{
59 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
60 PUBLIC_PORT);
61 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
62
63 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
64 MFW_PORT(p_hwfn));
65 DP_VERBOSE(p_hwfn, QED_MSG_SP,
66 "port_addr = 0x%x, port_id 0x%02x\n",
67 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
68}
69
70void qed_mcp_read_mb(struct qed_hwfn *p_hwfn,
71 struct qed_ptt *p_ptt)
72{
73 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
74 u32 tmp, i;
75
76 if (!p_hwfn->mcp_info->public_base)
77 return;
78
79 for (i = 0; i < length; i++) {
80 tmp = qed_rd(p_hwfn, p_ptt,
81 p_hwfn->mcp_info->mfw_mb_addr +
82 (i << 2) + sizeof(u32));
83
84 /* The MB data is actually BE; Need to force it to cpu */
85 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
86 be32_to_cpu((__force __be32)tmp);
87 }
88}
89
90int qed_mcp_free(struct qed_hwfn *p_hwfn)
91{
92 if (p_hwfn->mcp_info) {
93 kfree(p_hwfn->mcp_info->mfw_mb_cur);
94 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
95 }
96 kfree(p_hwfn->mcp_info);
97
98 return 0;
99}
100
101static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn,
102 struct qed_ptt *p_ptt)
103{
104 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
105 u32 drv_mb_offsize, mfw_mb_offsize;
106 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
107
108 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
109 if (!p_info->public_base)
110 return 0;
111
112 p_info->public_base |= GRCBASE_MCP;
113
114 /* Calculate the driver and MFW mailbox address */
115 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
116 SECTION_OFFSIZE_ADDR(p_info->public_base,
117 PUBLIC_DRV_MB));
118 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
119 DP_VERBOSE(p_hwfn, QED_MSG_SP,
120 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
121 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
122
123 /* Set the MFW MB address */
124 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
125 SECTION_OFFSIZE_ADDR(p_info->public_base,
126 PUBLIC_MFW_MB));
127 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
128 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
129
130 /* Get the current driver mailbox sequence before sending
131 * the first command
132 */
133 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
134 DRV_MSG_SEQ_NUMBER_MASK;
135
136 /* Get current FW pulse sequence */
137 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
138 DRV_PULSE_SEQ_MASK;
139
140 p_info->mcp_hist = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
141
142 return 0;
143}
144
145int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn,
146 struct qed_ptt *p_ptt)
147{
148 struct qed_mcp_info *p_info;
149 u32 size;
150
151 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200152 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200153 if (!p_hwfn->mcp_info)
154 goto err;
155 p_info = p_hwfn->mcp_info;
156
157 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
158 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
159 /* Do not free mcp_info here, since public_base indicate that
160 * the MCP is not initialized
161 */
162 return 0;
163 }
164
165 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200166 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200167 p_info->mfw_mb_shadow =
168 kzalloc(sizeof(u32) * MFW_DRV_MSG_MAX_DWORDS(
Yuval Mintz60fffb32016-02-21 11:40:07 +0200169 p_info->mfw_mb_length), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200170 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
171 goto err;
172
Tomer Tayar5529bad2016-03-09 09:16:24 +0200173 /* Initialize the MFW spinlock */
174 spin_lock_init(&p_info->lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200175
176 return 0;
177
178err:
179 DP_NOTICE(p_hwfn, "Failed to allocate mcp memory\n");
180 qed_mcp_free(p_hwfn);
181 return -ENOMEM;
182}
183
Tomer Tayar5529bad2016-03-09 09:16:24 +0200184/* Locks the MFW mailbox of a PF to ensure a single access.
185 * The lock is achieved in most cases by holding a spinlock, causing other
186 * threads to wait till a previous access is done.
187 * In some cases (currently when a [UN]LOAD_REQ commands are sent), the single
188 * access is achieved by setting a blocking flag, which will fail other
189 * competing contexts to send their mailboxes.
190 */
191static int qed_mcp_mb_lock(struct qed_hwfn *p_hwfn,
192 u32 cmd)
193{
194 spin_lock_bh(&p_hwfn->mcp_info->lock);
195
196 /* The spinlock shouldn't be acquired when the mailbox command is
197 * [UN]LOAD_REQ, since the engine is locked by the MFW, and a parallel
198 * pending [UN]LOAD_REQ command of another PF together with a spinlock
199 * (i.e. interrupts are disabled) - can lead to a deadlock.
200 * It is assumed that for a single PF, no other mailbox commands can be
201 * sent from another context while sending LOAD_REQ, and that any
202 * parallel commands to UNLOAD_REQ can be cancelled.
203 */
204 if (cmd == DRV_MSG_CODE_LOAD_DONE || cmd == DRV_MSG_CODE_UNLOAD_DONE)
205 p_hwfn->mcp_info->block_mb_sending = false;
206
207 if (p_hwfn->mcp_info->block_mb_sending) {
208 DP_NOTICE(p_hwfn,
209 "Trying to send a MFW mailbox command [0x%x] in parallel to [UN]LOAD_REQ. Aborting.\n",
210 cmd);
211 spin_unlock_bh(&p_hwfn->mcp_info->lock);
212 return -EBUSY;
213 }
214
215 if (cmd == DRV_MSG_CODE_LOAD_REQ || cmd == DRV_MSG_CODE_UNLOAD_REQ) {
216 p_hwfn->mcp_info->block_mb_sending = true;
217 spin_unlock_bh(&p_hwfn->mcp_info->lock);
218 }
219
220 return 0;
221}
222
223static void qed_mcp_mb_unlock(struct qed_hwfn *p_hwfn,
224 u32 cmd)
225{
226 if (cmd != DRV_MSG_CODE_LOAD_REQ && cmd != DRV_MSG_CODE_UNLOAD_REQ)
227 spin_unlock_bh(&p_hwfn->mcp_info->lock);
228}
229
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200230int qed_mcp_reset(struct qed_hwfn *p_hwfn,
231 struct qed_ptt *p_ptt)
232{
233 u32 seq = ++p_hwfn->mcp_info->drv_mb_seq;
234 u8 delay = CHIP_MCP_RESP_ITER_US;
235 u32 org_mcp_reset_seq, cnt = 0;
236 int rc = 0;
237
Tomer Tayar5529bad2016-03-09 09:16:24 +0200238 /* Ensure that only a single thread is accessing the mailbox at a
239 * certain time.
240 */
241 rc = qed_mcp_mb_lock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
242 if (rc != 0)
243 return rc;
244
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200245 /* Set drv command along with the updated sequence */
246 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
247 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header,
248 (DRV_MSG_CODE_MCP_RESET | seq));
249
250 do {
251 /* Wait for MFW response */
252 udelay(delay);
253 /* Give the FW up to 500 second (50*1000*10usec) */
254 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
255 MISCS_REG_GENERIC_POR_0)) &&
256 (cnt++ < QED_MCP_RESET_RETRIES));
257
258 if (org_mcp_reset_seq !=
259 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
260 DP_VERBOSE(p_hwfn, QED_MSG_SP,
261 "MCP was reset after %d usec\n", cnt * delay);
262 } else {
263 DP_ERR(p_hwfn, "Failed to reset MCP\n");
264 rc = -EAGAIN;
265 }
266
Tomer Tayar5529bad2016-03-09 09:16:24 +0200267 qed_mcp_mb_unlock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
268
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200269 return rc;
270}
271
272static int qed_do_mcp_cmd(struct qed_hwfn *p_hwfn,
273 struct qed_ptt *p_ptt,
274 u32 cmd,
275 u32 param,
276 u32 *o_mcp_resp,
277 u32 *o_mcp_param)
278{
279 u8 delay = CHIP_MCP_RESP_ITER_US;
280 u32 seq, cnt = 1, actual_mb_seq;
281 int rc = 0;
282
283 /* Get actual driver mailbox sequence */
284 actual_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
285 DRV_MSG_SEQ_NUMBER_MASK;
286
287 /* Use MCP history register to check if MCP reset occurred between
288 * init time and now.
289 */
290 if (p_hwfn->mcp_info->mcp_hist !=
291 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
292 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Rereading MCP offsets\n");
293 qed_load_mcp_offsets(p_hwfn, p_ptt);
294 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
295 }
296 seq = ++p_hwfn->mcp_info->drv_mb_seq;
297
298 /* Set drv param */
299 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, param);
300
301 /* Set drv command along with the updated sequence */
302 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (cmd | seq));
303
304 DP_VERBOSE(p_hwfn, QED_MSG_SP,
305 "wrote command (%x) to MFW MB param 0x%08x\n",
306 (cmd | seq), param);
307
308 do {
309 /* Wait for MFW response */
310 udelay(delay);
311 *o_mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
312
313 /* Give the FW up to 5 second (500*10ms) */
314 } while ((seq != (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) &&
315 (cnt++ < QED_DRV_MB_MAX_RETRIES));
316
317 DP_VERBOSE(p_hwfn, QED_MSG_SP,
318 "[after %d ms] read (%x) seq is (%x) from FW MB\n",
319 cnt * delay, *o_mcp_resp, seq);
320
321 /* Is this a reply to our command? */
322 if (seq == (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) {
323 *o_mcp_resp &= FW_MSG_CODE_MASK;
324 /* Get the MCP param */
325 *o_mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
326 } else {
327 /* FW BUG! */
328 DP_ERR(p_hwfn, "MFW failed to respond!\n");
329 *o_mcp_resp = 0;
330 rc = -EAGAIN;
331 }
332 return rc;
333}
334
Tomer Tayar5529bad2016-03-09 09:16:24 +0200335static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
336 struct qed_ptt *p_ptt,
337 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200338{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200339 u32 union_data_addr;
340 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200341
342 /* MCP not initialized */
343 if (!qed_mcp_is_init(p_hwfn)) {
344 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
345 return -EBUSY;
346 }
347
Tomer Tayar5529bad2016-03-09 09:16:24 +0200348 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
349 offsetof(struct public_drv_mb, union_data);
350
351 /* Ensure that only a single thread is accessing the mailbox at a
352 * certain time.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200353 */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200354 rc = qed_mcp_mb_lock(p_hwfn, p_mb_params->cmd);
355 if (rc)
356 return rc;
357
358 if (p_mb_params->p_data_src != NULL)
359 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr,
360 p_mb_params->p_data_src,
361 sizeof(*p_mb_params->p_data_src));
362
363 rc = qed_do_mcp_cmd(p_hwfn, p_ptt, p_mb_params->cmd,
364 p_mb_params->param, &p_mb_params->mcp_resp,
365 &p_mb_params->mcp_param);
366
367 if (p_mb_params->p_data_dst != NULL)
368 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
369 union_data_addr,
370 sizeof(*p_mb_params->p_data_dst));
371
372 qed_mcp_mb_unlock(p_hwfn, p_mb_params->cmd);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200373
374 return rc;
375}
376
Tomer Tayar5529bad2016-03-09 09:16:24 +0200377int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
378 struct qed_ptt *p_ptt,
379 u32 cmd,
380 u32 param,
381 u32 *o_mcp_resp,
382 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200383{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200384 struct qed_mcp_mb_params mb_params;
385 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200386
Tomer Tayar5529bad2016-03-09 09:16:24 +0200387 memset(&mb_params, 0, sizeof(mb_params));
388 mb_params.cmd = cmd;
389 mb_params.param = param;
390 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
391 if (rc)
392 return rc;
393
394 *o_mcp_resp = mb_params.mcp_resp;
395 *o_mcp_param = mb_params.mcp_param;
396
397 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200398}
399
400int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
401 struct qed_ptt *p_ptt,
402 u32 *p_load_code)
403{
404 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200405 struct qed_mcp_mb_params mb_params;
406 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200407 int rc;
408
Tomer Tayar5529bad2016-03-09 09:16:24 +0200409 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200410 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200411 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
412 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
413 cdev->drv_type;
414 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
415 mb_params.p_data_src = &union_data;
416 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200417
418 /* if mcp fails to respond we must abort */
419 if (rc) {
420 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
421 return rc;
422 }
423
Tomer Tayar5529bad2016-03-09 09:16:24 +0200424 *p_load_code = mb_params.mcp_resp;
425
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200426 /* If MFW refused (e.g. other port is in diagnostic mode) we
427 * must abort. This can happen in the following cases:
428 * - Other port is in diagnostic mode
429 * - Previously loaded function on the engine is not compliant with
430 * the requester.
431 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
432 * -
433 */
434 if (!(*p_load_code) ||
435 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
436 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
437 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
438 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
439 return -EBUSY;
440 }
441
442 return 0;
443}
444
Yuval Mintz0b55e272016-05-11 16:36:15 +0300445static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
446 struct qed_ptt *p_ptt)
447{
448 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
449 PUBLIC_PATH);
450 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
451 u32 path_addr = SECTION_ADDR(mfw_path_offsize,
452 QED_PATH_ID(p_hwfn));
453 u32 disabled_vfs[VF_MAX_STATIC / 32];
454 int i;
455
456 DP_VERBOSE(p_hwfn,
457 QED_MSG_SP,
458 "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
459 mfw_path_offsize, path_addr);
460
461 for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
462 disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
463 path_addr +
464 offsetof(struct public_path,
465 mcp_vf_disabled) +
466 sizeof(u32) * i);
467 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
468 "FLR-ed VFs [%08x,...,%08x] - %08x\n",
469 i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
470 }
471
472 if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
473 qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
474}
475
476int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
477 struct qed_ptt *p_ptt, u32 *vfs_to_ack)
478{
479 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
480 PUBLIC_FUNC);
481 u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
482 u32 func_addr = SECTION_ADDR(mfw_func_offsize,
483 MCP_PF_ID(p_hwfn));
484 struct qed_mcp_mb_params mb_params;
485 union drv_union_data union_data;
486 int rc;
487 int i;
488
489 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
490 DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
491 "Acking VFs [%08x,...,%08x] - %08x\n",
492 i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
493
494 memset(&mb_params, 0, sizeof(mb_params));
495 mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
496 memcpy(&union_data.ack_vf_disabled, vfs_to_ack, VF_MAX_STATIC / 8);
497 mb_params.p_data_src = &union_data;
498 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
499 if (rc) {
500 DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
501 return -EBUSY;
502 }
503
504 /* Clear the ACK bits */
505 for (i = 0; i < (VF_MAX_STATIC / 32); i++)
506 qed_wr(p_hwfn, p_ptt,
507 func_addr +
508 offsetof(struct public_func, drv_ack_vf_disabled) +
509 i * sizeof(u32), 0);
510
511 return rc;
512}
513
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200514static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
515 struct qed_ptt *p_ptt)
516{
517 u32 transceiver_state;
518
519 transceiver_state = qed_rd(p_hwfn, p_ptt,
520 p_hwfn->mcp_info->port_addr +
521 offsetof(struct public_port,
522 transceiver_data));
523
524 DP_VERBOSE(p_hwfn,
525 (NETIF_MSG_HW | QED_MSG_SP),
526 "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
527 transceiver_state,
528 (u32)(p_hwfn->mcp_info->port_addr +
529 offsetof(struct public_port,
530 transceiver_data)));
531
532 transceiver_state = GET_FIELD(transceiver_state,
533 PMM_TRANSCEIVER_STATE);
534
535 if (transceiver_state == PMM_TRANSCEIVER_STATE_PRESENT)
536 DP_NOTICE(p_hwfn, "Transceiver is present.\n");
537 else
538 DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
539}
540
Yuval Mintzcc875c22015-10-26 11:02:31 +0200541static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
542 struct qed_ptt *p_ptt,
543 bool b_reset)
544{
545 struct qed_mcp_link_state *p_link;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400546 u8 max_bw, min_bw;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200547 u32 status = 0;
548
549 p_link = &p_hwfn->mcp_info->link_output;
550 memset(p_link, 0, sizeof(*p_link));
551 if (!b_reset) {
552 status = qed_rd(p_hwfn, p_ptt,
553 p_hwfn->mcp_info->port_addr +
554 offsetof(struct public_port, link_status));
555 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
556 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
557 status,
558 (u32)(p_hwfn->mcp_info->port_addr +
559 offsetof(struct public_port,
560 link_status)));
561 } else {
562 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
563 "Resetting link indications\n");
564 return;
565 }
566
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200567 if (p_hwfn->b_drv_link_init)
568 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
569 else
570 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200571
572 p_link->full_duplex = true;
573 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
574 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
575 p_link->speed = 100000;
576 break;
577 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
578 p_link->speed = 50000;
579 break;
580 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
581 p_link->speed = 40000;
582 break;
583 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
584 p_link->speed = 25000;
585 break;
586 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
587 p_link->speed = 20000;
588 break;
589 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
590 p_link->speed = 10000;
591 break;
592 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
593 p_link->full_duplex = false;
594 /* Fall-through */
595 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
596 p_link->speed = 1000;
597 break;
598 default:
599 p_link->speed = 0;
600 }
601
Manish Chopra4b01e512016-04-26 10:56:09 -0400602 if (p_link->link_up && p_link->speed)
603 p_link->line_speed = p_link->speed;
604 else
605 p_link->line_speed = 0;
606
607 max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400608 min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
Manish Chopra4b01e512016-04-26 10:56:09 -0400609
Manish Chopraa64b02d2016-04-26 10:56:10 -0400610 /* Max bandwidth configuration */
Manish Chopra4b01e512016-04-26 10:56:09 -0400611 __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200612
Manish Chopraa64b02d2016-04-26 10:56:10 -0400613 /* Min bandwidth configuration */
614 __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
615 qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_link->min_pf_rate);
616
Yuval Mintzcc875c22015-10-26 11:02:31 +0200617 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
618 p_link->an_complete = !!(status &
619 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
620 p_link->parallel_detection = !!(status &
621 LINK_STATUS_PARALLEL_DETECTION_USED);
622 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
623
624 p_link->partner_adv_speed |=
625 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
626 QED_LINK_PARTNER_SPEED_1G_FD : 0;
627 p_link->partner_adv_speed |=
628 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
629 QED_LINK_PARTNER_SPEED_1G_HD : 0;
630 p_link->partner_adv_speed |=
631 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
632 QED_LINK_PARTNER_SPEED_10G : 0;
633 p_link->partner_adv_speed |=
634 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
635 QED_LINK_PARTNER_SPEED_20G : 0;
636 p_link->partner_adv_speed |=
637 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
638 QED_LINK_PARTNER_SPEED_40G : 0;
639 p_link->partner_adv_speed |=
640 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
641 QED_LINK_PARTNER_SPEED_50G : 0;
642 p_link->partner_adv_speed |=
643 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
644 QED_LINK_PARTNER_SPEED_100G : 0;
645
646 p_link->partner_tx_flow_ctrl_en =
647 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
648 p_link->partner_rx_flow_ctrl_en =
649 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
650
651 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
652 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
653 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
654 break;
655 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
656 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
657 break;
658 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
659 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
660 break;
661 default:
662 p_link->partner_adv_pause = 0;
663 }
664
665 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
666
667 qed_link_update(p_hwfn);
668}
669
670int qed_mcp_set_link(struct qed_hwfn *p_hwfn,
671 struct qed_ptt *p_ptt,
672 bool b_up)
673{
674 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200675 struct qed_mcp_mb_params mb_params;
676 union drv_union_data union_data;
677 struct pmm_phy_cfg *phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200678 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200679 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200680
681 /* Set the shmem configuration according to params */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200682 phy_cfg = &union_data.drv_phy_cfg;
683 memset(phy_cfg, 0, sizeof(*phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200684 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
685 if (!params->speed.autoneg)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200686 phy_cfg->speed = params->speed.forced_speed;
687 phy_cfg->pause |= (params->pause.autoneg) ? PMM_PAUSE_AUTONEG : 0;
688 phy_cfg->pause |= (params->pause.forced_rx) ? PMM_PAUSE_RX : 0;
689 phy_cfg->pause |= (params->pause.forced_tx) ? PMM_PAUSE_TX : 0;
690 phy_cfg->adv_speed = params->speed.advertised_speeds;
691 phy_cfg->loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200692
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200693 p_hwfn->b_drv_link_init = b_up;
694
Yuval Mintzcc875c22015-10-26 11:02:31 +0200695 if (b_up) {
696 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
697 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar5529bad2016-03-09 09:16:24 +0200698 phy_cfg->speed,
699 phy_cfg->pause,
700 phy_cfg->adv_speed,
701 phy_cfg->loopback_mode,
702 phy_cfg->feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200703 } else {
704 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
705 "Resetting link\n");
706 }
707
Tomer Tayar5529bad2016-03-09 09:16:24 +0200708 memset(&mb_params, 0, sizeof(mb_params));
709 mb_params.cmd = cmd;
710 mb_params.p_data_src = &union_data;
711 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200712
713 /* if mcp fails to respond we must abort */
714 if (rc) {
715 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
716 return rc;
717 }
718
719 /* Reset the link status if needed */
720 if (!b_up)
721 qed_mcp_handle_link_change(p_hwfn, p_ptt, true);
722
723 return 0;
724}
725
Manish Chopra4b01e512016-04-26 10:56:09 -0400726static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
727 struct public_func *p_shmem_info)
728{
729 struct qed_mcp_function_info *p_info;
730
731 p_info = &p_hwfn->mcp_info->func_info;
732
733 p_info->bandwidth_min = (p_shmem_info->config &
734 FUNC_MF_CFG_MIN_BW_MASK) >>
735 FUNC_MF_CFG_MIN_BW_SHIFT;
736 if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
737 DP_INFO(p_hwfn,
738 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
739 p_info->bandwidth_min);
740 p_info->bandwidth_min = 1;
741 }
742
743 p_info->bandwidth_max = (p_shmem_info->config &
744 FUNC_MF_CFG_MAX_BW_MASK) >>
745 FUNC_MF_CFG_MAX_BW_SHIFT;
746 if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
747 DP_INFO(p_hwfn,
748 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
749 p_info->bandwidth_max);
750 p_info->bandwidth_max = 100;
751 }
752}
753
754static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
755 struct qed_ptt *p_ptt,
756 struct public_func *p_data,
757 int pfid)
758{
759 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
760 PUBLIC_FUNC);
761 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
762 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
763 u32 i, size;
764
765 memset(p_data, 0, sizeof(*p_data));
766
767 size = min_t(u32, sizeof(*p_data),
768 QED_SECTION_SIZE(mfw_path_offsize));
769 for (i = 0; i < size / sizeof(u32); i++)
770 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
771 func_addr + (i << 2));
772 return size;
773}
774
775static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn,
776 struct qed_ptt *p_ptt)
777{
778 struct qed_mcp_function_info *p_info;
779 struct public_func shmem_info;
780 u32 resp = 0, param = 0;
781
782 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info,
783 MCP_PF_ID(p_hwfn));
784
785 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
786
787 p_info = &p_hwfn->mcp_info->func_info;
788
Manish Chopraa64b02d2016-04-26 10:56:10 -0400789 qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
Manish Chopra4b01e512016-04-26 10:56:09 -0400790 qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
791
792 /* Acknowledge the MFW */
793 qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
794 &param);
795}
796
Yuval Mintzcc875c22015-10-26 11:02:31 +0200797int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
798 struct qed_ptt *p_ptt)
799{
800 struct qed_mcp_info *info = p_hwfn->mcp_info;
801 int rc = 0;
802 bool found = false;
803 u16 i;
804
805 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
806
807 /* Read Messages from MFW */
808 qed_mcp_read_mb(p_hwfn, p_ptt);
809
810 /* Compare current messages to old ones */
811 for (i = 0; i < info->mfw_mb_length; i++) {
812 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
813 continue;
814
815 found = true;
816
817 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
818 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
819 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
820
821 switch (i) {
822 case MFW_DRV_MSG_LINK_CHANGE:
823 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
824 break;
Yuval Mintz0b55e272016-05-11 16:36:15 +0300825 case MFW_DRV_MSG_VF_DISABLED:
826 qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
827 break;
Zvi Nachmani334c03b2016-03-09 09:16:25 +0200828 case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
829 qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
830 break;
Manish Chopra4b01e512016-04-26 10:56:09 -0400831 case MFW_DRV_MSG_BW_UPDATE:
832 qed_mcp_update_bw(p_hwfn, p_ptt);
833 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200834 default:
835 DP_NOTICE(p_hwfn, "Unimplemented MFW message %d\n", i);
836 rc = -EINVAL;
837 }
838 }
839
840 /* ACK everything */
841 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
842 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
843
844 /* MFW expect answer in BE, so we force write in that format */
845 qed_wr(p_hwfn, p_ptt,
846 info->mfw_mb_addr + sizeof(u32) +
847 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
848 sizeof(u32) + i * sizeof(u32),
849 (__force u32)val);
850 }
851
852 if (!found) {
853 DP_NOTICE(p_hwfn,
854 "Received an MFW message indication but no new message!\n");
855 rc = -EINVAL;
856 }
857
858 /* Copy the new mfw messages into the shadow */
859 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
860
861 return rc;
862}
863
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300864int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
865 struct qed_ptt *p_ptt,
866 u32 *p_mfw_ver, u32 *p_running_bundle_id)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200867{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200868 u32 global_offsize;
869
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300870 if (IS_VF(p_hwfn->cdev)) {
871 if (p_hwfn->vf_iov_info) {
872 struct pfvf_acquire_resp_tlv *p_resp;
873
874 p_resp = &p_hwfn->vf_iov_info->acquire_resp;
875 *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
876 return 0;
877 } else {
878 DP_VERBOSE(p_hwfn,
879 QED_MSG_IOV,
880 "VF requested MFW version prior to ACQUIRE\n");
881 return -EINVAL;
882 }
883 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200884
885 global_offsize = qed_rd(p_hwfn, p_ptt,
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300886 SECTION_OFFSIZE_ADDR(p_hwfn->
887 mcp_info->public_base,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200888 PUBLIC_GLOBAL));
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300889 *p_mfw_ver =
890 qed_rd(p_hwfn, p_ptt,
891 SECTION_ADDR(global_offsize,
892 0) + offsetof(struct public_global, mfw_ver));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200893
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300894 if (p_running_bundle_id != NULL) {
895 *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
896 SECTION_ADDR(global_offsize, 0) +
897 offsetof(struct public_global,
898 running_bundle_id));
899 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200900
901 return 0;
902}
903
Yuval Mintzcc875c22015-10-26 11:02:31 +0200904int qed_mcp_get_media_type(struct qed_dev *cdev,
905 u32 *p_media_type)
906{
907 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
908 struct qed_ptt *p_ptt;
909
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300910 if (IS_VF(cdev))
911 return -EINVAL;
912
Yuval Mintzcc875c22015-10-26 11:02:31 +0200913 if (!qed_mcp_is_init(p_hwfn)) {
914 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
915 return -EBUSY;
916 }
917
918 *p_media_type = MEDIA_UNSPECIFIED;
919
920 p_ptt = qed_ptt_acquire(p_hwfn);
921 if (!p_ptt)
922 return -EBUSY;
923
924 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
925 offsetof(struct public_port, media_type));
926
927 qed_ptt_release(p_hwfn, p_ptt);
928
929 return 0;
930}
931
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200932static int
933qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
934 struct public_func *p_info,
935 enum qed_pci_personality *p_proto)
936{
937 int rc = 0;
938
939 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
940 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
941 *p_proto = QED_PCI_ETH;
942 break;
943 default:
944 rc = -EINVAL;
945 }
946
947 return rc;
948}
949
950int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
951 struct qed_ptt *p_ptt)
952{
953 struct qed_mcp_function_info *info;
954 struct public_func shmem_info;
955
956 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info,
957 MCP_PF_ID(p_hwfn));
958 info = &p_hwfn->mcp_info->func_info;
959
960 info->pause_on_host = (shmem_info.config &
961 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
962
963 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info,
964 &info->protocol)) {
965 DP_ERR(p_hwfn, "Unknown personality %08x\n",
966 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
967 return -EINVAL;
968 }
969
Manish Chopra4b01e512016-04-26 10:56:09 -0400970 qed_read_pf_bandwidth(p_hwfn, &shmem_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200971
972 if (shmem_info.mac_upper || shmem_info.mac_lower) {
973 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
974 info->mac[1] = (u8)(shmem_info.mac_upper);
975 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
976 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
977 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
978 info->mac[5] = (u8)(shmem_info.mac_lower);
979 } else {
980 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
981 }
982
983 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
984 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
985 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
986 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
987
988 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
989
990 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
991 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x\n",
992 info->pause_on_host, info->protocol,
993 info->bandwidth_min, info->bandwidth_max,
994 info->mac[0], info->mac[1], info->mac[2],
995 info->mac[3], info->mac[4], info->mac[5],
996 info->wwn_port, info->wwn_node, info->ovlan);
997
998 return 0;
999}
1000
Yuval Mintzcc875c22015-10-26 11:02:31 +02001001struct qed_mcp_link_params
1002*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
1003{
1004 if (!p_hwfn || !p_hwfn->mcp_info)
1005 return NULL;
1006 return &p_hwfn->mcp_info->link_input;
1007}
1008
1009struct qed_mcp_link_state
1010*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
1011{
1012 if (!p_hwfn || !p_hwfn->mcp_info)
1013 return NULL;
1014 return &p_hwfn->mcp_info->link_output;
1015}
1016
1017struct qed_mcp_link_capabilities
1018*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
1019{
1020 if (!p_hwfn || !p_hwfn->mcp_info)
1021 return NULL;
1022 return &p_hwfn->mcp_info->link_capabilities;
1023}
1024
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001025int qed_mcp_drain(struct qed_hwfn *p_hwfn,
1026 struct qed_ptt *p_ptt)
1027{
1028 u32 resp = 0, param = 0;
1029 int rc;
1030
1031 rc = qed_mcp_cmd(p_hwfn, p_ptt,
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001032 DRV_MSG_CODE_NIG_DRAIN, 1000,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001033 &resp, &param);
1034
1035 /* Wait for the drain to complete before returning */
Yuval Mintz8f60baf2016-03-09 09:16:26 +02001036 msleep(1020);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001037
1038 return rc;
1039}
1040
Manish Chopracee4d262015-10-26 11:02:28 +02001041int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
1042 struct qed_ptt *p_ptt,
1043 u32 *p_flash_size)
1044{
1045 u32 flash_size;
1046
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001047 if (IS_VF(p_hwfn->cdev))
1048 return -EINVAL;
1049
Manish Chopracee4d262015-10-26 11:02:28 +02001050 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
1051 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
1052 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
1053 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
1054
1055 *p_flash_size = flash_size;
1056
1057 return 0;
1058}
1059
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001060int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
1061 struct qed_ptt *p_ptt, u8 vf_id, u8 num)
1062{
1063 u32 resp = 0, param = 0, rc_param = 0;
1064 int rc;
1065
1066 /* Only Leader can configure MSIX, and need to take CMT into account */
1067 if (!IS_LEAD_HWFN(p_hwfn))
1068 return 0;
1069 num *= p_hwfn->cdev->num_hwfns;
1070
1071 param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
1072 DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
1073 param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
1074 DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
1075
1076 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
1077 &resp, &rc_param);
1078
1079 if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
1080 DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
1081 rc = -EINVAL;
1082 } else {
1083 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1084 "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
1085 num, vf_id);
1086 }
1087
1088 return rc;
1089}
1090
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001091int
1092qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
1093 struct qed_ptt *p_ptt,
1094 struct qed_mcp_drv_version *p_ver)
1095{
Tomer Tayar5529bad2016-03-09 09:16:24 +02001096 struct drv_version_stc *p_drv_version;
1097 struct qed_mcp_mb_params mb_params;
1098 union drv_union_data union_data;
1099 __be32 val;
1100 u32 i;
1101 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001102
Tomer Tayar5529bad2016-03-09 09:16:24 +02001103 p_drv_version = &union_data.drv_version;
1104 p_drv_version->version = p_ver->version;
Manish Chopra4b01e512016-04-26 10:56:09 -04001105
Tomer Tayar5529bad2016-03-09 09:16:24 +02001106 for (i = 0; i < MCP_DRV_VER_STR_SIZE - 1; i += 4) {
1107 val = cpu_to_be32(p_ver->name[i]);
Manish Chopra4b01e512016-04-26 10:56:09 -04001108 *(__be32 *)&p_drv_version->name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001109 }
1110
Tomer Tayar5529bad2016-03-09 09:16:24 +02001111 memset(&mb_params, 0, sizeof(mb_params));
1112 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
1113 mb_params.p_data_src = &union_data;
1114 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
1115 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001116 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001117
Tomer Tayar5529bad2016-03-09 09:16:24 +02001118 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001119}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +02001120
1121int qed_mcp_set_led(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
1122 enum qed_led_mode mode)
1123{
1124 u32 resp = 0, param = 0, drv_mb_param;
1125 int rc;
1126
1127 switch (mode) {
1128 case QED_LED_MODE_ON:
1129 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
1130 break;
1131 case QED_LED_MODE_OFF:
1132 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
1133 break;
1134 case QED_LED_MODE_RESTORE:
1135 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
1136 break;
1137 default:
1138 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
1139 return -EINVAL;
1140 }
1141
1142 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
1143 drv_mb_param, &resp, &param);
1144
1145 return rc;
1146}
Sudarsana Reddy Kalluru03dc76c2016-04-28 20:20:52 -04001147
1148int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1149{
1150 u32 drv_mb_param = 0, rsp, param;
1151 int rc = 0;
1152
1153 drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
1154 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1155
1156 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1157 drv_mb_param, &rsp, &param);
1158
1159 if (rc)
1160 return rc;
1161
1162 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1163 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1164 rc = -EAGAIN;
1165
1166 return rc;
1167}
1168
1169int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1170{
1171 u32 drv_mb_param, rsp, param;
1172 int rc = 0;
1173
1174 drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
1175 DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
1176
1177 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
1178 drv_mb_param, &rsp, &param);
1179
1180 if (rc)
1181 return rc;
1182
1183 if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
1184 (param != DRV_MB_PARAM_BIST_RC_PASSED))
1185 rc = -EAGAIN;
1186
1187 return rc;
1188}