blob: 8bfa9159d27dc74087a0e23d6e5fa8e062332175 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#ifndef __iwl_trans_int_pcie_h__
32#define __iwl_trans_int_pcie_h__
33
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070034#include <linux/spinlock.h>
35#include <linux/interrupt.h>
36#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080037#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070038#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070039#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070041#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070043#include "iwl-trans.h"
44#include "iwl-debug.h"
45#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020046#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070047
Johannes Berg206eea72015-04-17 16:38:31 +020048/* We need 2 entries for the TX command and header, and another one might
49 * be needed for potential data in the SKB's head. The remaining ones can
50 * be used for frags.
51 */
52#define IWL_PCIE_MAX_FRAGS (IWL_NUM_OF_TBS - 3)
53
Sara Sharon26d535a2015-04-28 12:56:54 +030054/*
55 * RX related structures and functions
56 */
57#define RX_NUM_QUEUES 1
58#define RX_POST_REQ_ALLOC 2
59#define RX_CLAIM_REQ_ALLOC 8
Sara Sharon78485052015-12-14 17:44:11 +020060#define RX_PENDING_WATERMARK 16
Sara Sharon26d535a2015-04-28 12:56:54 +030061
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070062struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070063
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070064/*This file includes the declaration that are internal to the
65 * trans_pcie layer */
66
Sara Sharon96a64972015-12-23 15:10:03 +020067/**
68 * struct iwl_rx_mem_buffer
69 * @page_dma: bus address of rxb page
70 * @page: driver's pointer to the rxb page
71 * @vid: index of this rxb in the global table
72 */
Johannes Berg48a2d662012-03-05 11:24:39 -080073struct iwl_rx_mem_buffer {
74 dma_addr_t page_dma;
75 struct page *page;
Sara Sharon96a64972015-12-23 15:10:03 +020076 u16 vid;
Johannes Berg48a2d662012-03-05 11:24:39 -080077 struct list_head list;
78};
79
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070080/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070081 * struct isr_statistics - interrupt statistics
82 *
83 */
84struct isr_statistics {
85 u32 hw;
86 u32 sw;
87 u32 err_code;
88 u32 sch;
89 u32 alive;
90 u32 rfkill;
91 u32 ctkill;
92 u32 wakeup;
93 u32 rx;
94 u32 tx;
95 u32 unhandled;
96};
97
98/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020099 * struct iwl_rxq - Rx queue
Sara Sharon96a64972015-12-23 15:10:03 +0200100 * @id: queue index
101 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd).
102 * Address size is 32 bit in pre-9000 devices and 64 bit in 9000 devices.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700103 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Sara Sharon96a64972015-12-23 15:10:03 +0200104 * @ubd: driver's pointer to buffer of used receive buffer descriptors (rbd)
105 * @ubd_dma: physical address of buffer of used receive buffer descriptors (rbd)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700106 * @read: Shared index to newest available Rx buffer
107 * @write: Shared index to oldest written Rx packet
108 * @free_count: Number of pre-allocated buffers in rx_free
Sara Sharon26d535a2015-04-28 12:56:54 +0300109 * @used_count: Number of RBDs handled to allocator to use for allocation
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700110 * @write_actual:
Sara Sharon26d535a2015-04-28 12:56:54 +0300111 * @rx_free: list of RBDs with allocated RB ready for use
112 * @rx_used: list of RBDs with no RB attached
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113 * @need_update: flag to indicate we need to update read/write index
114 * @rb_stts: driver's pointer to receive buffer status
115 * @rb_stts_dma: bus address of receive buffer status
116 * @lock:
Sara Sharon96a64972015-12-23 15:10:03 +0200117 * @queue: actual rx queue. Not used for multi-rx queue.
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700118 *
119 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
120 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200121struct iwl_rxq {
Sara Sharon96a64972015-12-23 15:10:03 +0200122 int id;
123 void *bd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 dma_addr_t bd_dma;
Sara Sharon96a64972015-12-23 15:10:03 +0200125 __le32 *used_bd;
126 dma_addr_t used_bd_dma;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700127 u32 read;
128 u32 write;
129 u32 free_count;
Sara Sharon26d535a2015-04-28 12:56:54 +0300130 u32 used_count;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700131 u32 write_actual;
Sara Sharon96a64972015-12-23 15:10:03 +0200132 u32 queue_size;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700133 struct list_head rx_free;
134 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100135 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700136 struct iwl_rb_status *rb_stts;
137 dma_addr_t rb_stts_dma;
138 spinlock_t lock;
Sara Sharonbce97732016-01-25 18:14:49 +0200139 struct napi_struct napi;
Sara Sharon26d535a2015-04-28 12:56:54 +0300140 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
141};
142
143/**
144 * struct iwl_rb_allocator - Rx allocator
Sara Sharon26d535a2015-04-28 12:56:54 +0300145 * @req_pending: number of requests the allcator had not processed yet
146 * @req_ready: number of requests honored and ready for claiming
147 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
148 * the queue. This is a list of &struct iwl_rx_mem_buffer
149 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
150 * of &struct iwl_rx_mem_buffer
151 * @lock: protects the rbd_allocated and rbd_empty lists
152 * @alloc_wq: work queue for background calls
153 * @rx_alloc: work struct for background calls
154 */
155struct iwl_rb_allocator {
Sara Sharon26d535a2015-04-28 12:56:54 +0300156 atomic_t req_pending;
157 atomic_t req_ready;
158 struct list_head rbd_allocated;
159 struct list_head rbd_empty;
160 spinlock_t lock;
161 struct workqueue_struct *alloc_wq;
162 struct work_struct rx_alloc;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700163};
164
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700165struct iwl_dma_ptr {
166 dma_addr_t dma;
167 void *addr;
168 size_t size;
169};
170
Johannes Bergbffc66c2012-03-05 11:24:42 -0800171/**
172 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
173 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800174 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200175static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800176{
Johannes Berg83f32a42014-04-24 09:57:40 +0200177 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800178}
179
180/**
181 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
182 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800183 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200184static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800185{
Johannes Berg83f32a42014-04-24 09:57:40 +0200186 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800187}
188
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700189struct iwl_cmd_meta {
190 /* only for SYNC commands, iff the reply skb is wanted */
191 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700192 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700193};
194
195/*
196 * Generic queue structure
197 *
198 * Contains common data for Rx and Tx queues.
199 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200200 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
201 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700202 * there might be HW changes in the future). For the normal TX
203 * queues, n_window, which is the size of the software queue data
204 * is also 256; however, for the command queue, n_window is only
205 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200206 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700207 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200208 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
209 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700210 * This means that we end up with the following:
211 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
212 * SW entries: | 0 | ... | 31 |
213 * where N is a number between 0 and 7. This means that the SW
214 * data is a window overlayed over the HW queue.
215 */
216struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700217 int write_ptr; /* 1-st empty entry (index) host_w*/
218 int read_ptr; /* last used entry (index) host_r*/
219 /* use for monitoring and recovering the stuck queue */
220 dma_addr_t dma_addr; /* physical addr for BD's */
221 int n_window; /* safe queue window */
222 u32 id;
223 int low_mark; /* low watermark, resume queue if free
224 * space more than this */
225 int high_mark; /* high watermark, stop queue if free
226 * space less than this */
227};
228
Johannes Bergbf8440e2012-03-19 17:12:06 +0100229#define TFD_TX_CMD_SLOTS 256
230#define TFD_CMD_SLOTS 32
231
Johannes Berg8a964f42013-02-25 16:01:34 +0100232/*
233 * The FH will write back to the first TB only, so we need
234 * to copy some data into the buffer regardless of whether
Johannes Berg38c0f3342013-02-27 13:18:50 +0100235 * it should be mapped or not. This indicates how big the
236 * first TB must be to include the scratch buffer. Since
237 * the scratch is 4 bytes at offset 12, it's 16 now. If we
238 * make it bigger then allocations will be bigger and copy
239 * slower, so that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100240 */
Johannes Berg38c0f3342013-02-27 13:18:50 +0100241#define IWL_HCMD_SCRATCHBUF_SIZE 16
Johannes Berg8a964f42013-02-25 16:01:34 +0100242
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200243struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100244 struct iwl_device_cmd *cmd;
245 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200246 /* buffer to free after command completes */
247 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100248 struct iwl_cmd_meta meta;
249};
250
Johannes Berg38c0f3342013-02-27 13:18:50 +0100251struct iwl_pcie_txq_scratch_buf {
252 struct iwl_cmd_header hdr;
253 u8 buf[8];
254 __le32 scratch;
255};
256
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700257/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200258 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700259 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100260 * @tfds: transmit frame descriptors (DMA memory)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100261 * @scratchbufs: start of command headers, including scratch buffers, for
262 * the writeback -- this is DMA memory and an array holding one buffer
263 * for each command on the queue
264 * @scratchbufs_dma: DMA address for the scratchbufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100265 * @entries: transmit entries (driver state)
266 * @lock: queue lock
267 * @stuck_timer: timer that fires if queue gets stuck
268 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700269 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100270 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200271 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200272 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200273 * @frozen: tx stuck queue timer is frozen
274 * @frozen_expiry_remainder: remember how long until the timer fires
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700275 *
276 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
277 * descriptors) and required locking structures.
278 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200279struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700280 struct iwl_queue q;
281 struct iwl_tfd *tfds;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100282 struct iwl_pcie_txq_scratch_buf *scratchbufs;
283 dma_addr_t scratchbufs_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200284 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800285 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200286 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700287 struct timer_list stuck_timer;
288 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100289 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200290 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700291 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200292 bool ampdu;
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200293 bool block;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200294 unsigned long wd_timeout;
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200295 struct sk_buff_head overflow_q;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700296};
297
Johannes Berg38c0f3342013-02-27 13:18:50 +0100298static inline dma_addr_t
299iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
300{
301 return txq->scratchbufs_dma +
302 sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
303}
304
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300305struct iwl_tso_hdr_page {
306 struct page *page;
307 u8 *pos;
308};
309
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700310/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700311 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700312 * @rxq: all the RX queue data
Sara Sharon78485052015-12-14 17:44:11 +0200313 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
Sara Sharon96a64972015-12-23 15:10:03 +0200314 * @global_table: table mapping received VID from hw to rxb
Sara Sharon26d535a2015-04-28 12:56:54 +0300315 * @rba: allocator for RX replenishing
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700316 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700317 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700318 * @scd_base_addr: scheduler sram base address in SRAM
319 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700320 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800321 * @pci_dev: basic pci-network driver stuff
322 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800323 * @ucode_write_complete: indicates that the ucode has been copied.
324 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800325 * @cmd_queue - command queue number
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200326 * @rx_buf_size: Rx buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200327 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300328 * @scd_set_active: should the transport configure the SCD for HCMD queue
Aviya Erenfeldab021652015-06-09 16:45:52 +0300329 * @wide_cmd_header: true when ucode supports wide command header format
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300330 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
331 * frame.
Johannes Bergb2cf4102012-04-09 17:46:51 -0700332 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200333 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300334 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200335 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300336 * @fw_mon_phys: physical address of the buffer for the firmware monitor
337 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
338 * @fw_mon_size: size of the buffer for the firmware monitor
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200339 * @msix_entries: array of MSI-X entries
340 * @msix_enabled: true if managed to enable MSI-X
341 * @allocated_vector: the number of interrupt vector allocated by the OS
342 * @default_irq_num: default irq for non rx interrupt
343 * @fh_init_mask: initial unmasked fh causes
344 * @hw_init_mask: initial unmasked hw causes
345 * @fh_mask: current unmasked fh causes
346 * @hw_mask: current unmasked hw causes
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700347 */
348struct iwl_trans_pcie {
Sara Sharon78485052015-12-14 17:44:11 +0200349 struct iwl_rxq *rxq;
Sara Sharon7b542432016-02-01 13:46:06 +0200350 struct iwl_rx_mem_buffer rx_pool[RX_POOL_SIZE];
Sara Sharon43146922016-03-14 13:11:47 +0200351 struct iwl_rx_mem_buffer *global_table[RX_POOL_SIZE];
Sara Sharon26d535a2015-04-28 12:56:54 +0300352 struct iwl_rb_allocator rba;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700353 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700354 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700355
Johannes Bergf14d6b32014-03-21 13:30:03 +0100356 struct net_device napi_dev;
Johannes Bergf14d6b32014-03-21 13:30:03 +0100357
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300358 struct __percpu iwl_tso_hdr_page *tso_hdr_page;
359
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700360 /* INT ICT Table */
361 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700362 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700363 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700364 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300365 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700366 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700367
Johannes Berg7b114882012-02-05 13:55:11 -0800368 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300369 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700370 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700371 u32 scd_base_addr;
372 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700373 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700374
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200375 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700376 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700377 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800378
379 /* PCI bus related data */
380 struct pci_dev *pci_dev;
381 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800382
383 bool ucode_write_complete;
384 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200385 wait_queue_head_t wait_command_queue;
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300386 wait_queue_head_t d0i3_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200387
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800388 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300389 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200390 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800391 u8 n_no_reclaim_cmds;
392 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700393
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200394 enum iwl_amsdu_size rx_buf_size;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200395 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300396 bool scd_set_active;
Aviya Erenfeldab021652015-06-09 16:45:52 +0300397 bool wide_cmd_header;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300398 bool sw_csum_tx;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700399 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700400
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200401 /*protect hw register */
402 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300403 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200404 bool ref_cmd_in_flight;
405
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300406 dma_addr_t fw_mon_phys;
407 struct page *fw_mon_page;
408 u32 fw_mon_size;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200409
410 struct msix_entry msix_entries[IWL_MAX_RX_HW_QUEUES];
411 bool msix_enabled;
412 u32 allocated_vector;
413 u32 default_irq_num;
414 u32 fh_init_mask;
415 u32 hw_init_mask;
416 u32 fh_mask;
417 u32 hw_mask;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700418};
419
Johannes Berg85e5a382015-11-12 16:16:01 +0100420static inline struct iwl_trans_pcie *
421IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
422{
423 return (void *)trans->trans_specific;
424}
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700425
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700426static inline struct iwl_trans *
427iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
428{
429 return container_of((void *)trans_pcie, struct iwl_trans,
430 trans_specific);
431}
432
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200433/*
434 * Convention: trans API functions: iwl_trans_pcie_XXX
435 * Other functions: iwl_pcie_XXX
436 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700437struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
438 const struct pci_device_id *ent,
439 const struct iwl_cfg *cfg);
440void iwl_trans_pcie_free(struct iwl_trans *trans);
441
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700442/*****************************************************
443* RX
444******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200445int iwl_pcie_rx_init(struct iwl_trans *trans);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200446irqreturn_t iwl_pcie_msix_isr(int irq, void *data);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100447irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200448irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id);
449irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200450int iwl_pcie_rx_stop(struct iwl_trans *trans);
451void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700452
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700453/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200454* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700455******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200456irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200457int iwl_pcie_alloc_ict(struct iwl_trans *trans);
458void iwl_pcie_free_ict(struct iwl_trans *trans);
459void iwl_pcie_reset_ict(struct iwl_trans *trans);
460void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700461
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700462/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700463* TX / HCMD
464******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200465int iwl_pcie_tx_init(struct iwl_trans *trans);
466void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
467int iwl_pcie_tx_stop(struct iwl_trans *trans);
468void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200469void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200470 const struct iwl_trans_txq_scd_cfg *cfg,
471 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200472void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
473 bool configure_scd);
Liad Kaufman42db09c2016-05-02 14:01:14 +0300474void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
475 bool shared_mode);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200476int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
477 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100478void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200479int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200480void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200481 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200482void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
483 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100484void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
485
Johannes Berg4d075002014-04-24 10:41:31 +0200486static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
487{
488 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
489
490 return le16_to_cpu(tb->hi_n_len) >> 4;
491}
492
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700493/*****************************************************
494* Error handling
495******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200496void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700497
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700498/*****************************************************
499* Helpers
500******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700501static inline void iwl_disable_interrupts(struct iwl_trans *trans)
502{
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200503 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
504
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200505 clear_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200506 if (!trans_pcie->msix_enabled) {
507 /* disable interrupts from uCode/NIC to host */
508 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700509
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200510 /* acknowledge/clear/reset any interrupts still pending
511 * from uCode or flow handler (Rx/Tx DMA) */
512 iwl_write32(trans, CSR_INT, 0xffffffff);
513 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
514 } else {
515 /* disable all the interrupt we might use */
516 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
517 trans_pcie->fh_init_mask);
518 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
519 trans_pcie->hw_init_mask);
520 }
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700521 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
522}
523
524static inline void iwl_enable_interrupts(struct iwl_trans *trans)
525{
Don Fry83626402012-03-07 09:52:37 -0800526 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700527
528 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200529 set_bit(STATUS_INT_ENABLED, &trans->status);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200530 if (!trans_pcie->msix_enabled) {
531 trans_pcie->inta_mask = CSR_INI_SET_MASK;
532 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
533 } else {
534 /*
535 * fh/hw_mask keeps all the unmasked causes.
536 * Unlike msi, in msix cause is enabled when it is unset.
537 */
538 trans_pcie->hw_mask = trans_pcie->hw_init_mask;
539 trans_pcie->fh_mask = trans_pcie->fh_init_mask;
540 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
541 ~trans_pcie->fh_mask);
542 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
543 ~trans_pcie->hw_mask);
544 }
545}
546
547static inline void iwl_enable_hw_int_msk_msix(struct iwl_trans *trans, u32 msk)
548{
549 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
550
551 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD, ~msk);
552 trans_pcie->hw_mask = msk;
553}
554
555static inline void iwl_enable_fh_int_msk_msix(struct iwl_trans *trans, u32 msk)
556{
557 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
558
559 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~msk);
560 trans_pcie->fh_mask = msk;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700561}
562
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200563static inline void iwl_enable_fw_load_int(struct iwl_trans *trans)
564{
565 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
566
567 IWL_DEBUG_ISR(trans, "Enabling FW load interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200568 if (!trans_pcie->msix_enabled) {
569 trans_pcie->inta_mask = CSR_INT_BIT_FH_TX;
570 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
571 } else {
572 iwl_write32(trans, CSR_MSIX_HW_INT_MASK_AD,
573 trans_pcie->hw_init_mask);
574 iwl_enable_fh_int_msk_msix(trans,
575 MSIX_FH_INT_CAUSES_D2S_CH0_NUM);
576 }
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +0200577}
578
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800579static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
580{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200581 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
582
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800583 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +0200584 if (!trans_pcie->msix_enabled) {
585 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
586 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
587 } else {
588 iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD,
589 trans_pcie->fh_init_mask);
590 iwl_enable_hw_int_msk_msix(trans,
591 MSIX_HW_INT_CAUSES_REG_RF_KILL);
592 }
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800593}
594
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700595static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200596 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700597{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700598 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700599
Johannes Berg9eae88f2012-03-15 13:26:52 -0700600 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
601 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
602 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800603 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700604}
605
606static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200607 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700608{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700609 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700610
Johannes Berg9eae88f2012-03-15 13:26:52 -0700611 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
612 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
613 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
614 } else
615 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
616 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700617}
618
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200619static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700620{
621 return q->write_ptr >= q->read_ptr ?
622 (i >= q->read_ptr && i < q->write_ptr) :
623 !(i < q->read_ptr && i >= q->write_ptr);
624}
625
626static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
627{
628 return index & (q->n_window - 1);
629}
630
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200631static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
632{
633 return !(iwl_read32(trans, CSR_GP_CNTRL) &
634 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
635}
636
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200637static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
638 u32 reg, u32 mask, u32 value)
639{
640 u32 v;
641
642#ifdef CONFIG_IWLWIFI_DEBUG
643 WARN_ON_ONCE(value & ~mask);
644#endif
645
646 v = iwl_read32(trans, reg);
647 v &= ~mask;
648 v |= value;
649 iwl_write32(trans, reg, v);
650}
651
652static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
653 u32 reg, u32 mask)
654{
655 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
656}
657
658static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
659 u32 reg, u32 mask)
660{
661 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
662}
663
Johannes Berg14cfca72014-02-25 20:50:53 +0100664void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
665
Johannes Bergf8a1edb2015-11-11 11:53:32 +0100666#ifdef CONFIG_IWLWIFI_DEBUGFS
667int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
668#else
669static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
670{
671 return 0;
672}
673#endif
674
Luciano Coelho4cbb8e502015-08-18 16:02:38 +0300675int iwl_pci_fw_exit_d0i3(struct iwl_trans *trans);
676int iwl_pci_fw_enter_d0i3(struct iwl_trans *trans);
677
Sara Sharon1316d592016-04-17 16:28:18 +0300678void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable);
679
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700680#endif /* __iwl_trans_int_pcie_h__ */