blob: d6802be0ea39816365b8da2298b3d1af4a3078fd [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include "drmP.h"
24#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
28#include "amdgpu_atombios.h"
29#include "atombios_crtc.h"
30#include "atombios_encoders.h"
31#include "amdgpu_pll.h"
32#include "amdgpu_connectors.h"
33
34static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
35static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
36
Emily Deng8e6de752016-08-08 11:31:13 +080037/**
38 * dce_virtual_vblank_wait - vblank wait asic callback.
39 *
40 * @adev: amdgpu_device pointer
41 * @crtc: crtc to wait for vblank on
42 *
43 * Wait for vblank on the requested crtc (evergreen+).
44 */
45static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
46{
47 return;
48}
49
50static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
51{
52 if (crtc >= adev->mode_info.num_crtc)
53 return 0;
54 else
55 return adev->ddev->vblank[crtc].count;
56}
57
58static void dce_virtual_page_flip(struct amdgpu_device *adev,
59 int crtc_id, u64 crtc_base, bool async)
60{
61 return;
62}
63
64static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
65 u32 *vbl, u32 *position)
66{
67 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
68 return -EINVAL;
69
70 *vbl = 0;
71 *position = 0;
72
73 return 0;
74}
75
76static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
77 enum amdgpu_hpd_id hpd)
78{
79 return true;
80}
81
82static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
83 enum amdgpu_hpd_id hpd)
84{
85 return;
86}
87
88static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
89{
90 return 0;
91}
92
93static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
94{
95 return false;
96}
97
98void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
99 struct amdgpu_mode_mc_save *save)
100{
101 return;
102}
103void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
104 struct amdgpu_mode_mc_save *save)
105{
106 return;
107}
108
109void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
110 bool render)
111{
112 return;
113}
114
115/**
116 * dce_virtual_bandwidth_update - program display watermarks
117 *
118 * @adev: amdgpu_device pointer
119 *
120 * Calculate and program the display watermarks and line
121 * buffer allocation (CIK).
122 */
123static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
124{
125 return;
126}
127
Emily Deng0d43f3b2016-08-08 11:32:22 +0800128static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
129 u16 *green, u16 *blue, uint32_t size)
130{
131 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
132 int i;
133
134 /* userspace palettes are always correct as is */
135 for (i = 0; i < size; i++) {
136 amdgpu_crtc->lut_r[i] = red[i] >> 6;
137 amdgpu_crtc->lut_g[i] = green[i] >> 6;
138 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
139 }
140
141 return 0;
142}
143
144static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
145{
146 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
147
148 drm_crtc_cleanup(crtc);
149 kfree(amdgpu_crtc);
150}
151
Emily Dengc6e14f42016-08-08 11:30:50 +0800152static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
153 .cursor_set2 = NULL,
154 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800155 .gamma_set = dce_virtual_crtc_gamma_set,
156 .set_config = amdgpu_crtc_set_config,
157 .destroy = dce_virtual_crtc_destroy,
158 .page_flip = amdgpu_crtc_page_flip,
Emily Dengc6e14f42016-08-08 11:30:50 +0800159};
160
Emily Dengf1f5ef92016-08-08 11:32:00 +0800161static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
162{
163 struct drm_device *dev = crtc->dev;
164 struct amdgpu_device *adev = dev->dev_private;
165 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
166 unsigned type;
167
168 switch (mode) {
169 case DRM_MODE_DPMS_ON:
170 amdgpu_crtc->enabled = true;
171 /* Make sure VBLANK and PFLIP interrupts are still enabled */
172 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
173 amdgpu_irq_update(adev, &adev->crtc_irq, type);
174 amdgpu_irq_update(adev, &adev->pageflip_irq, type);
175 drm_vblank_on(dev, amdgpu_crtc->crtc_id);
176 break;
177 case DRM_MODE_DPMS_STANDBY:
178 case DRM_MODE_DPMS_SUSPEND:
179 case DRM_MODE_DPMS_OFF:
180 drm_vblank_off(dev, amdgpu_crtc->crtc_id);
181 amdgpu_crtc->enabled = false;
182 break;
183 }
184}
185
186
187static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
188{
189 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
190}
191
192static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
193{
194 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
195}
196
197static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
198{
199 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
200
201 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
202 if (crtc->primary->fb) {
203 int r;
204 struct amdgpu_framebuffer *amdgpu_fb;
205 struct amdgpu_bo *rbo;
206
207 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
208 rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
209 r = amdgpu_bo_reserve(rbo, false);
210 if (unlikely(r))
211 DRM_ERROR("failed to reserve rbo before unpin\n");
212 else {
213 amdgpu_bo_unpin(rbo);
214 amdgpu_bo_unreserve(rbo);
215 }
216 }
217
218 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
219 amdgpu_crtc->encoder = NULL;
220 amdgpu_crtc->connector = NULL;
221}
222
223static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
224 struct drm_display_mode *mode,
225 struct drm_display_mode *adjusted_mode,
226 int x, int y, struct drm_framebuffer *old_fb)
227{
228 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
229
230 /* update the hw version fpr dpm */
231 amdgpu_crtc->hw_mode = *adjusted_mode;
232
233 return 0;
234}
235
236static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
237 const struct drm_display_mode *mode,
238 struct drm_display_mode *adjusted_mode)
239{
240 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
241 struct drm_device *dev = crtc->dev;
242 struct drm_encoder *encoder;
243
244 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
245 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
246 if (encoder->crtc == crtc) {
247 amdgpu_crtc->encoder = encoder;
248 amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
249 break;
250 }
251 }
252 if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
253 amdgpu_crtc->encoder = NULL;
254 amdgpu_crtc->connector = NULL;
255 return false;
256 }
257
258 return true;
259}
260
261
262static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
263 struct drm_framebuffer *old_fb)
264{
265 return 0;
266}
267
268static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
269{
270 return;
271}
272
273static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
274 struct drm_framebuffer *fb,
275 int x, int y, enum mode_set_atomic state)
276{
277 return 0;
278}
279
Emily Dengc6e14f42016-08-08 11:30:50 +0800280static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef92016-08-08 11:32:00 +0800281 .dpms = dce_virtual_crtc_dpms,
282 .mode_fixup = dce_virtual_crtc_mode_fixup,
283 .mode_set = dce_virtual_crtc_mode_set,
284 .mode_set_base = dce_virtual_crtc_set_base,
285 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
286 .prepare = dce_virtual_crtc_prepare,
287 .commit = dce_virtual_crtc_commit,
288 .load_lut = dce_virtual_crtc_load_lut,
289 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800290};
291
292static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
293{
294 struct amdgpu_crtc *amdgpu_crtc;
295 int i;
296
297 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
298 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
299 if (amdgpu_crtc == NULL)
300 return -ENOMEM;
301
302 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
303
304 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
305 amdgpu_crtc->crtc_id = index;
306 adev->mode_info.crtcs[index] = amdgpu_crtc;
307
308 for (i = 0; i < 256; i++) {
309 amdgpu_crtc->lut_r[i] = i << 2;
310 amdgpu_crtc->lut_g[i] = i << 2;
311 amdgpu_crtc->lut_b[i] = i << 2;
312 }
313
314 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
315 amdgpu_crtc->encoder = NULL;
316 amdgpu_crtc->connector = NULL;
317 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
318
319 return 0;
320}
321
322static int dce_virtual_early_init(void *handle)
323{
324 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
325
326 dce_virtual_set_display_funcs(adev);
327 dce_virtual_set_irq_funcs(adev);
328
329 adev->mode_info.num_crtc = 1;
330 adev->mode_info.num_hpd = 1;
331 adev->mode_info.num_dig = 1;
332 return 0;
333}
334
335static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
336{
337 struct amdgpu_i2c_bus_rec ddc_bus;
338 struct amdgpu_router router;
339 struct amdgpu_hpd hpd;
340
341 /* look up gpio for ddc, hpd */
342 ddc_bus.valid = false;
343 hpd.hpd = AMDGPU_HPD_NONE;
344 /* needed for aux chan transactions */
345 ddc_bus.hpd = hpd.hpd;
346
347 memset(&router, 0, sizeof(router));
348 router.ddc_valid = false;
349 router.cd_valid = false;
350 amdgpu_display_add_connector(adev,
351 0,
352 ATOM_DEVICE_CRT1_SUPPORT,
353 DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
354 CONNECTOR_OBJECT_ID_VIRTUAL,
355 &hpd,
356 &router);
357
358 amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
359 ATOM_DEVICE_CRT1_SUPPORT,
360 0);
361
362 amdgpu_link_encoder_connector(adev->ddev);
363
364 return true;
365}
366
367static int dce_virtual_sw_init(void *handle)
368{
369 int r, i;
370 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
371
372 r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
373 if (r)
374 return r;
375
376 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
377
378 adev->ddev->mode_config.max_width = 16384;
379 adev->ddev->mode_config.max_height = 16384;
380
381 adev->ddev->mode_config.preferred_depth = 24;
382 adev->ddev->mode_config.prefer_shadow = 1;
383
384 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
385
386 r = amdgpu_modeset_create_props(adev);
387 if (r)
388 return r;
389
390 adev->ddev->mode_config.max_width = 16384;
391 adev->ddev->mode_config.max_height = 16384;
392
393 /* allocate crtcs */
394 for (i = 0; i < adev->mode_info.num_crtc; i++) {
395 r = dce_virtual_crtc_init(adev, i);
396 if (r)
397 return r;
398 }
399
400 dce_virtual_get_connector_info(adev);
401 amdgpu_print_display_setup(adev->ddev);
402
403 drm_kms_helper_poll_init(adev->ddev);
404
405 adev->mode_info.mode_config_initialized = true;
406 return 0;
407}
408
409static int dce_virtual_sw_fini(void *handle)
410{
411 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
412
413 kfree(adev->mode_info.bios_hardcoded_edid);
414
415 drm_kms_helper_poll_fini(adev->ddev);
416
417 drm_mode_config_cleanup(adev->ddev);
418 adev->mode_info.mode_config_initialized = false;
419 return 0;
420}
421
422static int dce_virtual_hw_init(void *handle)
423{
424 return 0;
425}
426
427static int dce_virtual_hw_fini(void *handle)
428{
429 return 0;
430}
431
432static int dce_virtual_suspend(void *handle)
433{
434 return dce_virtual_hw_fini(handle);
435}
436
437static int dce_virtual_resume(void *handle)
438{
439 int ret;
440
441 ret = dce_virtual_hw_init(handle);
442
443 return ret;
444}
445
446static bool dce_virtual_is_idle(void *handle)
447{
448 return true;
449}
450
451static int dce_virtual_wait_for_idle(void *handle)
452{
453 return 0;
454}
455
456static int dce_virtual_soft_reset(void *handle)
457{
458 return 0;
459}
460
461static int dce_virtual_set_clockgating_state(void *handle,
462 enum amd_clockgating_state state)
463{
464 return 0;
465}
466
467static int dce_virtual_set_powergating_state(void *handle,
468 enum amd_powergating_state state)
469{
470 return 0;
471}
472
473const struct amd_ip_funcs dce_virtual_ip_funcs = {
474 .name = "dce_virtual",
475 .early_init = dce_virtual_early_init,
476 .late_init = NULL,
477 .sw_init = dce_virtual_sw_init,
478 .sw_fini = dce_virtual_sw_fini,
479 .hw_init = dce_virtual_hw_init,
480 .hw_fini = dce_virtual_hw_fini,
481 .suspend = dce_virtual_suspend,
482 .resume = dce_virtual_resume,
483 .is_idle = dce_virtual_is_idle,
484 .wait_for_idle = dce_virtual_wait_for_idle,
485 .soft_reset = dce_virtual_soft_reset,
486 .set_clockgating_state = dce_virtual_set_clockgating_state,
487 .set_powergating_state = dce_virtual_set_powergating_state,
488};
489
Emily Deng8e6de752016-08-08 11:31:13 +0800490/* these are handled by the primary encoders */
491static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
492{
493 return;
494}
495
496static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
497{
498 return;
499}
500
501static void
502dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
503 struct drm_display_mode *mode,
504 struct drm_display_mode *adjusted_mode)
505{
506 return;
507}
508
509static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
510{
511 return;
512}
513
514static void
515dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
516{
517 return;
518}
519
520static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
521 const struct drm_display_mode *mode,
522 struct drm_display_mode *adjusted_mode)
523{
524
525 /* set the active encoder to connector routing */
526 amdgpu_encoder_set_active_device(encoder);
527
528 return true;
529}
530
531static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
532 .dpms = dce_virtual_encoder_dpms,
533 .mode_fixup = dce_virtual_encoder_mode_fixup,
534 .prepare = dce_virtual_encoder_prepare,
535 .mode_set = dce_virtual_encoder_mode_set,
536 .commit = dce_virtual_encoder_commit,
537 .disable = dce_virtual_encoder_disable,
538};
539
540static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
541{
542 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
543
544 kfree(amdgpu_encoder->enc_priv);
545 drm_encoder_cleanup(encoder);
546 kfree(amdgpu_encoder);
547}
548
549static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
550 .destroy = dce_virtual_encoder_destroy,
551};
552
553static void dce_virtual_encoder_add(struct amdgpu_device *adev,
554 uint32_t encoder_enum,
555 uint32_t supported_device,
556 u16 caps)
557{
558 struct drm_device *dev = adev->ddev;
559 struct drm_encoder *encoder;
560 struct amdgpu_encoder *amdgpu_encoder;
561
562 /* see if we already added it */
563 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
564 amdgpu_encoder = to_amdgpu_encoder(encoder);
565 if (amdgpu_encoder->encoder_enum == encoder_enum) {
566 amdgpu_encoder->devices |= supported_device;
567 return;
568 }
569
570 }
571
572 /* add a new one */
573 amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
574 if (!amdgpu_encoder)
575 return;
576
577 encoder = &amdgpu_encoder->base;
578 encoder->possible_crtcs = 0x1;
579 amdgpu_encoder->enc_priv = NULL;
580 amdgpu_encoder->encoder_enum = encoder_enum;
581 amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
582 amdgpu_encoder->devices = supported_device;
583 amdgpu_encoder->rmx_type = RMX_OFF;
584 amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
585 amdgpu_encoder->is_ext_encoder = false;
586 amdgpu_encoder->caps = caps;
587
588 drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
589 DRM_MODE_ENCODER_VIRTUAL, NULL);
590 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
591 DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
592}
593
Emily Dengc6e14f42016-08-08 11:30:50 +0800594static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800595 .set_vga_render_state = &dce_virtual_set_vga_render_state,
596 .bandwidth_update = &dce_virtual_bandwidth_update,
597 .vblank_get_counter = &dce_virtual_vblank_get_counter,
598 .vblank_wait = &dce_virtual_vblank_wait,
599 .is_display_hung = &dce_virtual_is_display_hung,
Emily Dengc6e14f42016-08-08 11:30:50 +0800600 .backlight_set_level = NULL,
601 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800602 .hpd_sense = &dce_virtual_hpd_sense,
603 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
604 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
605 .page_flip = &dce_virtual_page_flip,
606 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
607 .add_encoder = &dce_virtual_encoder_add,
Emily Dengc6e14f42016-08-08 11:30:50 +0800608 .add_connector = &amdgpu_connector_add,
Emily Deng8e6de752016-08-08 11:31:13 +0800609 .stop_mc_access = &dce_virtual_stop_mc_access,
610 .resume_mc_access = &dce_virtual_resume_mc_access,
Emily Dengc6e14f42016-08-08 11:30:50 +0800611};
612
613static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
614{
615 if (adev->mode_info.funcs == NULL)
616 adev->mode_info.funcs = &dce_virtual_display_funcs;
617}
618
Emily Denge13273d2016-08-08 11:31:37 +0800619static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
620 int crtc,
621 enum amdgpu_interrupt_state state)
622{
623 if (crtc >= adev->mode_info.num_crtc) {
624 DRM_DEBUG("invalid crtc %d\n", crtc);
625 return;
626 }
627}
628
629static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
630 struct amdgpu_irq_src *source,
631 unsigned type,
632 enum amdgpu_interrupt_state state)
633{
634 switch (type) {
635 case AMDGPU_CRTC_IRQ_VBLANK1:
636 dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
637 break;
638 default:
639 break;
640 }
641 return 0;
642}
643
644static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev,
645 int crtc)
646{
647 if (crtc >= adev->mode_info.num_crtc) {
648 DRM_DEBUG("invalid crtc %d\n", crtc);
649 return;
650 }
651}
652
653static int dce_virtual_crtc_irq(struct amdgpu_device *adev,
654 struct amdgpu_irq_src *source,
655 struct amdgpu_iv_entry *entry)
656{
657 unsigned crtc = 0;
658 unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1;
659
660 adev->ddev->vblank[crtc].count++;
661 dce_virtual_crtc_vblank_int_ack(adev, crtc);
662
663 if (amdgpu_irq_enabled(adev, source, irq_type)) {
664 drm_handle_vblank(adev->ddev, crtc);
665 }
666
667 DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
668 return 0;
669}
670
671static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev,
672 struct amdgpu_irq_src *src,
673 unsigned type,
674 enum amdgpu_interrupt_state state)
675{
676 if (type >= adev->mode_info.num_crtc) {
677 DRM_ERROR("invalid pageflip crtc %d\n", type);
678 return -EINVAL;
679 }
680 DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state);
681
682 return 0;
683}
684
685static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
686 struct amdgpu_irq_src *source,
687 struct amdgpu_iv_entry *entry)
688{
689 unsigned long flags;
690 unsigned crtc_id = 0;
691 struct amdgpu_crtc *amdgpu_crtc;
692 struct amdgpu_flip_work *works;
693
694 crtc_id = 0;
695 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
696
697 if (crtc_id >= adev->mode_info.num_crtc) {
698 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
699 return -EINVAL;
700 }
701
702 /* IRQ could occur when in initial stage */
703 if (amdgpu_crtc == NULL)
704 return 0;
705
706 spin_lock_irqsave(&adev->ddev->event_lock, flags);
707 works = amdgpu_crtc->pflip_works;
708 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
709 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
710 "AMDGPU_FLIP_SUBMITTED(%d)\n",
711 amdgpu_crtc->pflip_status,
712 AMDGPU_FLIP_SUBMITTED);
713 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
714 return 0;
715 }
716
717 /* page flip completed. clean up */
718 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
719 amdgpu_crtc->pflip_works = NULL;
720
721 /* wakeup usersapce */
722 if (works->event)
723 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
724
725 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
726
727 drm_crtc_vblank_put(&amdgpu_crtc->base);
728 schedule_work(&works->unpin_work);
729
730 return 0;
731}
732
Emily Dengc6e14f42016-08-08 11:30:50 +0800733static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800734 .set = dce_virtual_set_crtc_irq_state,
735 .process = dce_virtual_crtc_irq,
Emily Dengc6e14f42016-08-08 11:30:50 +0800736};
737
738static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800739 .set = dce_virtual_set_pageflip_irq_state,
740 .process = dce_virtual_pageflip_irq,
Emily Dengc6e14f42016-08-08 11:30:50 +0800741};
742
743static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
744{
745 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
746 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
747
748 adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
749 adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800750}
751