blob: 46a5277dc1db8bacaeb124f77f7a8f2aa7d84b0f [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allan0d6057e2011-01-04 01:16:44 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
Bruce Allan16059272008-11-21 16:51:06 -080030 * 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070031 * 82562G-2 10/100 Network Connection
32 * 82562GT 10/100 Network Connection
33 * 82562GT-2 10/100 Network Connection
34 * 82562V 10/100 Network Connection
35 * 82562V-2 10/100 Network Connection
36 * 82566DC-2 Gigabit Network Connection
37 * 82566DC Gigabit Network Connection
38 * 82566DM-2 Gigabit Network Connection
39 * 82566DM Gigabit Network Connection
40 * 82566MC Gigabit Network Connection
41 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070042 * 82567LM Gigabit Network Connection
43 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080044 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070045 * 82567LM-2 Gigabit Network Connection
46 * 82567LF-2 Gigabit Network Connection
47 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070048 * 82567LF-3 Gigabit Network Connection
49 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070050 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000051 * 82577LM Gigabit Network Connection
52 * 82577LC Gigabit Network Connection
53 * 82578DM Gigabit Network Connection
54 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000055 * 82579LM Gigabit Network Connection
56 * 82579V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
61#define ICH_FLASH_GFPREG 0x0000
62#define ICH_FLASH_HSFSTS 0x0004
63#define ICH_FLASH_HSFCTL 0x0006
64#define ICH_FLASH_FADDR 0x0008
65#define ICH_FLASH_FDATA0 0x0010
Bruce Allan4a770352008-10-01 17:18:35 -070066#define ICH_FLASH_PR0 0x0074
Auke Kokbc7f75f2007-09-17 12:30:59 -070067
68#define ICH_FLASH_READ_COMMAND_TIMEOUT 500
69#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 500
70#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 3000000
71#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
72#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
73
74#define ICH_CYCLE_READ 0
75#define ICH_CYCLE_WRITE 2
76#define ICH_CYCLE_ERASE 3
77
78#define FLASH_GFPREG_BASE_MASK 0x1FFF
79#define FLASH_SECTOR_ADDR_SHIFT 12
80
81#define ICH_FLASH_SEG_SIZE_256 256
82#define ICH_FLASH_SEG_SIZE_4K 4096
83#define ICH_FLASH_SEG_SIZE_8K 8192
84#define ICH_FLASH_SEG_SIZE_64K 65536
85
86
87#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
Bruce Allan6dfaa762010-05-05 22:00:06 +000088/* FW established a valid mode */
89#define E1000_ICH_FWSM_FW_VALID 0x00008000
Auke Kokbc7f75f2007-09-17 12:30:59 -070090
91#define E1000_ICH_MNG_IAMT_MODE 0x2
92
93#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
94 (ID_LED_DEF1_OFF2 << 8) | \
95 (ID_LED_DEF1_ON2 << 4) | \
96 (ID_LED_DEF1_DEF2))
97
98#define E1000_ICH_NVM_SIG_WORD 0x13
99#define E1000_ICH_NVM_SIG_MASK 0xC000
Bruce Allane2434552008-11-21 17:02:41 -0800100#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
101#define E1000_ICH_NVM_SIG_VALUE 0x80
Auke Kokbc7f75f2007-09-17 12:30:59 -0700102
103#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
104
105#define E1000_FEXTNVM_SW_CONFIG 1
106#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* Bit redefined for ICH8M :/ */
107
Bruce Allan831bd2e2010-09-22 17:16:18 +0000108#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
109#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
110#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
111
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
113
114#define E1000_ICH_RAR_ENTRIES 7
115
116#define PHY_PAGE_SHIFT 5
117#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
118 ((reg) & MAX_PHY_REG_ADDRESS))
119#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
120#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
121
122#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
123#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
124#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
125
Bruce Allana4f58f52009-06-02 11:29:18 +0000126#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
127
Bruce Allan53ac5a82009-10-26 11:23:06 +0000128#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in milliseconds */
129
Bruce Allanf523d212009-10-29 13:45:45 +0000130/* SMBus Address Phy Register */
131#define HV_SMB_ADDR PHY_REG(768, 26)
Bruce Allan8395ae82010-09-22 17:15:08 +0000132#define HV_SMB_ADDR_MASK 0x007F
Bruce Allanf523d212009-10-29 13:45:45 +0000133#define HV_SMB_ADDR_PEC_EN 0x0200
134#define HV_SMB_ADDR_VALID 0x0080
135
Bruce Alland3738bb2010-06-16 13:27:28 +0000136/* PHY Power Management Control */
137#define HV_PM_CTRL PHY_REG(770, 17)
138
Bruce Allane52997f2010-06-16 13:27:49 +0000139/* PHY Low Power Idle Control */
Bruce Allan0ed013e2011-07-29 05:52:56 +0000140#define I82579_LPI_CTRL PHY_REG(772, 20)
141#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
142#define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
Bruce Allane52997f2010-06-16 13:27:49 +0000143
Bruce Allan1effb452011-02-25 06:58:03 +0000144/* EMI Registers */
145#define I82579_EMI_ADDR 0x10
146#define I82579_EMI_DATA 0x11
147#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
148
Bruce Allanf523d212009-10-29 13:45:45 +0000149/* Strapping Option Register - RO */
150#define E1000_STRAP 0x0000C
151#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
152#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
153
Bruce Allanfa2ce132009-10-26 11:23:25 +0000154/* OEM Bits Phy Register */
155#define HV_OEM_BITS PHY_REG(768, 25)
156#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
Bruce Allanf523d212009-10-29 13:45:45 +0000157#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
Bruce Allanfa2ce132009-10-26 11:23:25 +0000158#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
159
Bruce Allan1d5846b2009-10-29 13:46:05 +0000160#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
161#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
162
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000163/* KMRN Mode Control */
164#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
165#define HV_KMRN_MDIO_SLOW 0x0400
166
Bruce Allan1d2101a72011-07-22 06:21:56 +0000167/* KMRN FIFO Control and Status */
168#define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
169#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
170#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
171
Auke Kokbc7f75f2007-09-17 12:30:59 -0700172/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
173/* Offset 04h HSFSTS */
174union ich8_hws_flash_status {
175 struct ich8_hsfsts {
176 u16 flcdone :1; /* bit 0 Flash Cycle Done */
177 u16 flcerr :1; /* bit 1 Flash Cycle Error */
178 u16 dael :1; /* bit 2 Direct Access error Log */
179 u16 berasesz :2; /* bit 4:3 Sector Erase Size */
180 u16 flcinprog :1; /* bit 5 flash cycle in Progress */
181 u16 reserved1 :2; /* bit 13:6 Reserved */
182 u16 reserved2 :6; /* bit 13:6 Reserved */
183 u16 fldesvalid :1; /* bit 14 Flash Descriptor Valid */
184 u16 flockdn :1; /* bit 15 Flash Config Lock-Down */
185 } hsf_status;
186 u16 regval;
187};
188
189/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
190/* Offset 06h FLCTL */
191union ich8_hws_flash_ctrl {
192 struct ich8_hsflctl {
193 u16 flcgo :1; /* 0 Flash Cycle Go */
194 u16 flcycle :2; /* 2:1 Flash Cycle */
195 u16 reserved :5; /* 7:3 Reserved */
196 u16 fldbcount :2; /* 9:8 Flash Data Byte Count */
197 u16 flockdn :6; /* 15:10 Reserved */
198 } hsf_ctrl;
199 u16 regval;
200};
201
202/* ICH Flash Region Access Permissions */
203union ich8_hws_flash_regacc {
204 struct ich8_flracc {
205 u32 grra :8; /* 0:7 GbE region Read Access */
206 u32 grwa :8; /* 8:15 GbE region Write Access */
207 u32 gmrag :8; /* 23:16 GbE Master Read Access Grant */
208 u32 gmwag :8; /* 31:24 GbE Master Write Access Grant */
209 } hsf_flregacc;
210 u16 regval;
211};
212
Bruce Allan4a770352008-10-01 17:18:35 -0700213/* ICH Flash Protected Region */
214union ich8_flash_protected_range {
215 struct ich8_pr {
216 u32 base:13; /* 0:12 Protected Range Base */
217 u32 reserved1:2; /* 13:14 Reserved */
218 u32 rpe:1; /* 15 Read Protection Enable */
219 u32 limit:13; /* 16:28 Protected Range Limit */
220 u32 reserved2:2; /* 29:30 Reserved */
221 u32 wpe:1; /* 31 Write Protection Enable */
222 } range;
223 u32 regval;
224};
225
Auke Kokbc7f75f2007-09-17 12:30:59 -0700226static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw);
227static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
228static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700229static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
230static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
231 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700232static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
233 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700234static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
235 u16 *data);
236static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
237 u8 size, u16 *data);
238static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw);
239static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allanf4187b52008-08-26 18:36:50 -0700240static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000241static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
242static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
243static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
244static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
245static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
246static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
247static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
248static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000249static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000250static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000251static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +0000252static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000253static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000254static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
255static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000256static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000257static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700258
259static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
260{
261 return readw(hw->flash_address + reg);
262}
263
264static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
265{
266 return readl(hw->flash_address + reg);
267}
268
269static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
270{
271 writew(val, hw->flash_address + reg);
272}
273
274static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
275{
276 writel(val, hw->flash_address + reg);
277}
278
279#define er16flash(reg) __er16flash(hw, (reg))
280#define er32flash(reg) __er32flash(hw, (reg))
281#define ew16flash(reg,val) __ew16flash(hw, (reg), (val))
282#define ew32flash(reg,val) __ew32flash(hw, (reg), (val))
283
Bruce Allan99730e42011-05-13 07:19:48 +0000284static void e1000_toggle_lanphypc_value_ich8lan(struct e1000_hw *hw)
285{
286 u32 ctrl;
287
288 ctrl = er32(CTRL);
289 ctrl |= E1000_CTRL_LANPHYPC_OVERRIDE;
290 ctrl &= ~E1000_CTRL_LANPHYPC_VALUE;
291 ew32(CTRL, ctrl);
Jesse Brandeburg945a5152011-07-20 00:56:21 +0000292 e1e_flush();
Bruce Allan99730e42011-05-13 07:19:48 +0000293 udelay(10);
294 ctrl &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
295 ew32(CTRL, ctrl);
296}
297
Auke Kokbc7f75f2007-09-17 12:30:59 -0700298/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000299 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
300 * @hw: pointer to the HW structure
301 *
302 * Initialize family-specific PHY parameters and function pointers.
303 **/
304static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
305{
306 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan99730e42011-05-13 07:19:48 +0000307 u32 fwsm;
Bruce Allana4f58f52009-06-02 11:29:18 +0000308 s32 ret_val = 0;
309
310 phy->addr = 1;
311 phy->reset_delay_us = 100;
312
Bruce Allan2b6b1682011-05-13 07:20:09 +0000313 phy->ops.set_page = e1000_set_page_igp;
Bruce Allan94d81862009-11-20 23:25:26 +0000314 phy->ops.read_reg = e1000_read_phy_reg_hv;
315 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000316 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
Bruce Allanfa2ce132009-10-26 11:23:25 +0000317 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
318 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
Bruce Allan94d81862009-11-20 23:25:26 +0000319 phy->ops.write_reg = e1000_write_phy_reg_hv;
320 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000321 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
Bruce Allan17f208d2009-12-01 15:47:22 +0000322 phy->ops.power_up = e1000_power_up_phy_copper;
323 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000324 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
325
Bruce Alland3738bb2010-06-16 13:27:28 +0000326 /*
327 * The MAC-PHY interconnect may still be in SMBus mode
328 * after Sx->S0. If the manageability engine (ME) is
329 * disabled, then toggle the LANPHYPC Value bit to force
330 * the interconnect to PCIe mode.
331 */
Bruce Allan605c82b2010-09-22 17:17:01 +0000332 fwsm = er32(FWSM);
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000333 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) && !e1000_check_reset_block(hw)) {
Bruce Allan99730e42011-05-13 07:19:48 +0000334 e1000_toggle_lanphypc_value_ich8lan(hw);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000335 msleep(50);
Bruce Allan605c82b2010-09-22 17:17:01 +0000336
337 /*
338 * Gate automatic PHY configuration by hardware on
339 * non-managed 82579
340 */
341 if (hw->mac.type == e1000_pch2lan)
342 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000343 }
344
Bruce Allan627c8a02010-05-05 22:00:27 +0000345 /*
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400346 * Reset the PHY before any access to it. Doing so, ensures that
Bruce Allan627c8a02010-05-05 22:00:27 +0000347 * the PHY is in a known good state before we read/write PHY registers.
348 * The generic reset is sufficient here, because we haven't determined
349 * the PHY type yet.
350 */
351 ret_val = e1000e_phy_hw_reset_generic(hw);
352 if (ret_val)
353 goto out;
354
Bruce Allan605c82b2010-09-22 17:17:01 +0000355 /* Ungate automatic PHY configuration on non-managed 82579 */
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000356 if ((hw->mac.type == e1000_pch2lan) &&
Bruce Allan605c82b2010-09-22 17:17:01 +0000357 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000358 usleep_range(10000, 20000);
Bruce Allan605c82b2010-09-22 17:17:01 +0000359 e1000_gate_hw_phy_config_ich8lan(hw, false);
360 }
361
Bruce Allana4f58f52009-06-02 11:29:18 +0000362 phy->id = e1000_phy_unknown;
Bruce Allan664dc872010-11-24 06:01:46 +0000363 switch (hw->mac.type) {
364 default:
365 ret_val = e1000e_get_phy_id(hw);
366 if (ret_val)
367 goto out;
368 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
369 break;
370 /* fall-through */
371 case e1000_pch2lan:
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000372 /*
Bruce Allan664dc872010-11-24 06:01:46 +0000373 * In case the PHY needs to be in mdio slow mode,
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000374 * set slow mode and try to get the PHY id again.
375 */
376 ret_val = e1000_set_mdio_slow_mode_hv(hw);
377 if (ret_val)
378 goto out;
379 ret_val = e1000e_get_phy_id(hw);
380 if (ret_val)
381 goto out;
Bruce Allan664dc872010-11-24 06:01:46 +0000382 break;
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000383 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000384 phy->type = e1000e_get_phy_type_from_id(phy->id);
385
Bruce Allan0be84012009-12-02 17:03:18 +0000386 switch (phy->type) {
387 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000388 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +0000389 phy->ops.check_polarity = e1000_check_polarity_82577;
390 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000391 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000392 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000393 phy->ops.get_info = e1000_get_phy_info_82577;
394 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000395 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000396 case e1000_phy_82578:
397 phy->ops.check_polarity = e1000_check_polarity_m88;
398 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
399 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
400 phy->ops.get_info = e1000e_get_phy_info_m88;
401 break;
402 default:
403 ret_val = -E1000_ERR_PHY;
404 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000405 }
406
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000407out:
Bruce Allana4f58f52009-06-02 11:29:18 +0000408 return ret_val;
409}
410
411/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700412 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
413 * @hw: pointer to the HW structure
414 *
415 * Initialize family-specific PHY parameters and function pointers.
416 **/
417static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
418{
419 struct e1000_phy_info *phy = &hw->phy;
420 s32 ret_val;
421 u16 i = 0;
422
423 phy->addr = 1;
424 phy->reset_delay_us = 100;
425
Bruce Allan17f208d2009-12-01 15:47:22 +0000426 phy->ops.power_up = e1000_power_up_phy_copper;
427 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
428
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700429 /*
430 * We may need to do this twice - once for IGP and if that fails,
431 * we'll set BM func pointers and try again
432 */
433 ret_val = e1000e_determine_phy_address(hw);
434 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000435 phy->ops.write_reg = e1000e_write_phy_reg_bm;
436 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700437 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000438 if (ret_val) {
439 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700440 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000441 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700442 }
443
Auke Kokbc7f75f2007-09-17 12:30:59 -0700444 phy->id = 0;
445 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
446 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000447 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700448 ret_val = e1000e_get_phy_id(hw);
449 if (ret_val)
450 return ret_val;
451 }
452
453 /* Verify phy id */
454 switch (phy->id) {
455 case IGP03E1000_E_PHY_ID:
456 phy->type = e1000_phy_igp_3;
457 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000458 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
459 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000460 phy->ops.get_info = e1000e_get_phy_info_igp;
461 phy->ops.check_polarity = e1000_check_polarity_igp;
462 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700463 break;
464 case IFE_E_PHY_ID:
465 case IFE_PLUS_E_PHY_ID:
466 case IFE_C_E_PHY_ID:
467 phy->type = e1000_phy_ife;
468 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000469 phy->ops.get_info = e1000_get_phy_info_ife;
470 phy->ops.check_polarity = e1000_check_polarity_ife;
471 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700472 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700473 case BME1000_E_PHY_ID:
474 phy->type = e1000_phy_bm;
475 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000476 phy->ops.read_reg = e1000e_read_phy_reg_bm;
477 phy->ops.write_reg = e1000e_write_phy_reg_bm;
478 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000479 phy->ops.get_info = e1000e_get_phy_info_m88;
480 phy->ops.check_polarity = e1000_check_polarity_m88;
481 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700482 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700483 default:
484 return -E1000_ERR_PHY;
485 break;
486 }
487
488 return 0;
489}
490
491/**
492 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
493 * @hw: pointer to the HW structure
494 *
495 * Initialize family-specific NVM parameters and function
496 * pointers.
497 **/
498static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
499{
500 struct e1000_nvm_info *nvm = &hw->nvm;
501 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000502 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700503 u16 i;
504
Bruce Allanad680762008-03-28 09:15:03 -0700505 /* Can't read flash registers if the register set isn't mapped. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700506 if (!hw->flash_address) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000507 e_dbg("ERROR: Flash registers not mapped\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700508 return -E1000_ERR_CONFIG;
509 }
510
511 nvm->type = e1000_nvm_flash_sw;
512
513 gfpreg = er32flash(ICH_FLASH_GFPREG);
514
Bruce Allanad680762008-03-28 09:15:03 -0700515 /*
516 * sector_X_addr is a "sector"-aligned address (4096 bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517 * Add 1 to sector_end_addr since this sector is included in
Bruce Allanad680762008-03-28 09:15:03 -0700518 * the overall size.
519 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
521 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
522
523 /* flash_base_addr is byte-aligned */
524 nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
525
Bruce Allanad680762008-03-28 09:15:03 -0700526 /*
527 * find total size of the NVM, then cut in half since the total
528 * size represents two separate NVM banks.
529 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700530 nvm->flash_bank_size = (sector_end_addr - sector_base_addr)
531 << FLASH_SECTOR_ADDR_SHIFT;
532 nvm->flash_bank_size /= 2;
533 /* Adjust to word count */
534 nvm->flash_bank_size /= sizeof(u16);
535
536 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
537
538 /* Clear shadow ram */
539 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000540 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700541 dev_spec->shadow_ram[i].value = 0xFFFF;
542 }
543
544 return 0;
545}
546
547/**
548 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
549 * @hw: pointer to the HW structure
550 *
551 * Initialize family-specific MAC parameters and function
552 * pointers.
553 **/
554static s32 e1000_init_mac_params_ich8lan(struct e1000_adapter *adapter)
555{
556 struct e1000_hw *hw = &adapter->hw;
557 struct e1000_mac_info *mac = &hw->mac;
558
559 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700560 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700561
562 /* Set mta register count */
563 mac->mta_reg_count = 32;
564 /* Set rar entry count */
565 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
566 if (mac->type == e1000_ich8lan)
567 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000568 /* FWSM register */
569 mac->has_fwsm = true;
570 /* ARC subsystem not supported */
571 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000572 /* Adaptive IFS supported */
573 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574
Bruce Allana4f58f52009-06-02 11:29:18 +0000575 /* LED operations */
576 switch (mac->type) {
577 case e1000_ich8lan:
578 case e1000_ich9lan:
579 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000580 /* check management mode */
581 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000582 /* ID LED init */
583 mac->ops.id_led_init = e1000e_id_led_init;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000584 /* blink LED */
585 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000586 /* setup LED */
587 mac->ops.setup_led = e1000e_setup_led_generic;
588 /* cleanup LED */
589 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
590 /* turn on/off LED */
591 mac->ops.led_on = e1000_led_on_ich8lan;
592 mac->ops.led_off = e1000_led_off_ich8lan;
593 break;
594 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +0000595 case e1000_pch2lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000596 /* check management mode */
597 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000598 /* ID LED init */
599 mac->ops.id_led_init = e1000_id_led_init_pchlan;
600 /* setup LED */
601 mac->ops.setup_led = e1000_setup_led_pchlan;
602 /* cleanup LED */
603 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
604 /* turn on/off LED */
605 mac->ops.led_on = e1000_led_on_pchlan;
606 mac->ops.led_off = e1000_led_off_pchlan;
607 break;
608 default:
609 break;
610 }
611
Auke Kokbc7f75f2007-09-17 12:30:59 -0700612 /* Enable PCS Lock-loss workaround for ICH8 */
613 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000614 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700615
Bruce Allan605c82b2010-09-22 17:17:01 +0000616 /* Gate automatic PHY configuration by hardware on managed 82579 */
617 if ((mac->type == e1000_pch2lan) &&
618 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
619 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Alland3738bb2010-06-16 13:27:28 +0000620
Auke Kokbc7f75f2007-09-17 12:30:59 -0700621 return 0;
622}
623
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000624/**
Bruce Allane52997f2010-06-16 13:27:49 +0000625 * e1000_set_eee_pchlan - Enable/disable EEE support
626 * @hw: pointer to the HW structure
627 *
628 * Enable/disable EEE based on setting in dev_spec structure. The bits in
629 * the LPI Control register will remain set only if/when link is up.
630 **/
631static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
632{
633 s32 ret_val = 0;
634 u16 phy_reg;
635
636 if (hw->phy.type != e1000_phy_82579)
637 goto out;
638
639 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
640 if (ret_val)
641 goto out;
642
643 if (hw->dev_spec.ich8lan.eee_disable)
644 phy_reg &= ~I82579_LPI_CTRL_ENABLE_MASK;
645 else
646 phy_reg |= I82579_LPI_CTRL_ENABLE_MASK;
647
648 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
649out:
650 return ret_val;
651}
652
653/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000654 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
655 * @hw: pointer to the HW structure
656 *
657 * Checks to see of the link status of the hardware has changed. If a
658 * change in link status has been detected, then we read the PHY registers
659 * to get the current speed/duplex if link exists.
660 **/
661static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
662{
663 struct e1000_mac_info *mac = &hw->mac;
664 s32 ret_val;
665 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000666 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000667
668 /*
669 * We only want to go out to the PHY registers to see if Auto-Neg
670 * has completed and/or if our link status has changed. The
671 * get_link_status flag is set upon receiving a Link Status
672 * Change or Rx Sequence Error interrupt.
673 */
674 if (!mac->get_link_status) {
675 ret_val = 0;
676 goto out;
677 }
678
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000679 /*
680 * First we want to see if the MII Status Register reports
681 * link. If so, then we want to get the current speed/duplex
682 * of the PHY.
683 */
684 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
685 if (ret_val)
686 goto out;
687
Bruce Allan1d5846b2009-10-29 13:46:05 +0000688 if (hw->mac.type == e1000_pchlan) {
689 ret_val = e1000_k1_gig_workaround_hv(hw, link);
690 if (ret_val)
691 goto out;
692 }
693
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000694 if (!link)
695 goto out; /* No link detected */
696
697 mac->get_link_status = false;
698
Bruce Allan1d2101a72011-07-22 06:21:56 +0000699 switch (hw->mac.type) {
700 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +0000701 ret_val = e1000_k1_workaround_lv(hw);
702 if (ret_val)
703 goto out;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000704 /* fall-thru */
705 case e1000_pchlan:
706 if (hw->phy.type == e1000_phy_82578) {
707 ret_val = e1000_link_stall_workaround_hv(hw);
708 if (ret_val)
709 goto out;
710 }
711
712 /*
713 * Workaround for PCHx parts in half-duplex:
714 * Set the number of preambles removed from the packet
715 * when it is passed from the PHY to the MAC to prevent
716 * the MAC from misinterpreting the packet type.
717 */
718 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
719 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
720
721 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
722 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
723
724 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
725 break;
726 default:
727 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +0000728 }
729
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000730 /*
731 * Check if there was DownShift, must be checked
732 * immediately after link-up
733 */
734 e1000e_check_downshift(hw);
735
Bruce Allane52997f2010-06-16 13:27:49 +0000736 /* Enable/Disable EEE after link up */
737 ret_val = e1000_set_eee_pchlan(hw);
738 if (ret_val)
739 goto out;
740
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000741 /*
742 * If we are forcing speed/duplex, then we simply return since
743 * we have already determined whether we have link or not.
744 */
745 if (!mac->autoneg) {
746 ret_val = -E1000_ERR_CONFIG;
747 goto out;
748 }
749
750 /*
751 * Auto-Neg is enabled. Auto Speed Detection takes care
752 * of MAC speed/duplex configuration. So we only need to
753 * configure Collision Distance in the MAC.
754 */
755 e1000e_config_collision_dist(hw);
756
757 /*
758 * Configure Flow Control now that Auto-Neg has completed.
759 * First, we need to restore the desired flow control
760 * settings because we may have had to re-autoneg with a
761 * different link partner.
762 */
763 ret_val = e1000e_config_fc_after_link_up(hw);
764 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000765 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000766
767out:
768 return ret_val;
769}
770
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700771static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700772{
773 struct e1000_hw *hw = &adapter->hw;
774 s32 rc;
775
776 rc = e1000_init_mac_params_ich8lan(adapter);
777 if (rc)
778 return rc;
779
780 rc = e1000_init_nvm_params_ich8lan(hw);
781 if (rc)
782 return rc;
783
Bruce Alland3738bb2010-06-16 13:27:28 +0000784 switch (hw->mac.type) {
785 case e1000_ich8lan:
786 case e1000_ich9lan:
787 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +0000788 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +0000789 break;
790 case e1000_pchlan:
791 case e1000_pch2lan:
792 rc = e1000_init_phy_params_pchlan(hw);
793 break;
794 default:
795 break;
796 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700797 if (rc)
798 return rc;
799
Bruce Allan23e4f062011-02-25 07:44:51 +0000800 /*
801 * Disable Jumbo Frame support on parts with Intel 10/100 PHY or
802 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
803 */
804 if ((adapter->hw.phy.type == e1000_phy_ife) ||
805 ((adapter->hw.mac.type >= e1000_pch2lan) &&
806 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +0000807 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
808 adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000809
810 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000811 }
812
Auke Kokbc7f75f2007-09-17 12:30:59 -0700813 if ((adapter->hw.mac.type == e1000_ich8lan) &&
814 (adapter->hw.phy.type == e1000_phy_igp_3))
815 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
816
Bruce Allan5a86f282010-06-29 18:13:13 +0000817 /* Disable EEE by default until IEEE802.3az spec is finalized */
818 if (adapter->flags2 & FLAG2_HAS_EEE)
819 adapter->hw.dev_spec.ich8lan.eee_disable = true;
820
Auke Kokbc7f75f2007-09-17 12:30:59 -0700821 return 0;
822}
823
Thomas Gleixner717d4382008-10-02 16:33:40 -0700824static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700825
Auke Kokbc7f75f2007-09-17 12:30:59 -0700826/**
Bruce Allanca15df52009-10-26 11:23:43 +0000827 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
828 * @hw: pointer to the HW structure
829 *
830 * Acquires the mutex for performing NVM operations.
831 **/
832static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw)
833{
834 mutex_lock(&nvm_mutex);
835
836 return 0;
837}
838
839/**
840 * e1000_release_nvm_ich8lan - Release NVM mutex
841 * @hw: pointer to the HW structure
842 *
843 * Releases the mutex used while performing NVM operations.
844 **/
845static void e1000_release_nvm_ich8lan(struct e1000_hw *hw)
846{
847 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +0000848}
849
850static DEFINE_MUTEX(swflag_mutex);
851
852/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700853 * e1000_acquire_swflag_ich8lan - Acquire software control flag
854 * @hw: pointer to the HW structure
855 *
Bruce Allanca15df52009-10-26 11:23:43 +0000856 * Acquires the software control flag for performing PHY and select
857 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700858 **/
859static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
860{
Bruce Allan373a88d2009-08-07 07:41:37 +0000861 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
862 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700863
Bruce Allanca15df52009-10-26 11:23:43 +0000864 mutex_lock(&swflag_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700865
Auke Kokbc7f75f2007-09-17 12:30:59 -0700866 while (timeout) {
867 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +0000868 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
869 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700870
Auke Kokbc7f75f2007-09-17 12:30:59 -0700871 mdelay(1);
872 timeout--;
873 }
874
875 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000876 e_dbg("SW/FW/HW has locked the resource for too long.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000877 ret_val = -E1000_ERR_CONFIG;
878 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700879 }
880
Bruce Allan53ac5a82009-10-26 11:23:06 +0000881 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +0000882
883 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
884 ew32(EXTCNF_CTRL, extcnf_ctrl);
885
886 while (timeout) {
887 extcnf_ctrl = er32(EXTCNF_CTRL);
888 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
889 break;
890
891 mdelay(1);
892 timeout--;
893 }
894
895 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000896 e_dbg("Failed to acquire the semaphore.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000897 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
898 ew32(EXTCNF_CTRL, extcnf_ctrl);
899 ret_val = -E1000_ERR_CONFIG;
900 goto out;
901 }
902
903out:
904 if (ret_val)
Bruce Allanca15df52009-10-26 11:23:43 +0000905 mutex_unlock(&swflag_mutex);
Bruce Allan373a88d2009-08-07 07:41:37 +0000906
907 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700908}
909
910/**
911 * e1000_release_swflag_ich8lan - Release software control flag
912 * @hw: pointer to the HW structure
913 *
Bruce Allanca15df52009-10-26 11:23:43 +0000914 * Releases the software control flag for performing PHY and select
915 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700916 **/
917static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
918{
919 u32 extcnf_ctrl;
920
921 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +0000922
923 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
924 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
925 ew32(EXTCNF_CTRL, extcnf_ctrl);
926 } else {
927 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
928 }
Thomas Gleixner717d4382008-10-02 16:33:40 -0700929
Bruce Allanca15df52009-10-26 11:23:43 +0000930 mutex_unlock(&swflag_mutex);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700931}
932
933/**
Bruce Allan4662e822008-08-26 18:37:06 -0700934 * e1000_check_mng_mode_ich8lan - Checks management mode
935 * @hw: pointer to the HW structure
936 *
Bruce Allaneb7700d2010-06-16 13:27:05 +0000937 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -0700938 * This is a function pointer entry point only called by read/write
939 * routines for the PHY and NVM parts.
940 **/
941static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
942{
Bruce Allana708dd82009-11-20 23:28:37 +0000943 u32 fwsm;
944
945 fwsm = er32(FWSM);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000946 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
947 ((fwsm & E1000_FWSM_MODE_MASK) ==
948 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
949}
Bruce Allan4662e822008-08-26 18:37:06 -0700950
Bruce Allaneb7700d2010-06-16 13:27:05 +0000951/**
952 * e1000_check_mng_mode_pchlan - Checks management mode
953 * @hw: pointer to the HW structure
954 *
955 * This checks if the adapter has iAMT enabled.
956 * This is a function pointer entry point only called by read/write
957 * routines for the PHY and NVM parts.
958 **/
959static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
960{
961 u32 fwsm;
962
963 fwsm = er32(FWSM);
964 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
965 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -0700966}
967
968/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700969 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
970 * @hw: pointer to the HW structure
971 *
972 * Checks if firmware is blocking the reset of the PHY.
973 * This is a function pointer entry point only called by
974 * reset routines.
975 **/
976static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
977{
978 u32 fwsm;
979
980 fwsm = er32(FWSM);
981
982 return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
983}
984
985/**
Bruce Allan8395ae82010-09-22 17:15:08 +0000986 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
987 * @hw: pointer to the HW structure
988 *
989 * Assumes semaphore already acquired.
990 *
991 **/
992static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
993{
994 u16 phy_data;
995 u32 strap = er32(STRAP);
996 s32 ret_val = 0;
997
998 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
999
1000 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
1001 if (ret_val)
1002 goto out;
1003
1004 phy_data &= ~HV_SMB_ADDR_MASK;
1005 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
1006 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
1007 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1008
1009out:
1010 return ret_val;
1011}
1012
1013/**
Bruce Allanf523d212009-10-29 13:45:45 +00001014 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
1015 * @hw: pointer to the HW structure
1016 *
1017 * SW should configure the LCD from the NVM extended configuration region
1018 * as a workaround for certain parts.
1019 **/
1020static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
1021{
1022 struct e1000_phy_info *phy = &hw->phy;
1023 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00001024 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00001025 u16 word_addr, reg_data, reg_addr, phy_page = 0;
1026
Bruce Allanf523d212009-10-29 13:45:45 +00001027 /*
1028 * Initialize the PHY from the NVM on ICH platforms. This
1029 * is needed due to an issue where the NVM configuration is
1030 * not properly autoloaded after power transitions.
1031 * Therefore, after each PHY reset, we will load the
1032 * configuration data out of the NVM manually.
1033 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001034 switch (hw->mac.type) {
1035 case e1000_ich8lan:
1036 if (phy->type != e1000_phy_igp_3)
1037 return ret_val;
1038
Bruce Allan5f3eed62010-09-22 17:15:54 +00001039 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
1040 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001041 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
1042 break;
1043 }
1044 /* Fall-thru */
1045 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00001046 case e1000_pch2lan:
Bruce Allan8b802a72010-05-10 15:01:10 +00001047 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001048 break;
1049 default:
1050 return ret_val;
1051 }
1052
1053 ret_val = hw->phy.ops.acquire(hw);
1054 if (ret_val)
1055 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00001056
Bruce Allan8b802a72010-05-10 15:01:10 +00001057 data = er32(FEXTNVM);
1058 if (!(data & sw_cfg_mask))
1059 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001060
Bruce Allan8b802a72010-05-10 15:01:10 +00001061 /*
1062 * Make sure HW does not configure LCD from PHY
1063 * extended configuration before SW configuration
1064 */
1065 data = er32(EXTCNF_CTRL);
Bruce Alland3738bb2010-06-16 13:27:28 +00001066 if (!(hw->mac.type == e1000_pch2lan)) {
1067 if (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)
1068 goto out;
1069 }
Bruce Allanf523d212009-10-29 13:45:45 +00001070
Bruce Allan8b802a72010-05-10 15:01:10 +00001071 cnf_size = er32(EXTCNF_SIZE);
1072 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
1073 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
1074 if (!cnf_size)
1075 goto out;
1076
1077 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
1078 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
1079
Bruce Allan87fb7412010-09-22 17:15:33 +00001080 if ((!(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) &&
1081 (hw->mac.type == e1000_pchlan)) ||
1082 (hw->mac.type == e1000_pch2lan)) {
Bruce Allanf523d212009-10-29 13:45:45 +00001083 /*
Bruce Allan8b802a72010-05-10 15:01:10 +00001084 * HW configures the SMBus address and LEDs when the
1085 * OEM and LCD Write Enable bits are set in the NVM.
1086 * When both NVM bits are cleared, SW will configure
1087 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00001088 */
Bruce Allan8395ae82010-09-22 17:15:08 +00001089 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00001090 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001091 goto out;
1092
Bruce Allan8b802a72010-05-10 15:01:10 +00001093 data = er32(LEDCTL);
1094 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
1095 (u16)data);
1096 if (ret_val)
1097 goto out;
1098 }
1099
1100 /* Configure LCD from extended configuration region. */
1101
1102 /* cnf_base_addr is in DWORD */
1103 word_addr = (u16)(cnf_base_addr << 1);
1104
1105 for (i = 0; i < cnf_size; i++) {
1106 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1,
1107 &reg_data);
1108 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001109 goto out;
1110
Bruce Allan8b802a72010-05-10 15:01:10 +00001111 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
1112 1, &reg_addr);
1113 if (ret_val)
1114 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001115
Bruce Allan8b802a72010-05-10 15:01:10 +00001116 /* Save off the PHY page for future writes. */
1117 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
1118 phy_page = reg_data;
1119 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00001120 }
Bruce Allanf523d212009-10-29 13:45:45 +00001121
Bruce Allan8b802a72010-05-10 15:01:10 +00001122 reg_addr &= PHY_REG_MASK;
1123 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00001124
Bruce Allan8b802a72010-05-10 15:01:10 +00001125 ret_val = phy->ops.write_reg_locked(hw, (u32)reg_addr,
1126 reg_data);
1127 if (ret_val)
1128 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001129 }
1130
1131out:
Bruce Allan94d81862009-11-20 23:25:26 +00001132 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001133 return ret_val;
1134}
1135
1136/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00001137 * e1000_k1_gig_workaround_hv - K1 Si workaround
1138 * @hw: pointer to the HW structure
1139 * @link: link up bool flag
1140 *
1141 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
1142 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
1143 * If link is down, the function will restore the default K1 setting located
1144 * in the NVM.
1145 **/
1146static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
1147{
1148 s32 ret_val = 0;
1149 u16 status_reg = 0;
1150 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
1151
1152 if (hw->mac.type != e1000_pchlan)
1153 goto out;
1154
1155 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00001156 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001157 if (ret_val)
1158 goto out;
1159
1160 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
1161 if (link) {
1162 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan94d81862009-11-20 23:25:26 +00001163 ret_val = hw->phy.ops.read_reg_locked(hw, BM_CS_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001164 &status_reg);
1165 if (ret_val)
1166 goto release;
1167
1168 status_reg &= BM_CS_STATUS_LINK_UP |
1169 BM_CS_STATUS_RESOLVED |
1170 BM_CS_STATUS_SPEED_MASK;
1171
1172 if (status_reg == (BM_CS_STATUS_LINK_UP |
1173 BM_CS_STATUS_RESOLVED |
1174 BM_CS_STATUS_SPEED_1000))
1175 k1_enable = false;
1176 }
1177
1178 if (hw->phy.type == e1000_phy_82577) {
Bruce Allan94d81862009-11-20 23:25:26 +00001179 ret_val = hw->phy.ops.read_reg_locked(hw, HV_M_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001180 &status_reg);
1181 if (ret_val)
1182 goto release;
1183
1184 status_reg &= HV_M_STATUS_LINK_UP |
1185 HV_M_STATUS_AUTONEG_COMPLETE |
1186 HV_M_STATUS_SPEED_MASK;
1187
1188 if (status_reg == (HV_M_STATUS_LINK_UP |
1189 HV_M_STATUS_AUTONEG_COMPLETE |
1190 HV_M_STATUS_SPEED_1000))
1191 k1_enable = false;
1192 }
1193
1194 /* Link stall fix for link up */
Bruce Allan94d81862009-11-20 23:25:26 +00001195 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001196 0x0100);
1197 if (ret_val)
1198 goto release;
1199
1200 } else {
1201 /* Link stall fix for link down */
Bruce Allan94d81862009-11-20 23:25:26 +00001202 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001203 0x4100);
1204 if (ret_val)
1205 goto release;
1206 }
1207
1208 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
1209
1210release:
Bruce Allan94d81862009-11-20 23:25:26 +00001211 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001212out:
1213 return ret_val;
1214}
1215
1216/**
1217 * e1000_configure_k1_ich8lan - Configure K1 power state
1218 * @hw: pointer to the HW structure
1219 * @enable: K1 state to configure
1220 *
1221 * Configure the K1 power state based on the provided parameter.
1222 * Assumes semaphore already acquired.
1223 *
1224 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1225 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00001226s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00001227{
1228 s32 ret_val = 0;
1229 u32 ctrl_reg = 0;
1230 u32 ctrl_ext = 0;
1231 u32 reg = 0;
1232 u16 kmrn_reg = 0;
1233
1234 ret_val = e1000e_read_kmrn_reg_locked(hw,
1235 E1000_KMRNCTRLSTA_K1_CONFIG,
1236 &kmrn_reg);
1237 if (ret_val)
1238 goto out;
1239
1240 if (k1_enable)
1241 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
1242 else
1243 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
1244
1245 ret_val = e1000e_write_kmrn_reg_locked(hw,
1246 E1000_KMRNCTRLSTA_K1_CONFIG,
1247 kmrn_reg);
1248 if (ret_val)
1249 goto out;
1250
1251 udelay(20);
1252 ctrl_ext = er32(CTRL_EXT);
1253 ctrl_reg = er32(CTRL);
1254
1255 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1256 reg |= E1000_CTRL_FRCSPD;
1257 ew32(CTRL, reg);
1258
1259 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001260 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001261 udelay(20);
1262 ew32(CTRL, ctrl_reg);
1263 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001264 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001265 udelay(20);
1266
1267out:
1268 return ret_val;
1269}
1270
1271/**
Bruce Allanf523d212009-10-29 13:45:45 +00001272 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
1273 * @hw: pointer to the HW structure
1274 * @d0_state: boolean if entering d0 or d3 device state
1275 *
1276 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
1277 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
1278 * in NVM determines whether HW should configure LPLU and Gbe Disable.
1279 **/
1280static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
1281{
1282 s32 ret_val = 0;
1283 u32 mac_reg;
1284 u16 oem_reg;
1285
Bruce Alland3738bb2010-06-16 13:27:28 +00001286 if ((hw->mac.type != e1000_pch2lan) && (hw->mac.type != e1000_pchlan))
Bruce Allanf523d212009-10-29 13:45:45 +00001287 return ret_val;
1288
Bruce Allan94d81862009-11-20 23:25:26 +00001289 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001290 if (ret_val)
1291 return ret_val;
1292
Bruce Alland3738bb2010-06-16 13:27:28 +00001293 if (!(hw->mac.type == e1000_pch2lan)) {
1294 mac_reg = er32(EXTCNF_CTRL);
1295 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1296 goto out;
1297 }
Bruce Allanf523d212009-10-29 13:45:45 +00001298
1299 mac_reg = er32(FEXTNVM);
1300 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1301 goto out;
1302
1303 mac_reg = er32(PHY_CTRL);
1304
Bruce Allan94d81862009-11-20 23:25:26 +00001305 ret_val = hw->phy.ops.read_reg_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001306 if (ret_val)
1307 goto out;
1308
1309 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
1310
1311 if (d0_state) {
1312 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
1313 oem_reg |= HV_OEM_BITS_GBE_DIS;
1314
1315 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
1316 oem_reg |= HV_OEM_BITS_LPLU;
1317 } else {
1318 if (mac_reg & E1000_PHY_CTRL_NOND0A_GBE_DISABLE)
1319 oem_reg |= HV_OEM_BITS_GBE_DIS;
1320
1321 if (mac_reg & E1000_PHY_CTRL_NOND0A_LPLU)
1322 oem_reg |= HV_OEM_BITS_LPLU;
1323 }
1324 /* Restart auto-neg to activate the bits */
Bruce Allan818f3332009-11-19 14:17:30 +00001325 if (!e1000_check_reset_block(hw))
1326 oem_reg |= HV_OEM_BITS_RESTART_AN;
Bruce Allan94d81862009-11-20 23:25:26 +00001327 ret_val = hw->phy.ops.write_reg_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001328
1329out:
Bruce Allan94d81862009-11-20 23:25:26 +00001330 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001331
1332 return ret_val;
1333}
1334
1335
1336/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001337 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1338 * @hw: pointer to the HW structure
1339 **/
1340static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1341{
1342 s32 ret_val;
1343 u16 data;
1344
1345 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
1346 if (ret_val)
1347 return ret_val;
1348
1349 data |= HV_KMRN_MDIO_SLOW;
1350
1351 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
1352
1353 return ret_val;
1354}
1355
1356/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001357 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1358 * done after every PHY reset.
1359 **/
1360static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1361{
1362 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00001363 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00001364
1365 if (hw->mac.type != e1000_pchlan)
1366 return ret_val;
1367
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001368 /* Set MDIO slow mode before any other MDIO access */
1369 if (hw->phy.type == e1000_phy_82577) {
1370 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1371 if (ret_val)
1372 goto out;
1373 }
1374
Bruce Allana4f58f52009-06-02 11:29:18 +00001375 if (((hw->phy.type == e1000_phy_82577) &&
1376 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
1377 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
1378 /* Disable generation of early preamble */
1379 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
1380 if (ret_val)
1381 return ret_val;
1382
1383 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00001384 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00001385 if (ret_val)
1386 return ret_val;
1387 }
1388
1389 if (hw->phy.type == e1000_phy_82578) {
1390 /*
1391 * Return registers to default by doing a soft reset then
1392 * writing 0x3140 to the control register.
1393 */
1394 if (hw->phy.revision < 2) {
1395 e1000e_phy_sw_reset(hw);
1396 ret_val = e1e_wphy(hw, PHY_CONTROL, 0x3140);
1397 }
1398 }
1399
1400 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00001401 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00001402 if (ret_val)
1403 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001404
Bruce Allana4f58f52009-06-02 11:29:18 +00001405 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001406 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001407 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001408 if (ret_val)
1409 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00001410
Bruce Allan1d5846b2009-10-29 13:46:05 +00001411 /*
1412 * Configure the K1 Si workaround during phy reset assuming there is
1413 * link so that it disables K1 if link is in 1Gbps.
1414 */
1415 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001416 if (ret_val)
1417 goto out;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001418
Bruce Allanbaf86c92010-01-13 01:53:08 +00001419 /* Workaround for link disconnects on a busy hub in half duplex */
1420 ret_val = hw->phy.ops.acquire(hw);
1421 if (ret_val)
1422 goto out;
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001423 ret_val = hw->phy.ops.read_reg_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001424 if (ret_val)
1425 goto release;
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001426 ret_val = hw->phy.ops.write_reg_locked(hw, BM_PORT_GEN_CFG,
1427 phy_data & 0x00FF);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001428release:
1429 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001430out:
Bruce Allana4f58f52009-06-02 11:29:18 +00001431 return ret_val;
1432}
1433
1434/**
Bruce Alland3738bb2010-06-16 13:27:28 +00001435 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
1436 * @hw: pointer to the HW structure
1437 **/
1438void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
1439{
1440 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00001441 u16 i, phy_reg = 0;
1442 s32 ret_val;
1443
1444 ret_val = hw->phy.ops.acquire(hw);
1445 if (ret_val)
1446 return;
1447 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1448 if (ret_val)
1449 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001450
1451 /* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
1452 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1453 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001454 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
1455 (u16)(mac_reg & 0xFFFF));
1456 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
1457 (u16)((mac_reg >> 16) & 0xFFFF));
1458
Bruce Alland3738bb2010-06-16 13:27:28 +00001459 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001460 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
1461 (u16)(mac_reg & 0xFFFF));
1462 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
1463 (u16)((mac_reg & E1000_RAH_AV)
1464 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00001465 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00001466
1467 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1468
1469release:
1470 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001471}
1472
Bruce Alland3738bb2010-06-16 13:27:28 +00001473/**
1474 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
1475 * with 82579 PHY
1476 * @hw: pointer to the HW structure
1477 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
1478 **/
1479s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
1480{
1481 s32 ret_val = 0;
1482 u16 phy_reg, data;
1483 u32 mac_reg;
1484 u16 i;
1485
1486 if (hw->mac.type != e1000_pch2lan)
1487 goto out;
1488
1489 /* disable Rx path while enabling/disabling workaround */
1490 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
1491 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
1492 if (ret_val)
1493 goto out;
1494
1495 if (enable) {
1496 /*
1497 * Write Rx addresses (rar_entry_count for RAL/H, +4 for
1498 * SHRAL/H) and initial CRC values to the MAC
1499 */
1500 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1501 u8 mac_addr[ETH_ALEN] = {0};
1502 u32 addr_high, addr_low;
1503
1504 addr_high = er32(RAH(i));
1505 if (!(addr_high & E1000_RAH_AV))
1506 continue;
1507 addr_low = er32(RAL(i));
1508 mac_addr[0] = (addr_low & 0xFF);
1509 mac_addr[1] = ((addr_low >> 8) & 0xFF);
1510 mac_addr[2] = ((addr_low >> 16) & 0xFF);
1511 mac_addr[3] = ((addr_low >> 24) & 0xFF);
1512 mac_addr[4] = (addr_high & 0xFF);
1513 mac_addr[5] = ((addr_high >> 8) & 0xFF);
1514
Bruce Allanfe46f582011-01-06 14:29:51 +00001515 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00001516 }
1517
1518 /* Write Rx addresses to the PHY */
1519 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
1520
1521 /* Enable jumbo frame workaround in the MAC */
1522 mac_reg = er32(FFLT_DBG);
1523 mac_reg &= ~(1 << 14);
1524 mac_reg |= (7 << 15);
1525 ew32(FFLT_DBG, mac_reg);
1526
1527 mac_reg = er32(RCTL);
1528 mac_reg |= E1000_RCTL_SECRC;
1529 ew32(RCTL, mac_reg);
1530
1531 ret_val = e1000e_read_kmrn_reg(hw,
1532 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1533 &data);
1534 if (ret_val)
1535 goto out;
1536 ret_val = e1000e_write_kmrn_reg(hw,
1537 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1538 data | (1 << 0));
1539 if (ret_val)
1540 goto out;
1541 ret_val = e1000e_read_kmrn_reg(hw,
1542 E1000_KMRNCTRLSTA_HD_CTRL,
1543 &data);
1544 if (ret_val)
1545 goto out;
1546 data &= ~(0xF << 8);
1547 data |= (0xB << 8);
1548 ret_val = e1000e_write_kmrn_reg(hw,
1549 E1000_KMRNCTRLSTA_HD_CTRL,
1550 data);
1551 if (ret_val)
1552 goto out;
1553
1554 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00001555 e1e_rphy(hw, PHY_REG(769, 23), &data);
1556 data &= ~(0x7F << 5);
1557 data |= (0x37 << 5);
1558 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1559 if (ret_val)
1560 goto out;
1561 e1e_rphy(hw, PHY_REG(769, 16), &data);
1562 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00001563 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1564 if (ret_val)
1565 goto out;
1566 e1e_rphy(hw, PHY_REG(776, 20), &data);
1567 data &= ~(0x3FF << 2);
1568 data |= (0x1A << 2);
1569 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1570 if (ret_val)
1571 goto out;
1572 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xFE00);
1573 if (ret_val)
1574 goto out;
1575 e1e_rphy(hw, HV_PM_CTRL, &data);
1576 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
1577 if (ret_val)
1578 goto out;
1579 } else {
1580 /* Write MAC register values back to h/w defaults */
1581 mac_reg = er32(FFLT_DBG);
1582 mac_reg &= ~(0xF << 14);
1583 ew32(FFLT_DBG, mac_reg);
1584
1585 mac_reg = er32(RCTL);
1586 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00001587 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00001588
1589 ret_val = e1000e_read_kmrn_reg(hw,
1590 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1591 &data);
1592 if (ret_val)
1593 goto out;
1594 ret_val = e1000e_write_kmrn_reg(hw,
1595 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1596 data & ~(1 << 0));
1597 if (ret_val)
1598 goto out;
1599 ret_val = e1000e_read_kmrn_reg(hw,
1600 E1000_KMRNCTRLSTA_HD_CTRL,
1601 &data);
1602 if (ret_val)
1603 goto out;
1604 data &= ~(0xF << 8);
1605 data |= (0xB << 8);
1606 ret_val = e1000e_write_kmrn_reg(hw,
1607 E1000_KMRNCTRLSTA_HD_CTRL,
1608 data);
1609 if (ret_val)
1610 goto out;
1611
1612 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00001613 e1e_rphy(hw, PHY_REG(769, 23), &data);
1614 data &= ~(0x7F << 5);
1615 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1616 if (ret_val)
1617 goto out;
1618 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001619 data |= (1 << 13);
1620 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1621 if (ret_val)
1622 goto out;
1623 e1e_rphy(hw, PHY_REG(776, 20), &data);
1624 data &= ~(0x3FF << 2);
1625 data |= (0x8 << 2);
1626 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1627 if (ret_val)
1628 goto out;
1629 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
1630 if (ret_val)
1631 goto out;
1632 e1e_rphy(hw, HV_PM_CTRL, &data);
1633 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
1634 if (ret_val)
1635 goto out;
1636 }
1637
1638 /* re-enable Rx path after enabling/disabling workaround */
1639 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
1640
1641out:
1642 return ret_val;
1643}
1644
1645/**
1646 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1647 * done after every PHY reset.
1648 **/
1649static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1650{
1651 s32 ret_val = 0;
1652
1653 if (hw->mac.type != e1000_pch2lan)
1654 goto out;
1655
1656 /* Set MDIO slow mode before any other MDIO access */
1657 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1658
1659out:
1660 return ret_val;
1661}
1662
1663/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00001664 * e1000_k1_gig_workaround_lv - K1 Si workaround
1665 * @hw: pointer to the HW structure
1666 *
1667 * Workaround to set the K1 beacon duration for 82579 parts
1668 **/
1669static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
1670{
1671 s32 ret_val = 0;
1672 u16 status_reg = 0;
1673 u32 mac_reg;
Bruce Allan0ed013e2011-07-29 05:52:56 +00001674 u16 phy_reg;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001675
1676 if (hw->mac.type != e1000_pch2lan)
1677 goto out;
1678
1679 /* Set K1 beacon duration based on 1Gbps speed or otherwise */
1680 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
1681 if (ret_val)
1682 goto out;
1683
1684 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
1685 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
1686 mac_reg = er32(FEXTNVM4);
1687 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1688
Bruce Allan0ed013e2011-07-29 05:52:56 +00001689 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
1690 if (ret_val)
1691 goto out;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001692
Bruce Allan0ed013e2011-07-29 05:52:56 +00001693 if (status_reg & HV_M_STATUS_SPEED_1000) {
1694 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1695 phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1696 } else {
1697 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1698 phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1699 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00001700 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00001701 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
Bruce Allan831bd2e2010-09-22 17:16:18 +00001702 }
1703
1704out:
1705 return ret_val;
1706}
1707
1708/**
Bruce Allan605c82b2010-09-22 17:17:01 +00001709 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
1710 * @hw: pointer to the HW structure
1711 * @gate: boolean set to true to gate, false to ungate
1712 *
1713 * Gate/ungate the automatic PHY configuration via hardware; perform
1714 * the configuration via software instead.
1715 **/
1716static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
1717{
1718 u32 extcnf_ctrl;
1719
1720 if (hw->mac.type != e1000_pch2lan)
1721 return;
1722
1723 extcnf_ctrl = er32(EXTCNF_CTRL);
1724
1725 if (gate)
1726 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1727 else
1728 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1729
1730 ew32(EXTCNF_CTRL, extcnf_ctrl);
1731 return;
1732}
1733
1734/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00001735 * e1000_lan_init_done_ich8lan - Check for PHY config completion
1736 * @hw: pointer to the HW structure
1737 *
1738 * Check the appropriate indication the MAC has finished configuring the
1739 * PHY after a software reset.
1740 **/
1741static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
1742{
1743 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
1744
1745 /* Wait for basic configuration completes before proceeding */
1746 do {
1747 data = er32(STATUS);
1748 data &= E1000_STATUS_LAN_INIT_DONE;
1749 udelay(100);
1750 } while ((!data) && --loop);
1751
1752 /*
1753 * If basic configuration is incomplete before the above loop
1754 * count reaches 0, loading the configuration from NVM will
1755 * leave the PHY in a bad state possibly resulting in no link.
1756 */
1757 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001758 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00001759
1760 /* Clear the Init Done bit for the next init event */
1761 data = er32(STATUS);
1762 data &= ~E1000_STATUS_LAN_INIT_DONE;
1763 ew32(STATUS, data);
1764}
1765
1766/**
Bruce Allane98cac42010-05-10 15:02:32 +00001767 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07001768 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07001769 **/
Bruce Allane98cac42010-05-10 15:02:32 +00001770static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001771{
Bruce Allanf523d212009-10-29 13:45:45 +00001772 s32 ret_val = 0;
1773 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001774
Bruce Allane98cac42010-05-10 15:02:32 +00001775 if (e1000_check_reset_block(hw))
1776 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00001777
Bruce Allan5f3eed62010-09-22 17:15:54 +00001778 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00001779 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00001780
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001781 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00001782 switch (hw->mac.type) {
1783 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001784 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
1785 if (ret_val)
Bruce Allane98cac42010-05-10 15:02:32 +00001786 goto out;
1787 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00001788 case e1000_pch2lan:
1789 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
1790 if (ret_val)
1791 goto out;
1792 break;
Bruce Allane98cac42010-05-10 15:02:32 +00001793 default:
1794 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00001795 }
1796
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001797 /* Clear the host wakeup bit after lcd reset */
1798 if (hw->mac.type >= e1000_pchlan) {
1799 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
1800 reg &= ~BM_WUC_HOST_WU_BIT;
1801 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
1802 }
Bruce Allandb2932e2009-10-26 11:22:47 +00001803
Bruce Allanf523d212009-10-29 13:45:45 +00001804 /* Configure the LCD with the extended configuration region in NVM */
1805 ret_val = e1000_sw_lcd_config_ich8lan(hw);
1806 if (ret_val)
1807 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001808
Bruce Allanf523d212009-10-29 13:45:45 +00001809 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00001810 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001811
Bruce Allan1effb452011-02-25 06:58:03 +00001812 if (hw->mac.type == e1000_pch2lan) {
1813 /* Ungate automatic PHY configuration on non-managed 82579 */
1814 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00001815 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00001816 e1000_gate_hw_phy_config_ich8lan(hw, false);
1817 }
1818
1819 /* Set EEE LPI Update Timer to 200usec */
1820 ret_val = hw->phy.ops.acquire(hw);
1821 if (ret_val)
1822 goto out;
1823 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_ADDR,
1824 I82579_LPI_UPDATE_TIMER);
1825 if (ret_val)
1826 goto release;
1827 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_DATA,
1828 0x1387);
1829release:
1830 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00001831 }
1832
Bruce Allanf523d212009-10-29 13:45:45 +00001833out:
Bruce Allane98cac42010-05-10 15:02:32 +00001834 return ret_val;
1835}
1836
1837/**
1838 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
1839 * @hw: pointer to the HW structure
1840 *
1841 * Resets the PHY
1842 * This is a function pointer entry point called by drivers
1843 * or other shared routines.
1844 **/
1845static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
1846{
1847 s32 ret_val = 0;
1848
Bruce Allan605c82b2010-09-22 17:17:01 +00001849 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
1850 if ((hw->mac.type == e1000_pch2lan) &&
1851 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1852 e1000_gate_hw_phy_config_ich8lan(hw, true);
1853
Bruce Allane98cac42010-05-10 15:02:32 +00001854 ret_val = e1000e_phy_hw_reset_generic(hw);
1855 if (ret_val)
1856 goto out;
1857
1858 ret_val = e1000_post_phy_reset_ich8lan(hw);
1859
1860out:
1861 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001862}
1863
1864/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00001865 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
1866 * @hw: pointer to the HW structure
1867 * @active: true to enable LPLU, false to disable
1868 *
1869 * Sets the LPLU state according to the active flag. For PCH, if OEM write
1870 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
1871 * the phy speed. This function will manually set the LPLU bit and restart
1872 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
1873 * since it configures the same bit.
1874 **/
1875static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
1876{
1877 s32 ret_val = 0;
1878 u16 oem_reg;
1879
1880 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
1881 if (ret_val)
1882 goto out;
1883
1884 if (active)
1885 oem_reg |= HV_OEM_BITS_LPLU;
1886 else
1887 oem_reg &= ~HV_OEM_BITS_LPLU;
1888
1889 oem_reg |= HV_OEM_BITS_RESTART_AN;
1890 ret_val = e1e_wphy(hw, HV_OEM_BITS, oem_reg);
1891
1892out:
1893 return ret_val;
1894}
1895
1896/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001897 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
1898 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001899 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001900 *
1901 * Sets the LPLU D0 state according to the active flag. When
1902 * activating LPLU this function also disables smart speed
1903 * and vice versa. LPLU will not be activated unless the
1904 * device autonegotiation advertisement meets standards of
1905 * either 10 or 10/100 or 10/100/1000 at all duplexes.
1906 * This is a function pointer entry point only called by
1907 * PHY setup routines.
1908 **/
1909static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
1910{
1911 struct e1000_phy_info *phy = &hw->phy;
1912 u32 phy_ctrl;
1913 s32 ret_val = 0;
1914 u16 data;
1915
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001916 if (phy->type == e1000_phy_ife)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001917 return ret_val;
1918
1919 phy_ctrl = er32(PHY_CTRL);
1920
1921 if (active) {
1922 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
1923 ew32(PHY_CTRL, phy_ctrl);
1924
Bruce Allan60f12922009-07-01 13:28:14 +00001925 if (phy->type != e1000_phy_igp_3)
1926 return 0;
1927
Bruce Allanad680762008-03-28 09:15:03 -07001928 /*
1929 * Call gig speed drop workaround on LPLU before accessing
1930 * any PHY registers
1931 */
Bruce Allan60f12922009-07-01 13:28:14 +00001932 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001933 e1000e_gig_downshift_workaround_ich8lan(hw);
1934
1935 /* When LPLU is enabled, we should disable SmartSpeed */
1936 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
1937 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1938 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
1939 if (ret_val)
1940 return ret_val;
1941 } else {
1942 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
1943 ew32(PHY_CTRL, phy_ctrl);
1944
Bruce Allan60f12922009-07-01 13:28:14 +00001945 if (phy->type != e1000_phy_igp_3)
1946 return 0;
1947
Bruce Allanad680762008-03-28 09:15:03 -07001948 /*
1949 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07001950 * during Dx states where the power conservation is most
1951 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07001952 * SmartSpeed, so performance is maintained.
1953 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001954 if (phy->smart_speed == e1000_smart_speed_on) {
1955 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001956 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001957 if (ret_val)
1958 return ret_val;
1959
1960 data |= IGP01E1000_PSCFR_SMART_SPEED;
1961 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001962 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001963 if (ret_val)
1964 return ret_val;
1965 } else if (phy->smart_speed == e1000_smart_speed_off) {
1966 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001967 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001968 if (ret_val)
1969 return ret_val;
1970
1971 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1972 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001973 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001974 if (ret_val)
1975 return ret_val;
1976 }
1977 }
1978
1979 return 0;
1980}
1981
1982/**
1983 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
1984 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001985 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001986 *
1987 * Sets the LPLU D3 state according to the active flag. When
1988 * activating LPLU this function also disables smart speed
1989 * and vice versa. LPLU will not be activated unless the
1990 * device autonegotiation advertisement meets standards of
1991 * either 10 or 10/100 or 10/100/1000 at all duplexes.
1992 * This is a function pointer entry point only called by
1993 * PHY setup routines.
1994 **/
1995static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
1996{
1997 struct e1000_phy_info *phy = &hw->phy;
1998 u32 phy_ctrl;
1999 s32 ret_val;
2000 u16 data;
2001
2002 phy_ctrl = er32(PHY_CTRL);
2003
2004 if (!active) {
2005 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
2006 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00002007
2008 if (phy->type != e1000_phy_igp_3)
2009 return 0;
2010
Bruce Allanad680762008-03-28 09:15:03 -07002011 /*
2012 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002013 * during Dx states where the power conservation is most
2014 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002015 * SmartSpeed, so performance is maintained.
2016 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002017 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07002018 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2019 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002020 if (ret_val)
2021 return ret_val;
2022
2023 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002024 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2025 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002026 if (ret_val)
2027 return ret_val;
2028 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07002029 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2030 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002031 if (ret_val)
2032 return ret_val;
2033
2034 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002035 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2036 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002037 if (ret_val)
2038 return ret_val;
2039 }
2040 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
2041 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
2042 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
2043 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
2044 ew32(PHY_CTRL, phy_ctrl);
2045
Bruce Allan60f12922009-07-01 13:28:14 +00002046 if (phy->type != e1000_phy_igp_3)
2047 return 0;
2048
Bruce Allanad680762008-03-28 09:15:03 -07002049 /*
2050 * Call gig speed drop workaround on LPLU before accessing
2051 * any PHY registers
2052 */
Bruce Allan60f12922009-07-01 13:28:14 +00002053 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002054 e1000e_gig_downshift_workaround_ich8lan(hw);
2055
2056 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07002057 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002058 if (ret_val)
2059 return ret_val;
2060
2061 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002062 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002063 }
2064
2065 return 0;
2066}
2067
2068/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002069 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
2070 * @hw: pointer to the HW structure
2071 * @bank: pointer to the variable that returns the active bank
2072 *
2073 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08002074 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07002075 **/
2076static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
2077{
Bruce Allane2434552008-11-21 17:02:41 -08002078 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07002079 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07002080 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
2081 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Bruce Allane2434552008-11-21 17:02:41 -08002082 u8 sig_byte = 0;
2083 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002084
Bruce Allane2434552008-11-21 17:02:41 -08002085 switch (hw->mac.type) {
2086 case e1000_ich8lan:
2087 case e1000_ich9lan:
2088 eecd = er32(EECD);
2089 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
2090 E1000_EECD_SEC1VAL_VALID_MASK) {
2091 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07002092 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08002093 else
2094 *bank = 0;
2095
2096 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002097 }
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002098 e_dbg("Unable to determine valid NVM bank via EEC - "
Bruce Allane2434552008-11-21 17:02:41 -08002099 "reading flash signature\n");
2100 /* fall-thru */
2101 default:
2102 /* set bank to 0 in case flash read fails */
2103 *bank = 0;
2104
2105 /* Check bank 0 */
2106 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2107 &sig_byte);
2108 if (ret_val)
2109 return ret_val;
2110 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2111 E1000_ICH_NVM_SIG_VALUE) {
2112 *bank = 0;
2113 return 0;
2114 }
2115
2116 /* Check bank 1 */
2117 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2118 bank1_offset,
2119 &sig_byte);
2120 if (ret_val)
2121 return ret_val;
2122 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2123 E1000_ICH_NVM_SIG_VALUE) {
2124 *bank = 1;
2125 return 0;
2126 }
2127
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002128 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08002129 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07002130 }
2131
2132 return 0;
2133}
2134
2135/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002136 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
2137 * @hw: pointer to the HW structure
2138 * @offset: The offset (in bytes) of the word(s) to read.
2139 * @words: Size of data to read in words
2140 * @data: Pointer to the word(s) to read at offset.
2141 *
2142 * Reads a word(s) from the NVM using the flash access registers.
2143 **/
2144static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2145 u16 *data)
2146{
2147 struct e1000_nvm_info *nvm = &hw->nvm;
2148 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2149 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00002150 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002151 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002152 u16 i, word;
2153
2154 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2155 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002156 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00002157 ret_val = -E1000_ERR_NVM;
2158 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002159 }
2160
Bruce Allan94d81862009-11-20 23:25:26 +00002161 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002162
Bruce Allanf4187b52008-08-26 18:36:50 -07002163 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00002164 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002165 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002166 bank = 0;
2167 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002168
2169 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002170 act_offset += offset;
2171
Bruce Allan148675a2009-08-07 07:41:56 +00002172 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002173 for (i = 0; i < words; i++) {
Bruce Allanb9e06f72011-07-22 06:21:41 +00002174 if (dev_spec->shadow_ram[offset+i].modified) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002175 data[i] = dev_spec->shadow_ram[offset+i].value;
2176 } else {
2177 ret_val = e1000_read_flash_word_ich8lan(hw,
2178 act_offset + i,
2179 &word);
2180 if (ret_val)
2181 break;
2182 data[i] = word;
2183 }
2184 }
2185
Bruce Allan94d81862009-11-20 23:25:26 +00002186 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002187
Bruce Allane2434552008-11-21 17:02:41 -08002188out:
2189 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002190 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002191
Auke Kokbc7f75f2007-09-17 12:30:59 -07002192 return ret_val;
2193}
2194
2195/**
2196 * e1000_flash_cycle_init_ich8lan - Initialize flash
2197 * @hw: pointer to the HW structure
2198 *
2199 * This function does initial flash setup so that a new read/write/erase cycle
2200 * can be started.
2201 **/
2202static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
2203{
2204 union ich8_hws_flash_status hsfsts;
2205 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002206
2207 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2208
2209 /* Check if the flash descriptor is valid */
2210 if (hsfsts.hsf_status.fldesvalid == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002211 e_dbg("Flash descriptor invalid. "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002212 "SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002213 return -E1000_ERR_NVM;
2214 }
2215
2216 /* Clear FCERR and DAEL in hw status by writing 1 */
2217 hsfsts.hsf_status.flcerr = 1;
2218 hsfsts.hsf_status.dael = 1;
2219
2220 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2221
Bruce Allanad680762008-03-28 09:15:03 -07002222 /*
2223 * Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07002224 * bit to check against, in order to start a new cycle or
2225 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08002226 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07002227 * indication whether a cycle is in progress or has been
2228 * completed.
2229 */
2230
2231 if (hsfsts.hsf_status.flcinprog == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002232 /*
2233 * There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00002234 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07002235 * Begin by setting Flash Cycle Done.
2236 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002237 hsfsts.hsf_status.flcdone = 1;
2238 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2239 ret_val = 0;
2240 } else {
Bruce Allan90da0662011-01-06 07:02:53 +00002241 s32 i = 0;
2242
Bruce Allanad680762008-03-28 09:15:03 -07002243 /*
Bruce Allan5ff5b662009-12-01 15:51:11 +00002244 * Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07002245 * cycle has a chance to end before giving up.
2246 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002247 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2248 hsfsts.regval = __er16flash(hw, ICH_FLASH_HSFSTS);
2249 if (hsfsts.hsf_status.flcinprog == 0) {
2250 ret_val = 0;
2251 break;
2252 }
2253 udelay(1);
2254 }
2255 if (ret_val == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002256 /*
2257 * Successful in waiting for previous cycle to timeout,
2258 * now set the Flash Cycle Done.
2259 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002260 hsfsts.hsf_status.flcdone = 1;
2261 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2262 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00002263 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002264 }
2265 }
2266
2267 return ret_val;
2268}
2269
2270/**
2271 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
2272 * @hw: pointer to the HW structure
2273 * @timeout: maximum time to wait for completion
2274 *
2275 * This function starts a flash cycle and waits for its completion.
2276 **/
2277static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
2278{
2279 union ich8_hws_flash_ctrl hsflctl;
2280 union ich8_hws_flash_status hsfsts;
2281 s32 ret_val = -E1000_ERR_NVM;
2282 u32 i = 0;
2283
2284 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
2285 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2286 hsflctl.hsf_ctrl.flcgo = 1;
2287 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2288
2289 /* wait till FDONE bit is set to 1 */
2290 do {
2291 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2292 if (hsfsts.hsf_status.flcdone == 1)
2293 break;
2294 udelay(1);
2295 } while (i++ < timeout);
2296
2297 if (hsfsts.hsf_status.flcdone == 1 && hsfsts.hsf_status.flcerr == 0)
2298 return 0;
2299
2300 return ret_val;
2301}
2302
2303/**
2304 * e1000_read_flash_word_ich8lan - Read word from flash
2305 * @hw: pointer to the HW structure
2306 * @offset: offset to data location
2307 * @data: pointer to the location for storing the data
2308 *
2309 * Reads the flash word at offset into data. Offset is converted
2310 * to bytes before read.
2311 **/
2312static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
2313 u16 *data)
2314{
2315 /* Must convert offset into bytes. */
2316 offset <<= 1;
2317
2318 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
2319}
2320
2321/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002322 * e1000_read_flash_byte_ich8lan - Read byte from flash
2323 * @hw: pointer to the HW structure
2324 * @offset: The offset of the byte to read.
2325 * @data: Pointer to a byte to store the value read.
2326 *
2327 * Reads a single byte from the NVM using the flash access registers.
2328 **/
2329static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2330 u8 *data)
2331{
2332 s32 ret_val;
2333 u16 word = 0;
2334
2335 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
2336 if (ret_val)
2337 return ret_val;
2338
2339 *data = (u8)word;
2340
2341 return 0;
2342}
2343
2344/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002345 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
2346 * @hw: pointer to the HW structure
2347 * @offset: The offset (in bytes) of the byte or word to read.
2348 * @size: Size of data to read, 1=byte 2=word
2349 * @data: Pointer to the word to store the value read.
2350 *
2351 * Reads a byte or word from the NVM using the flash access registers.
2352 **/
2353static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2354 u8 size, u16 *data)
2355{
2356 union ich8_hws_flash_status hsfsts;
2357 union ich8_hws_flash_ctrl hsflctl;
2358 u32 flash_linear_addr;
2359 u32 flash_data = 0;
2360 s32 ret_val = -E1000_ERR_NVM;
2361 u8 count = 0;
2362
2363 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2364 return -E1000_ERR_NVM;
2365
2366 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2367 hw->nvm.flash_base_addr;
2368
2369 do {
2370 udelay(1);
2371 /* Steps */
2372 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2373 if (ret_val != 0)
2374 break;
2375
2376 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2377 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2378 hsflctl.hsf_ctrl.fldbcount = size - 1;
2379 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
2380 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2381
2382 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2383
2384 ret_val = e1000_flash_cycle_ich8lan(hw,
2385 ICH_FLASH_READ_COMMAND_TIMEOUT);
2386
Bruce Allanad680762008-03-28 09:15:03 -07002387 /*
2388 * Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07002389 * and try the whole sequence a few more times, else
2390 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07002391 * least significant byte first msb to lsb
2392 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002393 if (ret_val == 0) {
2394 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002395 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002396 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002397 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002398 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002399 break;
2400 } else {
Bruce Allanad680762008-03-28 09:15:03 -07002401 /*
2402 * If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002403 * completely hosed, but if the error condition is
2404 * detected, it won't hurt to give it another try...
2405 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
2406 */
2407 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2408 if (hsfsts.hsf_status.flcerr == 1) {
2409 /* Repeat for some time before giving up. */
2410 continue;
2411 } else if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002412 e_dbg("Timeout error - flash cycle "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002413 "did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002414 break;
2415 }
2416 }
2417 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2418
2419 return ret_val;
2420}
2421
2422/**
2423 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
2424 * @hw: pointer to the HW structure
2425 * @offset: The offset (in bytes) of the word(s) to write.
2426 * @words: Size of data to write in words
2427 * @data: Pointer to the word(s) to write at offset.
2428 *
2429 * Writes a byte or word to the NVM using the flash access registers.
2430 **/
2431static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2432 u16 *data)
2433{
2434 struct e1000_nvm_info *nvm = &hw->nvm;
2435 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002436 u16 i;
2437
2438 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2439 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002440 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002441 return -E1000_ERR_NVM;
2442 }
2443
Bruce Allan94d81862009-11-20 23:25:26 +00002444 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002445
Auke Kokbc7f75f2007-09-17 12:30:59 -07002446 for (i = 0; i < words; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002447 dev_spec->shadow_ram[offset+i].modified = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002448 dev_spec->shadow_ram[offset+i].value = data[i];
2449 }
2450
Bruce Allan94d81862009-11-20 23:25:26 +00002451 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002452
Auke Kokbc7f75f2007-09-17 12:30:59 -07002453 return 0;
2454}
2455
2456/**
2457 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
2458 * @hw: pointer to the HW structure
2459 *
2460 * The NVM checksum is updated by calling the generic update_nvm_checksum,
2461 * which writes the checksum to the shadow ram. The changes in the shadow
2462 * ram are then committed to the EEPROM by processing each bank at a time
2463 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08002464 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07002465 * future writes.
2466 **/
2467static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
2468{
2469 struct e1000_nvm_info *nvm = &hw->nvm;
2470 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07002471 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002472 s32 ret_val;
2473 u16 data;
2474
2475 ret_val = e1000e_update_nvm_checksum_generic(hw);
2476 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08002477 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002478
2479 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08002480 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002481
Bruce Allan94d81862009-11-20 23:25:26 +00002482 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002483
Bruce Allanad680762008-03-28 09:15:03 -07002484 /*
2485 * We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002486 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07002487 * is going to be written
2488 */
Bruce Allanf4187b52008-08-26 18:36:50 -07002489 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08002490 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002491 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002492 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002493 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002494
2495 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002496 new_bank_offset = nvm->flash_bank_size;
2497 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002498 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002499 if (ret_val)
2500 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002501 } else {
2502 old_bank_offset = nvm->flash_bank_size;
2503 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002504 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002505 if (ret_val)
2506 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002507 }
2508
2509 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allanad680762008-03-28 09:15:03 -07002510 /*
2511 * Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07002512 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07002513 * in the shadow RAM
2514 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002515 if (dev_spec->shadow_ram[i].modified) {
2516 data = dev_spec->shadow_ram[i].value;
2517 } else {
Bruce Allane2434552008-11-21 17:02:41 -08002518 ret_val = e1000_read_flash_word_ich8lan(hw, i +
2519 old_bank_offset,
2520 &data);
2521 if (ret_val)
2522 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002523 }
2524
Bruce Allanad680762008-03-28 09:15:03 -07002525 /*
2526 * If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07002527 * (15:14) are 11b until the commit has completed.
2528 * This will allow us to write 10b which indicates the
2529 * signature is valid. We want to do this after the write
2530 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07002531 * while the write is still in progress
2532 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002533 if (i == E1000_ICH_NVM_SIG_WORD)
2534 data |= E1000_ICH_NVM_SIG_MASK;
2535
2536 /* Convert offset to bytes. */
2537 act_offset = (i + new_bank_offset) << 1;
2538
2539 udelay(100);
2540 /* Write the bytes to the new bank. */
2541 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2542 act_offset,
2543 (u8)data);
2544 if (ret_val)
2545 break;
2546
2547 udelay(100);
2548 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2549 act_offset + 1,
2550 (u8)(data >> 8));
2551 if (ret_val)
2552 break;
2553 }
2554
Bruce Allanad680762008-03-28 09:15:03 -07002555 /*
2556 * Don't bother writing the segment valid bits if sector
2557 * programming failed.
2558 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002559 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07002560 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002561 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00002562 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002563 }
2564
Bruce Allanad680762008-03-28 09:15:03 -07002565 /*
2566 * Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07002567 * to 10b in word 0x13 , this can be done without an
2568 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07002569 * and we need to change bit 14 to 0b
2570 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002571 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08002572 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002573 if (ret_val)
2574 goto release;
2575
Auke Kokbc7f75f2007-09-17 12:30:59 -07002576 data &= 0xBFFF;
2577 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2578 act_offset * 2 + 1,
2579 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00002580 if (ret_val)
2581 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002582
Bruce Allanad680762008-03-28 09:15:03 -07002583 /*
2584 * And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07002585 * its signature word (0x13) high_byte to 0b. This can be
2586 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07002587 * to 1's. We can write 1's to 0's without an erase
2588 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002589 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
2590 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002591 if (ret_val)
2592 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002593
2594 /* Great! Everything worked, we can now clear the cached entries. */
2595 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002596 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002597 dev_spec->shadow_ram[i].value = 0xFFFF;
2598 }
2599
Bruce Allan9c5e2092010-05-10 15:00:31 +00002600release:
Bruce Allan94d81862009-11-20 23:25:26 +00002601 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002602
Bruce Allanad680762008-03-28 09:15:03 -07002603 /*
2604 * Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07002605 * until after the next adapter reset.
2606 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00002607 if (!ret_val) {
2608 e1000e_reload_nvm(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00002609 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002610 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002611
Bruce Allane2434552008-11-21 17:02:41 -08002612out:
2613 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002614 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002615
Auke Kokbc7f75f2007-09-17 12:30:59 -07002616 return ret_val;
2617}
2618
2619/**
2620 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
2621 * @hw: pointer to the HW structure
2622 *
2623 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
2624 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
2625 * calculated, in which case we need to calculate the checksum and set bit 6.
2626 **/
2627static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
2628{
2629 s32 ret_val;
2630 u16 data;
2631
Bruce Allanad680762008-03-28 09:15:03 -07002632 /*
2633 * Read 0x19 and check bit 6. If this bit is 0, the checksum
Auke Kokbc7f75f2007-09-17 12:30:59 -07002634 * needs to be fixed. This bit is an indication that the NVM
2635 * was prepared by OEM software and did not calculate the
2636 * checksum...a likely scenario.
2637 */
2638 ret_val = e1000_read_nvm(hw, 0x19, 1, &data);
2639 if (ret_val)
2640 return ret_val;
2641
2642 if ((data & 0x40) == 0) {
2643 data |= 0x40;
2644 ret_val = e1000_write_nvm(hw, 0x19, 1, &data);
2645 if (ret_val)
2646 return ret_val;
2647 ret_val = e1000e_update_nvm_checksum(hw);
2648 if (ret_val)
2649 return ret_val;
2650 }
2651
2652 return e1000e_validate_nvm_checksum_generic(hw);
2653}
2654
2655/**
Bruce Allan4a770352008-10-01 17:18:35 -07002656 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
2657 * @hw: pointer to the HW structure
2658 *
2659 * To prevent malicious write/erase of the NVM, set it to be read-only
2660 * so that the hardware ignores all write/erase cycles of the NVM via
2661 * the flash control registers. The shadow-ram copy of the NVM will
2662 * still be updated, however any updates to this copy will not stick
2663 * across driver reloads.
2664 **/
2665void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
2666{
Bruce Allanca15df52009-10-26 11:23:43 +00002667 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07002668 union ich8_flash_protected_range pr0;
2669 union ich8_hws_flash_status hsfsts;
2670 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07002671
Bruce Allan94d81862009-11-20 23:25:26 +00002672 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002673
2674 gfpreg = er32flash(ICH_FLASH_GFPREG);
2675
2676 /* Write-protect GbE Sector of NVM */
2677 pr0.regval = er32flash(ICH_FLASH_PR0);
2678 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
2679 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
2680 pr0.range.wpe = true;
2681 ew32flash(ICH_FLASH_PR0, pr0.regval);
2682
2683 /*
2684 * Lock down a subset of GbE Flash Control Registers, e.g.
2685 * PR0 to prevent the write-protection from being lifted.
2686 * Once FLOCKDN is set, the registers protected by it cannot
2687 * be written until FLOCKDN is cleared by a hardware reset.
2688 */
2689 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2690 hsfsts.hsf_status.flockdn = true;
2691 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2692
Bruce Allan94d81862009-11-20 23:25:26 +00002693 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002694}
2695
2696/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002697 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
2698 * @hw: pointer to the HW structure
2699 * @offset: The offset (in bytes) of the byte/word to read.
2700 * @size: Size of data to read, 1=byte 2=word
2701 * @data: The byte(s) to write to the NVM.
2702 *
2703 * Writes one/two bytes to the NVM using the flash access registers.
2704 **/
2705static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2706 u8 size, u16 data)
2707{
2708 union ich8_hws_flash_status hsfsts;
2709 union ich8_hws_flash_ctrl hsflctl;
2710 u32 flash_linear_addr;
2711 u32 flash_data = 0;
2712 s32 ret_val;
2713 u8 count = 0;
2714
2715 if (size < 1 || size > 2 || data > size * 0xff ||
2716 offset > ICH_FLASH_LINEAR_ADDR_MASK)
2717 return -E1000_ERR_NVM;
2718
2719 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2720 hw->nvm.flash_base_addr;
2721
2722 do {
2723 udelay(1);
2724 /* Steps */
2725 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2726 if (ret_val)
2727 break;
2728
2729 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2730 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2731 hsflctl.hsf_ctrl.fldbcount = size -1;
2732 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
2733 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2734
2735 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2736
2737 if (size == 1)
2738 flash_data = (u32)data & 0x00FF;
2739 else
2740 flash_data = (u32)data;
2741
2742 ew32flash(ICH_FLASH_FDATA0, flash_data);
2743
Bruce Allanad680762008-03-28 09:15:03 -07002744 /*
2745 * check if FCERR is set to 1 , if set to 1, clear it
2746 * and try the whole sequence a few more times else done
2747 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002748 ret_val = e1000_flash_cycle_ich8lan(hw,
2749 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
2750 if (!ret_val)
2751 break;
2752
Bruce Allanad680762008-03-28 09:15:03 -07002753 /*
2754 * If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07002755 * completely hosed, but if the error condition
2756 * is detected, it won't hurt to give it another
2757 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
2758 */
2759 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2760 if (hsfsts.hsf_status.flcerr == 1)
2761 /* Repeat for some time before giving up. */
2762 continue;
2763 if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002764 e_dbg("Timeout error - flash cycle "
Auke Kokbc7f75f2007-09-17 12:30:59 -07002765 "did not complete.");
2766 break;
2767 }
2768 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2769
2770 return ret_val;
2771}
2772
2773/**
2774 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
2775 * @hw: pointer to the HW structure
2776 * @offset: The index of the byte to read.
2777 * @data: The byte to write to the NVM.
2778 *
2779 * Writes a single byte to the NVM using the flash access registers.
2780 **/
2781static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2782 u8 data)
2783{
2784 u16 word = (u16)data;
2785
2786 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
2787}
2788
2789/**
2790 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
2791 * @hw: pointer to the HW structure
2792 * @offset: The offset of the byte to write.
2793 * @byte: The byte to write to the NVM.
2794 *
2795 * Writes a single byte to the NVM using the flash access registers.
2796 * Goes through a retry algorithm before giving up.
2797 **/
2798static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
2799 u32 offset, u8 byte)
2800{
2801 s32 ret_val;
2802 u16 program_retries;
2803
2804 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2805 if (!ret_val)
2806 return ret_val;
2807
2808 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002809 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002810 udelay(100);
2811 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2812 if (!ret_val)
2813 break;
2814 }
2815 if (program_retries == 100)
2816 return -E1000_ERR_NVM;
2817
2818 return 0;
2819}
2820
2821/**
2822 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
2823 * @hw: pointer to the HW structure
2824 * @bank: 0 for first bank, 1 for second bank, etc.
2825 *
2826 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
2827 * bank N is 4096 * N + flash_reg_addr.
2828 **/
2829static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
2830{
2831 struct e1000_nvm_info *nvm = &hw->nvm;
2832 union ich8_hws_flash_status hsfsts;
2833 union ich8_hws_flash_ctrl hsflctl;
2834 u32 flash_linear_addr;
2835 /* bank size is in 16bit words - adjust to bytes */
2836 u32 flash_bank_size = nvm->flash_bank_size * 2;
2837 s32 ret_val;
2838 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00002839 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002840
2841 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2842
Bruce Allanad680762008-03-28 09:15:03 -07002843 /*
2844 * Determine HW Sector size: Read BERASE bits of hw flash status
2845 * register
2846 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07002847 * consecutive sectors. The start index for the nth Hw sector
2848 * can be calculated as = bank * 4096 + n * 256
2849 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
2850 * The start index for the nth Hw sector can be calculated
2851 * as = bank * 4096
2852 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
2853 * (ich9 only, otherwise error condition)
2854 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
2855 */
2856 switch (hsfsts.hsf_status.berasesz) {
2857 case 0:
2858 /* Hw sector size 256 */
2859 sector_size = ICH_FLASH_SEG_SIZE_256;
2860 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
2861 break;
2862 case 1:
2863 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00002864 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002865 break;
2866 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00002867 sector_size = ICH_FLASH_SEG_SIZE_8K;
2868 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002869 break;
2870 case 3:
2871 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00002872 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002873 break;
2874 default:
2875 return -E1000_ERR_NVM;
2876 }
2877
2878 /* Start with the base address, then add the sector offset. */
2879 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00002880 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002881
2882 for (j = 0; j < iteration ; j++) {
2883 do {
2884 /* Steps */
2885 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2886 if (ret_val)
2887 return ret_val;
2888
Bruce Allanad680762008-03-28 09:15:03 -07002889 /*
2890 * Write a value 11 (block Erase) in Flash
2891 * Cycle field in hw flash control
2892 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002893 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2894 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
2895 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2896
Bruce Allanad680762008-03-28 09:15:03 -07002897 /*
2898 * Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07002899 * block into Flash Linear address field in Flash
2900 * Address.
2901 */
2902 flash_linear_addr += (j * sector_size);
2903 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2904
2905 ret_val = e1000_flash_cycle_ich8lan(hw,
2906 ICH_FLASH_ERASE_COMMAND_TIMEOUT);
2907 if (ret_val == 0)
2908 break;
2909
Bruce Allanad680762008-03-28 09:15:03 -07002910 /*
2911 * Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002912 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07002913 * a few more times else Done
2914 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002915 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2916 if (hsfsts.hsf_status.flcerr == 1)
Bruce Allanad680762008-03-28 09:15:03 -07002917 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002918 continue;
2919 else if (hsfsts.hsf_status.flcdone == 0)
2920 return ret_val;
2921 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
2922 }
2923
2924 return 0;
2925}
2926
2927/**
2928 * e1000_valid_led_default_ich8lan - Set the default LED settings
2929 * @hw: pointer to the HW structure
2930 * @data: Pointer to the LED settings
2931 *
2932 * Reads the LED default settings from the NVM to data. If the NVM LED
2933 * settings is all 0's or F's, set the LED default to a valid LED default
2934 * setting.
2935 **/
2936static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
2937{
2938 s32 ret_val;
2939
2940 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
2941 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002942 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002943 return ret_val;
2944 }
2945
2946 if (*data == ID_LED_RESERVED_0000 ||
2947 *data == ID_LED_RESERVED_FFFF)
2948 *data = ID_LED_DEFAULT_ICH8LAN;
2949
2950 return 0;
2951}
2952
2953/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002954 * e1000_id_led_init_pchlan - store LED configurations
2955 * @hw: pointer to the HW structure
2956 *
2957 * PCH does not control LEDs via the LEDCTL register, rather it uses
2958 * the PHY LED configuration register.
2959 *
2960 * PCH also does not have an "always on" or "always off" mode which
2961 * complicates the ID feature. Instead of using the "on" mode to indicate
2962 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init()),
2963 * use "link_up" mode. The LEDs will still ID on request if there is no
2964 * link based on logic in e1000_led_[on|off]_pchlan().
2965 **/
2966static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
2967{
2968 struct e1000_mac_info *mac = &hw->mac;
2969 s32 ret_val;
2970 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
2971 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
2972 u16 data, i, temp, shift;
2973
2974 /* Get default ID LED modes */
2975 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
2976 if (ret_val)
2977 goto out;
2978
2979 mac->ledctl_default = er32(LEDCTL);
2980 mac->ledctl_mode1 = mac->ledctl_default;
2981 mac->ledctl_mode2 = mac->ledctl_default;
2982
2983 for (i = 0; i < 4; i++) {
2984 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
2985 shift = (i * 5);
2986 switch (temp) {
2987 case ID_LED_ON1_DEF2:
2988 case ID_LED_ON1_ON2:
2989 case ID_LED_ON1_OFF2:
2990 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
2991 mac->ledctl_mode1 |= (ledctl_on << shift);
2992 break;
2993 case ID_LED_OFF1_DEF2:
2994 case ID_LED_OFF1_ON2:
2995 case ID_LED_OFF1_OFF2:
2996 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
2997 mac->ledctl_mode1 |= (ledctl_off << shift);
2998 break;
2999 default:
3000 /* Do nothing */
3001 break;
3002 }
3003 switch (temp) {
3004 case ID_LED_DEF1_ON2:
3005 case ID_LED_ON1_ON2:
3006 case ID_LED_OFF1_ON2:
3007 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3008 mac->ledctl_mode2 |= (ledctl_on << shift);
3009 break;
3010 case ID_LED_DEF1_OFF2:
3011 case ID_LED_ON1_OFF2:
3012 case ID_LED_OFF1_OFF2:
3013 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3014 mac->ledctl_mode2 |= (ledctl_off << shift);
3015 break;
3016 default:
3017 /* Do nothing */
3018 break;
3019 }
3020 }
3021
3022out:
3023 return ret_val;
3024}
3025
3026/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003027 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
3028 * @hw: pointer to the HW structure
3029 *
3030 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
3031 * register, so the the bus width is hard coded.
3032 **/
3033static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
3034{
3035 struct e1000_bus_info *bus = &hw->bus;
3036 s32 ret_val;
3037
3038 ret_val = e1000e_get_bus_info_pcie(hw);
3039
Bruce Allanad680762008-03-28 09:15:03 -07003040 /*
3041 * ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07003042 * a configuration space, but do not contain
3043 * PCI Express Capability registers, so bus width
3044 * must be hardcoded.
3045 */
3046 if (bus->width == e1000_bus_width_unknown)
3047 bus->width = e1000_bus_width_pcie_x1;
3048
3049 return ret_val;
3050}
3051
3052/**
3053 * e1000_reset_hw_ich8lan - Reset the hardware
3054 * @hw: pointer to the HW structure
3055 *
3056 * Does a full reset of the hardware which includes a reset of the PHY and
3057 * MAC.
3058 **/
3059static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
3060{
Bruce Allan1d5846b2009-10-29 13:46:05 +00003061 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allandb2932e2009-10-26 11:22:47 +00003062 u16 reg;
Bruce Allandd93f952011-01-06 14:29:48 +00003063 u32 ctrl, kab;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003064 s32 ret_val;
3065
Bruce Allanad680762008-03-28 09:15:03 -07003066 /*
3067 * Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07003068 * on the last TLP read/write transaction when MAC is reset.
3069 */
3070 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003071 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003072 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003073
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003074 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003075 ew32(IMC, 0xffffffff);
3076
Bruce Allanad680762008-03-28 09:15:03 -07003077 /*
3078 * Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07003079 * any pending transactions to complete before we hit the MAC
3080 * with the global reset.
3081 */
3082 ew32(RCTL, 0);
3083 ew32(TCTL, E1000_TCTL_PSP);
3084 e1e_flush();
3085
Bruce Allan1bba4382011-03-19 00:27:20 +00003086 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003087
3088 /* Workaround for ICH8 bit corruption issue in FIFO memory */
3089 if (hw->mac.type == e1000_ich8lan) {
3090 /* Set Tx and Rx buffer allocation to 8k apiece. */
3091 ew32(PBA, E1000_PBA_8K);
3092 /* Set Packet Buffer Size to 16k. */
3093 ew32(PBS, E1000_PBS_16K);
3094 }
3095
Bruce Allan1d5846b2009-10-29 13:46:05 +00003096 if (hw->mac.type == e1000_pchlan) {
3097 /* Save the NVM K1 bit setting*/
3098 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &reg);
3099 if (ret_val)
3100 return ret_val;
3101
3102 if (reg & E1000_NVM_K1_ENABLE)
3103 dev_spec->nvm_k1_enabled = true;
3104 else
3105 dev_spec->nvm_k1_enabled = false;
3106 }
3107
Auke Kokbc7f75f2007-09-17 12:30:59 -07003108 ctrl = er32(CTRL);
3109
3110 if (!e1000_check_reset_block(hw)) {
Bruce Allanad680762008-03-28 09:15:03 -07003111 /*
Bruce Allane98cac42010-05-10 15:02:32 +00003112 * Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07003113 * time to make sure the interface between MAC and the
3114 * external PHY is reset.
3115 */
3116 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00003117
3118 /*
3119 * Gate automatic PHY configuration by hardware on
3120 * non-managed 82579
3121 */
3122 if ((hw->mac.type == e1000_pch2lan) &&
3123 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
3124 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003125 }
3126 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003127 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003128 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00003129 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003130 msleep(20);
3131
Bruce Allanfc0c7762009-07-01 13:27:55 +00003132 if (!ret_val)
Bruce Allanc5caf482011-05-13 07:19:53 +00003133 mutex_unlock(&swflag_mutex);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07003134
Bruce Allane98cac42010-05-10 15:02:32 +00003135 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00003136 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003137 if (ret_val)
3138 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003139
Bruce Allane98cac42010-05-10 15:02:32 +00003140 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00003141 if (ret_val)
3142 goto out;
3143 }
Bruce Allane98cac42010-05-10 15:02:32 +00003144
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003145 /*
3146 * For PCH, this write will make sure that any noise
3147 * will be detected as a CRC error and be dropped rather than show up
3148 * as a bad packet to the DMA engine.
3149 */
3150 if (hw->mac.type == e1000_pchlan)
3151 ew32(CRC_OFFSET, 0x65656565);
3152
Auke Kokbc7f75f2007-09-17 12:30:59 -07003153 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00003154 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003155
3156 kab = er32(KABGTXD);
3157 kab |= E1000_KABGTXD_BGSQLBIAS;
3158 ew32(KABGTXD, kab);
3159
Bruce Allanf523d212009-10-29 13:45:45 +00003160out:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003161 return ret_val;
3162}
3163
3164/**
3165 * e1000_init_hw_ich8lan - Initialize the hardware
3166 * @hw: pointer to the HW structure
3167 *
3168 * Prepares the hardware for transmit and receive by doing the following:
3169 * - initialize hardware bits
3170 * - initialize LED identification
3171 * - setup receive address registers
3172 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08003173 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07003174 * - clear statistics
3175 **/
3176static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
3177{
3178 struct e1000_mac_info *mac = &hw->mac;
3179 u32 ctrl_ext, txdctl, snoop;
3180 s32 ret_val;
3181 u16 i;
3182
3183 e1000_initialize_hw_bits_ich8lan(hw);
3184
3185 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00003186 ret_val = mac->ops.id_led_init(hw);
Bruce Allande39b752009-11-20 23:27:59 +00003187 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003188 e_dbg("Error initializing identification LED\n");
Bruce Allande39b752009-11-20 23:27:59 +00003189 /* This is not fatal and we should not stop init due to this */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003190
3191 /* Setup the receive address. */
3192 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
3193
3194 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003195 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003196 for (i = 0; i < mac->mta_reg_count; i++)
3197 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
3198
Bruce Allanfc0c7762009-07-01 13:27:55 +00003199 /*
3200 * The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003201 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00003202 * Reset the phy after disabling host wakeup to reset the Rx buffer.
3203 */
3204 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003205 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
3206 i &= ~BM_WUC_HOST_WU_BIT;
3207 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00003208 ret_val = e1000_phy_hw_reset_ich8lan(hw);
3209 if (ret_val)
3210 return ret_val;
3211 }
3212
Auke Kokbc7f75f2007-09-17 12:30:59 -07003213 /* Setup link and flow control */
3214 ret_val = e1000_setup_link_ich8lan(hw);
3215
3216 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003217 txdctl = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003218 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3219 E1000_TXDCTL_FULL_TX_DESC_WB;
3220 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3221 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003222 ew32(TXDCTL(0), txdctl);
3223 txdctl = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003224 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3225 E1000_TXDCTL_FULL_TX_DESC_WB;
3226 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3227 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003228 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003229
Bruce Allanad680762008-03-28 09:15:03 -07003230 /*
3231 * ICH8 has opposite polarity of no_snoop bits.
3232 * By default, we should use snoop behavior.
3233 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003234 if (mac->type == e1000_ich8lan)
3235 snoop = PCIE_ICH8_SNOOP_ALL;
3236 else
3237 snoop = (u32) ~(PCIE_NO_SNOOP_ALL);
3238 e1000e_set_pcie_no_snoop(hw, snoop);
3239
3240 ctrl_ext = er32(CTRL_EXT);
3241 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
3242 ew32(CTRL_EXT, ctrl_ext);
3243
Bruce Allanad680762008-03-28 09:15:03 -07003244 /*
3245 * Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07003246 * important that we do this after we have tried to establish link
3247 * because the symbol error count will increment wildly if there
3248 * is no link.
3249 */
3250 e1000_clear_hw_cntrs_ich8lan(hw);
3251
3252 return 0;
3253}
3254/**
3255 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
3256 * @hw: pointer to the HW structure
3257 *
3258 * Sets/Clears required hardware bits necessary for correctly setting up the
3259 * hardware for transmit and receive.
3260 **/
3261static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
3262{
3263 u32 reg;
3264
3265 /* Extended Device Control */
3266 reg = er32(CTRL_EXT);
3267 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00003268 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3269 if (hw->mac.type >= e1000_pchlan)
3270 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003271 ew32(CTRL_EXT, reg);
3272
3273 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003274 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003275 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003276 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003277
3278 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003279 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003280 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003281 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003282
3283 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003284 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003285 if (hw->mac.type == e1000_ich8lan)
3286 reg |= (1 << 28) | (1 << 29);
3287 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003288 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003289
3290 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003291 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003292 if (er32(TCTL) & E1000_TCTL_MULR)
3293 reg &= ~(1 << 28);
3294 else
3295 reg |= (1 << 28);
3296 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003297 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003298
3299 /* Device Status */
3300 if (hw->mac.type == e1000_ich8lan) {
3301 reg = er32(STATUS);
3302 reg &= ~(1 << 31);
3303 ew32(STATUS, reg);
3304 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003305
3306 /*
3307 * work-around descriptor data corruption issue during nfs v2 udp
3308 * traffic, just disable the nfs filtering capability
3309 */
3310 reg = er32(RFCTL);
3311 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3312 ew32(RFCTL, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003313}
3314
3315/**
3316 * e1000_setup_link_ich8lan - Setup flow control and link settings
3317 * @hw: pointer to the HW structure
3318 *
3319 * Determines which flow control settings to use, then configures flow
3320 * control. Calls the appropriate media-specific link configuration
3321 * function. Assuming the adapter has a valid link partner, a valid link
3322 * should be established. Assumes the hardware has previously been reset
3323 * and the transmitter and receiver are not enabled.
3324 **/
3325static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
3326{
Auke Kokbc7f75f2007-09-17 12:30:59 -07003327 s32 ret_val;
3328
3329 if (e1000_check_reset_block(hw))
3330 return 0;
3331
Bruce Allanad680762008-03-28 09:15:03 -07003332 /*
3333 * ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07003334 * the default flow control setting, so we explicitly
3335 * set it to full.
3336 */
Bruce Allan37289d92009-06-02 11:29:37 +00003337 if (hw->fc.requested_mode == e1000_fc_default) {
3338 /* Workaround h/w hang when Tx flow control enabled */
3339 if (hw->mac.type == e1000_pchlan)
3340 hw->fc.requested_mode = e1000_fc_rx_pause;
3341 else
3342 hw->fc.requested_mode = e1000_fc_full;
3343 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003344
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003345 /*
3346 * Save off the requested flow control mode for use later. Depending
3347 * on the link partner's capabilities, we may or may not use this mode.
3348 */
3349 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003350
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003351 e_dbg("After fix-ups FlowControl is now = %x\n",
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003352 hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003353
3354 /* Continue to configure the copper link. */
3355 ret_val = e1000_setup_copper_link_ich8lan(hw);
3356 if (ret_val)
3357 return ret_val;
3358
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003359 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003360 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003361 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003362 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00003363 ew32(FCRTV_PCH, hw->fc.refresh_time);
3364
Bruce Allan482fed82011-01-06 14:29:49 +00003365 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
3366 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003367 if (ret_val)
3368 return ret_val;
3369 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003370
3371 return e1000e_set_fc_watermarks(hw);
3372}
3373
3374/**
3375 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
3376 * @hw: pointer to the HW structure
3377 *
3378 * Configures the kumeran interface to the PHY to wait the appropriate time
3379 * when polling the PHY, then call the generic setup_copper_link to finish
3380 * configuring the copper link.
3381 **/
3382static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
3383{
3384 u32 ctrl;
3385 s32 ret_val;
3386 u16 reg_data;
3387
3388 ctrl = er32(CTRL);
3389 ctrl |= E1000_CTRL_SLU;
3390 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
3391 ew32(CTRL, ctrl);
3392
Bruce Allanad680762008-03-28 09:15:03 -07003393 /*
3394 * Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07003395 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07003396 * this fixes erroneous timeouts at 10Mbps.
3397 */
Bruce Allan07818952009-12-08 07:28:01 +00003398 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003399 if (ret_val)
3400 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00003401 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3402 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003403 if (ret_val)
3404 return ret_val;
3405 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00003406 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3407 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003408 if (ret_val)
3409 return ret_val;
3410
Bruce Allana4f58f52009-06-02 11:29:18 +00003411 switch (hw->phy.type) {
3412 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003413 ret_val = e1000e_copper_link_setup_igp(hw);
3414 if (ret_val)
3415 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003416 break;
3417 case e1000_phy_bm:
3418 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003419 ret_val = e1000e_copper_link_setup_m88(hw);
3420 if (ret_val)
3421 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003422 break;
3423 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00003424 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00003425 ret_val = e1000_copper_link_setup_82577(hw);
3426 if (ret_val)
3427 return ret_val;
3428 break;
3429 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00003430 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003431 if (ret_val)
3432 return ret_val;
3433
3434 reg_data &= ~IFE_PMC_AUTO_MDIX;
3435
3436 switch (hw->phy.mdix) {
3437 case 1:
3438 reg_data &= ~IFE_PMC_FORCE_MDIX;
3439 break;
3440 case 2:
3441 reg_data |= IFE_PMC_FORCE_MDIX;
3442 break;
3443 case 0:
3444 default:
3445 reg_data |= IFE_PMC_AUTO_MDIX;
3446 break;
3447 }
Bruce Allan482fed82011-01-06 14:29:49 +00003448 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003449 if (ret_val)
3450 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003451 break;
3452 default:
3453 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003454 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003455 return e1000e_setup_copper_link(hw);
3456}
3457
3458/**
3459 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
3460 * @hw: pointer to the HW structure
3461 * @speed: pointer to store current link speed
3462 * @duplex: pointer to store the current link duplex
3463 *
Bruce Allanad680762008-03-28 09:15:03 -07003464 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07003465 * information and then calls the Kumeran lock loss workaround for links at
3466 * gigabit speeds.
3467 **/
3468static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
3469 u16 *duplex)
3470{
3471 s32 ret_val;
3472
3473 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
3474 if (ret_val)
3475 return ret_val;
3476
3477 if ((hw->mac.type == e1000_ich8lan) &&
3478 (hw->phy.type == e1000_phy_igp_3) &&
3479 (*speed == SPEED_1000)) {
3480 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
3481 }
3482
3483 return ret_val;
3484}
3485
3486/**
3487 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
3488 * @hw: pointer to the HW structure
3489 *
3490 * Work-around for 82566 Kumeran PCS lock loss:
3491 * On link status change (i.e. PCI reset, speed change) and link is up and
3492 * speed is gigabit-
3493 * 0) if workaround is optionally disabled do nothing
3494 * 1) wait 1ms for Kumeran link to come up
3495 * 2) check Kumeran Diagnostic register PCS lock loss bit
3496 * 3) if not set the link is locked (all is good), otherwise...
3497 * 4) reset the PHY
3498 * 5) repeat up to 10 times
3499 * Note: this is only called for IGP3 copper when speed is 1gb.
3500 **/
3501static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
3502{
3503 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3504 u32 phy_ctrl;
3505 s32 ret_val;
3506 u16 i, data;
3507 bool link;
3508
3509 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
3510 return 0;
3511
Bruce Allanad680762008-03-28 09:15:03 -07003512 /*
3513 * Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003514 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07003515 * stability
3516 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003517 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3518 if (!link)
3519 return 0;
3520
3521 for (i = 0; i < 10; i++) {
3522 /* read once to clear */
3523 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3524 if (ret_val)
3525 return ret_val;
3526 /* and again to get new status */
3527 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3528 if (ret_val)
3529 return ret_val;
3530
3531 /* check for PCS lock */
3532 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
3533 return 0;
3534
3535 /* Issue PHY reset */
3536 e1000_phy_hw_reset(hw);
3537 mdelay(5);
3538 }
3539 /* Disable GigE link negotiation */
3540 phy_ctrl = er32(PHY_CTRL);
3541 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
3542 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3543 ew32(PHY_CTRL, phy_ctrl);
3544
Bruce Allanad680762008-03-28 09:15:03 -07003545 /*
3546 * Call gig speed drop workaround on Gig disable before accessing
3547 * any PHY registers
3548 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003549 e1000e_gig_downshift_workaround_ich8lan(hw);
3550
3551 /* unable to acquire PCS lock */
3552 return -E1000_ERR_PHY;
3553}
3554
3555/**
Bruce Allanad680762008-03-28 09:15:03 -07003556 * e1000_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003557 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08003558 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003559 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00003560 * If ICH8, set the current Kumeran workaround state (enabled - true
3561 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07003562 **/
3563void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3564 bool state)
3565{
3566 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3567
3568 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003569 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003570 return;
3571 }
3572
3573 dev_spec->kmrn_lock_loss_workaround_enabled = state;
3574}
3575
3576/**
3577 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
3578 * @hw: pointer to the HW structure
3579 *
3580 * Workaround for 82566 power-down on D3 entry:
3581 * 1) disable gigabit link
3582 * 2) write VR power-down enable
3583 * 3) read it back
3584 * Continue if successful, else issue LCD reset and repeat
3585 **/
3586void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
3587{
3588 u32 reg;
3589 u16 data;
3590 u8 retry = 0;
3591
3592 if (hw->phy.type != e1000_phy_igp_3)
3593 return;
3594
3595 /* Try the workaround twice (if needed) */
3596 do {
3597 /* Disable link */
3598 reg = er32(PHY_CTRL);
3599 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
3600 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3601 ew32(PHY_CTRL, reg);
3602
Bruce Allanad680762008-03-28 09:15:03 -07003603 /*
3604 * Call gig speed drop workaround on Gig disable before
3605 * accessing any PHY registers
3606 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003607 if (hw->mac.type == e1000_ich8lan)
3608 e1000e_gig_downshift_workaround_ich8lan(hw);
3609
3610 /* Write VR power-down enable */
3611 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3612 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3613 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
3614
3615 /* Read it back and test */
3616 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3617 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3618 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
3619 break;
3620
3621 /* Issue PHY reset and repeat at most one more time */
3622 reg = er32(CTRL);
3623 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
3624 retry++;
3625 } while (retry);
3626}
3627
3628/**
3629 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
3630 * @hw: pointer to the HW structure
3631 *
3632 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08003633 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07003634 * 1) Set Kumeran Near-end loopback
3635 * 2) Clear Kumeran Near-end loopback
3636 * Should only be called for ICH8[m] devices with IGP_3 Phy.
3637 **/
3638void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
3639{
3640 s32 ret_val;
3641 u16 reg_data;
3642
3643 if ((hw->mac.type != e1000_ich8lan) ||
3644 (hw->phy.type != e1000_phy_igp_3))
3645 return;
3646
3647 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3648 &reg_data);
3649 if (ret_val)
3650 return;
3651 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
3652 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3653 reg_data);
3654 if (ret_val)
3655 return;
3656 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
3657 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3658 reg_data);
3659}
3660
3661/**
Bruce Allan99730e42011-05-13 07:19:48 +00003662 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003663 * @hw: pointer to the HW structure
3664 *
3665 * During S0 to Sx transition, it is possible the link remains at gig
3666 * instead of negotiating to a lower speed. Before going to Sx, set
3667 * 'LPLU Enabled' and 'Gig Disable' to force link speed negotiation
Bruce Allan99730e42011-05-13 07:19:48 +00003668 * to a lower speed. For PCH and newer parts, the OEM bits PHY register
3669 * (LED, GbE disable and LPLU configurations) also needs to be written.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003670 **/
Bruce Allan99730e42011-05-13 07:19:48 +00003671void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003672{
3673 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00003674 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003675
Bruce Allan17f085d2010-06-17 18:59:48 +00003676 phy_ctrl = er32(PHY_CTRL);
3677 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU | E1000_PHY_CTRL_GBE_DISABLE;
3678 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00003679
Bruce Allan8395ae82010-09-22 17:15:08 +00003680 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00003681 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan8395ae82010-09-22 17:15:08 +00003682 ret_val = hw->phy.ops.acquire(hw);
3683 if (ret_val)
3684 return;
3685 e1000_write_smbus_addr(hw);
3686 hw->phy.ops.release(hw);
3687 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003688}
3689
3690/**
Bruce Allan99730e42011-05-13 07:19:48 +00003691 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
3692 * @hw: pointer to the HW structure
3693 *
3694 * During Sx to S0 transitions on non-managed devices or managed devices
3695 * on which PHY resets are not blocked, if the PHY registers cannot be
3696 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
3697 * the PHY.
3698 **/
3699void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
3700{
3701 u32 fwsm;
3702
3703 if (hw->mac.type != e1000_pch2lan)
3704 return;
3705
3706 fwsm = er32(FWSM);
3707 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) || !e1000_check_reset_block(hw)) {
3708 u16 phy_id1, phy_id2;
3709 s32 ret_val;
3710
3711 ret_val = hw->phy.ops.acquire(hw);
3712 if (ret_val) {
3713 e_dbg("Failed to acquire PHY semaphore in resume\n");
3714 return;
3715 }
3716
3717 /* Test access to the PHY registers by reading the ID regs */
3718 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID1, &phy_id1);
3719 if (ret_val)
3720 goto release;
3721 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID2, &phy_id2);
3722 if (ret_val)
3723 goto release;
3724
3725 if (hw->phy.id == ((u32)(phy_id1 << 16) |
3726 (u32)(phy_id2 & PHY_REVISION_MASK)))
3727 goto release;
3728
3729 e1000_toggle_lanphypc_value_ich8lan(hw);
3730
3731 hw->phy.ops.release(hw);
3732 msleep(50);
3733 e1000_phy_hw_reset(hw);
3734 msleep(50);
3735 return;
3736 }
3737
3738release:
3739 hw->phy.ops.release(hw);
3740
3741 return;
3742}
3743
3744/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003745 * e1000_cleanup_led_ich8lan - Restore the default LED operation
3746 * @hw: pointer to the HW structure
3747 *
3748 * Return the LED back to the default configuration.
3749 **/
3750static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
3751{
3752 if (hw->phy.type == e1000_phy_ife)
3753 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
3754
3755 ew32(LEDCTL, hw->mac.ledctl_default);
3756 return 0;
3757}
3758
3759/**
Auke Kok489815c2008-02-21 15:11:07 -08003760 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07003761 * @hw: pointer to the HW structure
3762 *
Auke Kok489815c2008-02-21 15:11:07 -08003763 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003764 **/
3765static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
3766{
3767 if (hw->phy.type == e1000_phy_ife)
3768 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
3769 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
3770
3771 ew32(LEDCTL, hw->mac.ledctl_mode2);
3772 return 0;
3773}
3774
3775/**
Auke Kok489815c2008-02-21 15:11:07 -08003776 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07003777 * @hw: pointer to the HW structure
3778 *
Auke Kok489815c2008-02-21 15:11:07 -08003779 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003780 **/
3781static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
3782{
3783 if (hw->phy.type == e1000_phy_ife)
3784 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00003785 (IFE_PSCL_PROBE_MODE |
3786 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003787
3788 ew32(LEDCTL, hw->mac.ledctl_mode1);
3789 return 0;
3790}
3791
3792/**
Bruce Allana4f58f52009-06-02 11:29:18 +00003793 * e1000_setup_led_pchlan - Configures SW controllable LED
3794 * @hw: pointer to the HW structure
3795 *
3796 * This prepares the SW controllable LED for use.
3797 **/
3798static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
3799{
Bruce Allan482fed82011-01-06 14:29:49 +00003800 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00003801}
3802
3803/**
3804 * e1000_cleanup_led_pchlan - Restore the default LED operation
3805 * @hw: pointer to the HW structure
3806 *
3807 * Return the LED back to the default configuration.
3808 **/
3809static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
3810{
Bruce Allan482fed82011-01-06 14:29:49 +00003811 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00003812}
3813
3814/**
3815 * e1000_led_on_pchlan - Turn LEDs on
3816 * @hw: pointer to the HW structure
3817 *
3818 * Turn on the LEDs.
3819 **/
3820static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
3821{
3822 u16 data = (u16)hw->mac.ledctl_mode2;
3823 u32 i, led;
3824
3825 /*
3826 * If no link, then turn LED on by setting the invert bit
3827 * for each LED that's mode is "link_up" in ledctl_mode2.
3828 */
3829 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3830 for (i = 0; i < 3; i++) {
3831 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3832 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3833 E1000_LEDCTL_MODE_LINK_UP)
3834 continue;
3835 if (led & E1000_PHY_LED0_IVRT)
3836 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3837 else
3838 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3839 }
3840 }
3841
Bruce Allan482fed82011-01-06 14:29:49 +00003842 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003843}
3844
3845/**
3846 * e1000_led_off_pchlan - Turn LEDs off
3847 * @hw: pointer to the HW structure
3848 *
3849 * Turn off the LEDs.
3850 **/
3851static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
3852{
3853 u16 data = (u16)hw->mac.ledctl_mode1;
3854 u32 i, led;
3855
3856 /*
3857 * If no link, then turn LED off by clearing the invert bit
3858 * for each LED that's mode is "link_up" in ledctl_mode1.
3859 */
3860 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3861 for (i = 0; i < 3; i++) {
3862 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3863 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3864 E1000_LEDCTL_MODE_LINK_UP)
3865 continue;
3866 if (led & E1000_PHY_LED0_IVRT)
3867 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3868 else
3869 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3870 }
3871 }
3872
Bruce Allan482fed82011-01-06 14:29:49 +00003873 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003874}
3875
3876/**
Bruce Allane98cac42010-05-10 15:02:32 +00003877 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07003878 * @hw: pointer to the HW structure
3879 *
Bruce Allane98cac42010-05-10 15:02:32 +00003880 * Read appropriate register for the config done bit for completion status
3881 * and configure the PHY through s/w for EEPROM-less parts.
3882 *
3883 * NOTE: some silicon which is EEPROM-less will fail trying to read the
3884 * config done bit, so only an error is logged and continues. If we were
3885 * to return with error, EEPROM-less silicon would not be able to be reset
3886 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07003887 **/
3888static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
3889{
Bruce Allane98cac42010-05-10 15:02:32 +00003890 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003891 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00003892 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003893
Bruce Allanf4187b52008-08-26 18:36:50 -07003894 e1000e_get_cfg_done(hw);
3895
Bruce Allane98cac42010-05-10 15:02:32 +00003896 /* Wait for indication from h/w that it has completed basic config */
3897 if (hw->mac.type >= e1000_ich10lan) {
3898 e1000_lan_init_done_ich8lan(hw);
3899 } else {
3900 ret_val = e1000e_get_auto_rd_done(hw);
3901 if (ret_val) {
3902 /*
3903 * When auto config read does not complete, do not
3904 * return with an error. This can happen in situations
3905 * where there is no eeprom and prevents getting link.
3906 */
3907 e_dbg("Auto Read Done did not complete\n");
3908 ret_val = 0;
3909 }
3910 }
3911
3912 /* Clear PHY Reset Asserted bit */
3913 status = er32(STATUS);
3914 if (status & E1000_STATUS_PHYRA)
3915 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
3916 else
3917 e_dbg("PHY Reset Asserted not set - needs delay\n");
3918
Bruce Allanf4187b52008-08-26 18:36:50 -07003919 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00003920 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allanf4187b52008-08-26 18:36:50 -07003921 if (((er32(EECD) & E1000_EECD_PRES) == 0) &&
3922 (hw->phy.type == e1000_phy_igp_3)) {
3923 e1000e_phy_init_script_igp3(hw);
3924 }
3925 } else {
3926 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
3927 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003928 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00003929 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07003930 }
3931 }
3932
Bruce Allane98cac42010-05-10 15:02:32 +00003933 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003934}
3935
3936/**
Bruce Allan17f208d2009-12-01 15:47:22 +00003937 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
3938 * @hw: pointer to the HW structure
3939 *
3940 * In the case of a PHY power down to save power, or to turn off link during a
3941 * driver unload, or wake on lan is not enabled, remove the link.
3942 **/
3943static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
3944{
3945 /* If the management interface is not enabled, then power down */
3946 if (!(hw->mac.ops.check_mng_mode(hw) ||
3947 hw->phy.ops.check_reset_block(hw)))
3948 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00003949}
3950
3951/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003952 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
3953 * @hw: pointer to the HW structure
3954 *
3955 * Clears hardware counters specific to the silicon family and calls
3956 * clear_hw_cntrs_generic to clear all general purpose counters.
3957 **/
3958static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
3959{
Bruce Allana4f58f52009-06-02 11:29:18 +00003960 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00003961 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003962
3963 e1000e_clear_hw_cntrs_base(hw);
3964
Bruce Allan99673d92009-11-20 23:27:21 +00003965 er32(ALGNERRC);
3966 er32(RXERRC);
3967 er32(TNCRS);
3968 er32(CEXTERR);
3969 er32(TSCTC);
3970 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003971
Bruce Allan99673d92009-11-20 23:27:21 +00003972 er32(MGTPRC);
3973 er32(MGTPDC);
3974 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003975
Bruce Allan99673d92009-11-20 23:27:21 +00003976 er32(IAC);
3977 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003978
Bruce Allana4f58f52009-06-02 11:29:18 +00003979 /* Clear PHY statistics registers */
3980 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003981 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003982 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00003983 ret_val = hw->phy.ops.acquire(hw);
3984 if (ret_val)
3985 return;
3986 ret_val = hw->phy.ops.set_page(hw,
3987 HV_STATS_PAGE << IGP_PAGE_SHIFT);
3988 if (ret_val)
3989 goto release;
3990 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
3991 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
3992 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
3993 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
3994 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
3995 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
3996 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
3997 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
3998 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
3999 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
4000 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4001 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
4002 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4003 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
4004release:
4005 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00004006 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004007}
4008
4009static struct e1000_mac_operations ich8_mac_ops = {
Bruce Allana4f58f52009-06-02 11:29:18 +00004010 .id_led_init = e1000e_id_led_init,
Bruce Allaneb7700d2010-06-16 13:27:05 +00004011 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004012 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004013 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004014 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
4015 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00004016 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004017 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004018 /* led_on dependent on mac type */
4019 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07004020 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004021 .reset_hw = e1000_reset_hw_ich8lan,
4022 .init_hw = e1000_init_hw_ich8lan,
4023 .setup_link = e1000_setup_link_ich8lan,
4024 .setup_physical_interface= e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004025 /* id_led_init dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004026};
4027
4028static struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004029 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004030 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004031 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07004032 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004033 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00004034 .read_reg = e1000e_read_phy_reg_igp,
4035 .release = e1000_release_swflag_ich8lan,
4036 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004037 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
4038 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004039 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004040};
4041
4042static struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004043 .acquire = e1000_acquire_nvm_ich8lan,
4044 .read = e1000_read_nvm_ich8lan,
4045 .release = e1000_release_nvm_ich8lan,
4046 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004047 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004048 .validate = e1000_validate_nvm_checksum_ich8lan,
4049 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004050};
4051
4052struct e1000_info e1000_ich8_info = {
4053 .mac = e1000_ich8lan,
4054 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004055 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004056 | FLAG_RX_CSUM_ENABLED
4057 | FLAG_HAS_CTRLEXT_ON_LOAD
4058 | FLAG_HAS_AMT
4059 | FLAG_HAS_FLASH
4060 | FLAG_APME_IN_WUC,
4061 .pba = 8,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004062 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004063 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004064 .mac_ops = &ich8_mac_ops,
4065 .phy_ops = &ich8_phy_ops,
4066 .nvm_ops = &ich8_nvm_ops,
4067};
4068
4069struct e1000_info e1000_ich9_info = {
4070 .mac = e1000_ich9lan,
4071 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004072 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004073 | FLAG_HAS_WOL
4074 | FLAG_RX_CSUM_ENABLED
4075 | FLAG_HAS_CTRLEXT_ON_LOAD
4076 | FLAG_HAS_AMT
4077 | FLAG_HAS_ERT
4078 | FLAG_HAS_FLASH
4079 | FLAG_APME_IN_WUC,
4080 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004081 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004082 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004083 .mac_ops = &ich8_mac_ops,
4084 .phy_ops = &ich8_phy_ops,
4085 .nvm_ops = &ich8_nvm_ops,
4086};
4087
Bruce Allanf4187b52008-08-26 18:36:50 -07004088struct e1000_info e1000_ich10_info = {
4089 .mac = e1000_ich10lan,
4090 .flags = FLAG_HAS_JUMBO_FRAMES
4091 | FLAG_IS_ICH
4092 | FLAG_HAS_WOL
4093 | FLAG_RX_CSUM_ENABLED
4094 | FLAG_HAS_CTRLEXT_ON_LOAD
4095 | FLAG_HAS_AMT
4096 | FLAG_HAS_ERT
4097 | FLAG_HAS_FLASH
4098 | FLAG_APME_IN_WUC,
4099 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004100 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07004101 .get_variants = e1000_get_variants_ich8lan,
4102 .mac_ops = &ich8_mac_ops,
4103 .phy_ops = &ich8_phy_ops,
4104 .nvm_ops = &ich8_nvm_ops,
4105};
Bruce Allana4f58f52009-06-02 11:29:18 +00004106
4107struct e1000_info e1000_pch_info = {
4108 .mac = e1000_pchlan,
4109 .flags = FLAG_IS_ICH
4110 | FLAG_HAS_WOL
4111 | FLAG_RX_CSUM_ENABLED
4112 | FLAG_HAS_CTRLEXT_ON_LOAD
4113 | FLAG_HAS_AMT
4114 | FLAG_HAS_FLASH
4115 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00004116 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00004117 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004118 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00004119 .pba = 26,
4120 .max_hw_frame_size = 4096,
4121 .get_variants = e1000_get_variants_ich8lan,
4122 .mac_ops = &ich8_mac_ops,
4123 .phy_ops = &ich8_phy_ops,
4124 .nvm_ops = &ich8_nvm_ops,
4125};
Bruce Alland3738bb2010-06-16 13:27:28 +00004126
4127struct e1000_info e1000_pch2_info = {
4128 .mac = e1000_pch2lan,
4129 .flags = FLAG_IS_ICH
4130 | FLAG_HAS_WOL
4131 | FLAG_RX_CSUM_ENABLED
4132 | FLAG_HAS_CTRLEXT_ON_LOAD
4133 | FLAG_HAS_AMT
4134 | FLAG_HAS_FLASH
4135 | FLAG_HAS_JUMBO_FRAMES
4136 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00004137 .flags2 = FLAG2_HAS_PHY_STATS
4138 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00004139 .pba = 26,
Bruce Alland3738bb2010-06-16 13:27:28 +00004140 .max_hw_frame_size = DEFAULT_JUMBO,
4141 .get_variants = e1000_get_variants_ich8lan,
4142 .mac_ops = &ich8_mac_ops,
4143 .phy_ops = &ich8_phy_ops,
4144 .nvm_ops = &ich8_nvm_ops,
4145};