blob: ac8e9af4879f2b63dd26081c73cec4a99baad223 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000021#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020023#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000024#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040025#include <linux/of_device.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020026#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000027#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010028#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000029#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000030#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040031#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000032#include "mv88e6xxx.h"
33
Vivien Didelotfad09c72016-06-21 12:28:20 -040034static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040035{
Vivien Didelotfad09c72016-06-21 12:28:20 -040036 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
37 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040038 dump_stack();
39 }
40}
41
Vivien Didelot914b32f2016-06-20 13:14:11 -040042/* The switch ADDR[4:1] configuration pins define the chip SMI device address
43 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
44 *
45 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
46 * is the only device connected to the SMI master. In this mode it responds to
47 * all 32 possible SMI addresses, and thus maps directly the internal devices.
48 *
49 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
50 * multiple devices to share the SMI interface. In this mode it responds to only
51 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000052 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040053
Vivien Didelotfad09c72016-06-21 12:28:20 -040054static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040055 int addr, int reg, u16 *val)
56{
Vivien Didelotfad09c72016-06-21 12:28:20 -040057 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040058 return -EOPNOTSUPP;
59
Vivien Didelotfad09c72016-06-21 12:28:20 -040060 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040061}
62
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 *val)
74{
75 int ret;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 if (ret < 0)
79 return ret;
80
81 *val = ret & 0xffff;
82
83 return 0;
84}
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 int addr, int reg, u16 val)
88{
89 int ret;
90
Vivien Didelotfad09c72016-06-21 12:28:20 -040091 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040092 if (ret < 0)
93 return ret;
94
95 return 0;
96}
97
98static const struct mv88e6xxx_ops mv88e6xxx_smi_single_chip_ops = {
99 .read = mv88e6xxx_smi_single_chip_read,
100 .write = mv88e6xxx_smi_single_chip_write,
101};
102
Vivien Didelotfad09c72016-06-21 12:28:20 -0400103static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000104{
105 int ret;
106 int i;
107
108 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400109 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000110 if (ret < 0)
111 return ret;
112
Andrew Lunncca8b132015-04-02 04:06:39 +0200113 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000114 return 0;
115 }
116
117 return -ETIMEDOUT;
118}
119
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400121 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122{
123 int ret;
124
Barry Grussling3675c8d2013-01-08 16:05:53 +0000125 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400126 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000127 if (ret < 0)
128 return ret;
129
Barry Grussling3675c8d2013-01-08 16:05:53 +0000130 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200132 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133 if (ret < 0)
134 return ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000143 if (ret < 0)
144 return ret;
145
Vivien Didelot914b32f2016-06-20 13:14:11 -0400146 *val = ret & 0xffff;
147
148 return 0;
149}
150
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400152 int addr, int reg, u16 val)
153{
154 int ret;
155
156 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400157 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400158 if (ret < 0)
159 return ret;
160
161 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 if (ret < 0)
164 return ret;
165
166 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400167 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400168 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
169 if (ret < 0)
170 return ret;
171
172 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 return 0;
178}
179
180static const struct mv88e6xxx_ops mv88e6xxx_smi_multi_chip_ops = {
181 .read = mv88e6xxx_smi_multi_chip_read,
182 .write = mv88e6xxx_smi_multi_chip_write,
183};
184
Vivien Didelotfad09c72016-06-21 12:28:20 -0400185static int mv88e6xxx_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400186 int addr, int reg, u16 *val)
187{
188 int err;
189
Vivien Didelotfad09c72016-06-21 12:28:20 -0400190 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400191
Vivien Didelotfad09c72016-06-21 12:28:20 -0400192 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400193 if (err)
194 return err;
195
Vivien Didelotfad09c72016-06-21 12:28:20 -0400196 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197 addr, reg, *val);
198
199 return 0;
200}
201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202static int mv88e6xxx_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 int addr, int reg, u16 val)
204{
205 int err;
206
Vivien Didelotfad09c72016-06-21 12:28:20 -0400207 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400208
Vivien Didelotfad09c72016-06-21 12:28:20 -0400209 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210 if (err)
211 return err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214 addr, reg, val);
215
216 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000217}
218
Vivien Didelote57e5e72016-08-15 17:19:00 -0400219static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
220 int reg, u16 *val)
221{
222 int addr = phy; /* PHY devices addresses start at 0x0 */
223
224 if (!chip->phy_ops)
225 return -EOPNOTSUPP;
226
227 return chip->phy_ops->read(chip, addr, reg, val);
228}
229
230static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
231 int reg, u16 val)
232{
233 int addr = phy; /* PHY devices addresses start at 0x0 */
234
235 if (!chip->phy_ops)
236 return -EOPNOTSUPP;
237
238 return chip->phy_ops->write(chip, addr, reg, val);
239}
240
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400241static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
242{
243 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
244 return -EOPNOTSUPP;
245
246 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
247}
248
249static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
250{
251 int err;
252
253 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
254 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
255 if (unlikely(err)) {
256 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
257 phy, err);
258 }
259}
260
261static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
262 u8 page, int reg, u16 *val)
263{
264 int err;
265
266 /* There is no paging for registers 22 */
267 if (reg == PHY_PAGE)
268 return -EINVAL;
269
270 err = mv88e6xxx_phy_page_get(chip, phy, page);
271 if (!err) {
272 err = mv88e6xxx_phy_read(chip, phy, reg, val);
273 mv88e6xxx_phy_page_put(chip, phy);
274 }
275
276 return err;
277}
278
279static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
280 u8 page, int reg, u16 val)
281{
282 int err;
283
284 /* There is no paging for registers 22 */
285 if (reg == PHY_PAGE)
286 return -EINVAL;
287
288 err = mv88e6xxx_phy_page_get(chip, phy, page);
289 if (!err) {
290 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
291 mv88e6xxx_phy_page_put(chip, phy);
292 }
293
294 return err;
295}
296
297static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
298{
299 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
300 reg, val);
301}
302
303static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
304{
305 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
Vivien Didelot2d79af62016-08-15 17:18:57 -0400309static int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg,
310 u16 mask)
311{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200312 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400313
Andrew Lunn6441e6692016-08-19 00:01:55 +0200314 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400315 u16 val;
316 int err;
317
318 err = mv88e6xxx_read(chip, addr, reg, &val);
319 if (err)
320 return err;
321
322 if (!(val & mask))
323 return 0;
324
325 usleep_range(1000, 2000);
326 }
327
328 return -ETIMEDOUT;
329}
330
Vivien Didelotf22ab642016-07-18 20:45:31 -0400331/* Indirect write to single pointer-data register with an Update bit */
332static int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
333 u16 update)
334{
335 u16 val;
336 int i, err;
337
338 /* Wait until the previous operation is completed */
339 for (i = 0; i < 16; ++i) {
340 err = mv88e6xxx_read(chip, addr, reg, &val);
341 if (err)
342 return err;
343
344 if (!(val & BIT(15)))
345 break;
346 }
347
348 if (i == 16)
349 return -ETIMEDOUT;
350
351 /* Set the Update bit to trigger a write operation */
352 val = BIT(15) | update;
353
354 return mv88e6xxx_write(chip, addr, reg, val);
355}
356
Vivien Didelotfad09c72016-06-21 12:28:20 -0400357static int _mv88e6xxx_reg_read(struct mv88e6xxx_chip *chip, int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000358{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400359 u16 val;
360 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000361
Vivien Didelotfad09c72016-06-21 12:28:20 -0400362 err = mv88e6xxx_read(chip, addr, reg, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400363 if (err)
364 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400365
Vivien Didelot914b32f2016-06-20 13:14:11 -0400366 return val;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000367}
368
Vivien Didelotfad09c72016-06-21 12:28:20 -0400369static int _mv88e6xxx_reg_write(struct mv88e6xxx_chip *chip, int addr,
Andrew Lunn158bc062016-04-28 21:24:06 -0400370 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000371{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400372 return mv88e6xxx_write(chip, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700373}
374
Vivien Didelotfad09c72016-06-21 12:28:20 -0400375static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000376{
377 int ret;
Andrew Lunn6441e6692016-08-19 00:01:55 +0200378 int i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000379
Vivien Didelotfad09c72016-06-21 12:28:20 -0400380 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200381 if (ret < 0)
382 return ret;
383
Vivien Didelotfad09c72016-06-21 12:28:20 -0400384 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400385 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200386 if (ret)
387 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000388
Andrew Lunn6441e6692016-08-19 00:01:55 +0200389 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400390 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200391 if (ret < 0)
392 return ret;
393
Barry Grussling19b2f972013-01-08 16:05:54 +0000394 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200395 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
396 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000397 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000398 }
399
400 return -ETIMEDOUT;
401}
402
Vivien Didelotfad09c72016-06-21 12:28:20 -0400403static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000404{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200405 int ret, err, i;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000406
Vivien Didelotfad09c72016-06-21 12:28:20 -0400407 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200408 if (ret < 0)
409 return ret;
410
Vivien Didelotfad09c72016-06-21 12:28:20 -0400411 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL,
Vivien Didelot762eb672016-06-04 21:16:54 +0200412 ret | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200413 if (err)
414 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400417 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200418 if (ret < 0)
419 return ret;
420
Barry Grussling19b2f972013-01-08 16:05:54 +0000421 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200422 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
423 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000424 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000425 }
426
427 return -ETIMEDOUT;
428}
429
430static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
431{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400432 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000433
Vivien Didelotfad09c72016-06-21 12:28:20 -0400434 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200435
Vivien Didelotfad09c72016-06-21 12:28:20 -0400436 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200437
Vivien Didelotfad09c72016-06-21 12:28:20 -0400438 if (mutex_trylock(&chip->ppu_mutex)) {
439 if (mv88e6xxx_ppu_enable(chip) == 0)
440 chip->ppu_disabled = 0;
441 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000442 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200443
Vivien Didelotfad09c72016-06-21 12:28:20 -0400444 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000445}
446
447static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
448{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400449 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000450
Vivien Didelotfad09c72016-06-21 12:28:20 -0400451 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000452}
453
Vivien Didelotfad09c72016-06-21 12:28:20 -0400454static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000455{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000456 int ret;
457
Vivien Didelotfad09c72016-06-21 12:28:20 -0400458 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000459
Barry Grussling3675c8d2013-01-08 16:05:53 +0000460 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000461 * we can access the PHY registers. If it was already
462 * disabled, cancel the timer that is going to re-enable
463 * it.
464 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400465 if (!chip->ppu_disabled) {
466 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000467 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400468 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000469 return ret;
470 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400471 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000472 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400473 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000474 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000475 }
476
477 return ret;
478}
479
Vivien Didelotfad09c72016-06-21 12:28:20 -0400480static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000481{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000482 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400483 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
484 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000485}
486
Vivien Didelotfad09c72016-06-21 12:28:20 -0400487static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000488{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400489 mutex_init(&chip->ppu_mutex);
490 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
491 init_timer(&chip->ppu_timer);
492 chip->ppu_timer.data = (unsigned long)chip;
493 chip->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000494}
495
Vivien Didelote57e5e72016-08-15 17:19:00 -0400496static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
497 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000498{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400499 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000500
Vivien Didelote57e5e72016-08-15 17:19:00 -0400501 err = mv88e6xxx_ppu_access_get(chip);
502 if (!err) {
503 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400504 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000505 }
506
Vivien Didelote57e5e72016-08-15 17:19:00 -0400507 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000508}
509
Vivien Didelote57e5e72016-08-15 17:19:00 -0400510static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
511 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000512{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400513 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000514
Vivien Didelote57e5e72016-08-15 17:19:00 -0400515 err = mv88e6xxx_ppu_access_get(chip);
516 if (!err) {
517 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400518 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000519 }
520
Vivien Didelote57e5e72016-08-15 17:19:00 -0400521 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000522}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000523
Vivien Didelote57e5e72016-08-15 17:19:00 -0400524static const struct mv88e6xxx_ops mv88e6xxx_phy_ppu_ops = {
525 .read = mv88e6xxx_phy_ppu_read,
526 .write = mv88e6xxx_phy_ppu_write,
527};
528
Vivien Didelotfad09c72016-06-21 12:28:20 -0400529static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200530{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400531 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200532}
533
Vivien Didelotfad09c72016-06-21 12:28:20 -0400534static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200535{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400536 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200537}
538
Vivien Didelotfad09c72016-06-21 12:28:20 -0400539static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200540{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400541 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200542}
543
Vivien Didelotfad09c72016-06-21 12:28:20 -0400544static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200545{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400546 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200547}
548
Vivien Didelotfad09c72016-06-21 12:28:20 -0400549static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200550{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400551 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200552}
553
Vivien Didelotfad09c72016-06-21 12:28:20 -0400554static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700555{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400556 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700557}
558
Vivien Didelotfad09c72016-06-21 12:28:20 -0400559static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200560{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400561 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200562}
563
Vivien Didelotfad09c72016-06-21 12:28:20 -0400564static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200565{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400566 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200567}
568
Vivien Didelotfad09c72016-06-21 12:28:20 -0400569static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400570{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400571 return chip->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400572}
573
Vivien Didelotfad09c72016-06-21 12:28:20 -0400574static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_chip *chip)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400575{
576 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400577 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
578 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400579 return true;
580
581 return false;
582}
583
Andrew Lunndea87022015-08-31 15:56:47 +0200584/* We expect the switch to perform auto negotiation if there is a real
585 * phy. However, in the case of a fixed link phy, we force the port
586 * settings from the fixed link settings.
587 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400588static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
589 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200590{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400591 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200592 u32 reg;
593 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200594
595 if (!phy_is_pseudo_fixed_link(phydev))
596 return;
597
Vivien Didelotfad09c72016-06-21 12:28:20 -0400598 mutex_lock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200599
Vivien Didelotfad09c72016-06-21 12:28:20 -0400600 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200601 if (ret < 0)
602 goto out;
603
604 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
605 PORT_PCS_CTRL_FORCE_LINK |
606 PORT_PCS_CTRL_DUPLEX_FULL |
607 PORT_PCS_CTRL_FORCE_DUPLEX |
608 PORT_PCS_CTRL_UNFORCED);
609
610 reg |= PORT_PCS_CTRL_FORCE_LINK;
611 if (phydev->link)
Vivien Didelot57d32312016-06-20 13:13:58 -0400612 reg |= PORT_PCS_CTRL_LINK_UP;
Andrew Lunndea87022015-08-31 15:56:47 +0200613
Vivien Didelotfad09c72016-06-21 12:28:20 -0400614 if (mv88e6xxx_6065_family(chip) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200615 goto out;
616
617 switch (phydev->speed) {
618 case SPEED_1000:
619 reg |= PORT_PCS_CTRL_1000;
620 break;
621 case SPEED_100:
622 reg |= PORT_PCS_CTRL_100;
623 break;
624 case SPEED_10:
625 reg |= PORT_PCS_CTRL_10;
626 break;
627 default:
628 pr_info("Unknown speed");
629 goto out;
630 }
631
632 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
633 if (phydev->duplex == DUPLEX_FULL)
634 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
635
Vivien Didelotfad09c72016-06-21 12:28:20 -0400636 if ((mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip)) &&
637 (port >= chip->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200638 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
639 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
640 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
641 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
642 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
643 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
644 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
645 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400646 _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200647
648out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400649 mutex_unlock(&chip->reg_lock);
Andrew Lunndea87022015-08-31 15:56:47 +0200650}
651
Vivien Didelotfad09c72016-06-21 12:28:20 -0400652static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000653{
654 int ret;
655 int i;
656
657 for (i = 0; i < 10; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400658 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200659 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000660 return 0;
661 }
662
663 return -ETIMEDOUT;
664}
665
Vivien Didelotfad09c72016-06-21 12:28:20 -0400666static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000667{
668 int ret;
669
Vivien Didelotfad09c72016-06-21 12:28:20 -0400670 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200671 port = (port + 1) << 5;
672
Barry Grussling3675c8d2013-01-08 16:05:53 +0000673 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200675 GLOBAL_STATS_OP_CAPTURE_PORT |
676 GLOBAL_STATS_OP_HIST_RX_TX | port);
677 if (ret < 0)
678 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000679
Barry Grussling3675c8d2013-01-08 16:05:53 +0000680 /* Wait for the snapshotting to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400681 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000682 if (ret < 0)
683 return ret;
684
685 return 0;
686}
687
Vivien Didelotfad09c72016-06-21 12:28:20 -0400688static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400689 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000690{
691 u32 _val;
692 int ret;
693
694 *val = 0;
695
Vivien Didelotfad09c72016-06-21 12:28:20 -0400696 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200697 GLOBAL_STATS_OP_READ_CAPTURED |
698 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000699 if (ret < 0)
700 return;
701
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 ret = _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000703 if (ret < 0)
704 return;
705
Vivien Didelotfad09c72016-06-21 12:28:20 -0400706 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000707 if (ret < 0)
708 return;
709
710 _val = ret << 16;
711
Vivien Didelotfad09c72016-06-21 12:28:20 -0400712 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000713 if (ret < 0)
714 return;
715
716 *val = _val | ret;
717}
718
Andrew Lunne413e7e2015-04-02 04:06:38 +0200719static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100720 { "in_good_octets", 8, 0x00, BANK0, },
721 { "in_bad_octets", 4, 0x02, BANK0, },
722 { "in_unicast", 4, 0x04, BANK0, },
723 { "in_broadcasts", 4, 0x06, BANK0, },
724 { "in_multicasts", 4, 0x07, BANK0, },
725 { "in_pause", 4, 0x16, BANK0, },
726 { "in_undersize", 4, 0x18, BANK0, },
727 { "in_fragments", 4, 0x19, BANK0, },
728 { "in_oversize", 4, 0x1a, BANK0, },
729 { "in_jabber", 4, 0x1b, BANK0, },
730 { "in_rx_error", 4, 0x1c, BANK0, },
731 { "in_fcs_error", 4, 0x1d, BANK0, },
732 { "out_octets", 8, 0x0e, BANK0, },
733 { "out_unicast", 4, 0x10, BANK0, },
734 { "out_broadcasts", 4, 0x13, BANK0, },
735 { "out_multicasts", 4, 0x12, BANK0, },
736 { "out_pause", 4, 0x15, BANK0, },
737 { "excessive", 4, 0x11, BANK0, },
738 { "collisions", 4, 0x1e, BANK0, },
739 { "deferred", 4, 0x05, BANK0, },
740 { "single", 4, 0x14, BANK0, },
741 { "multiple", 4, 0x17, BANK0, },
742 { "out_fcs_error", 4, 0x03, BANK0, },
743 { "late", 4, 0x1f, BANK0, },
744 { "hist_64bytes", 4, 0x08, BANK0, },
745 { "hist_65_127bytes", 4, 0x09, BANK0, },
746 { "hist_128_255bytes", 4, 0x0a, BANK0, },
747 { "hist_256_511bytes", 4, 0x0b, BANK0, },
748 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
749 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
750 { "sw_in_discards", 4, 0x10, PORT, },
751 { "sw_in_filtered", 2, 0x12, PORT, },
752 { "sw_out_filtered", 2, 0x13, PORT, },
753 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
754 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
755 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
756 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
757 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
758 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
759 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
760 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
761 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
762 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
763 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
764 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
765 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
766 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
767 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
768 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
769 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
770 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
771 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
772 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
773 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
774 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
775 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
776 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
777 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
778 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200779};
780
Vivien Didelotfad09c72016-06-21 12:28:20 -0400781static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100782 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200783{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100784 switch (stat->type) {
785 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200786 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100787 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400788 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100789 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400790 return mv88e6xxx_6095_family(chip) ||
791 mv88e6xxx_6185_family(chip) ||
792 mv88e6xxx_6097_family(chip) ||
793 mv88e6xxx_6165_family(chip) ||
794 mv88e6xxx_6351_family(chip) ||
795 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200796 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100797 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000798}
799
Vivien Didelotfad09c72016-06-21 12:28:20 -0400800static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100801 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200802 int port)
803{
Andrew Lunn80c46272015-06-20 18:42:30 +0200804 u32 low;
805 u32 high = 0;
806 int ret;
807 u64 value;
808
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100809 switch (s->type) {
810 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400811 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200812 if (ret < 0)
813 return UINT64_MAX;
814
815 low = ret;
816 if (s->sizeof_stat == 4) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400817 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100818 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200819 if (ret < 0)
820 return UINT64_MAX;
821 high = ret;
822 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100823 break;
824 case BANK0:
825 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400826 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200827 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400828 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200829 }
830 value = (((u64)high) << 16) | low;
831 return value;
832}
833
Vivien Didelotf81ec902016-05-09 13:22:58 -0400834static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
835 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100836{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400837 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100838 struct mv88e6xxx_hw_stat *stat;
839 int i, j;
840
841 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
842 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400843 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100844 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
845 ETH_GSTRING_LEN);
846 j++;
847 }
848 }
849}
850
Vivien Didelotf81ec902016-05-09 13:22:58 -0400851static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100852{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400853 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100854 struct mv88e6xxx_hw_stat *stat;
855 int i, j;
856
857 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
858 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400859 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100860 j++;
861 }
862 return j;
863}
864
Vivien Didelotf81ec902016-05-09 13:22:58 -0400865static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
866 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000867{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400868 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100869 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000870 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100871 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000872
Vivien Didelotfad09c72016-06-21 12:28:20 -0400873 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000874
Vivien Didelotfad09c72016-06-21 12:28:20 -0400875 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000876 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400877 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000878 return;
879 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100880 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
881 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400882 if (mv88e6xxx_has_stat(chip, stat)) {
883 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884 j++;
885 }
886 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000887
Vivien Didelotfad09c72016-06-21 12:28:20 -0400888 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000889}
Ben Hutchings98e67302011-11-25 14:36:19 +0000890
Vivien Didelotf81ec902016-05-09 13:22:58 -0400891static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700892{
893 return 32 * sizeof(u16);
894}
895
Vivien Didelotf81ec902016-05-09 13:22:58 -0400896static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
897 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700898{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400899 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700900 u16 *p = _p;
901 int i;
902
903 regs->version = 0;
904
905 memset(p, 0xff, 32 * sizeof(u16));
906
Vivien Didelotfad09c72016-06-21 12:28:20 -0400907 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400908
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700909 for (i = 0; i < 32; i++) {
910 int ret;
911
Vivien Didelotfad09c72016-06-21 12:28:20 -0400912 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700913 if (ret >= 0)
914 p[i] = ret;
915 }
Vivien Didelot23062512016-05-09 13:22:45 -0400916
Vivien Didelotfad09c72016-06-21 12:28:20 -0400917 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700918}
919
Vivien Didelotfad09c72016-06-21 12:28:20 -0400920static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700921{
Vivien Didelot2d79af62016-08-15 17:18:57 -0400922 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_ATU_OP,
923 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700924}
925
Vivien Didelotf81ec902016-05-09 13:22:58 -0400926static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
927 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800928{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400929 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -0400930 u16 reg;
931 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800932
Vivien Didelotfad09c72016-06-21 12:28:20 -0400933 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400934 return -EOPNOTSUPP;
935
Vivien Didelotfad09c72016-06-21 12:28:20 -0400936 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200937
Vivien Didelot9c938292016-08-15 17:19:02 -0400938 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
939 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200940 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800941
942 e->eee_enabled = !!(reg & 0x0200);
943 e->tx_lpi_enabled = !!(reg & 0x0100);
944
Vivien Didelot9c938292016-08-15 17:19:02 -0400945 err = mv88e6xxx_read(chip, REG_PORT(port), PORT_STATUS, &reg);
946 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200947 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800948
Andrew Lunncca8b132015-04-02 04:06:39 +0200949 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200950out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400951 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400952
953 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800954}
955
Vivien Didelotf81ec902016-05-09 13:22:58 -0400956static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
957 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800958{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400959 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -0400960 u16 reg;
961 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800962
Vivien Didelotfad09c72016-06-21 12:28:20 -0400963 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400964 return -EOPNOTSUPP;
965
Vivien Didelotfad09c72016-06-21 12:28:20 -0400966 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800967
Vivien Didelot9c938292016-08-15 17:19:02 -0400968 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
969 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200970 goto out;
971
Vivien Didelot9c938292016-08-15 17:19:02 -0400972 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200973 if (e->eee_enabled)
974 reg |= 0x0200;
975 if (e->tx_lpi_enabled)
976 reg |= 0x0100;
977
Vivien Didelot9c938292016-08-15 17:19:02 -0400978 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200979out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400980 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200981
Vivien Didelot9c938292016-08-15 17:19:02 -0400982 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800983}
984
Vivien Didelotfad09c72016-06-21 12:28:20 -0400985static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700986{
987 int ret;
988
Vivien Didelotfad09c72016-06-21 12:28:20 -0400989 if (mv88e6xxx_has_fid_reg(chip)) {
990 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_FID,
991 fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400992 if (ret < 0)
993 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -0400994 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -0400995 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400996 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -0400997 if (ret < 0)
998 return ret;
999
Vivien Didelotfad09c72016-06-21 12:28:20 -04001000 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001001 (ret & 0xfff) |
1002 ((fid << 8) & 0xf000));
1003 if (ret < 0)
1004 return ret;
1005
1006 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1007 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001008 }
1009
Vivien Didelotfad09c72016-06-21 12:28:20 -04001010 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001011 if (ret < 0)
1012 return ret;
1013
Vivien Didelotfad09c72016-06-21 12:28:20 -04001014 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001015}
1016
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001018 struct mv88e6xxx_atu_entry *entry)
1019{
1020 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1021
1022 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1023 unsigned int mask, shift;
1024
1025 if (entry->trunk) {
1026 data |= GLOBAL_ATU_DATA_TRUNK;
1027 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1028 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1029 } else {
1030 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1031 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1032 }
1033
1034 data |= (entry->portv_trunkid << shift) & mask;
1035 }
1036
Vivien Didelotfad09c72016-06-21 12:28:20 -04001037 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001038}
1039
Vivien Didelotfad09c72016-06-21 12:28:20 -04001040static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001041 struct mv88e6xxx_atu_entry *entry,
1042 bool static_too)
1043{
1044 int op;
1045 int err;
1046
Vivien Didelotfad09c72016-06-21 12:28:20 -04001047 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001048 if (err)
1049 return err;
1050
Vivien Didelotfad09c72016-06-21 12:28:20 -04001051 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001052 if (err)
1053 return err;
1054
1055 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001056 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1057 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1058 } else {
1059 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1060 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1061 }
1062
Vivien Didelotfad09c72016-06-21 12:28:20 -04001063 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001064}
1065
Vivien Didelotfad09c72016-06-21 12:28:20 -04001066static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001067 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001068{
1069 struct mv88e6xxx_atu_entry entry = {
1070 .fid = fid,
1071 .state = 0, /* EntryState bits must be 0 */
1072 };
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001075}
1076
Vivien Didelotfad09c72016-06-21 12:28:20 -04001077static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001078 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001079{
1080 struct mv88e6xxx_atu_entry entry = {
1081 .trunk = false,
1082 .fid = fid,
1083 };
1084
1085 /* EntryState bits must be 0xF */
1086 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1087
1088 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1089 entry.portv_trunkid = (to_port & 0x0f) << 4;
1090 entry.portv_trunkid |= from_port & 0x0f;
1091
Vivien Didelotfad09c72016-06-21 12:28:20 -04001092 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001093}
1094
Vivien Didelotfad09c72016-06-21 12:28:20 -04001095static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001096 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001097{
1098 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001099 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001100}
1101
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001102static const char * const mv88e6xxx_port_state_names[] = {
1103 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1104 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1105 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1106 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1107};
1108
Vivien Didelotfad09c72016-06-21 12:28:20 -04001109static int _mv88e6xxx_port_state(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001110 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001111{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001112 struct dsa_switch *ds = chip->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001113 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001114 u8 oldstate;
1115
Vivien Didelotfad09c72016-06-21 12:28:20 -04001116 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001117 if (reg < 0)
1118 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001119
Andrew Lunncca8b132015-04-02 04:06:39 +02001120 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001121
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001122 if (oldstate != state) {
1123 /* Flush forwarding database if we're moving a port
1124 * from Learning or Forwarding state to Disabled or
1125 * Blocking or Listening state.
1126 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001127 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
Vivien Didelot57d32312016-06-20 13:13:58 -04001128 oldstate == PORT_CONTROL_STATE_FORWARDING) &&
1129 (state == PORT_CONTROL_STATE_DISABLED ||
1130 state == PORT_CONTROL_STATE_BLOCKING)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001131 ret = _mv88e6xxx_atu_remove(chip, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001132 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001133 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001134 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001135
Andrew Lunncca8b132015-04-02 04:06:39 +02001136 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001137 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001138 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001139 if (ret)
1140 return ret;
1141
Andrew Lunnc8b09802016-06-04 21:16:57 +02001142 netdev_dbg(ds->ports[port].netdev, "PortState %s (was %s)\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001143 mv88e6xxx_port_state_names[state],
1144 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001145 }
1146
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001147 return ret;
1148}
1149
Vivien Didelotfad09c72016-06-21 12:28:20 -04001150static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001151{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001152 struct net_device *bridge = chip->ports[port].bridge_dev;
1153 const u16 mask = (1 << chip->info->num_ports) - 1;
1154 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001155 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001156 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001157 int i;
1158
1159 /* allow CPU port or DSA link(s) to send frames to every port */
1160 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1161 output_ports = mask;
1162 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001163 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001164 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001165 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001166 output_ports |= BIT(i);
1167
1168 /* allow sending frames to CPU port and DSA link(s) */
1169 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1170 output_ports |= BIT(i);
1171 }
1172 }
1173
1174 /* prevent frames from going back out of the port they came in on */
1175 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176
Vivien Didelotfad09c72016-06-21 12:28:20 -04001177 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001178 if (reg < 0)
1179 return reg;
1180
1181 reg &= ~mask;
1182 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183
Vivien Didelotfad09c72016-06-21 12:28:20 -04001184 return _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001185}
1186
Vivien Didelotf81ec902016-05-09 13:22:58 -04001187static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1188 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001189{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001191 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001192 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001193
1194 switch (state) {
1195 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001196 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001197 break;
1198 case BR_STATE_BLOCKING:
1199 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001200 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001201 break;
1202 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001203 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001204 break;
1205 case BR_STATE_FORWARDING:
1206 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001207 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001208 break;
1209 }
1210
Vivien Didelotfad09c72016-06-21 12:28:20 -04001211 mutex_lock(&chip->reg_lock);
1212 err = _mv88e6xxx_port_state(chip, port, stp_state);
1213 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001214
1215 if (err)
Andrew Lunnc8b09802016-06-04 21:16:57 +02001216 netdev_err(ds->ports[port].netdev,
1217 "failed to update state to %s\n",
Vivien Didelot553eb542016-05-13 20:38:23 -04001218 mv88e6xxx_port_state_names[stp_state]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001219}
1220
Vivien Didelotfad09c72016-06-21 12:28:20 -04001221static int _mv88e6xxx_port_pvid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001222 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001223{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001224 struct dsa_switch *ds = chip->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001225 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001226 int ret;
1227
Vivien Didelotfad09c72016-06-21 12:28:20 -04001228 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001229 if (ret < 0)
1230 return ret;
1231
Vivien Didelot5da96032016-03-07 18:24:39 -05001232 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1233
1234 if (new) {
1235 ret &= ~PORT_DEFAULT_VLAN_MASK;
1236 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1237
Vivien Didelotfad09c72016-06-21 12:28:20 -04001238 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001239 PORT_DEFAULT_VLAN, ret);
1240 if (ret < 0)
1241 return ret;
1242
Andrew Lunnc8b09802016-06-04 21:16:57 +02001243 netdev_dbg(ds->ports[port].netdev,
1244 "DefaultVID %d (was %d)\n", *new, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001245 }
1246
1247 if (old)
1248 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001249
1250 return 0;
1251}
1252
Vivien Didelotfad09c72016-06-21 12:28:20 -04001253static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001254 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001255{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001256 return _mv88e6xxx_port_pvid(chip, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001257}
1258
Vivien Didelotfad09c72016-06-21 12:28:20 -04001259static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001260 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001261{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001262 return _mv88e6xxx_port_pvid(chip, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001263}
1264
Vivien Didelotfad09c72016-06-21 12:28:20 -04001265static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001266{
Vivien Didelot2d79af62016-08-15 17:18:57 -04001267 return mv88e6xxx_wait(chip, REG_GLOBAL, GLOBAL_VTU_OP,
1268 GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001269}
1270
Vivien Didelotfad09c72016-06-21 12:28:20 -04001271static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001272{
1273 int ret;
1274
Vivien Didelotfad09c72016-06-21 12:28:20 -04001275 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001276 if (ret < 0)
1277 return ret;
1278
Vivien Didelotfad09c72016-06-21 12:28:20 -04001279 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001280}
1281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001283{
1284 int ret;
1285
Vivien Didelotfad09c72016-06-21 12:28:20 -04001286 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001287 if (ret < 0)
1288 return ret;
1289
Vivien Didelotfad09c72016-06-21 12:28:20 -04001290 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001291}
1292
Vivien Didelotfad09c72016-06-21 12:28:20 -04001293static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001294 struct mv88e6xxx_vtu_stu_entry *entry,
1295 unsigned int nibble_offset)
1296{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001297 u16 regs[3];
1298 int i;
1299 int ret;
1300
1301 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001302 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001303 GLOBAL_VTU_DATA_0_3 + i);
1304 if (ret < 0)
1305 return ret;
1306
1307 regs[i] = ret;
1308 }
1309
Vivien Didelotfad09c72016-06-21 12:28:20 -04001310 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001311 unsigned int shift = (i % 4) * 4 + nibble_offset;
1312 u16 reg = regs[i / 4];
1313
1314 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1315 }
1316
1317 return 0;
1318}
1319
Vivien Didelotfad09c72016-06-21 12:28:20 -04001320static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001321 struct mv88e6xxx_vtu_stu_entry *entry)
1322{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001323 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001324}
1325
Vivien Didelotfad09c72016-06-21 12:28:20 -04001326static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001327 struct mv88e6xxx_vtu_stu_entry *entry)
1328{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001329 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001330}
1331
Vivien Didelotfad09c72016-06-21 12:28:20 -04001332static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001333 struct mv88e6xxx_vtu_stu_entry *entry,
1334 unsigned int nibble_offset)
1335{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001336 u16 regs[3] = { 0 };
1337 int i;
1338 int ret;
1339
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341 unsigned int shift = (i % 4) * 4 + nibble_offset;
1342 u8 data = entry->data[i];
1343
1344 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1345 }
1346
1347 for (i = 0; i < 3; ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001349 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1350 if (ret < 0)
1351 return ret;
1352 }
1353
1354 return 0;
1355}
1356
Vivien Didelotfad09c72016-06-21 12:28:20 -04001357static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001358 struct mv88e6xxx_vtu_stu_entry *entry)
1359{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001360 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001361}
1362
Vivien Didelotfad09c72016-06-21 12:28:20 -04001363static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001364 struct mv88e6xxx_vtu_stu_entry *entry)
1365{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001367}
1368
Vivien Didelotfad09c72016-06-21 12:28:20 -04001369static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001370{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001371 return _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001372 vid & GLOBAL_VTU_VID_MASK);
1373}
1374
Vivien Didelotfad09c72016-06-21 12:28:20 -04001375static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001376 struct mv88e6xxx_vtu_stu_entry *entry)
1377{
1378 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1379 int ret;
1380
Vivien Didelotfad09c72016-06-21 12:28:20 -04001381 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001382 if (ret < 0)
1383 return ret;
1384
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001386 if (ret < 0)
1387 return ret;
1388
Vivien Didelotfad09c72016-06-21 12:28:20 -04001389 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001390 if (ret < 0)
1391 return ret;
1392
1393 next.vid = ret & GLOBAL_VTU_VID_MASK;
1394 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1395
1396 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001397 ret = mv88e6xxx_vtu_data_read(chip, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001398 if (ret < 0)
1399 return ret;
1400
Vivien Didelotfad09c72016-06-21 12:28:20 -04001401 if (mv88e6xxx_has_fid_reg(chip)) {
1402 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001403 GLOBAL_VTU_FID);
1404 if (ret < 0)
1405 return ret;
1406
1407 next.fid = ret & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001408 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001409 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1410 * VTU DBNum[3:0] are located in VTU Operation 3:0
1411 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001412 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001413 GLOBAL_VTU_OP);
1414 if (ret < 0)
1415 return ret;
1416
1417 next.fid = (ret & 0xf00) >> 4;
1418 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001419 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001420
Vivien Didelotfad09c72016-06-21 12:28:20 -04001421 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1422 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001423 GLOBAL_VTU_SID);
1424 if (ret < 0)
1425 return ret;
1426
1427 next.sid = ret & GLOBAL_VTU_SID_MASK;
1428 }
1429 }
1430
1431 *entry = next;
1432 return 0;
1433}
1434
Vivien Didelotf81ec902016-05-09 13:22:58 -04001435static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1436 struct switchdev_obj_port_vlan *vlan,
1437 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001438{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001439 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001440 struct mv88e6xxx_vtu_stu_entry next;
1441 u16 pvid;
1442 int err;
1443
Vivien Didelotfad09c72016-06-21 12:28:20 -04001444 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001445 return -EOPNOTSUPP;
1446
Vivien Didelotfad09c72016-06-21 12:28:20 -04001447 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001448
Vivien Didelotfad09c72016-06-21 12:28:20 -04001449 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001450 if (err)
1451 goto unlock;
1452
Vivien Didelotfad09c72016-06-21 12:28:20 -04001453 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001454 if (err)
1455 goto unlock;
1456
1457 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001458 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001459 if (err)
1460 break;
1461
1462 if (!next.valid)
1463 break;
1464
1465 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1466 continue;
1467
1468 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001469 vlan->vid_begin = next.vid;
1470 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001471 vlan->flags = 0;
1472
1473 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1474 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1475
1476 if (next.vid == pvid)
1477 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1478
1479 err = cb(&vlan->obj);
1480 if (err)
1481 break;
1482 } while (next.vid < GLOBAL_VTU_VID_MASK);
1483
1484unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001485 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001486
1487 return err;
1488}
1489
Vivien Didelotfad09c72016-06-21 12:28:20 -04001490static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001491 struct mv88e6xxx_vtu_stu_entry *entry)
1492{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001493 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001494 u16 reg = 0;
1495 int ret;
1496
Vivien Didelotfad09c72016-06-21 12:28:20 -04001497 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001498 if (ret < 0)
1499 return ret;
1500
1501 if (!entry->valid)
1502 goto loadpurge;
1503
1504 /* Write port member tags */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001505 ret = mv88e6xxx_vtu_data_write(chip, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001506 if (ret < 0)
1507 return ret;
1508
Vivien Didelotfad09c72016-06-21 12:28:20 -04001509 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001510 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001511 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
1512 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001513 if (ret < 0)
1514 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001515 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001516
Vivien Didelotfad09c72016-06-21 12:28:20 -04001517 if (mv88e6xxx_has_fid_reg(chip)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001518 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001519 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_FID,
1520 reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001521 if (ret < 0)
1522 return ret;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001523 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001524 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1525 * VTU DBNum[3:0] are located in VTU Operation 3:0
1526 */
1527 op |= (entry->fid & 0xf0) << 8;
1528 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001529 }
1530
1531 reg = GLOBAL_VTU_VID_VALID;
1532loadpurge:
1533 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001534 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001535 if (ret < 0)
1536 return ret;
1537
Vivien Didelotfad09c72016-06-21 12:28:20 -04001538 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001539}
1540
Vivien Didelotfad09c72016-06-21 12:28:20 -04001541static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001542 struct mv88e6xxx_vtu_stu_entry *entry)
1543{
1544 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1545 int ret;
1546
Vivien Didelotfad09c72016-06-21 12:28:20 -04001547 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001548 if (ret < 0)
1549 return ret;
1550
Vivien Didelotfad09c72016-06-21 12:28:20 -04001551 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001552 sid & GLOBAL_VTU_SID_MASK);
1553 if (ret < 0)
1554 return ret;
1555
Vivien Didelotfad09c72016-06-21 12:28:20 -04001556 ret = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001557 if (ret < 0)
1558 return ret;
1559
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001561 if (ret < 0)
1562 return ret;
1563
1564 next.sid = ret & GLOBAL_VTU_SID_MASK;
1565
Vivien Didelotfad09c72016-06-21 12:28:20 -04001566 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001567 if (ret < 0)
1568 return ret;
1569
1570 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1571
1572 if (next.valid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001573 ret = mv88e6xxx_stu_data_read(chip, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001574 if (ret < 0)
1575 return ret;
1576 }
1577
1578 *entry = next;
1579 return 0;
1580}
1581
Vivien Didelotfad09c72016-06-21 12:28:20 -04001582static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001583 struct mv88e6xxx_vtu_stu_entry *entry)
1584{
1585 u16 reg = 0;
1586 int ret;
1587
Vivien Didelotfad09c72016-06-21 12:28:20 -04001588 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001589 if (ret < 0)
1590 return ret;
1591
1592 if (!entry->valid)
1593 goto loadpurge;
1594
1595 /* Write port states */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001596 ret = mv88e6xxx_stu_data_write(chip, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001597 if (ret < 0)
1598 return ret;
1599
1600 reg = GLOBAL_VTU_VID_VALID;
1601loadpurge:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001602 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001603 if (ret < 0)
1604 return ret;
1605
1606 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001607 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001608 if (ret < 0)
1609 return ret;
1610
Vivien Didelotfad09c72016-06-21 12:28:20 -04001611 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001612}
1613
Vivien Didelotfad09c72016-06-21 12:28:20 -04001614static int _mv88e6xxx_port_fid(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001615 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001616{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001617 struct dsa_switch *ds = chip->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001618 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001619 u16 fid;
1620 int ret;
1621
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622 if (mv88e6xxx_num_databases(chip) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001623 upper_mask = 0xff;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001624 else if (mv88e6xxx_num_databases(chip) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001625 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001626 else
1627 return -EOPNOTSUPP;
1628
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001629 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001630 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001631 if (ret < 0)
1632 return ret;
1633
1634 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1635
1636 if (new) {
1637 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1638 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1639
Vivien Didelotfad09c72016-06-21 12:28:20 -04001640 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001641 ret);
1642 if (ret < 0)
1643 return ret;
1644 }
1645
1646 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001647 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001648 if (ret < 0)
1649 return ret;
1650
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001651 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001652
1653 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001654 ret &= ~upper_mask;
1655 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001656
Vivien Didelotfad09c72016-06-21 12:28:20 -04001657 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001658 ret);
1659 if (ret < 0)
1660 return ret;
1661
Andrew Lunnc8b09802016-06-04 21:16:57 +02001662 netdev_dbg(ds->ports[port].netdev,
1663 "FID %d (was %d)\n", *new, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001664 }
1665
1666 if (old)
1667 *old = fid;
1668
1669 return 0;
1670}
1671
Vivien Didelotfad09c72016-06-21 12:28:20 -04001672static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001673 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001674{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001675 return _mv88e6xxx_port_fid(chip, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001676}
1677
Vivien Didelotfad09c72016-06-21 12:28:20 -04001678static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001679 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001680{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001681 return _mv88e6xxx_port_fid(chip, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001682}
1683
Vivien Didelotfad09c72016-06-21 12:28:20 -04001684static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001685{
1686 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1687 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001688 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001689
1690 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1691
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001692 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001693 for (i = 0; i < chip->info->num_ports; ++i) {
1694 err = _mv88e6xxx_port_fid_get(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001695 if (err)
1696 return err;
1697
1698 set_bit(*fid, fid_bitmap);
1699 }
1700
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001701 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001702 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001703 if (err)
1704 return err;
1705
1706 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001707 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001708 if (err)
1709 return err;
1710
1711 if (!vlan.valid)
1712 break;
1713
1714 set_bit(vlan.fid, fid_bitmap);
1715 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1716
1717 /* The reset value 0x000 is used to indicate that multiple address
1718 * databases are not needed. Return the next positive available.
1719 */
1720 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001721 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001722 return -ENOSPC;
1723
1724 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001725 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001726}
1727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001729 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001730{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001731 struct dsa_switch *ds = chip->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001732 struct mv88e6xxx_vtu_stu_entry vlan = {
1733 .valid = true,
1734 .vid = vid,
1735 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001736 int i, err;
1737
Vivien Didelotfad09c72016-06-21 12:28:20 -04001738 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001739 if (err)
1740 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001741
Vivien Didelot3d131f02015-11-03 10:52:52 -05001742 /* exclude all ports except the CPU and DSA ports */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001743 for (i = 0; i < chip->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001744 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1745 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1746 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001747
Vivien Didelotfad09c72016-06-21 12:28:20 -04001748 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1749 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001750 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001751
1752 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1753 * implemented, only one STU entry is needed to cover all VTU
1754 * entries. Thus, validate the SID 0.
1755 */
1756 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001757 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001758 if (err)
1759 return err;
1760
1761 if (vstp.sid != vlan.sid || !vstp.valid) {
1762 memset(&vstp, 0, sizeof(vstp));
1763 vstp.valid = true;
1764 vstp.sid = vlan.sid;
1765
Vivien Didelotfad09c72016-06-21 12:28:20 -04001766 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001767 if (err)
1768 return err;
1769 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001770 }
1771
1772 *entry = vlan;
1773 return 0;
1774}
1775
Vivien Didelotfad09c72016-06-21 12:28:20 -04001776static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001777 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1778{
1779 int err;
1780
1781 if (!vid)
1782 return -EINVAL;
1783
Vivien Didelotfad09c72016-06-21 12:28:20 -04001784 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001785 if (err)
1786 return err;
1787
Vivien Didelotfad09c72016-06-21 12:28:20 -04001788 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001789 if (err)
1790 return err;
1791
1792 if (entry->vid != vid || !entry->valid) {
1793 if (!creat)
1794 return -EOPNOTSUPP;
1795 /* -ENOENT would've been more appropriate, but switchdev expects
1796 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1797 */
1798
Vivien Didelotfad09c72016-06-21 12:28:20 -04001799 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001800 }
1801
1802 return err;
1803}
1804
Vivien Didelotda9c3592016-02-12 12:09:40 -05001805static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1806 u16 vid_begin, u16 vid_end)
1807{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001808 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001809 struct mv88e6xxx_vtu_stu_entry vlan;
1810 int i, err;
1811
1812 if (!vid_begin)
1813 return -EOPNOTSUPP;
1814
Vivien Didelotfad09c72016-06-21 12:28:20 -04001815 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001816
Vivien Didelotfad09c72016-06-21 12:28:20 -04001817 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001818 if (err)
1819 goto unlock;
1820
1821 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001822 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001823 if (err)
1824 goto unlock;
1825
1826 if (!vlan.valid)
1827 break;
1828
1829 if (vlan.vid > vid_end)
1830 break;
1831
Vivien Didelotfad09c72016-06-21 12:28:20 -04001832 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001833 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1834 continue;
1835
1836 if (vlan.data[i] ==
1837 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1838 continue;
1839
Vivien Didelotfad09c72016-06-21 12:28:20 -04001840 if (chip->ports[i].bridge_dev ==
1841 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001842 break; /* same bridge, check next VLAN */
1843
Andrew Lunnc8b09802016-06-04 21:16:57 +02001844 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001845 "hardware VLAN %d already used by %s\n",
1846 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001848 err = -EOPNOTSUPP;
1849 goto unlock;
1850 }
1851 } while (vlan.vid < vid_end);
1852
1853unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001854 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001855
1856 return err;
1857}
1858
Vivien Didelot214cdb92016-02-26 13:16:08 -05001859static const char * const mv88e6xxx_port_8021q_mode_names[] = {
1860 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
1861 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
1862 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
1863 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
1864};
1865
Vivien Didelotf81ec902016-05-09 13:22:58 -04001866static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1867 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001868{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001869 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001870 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1871 PORT_CONTROL_2_8021Q_DISABLED;
1872 int ret;
1873
Vivien Didelotfad09c72016-06-21 12:28:20 -04001874 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001875 return -EOPNOTSUPP;
1876
Vivien Didelotfad09c72016-06-21 12:28:20 -04001877 mutex_lock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001878
Vivien Didelotfad09c72016-06-21 12:28:20 -04001879 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001880 if (ret < 0)
1881 goto unlock;
1882
1883 old = ret & PORT_CONTROL_2_8021Q_MASK;
1884
Vivien Didelot5220ef12016-03-07 18:24:52 -05001885 if (new != old) {
1886 ret &= ~PORT_CONTROL_2_8021Q_MASK;
1887 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001888
Vivien Didelotfad09c72016-06-21 12:28:20 -04001889 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05001890 ret);
1891 if (ret < 0)
1892 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001893
Andrew Lunnc8b09802016-06-04 21:16:57 +02001894 netdev_dbg(ds->ports[port].netdev, "802.1Q Mode %s (was %s)\n",
Vivien Didelot5220ef12016-03-07 18:24:52 -05001895 mv88e6xxx_port_8021q_mode_names[new],
1896 mv88e6xxx_port_8021q_mode_names[old]);
1897 }
1898
1899 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001900unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001901 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001902
1903 return ret;
1904}
1905
Vivien Didelot57d32312016-06-20 13:13:58 -04001906static int
1907mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1908 const struct switchdev_obj_port_vlan *vlan,
1909 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001910{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001911 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001912 int err;
1913
Vivien Didelotfad09c72016-06-21 12:28:20 -04001914 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001915 return -EOPNOTSUPP;
1916
Vivien Didelotda9c3592016-02-12 12:09:40 -05001917 /* If the requested port doesn't belong to the same bridge as the VLAN
1918 * members, do not support it (yet) and fallback to software VLAN.
1919 */
1920 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1921 vlan->vid_end);
1922 if (err)
1923 return err;
1924
Vivien Didelot76e398a2015-11-01 12:33:55 -05001925 /* We don't need any dynamic resource from the kernel (yet),
1926 * so skip the prepare phase.
1927 */
1928 return 0;
1929}
1930
Vivien Didelotfad09c72016-06-21 12:28:20 -04001931static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001932 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001933{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001934 struct mv88e6xxx_vtu_stu_entry vlan;
1935 int err;
1936
Vivien Didelotfad09c72016-06-21 12:28:20 -04001937 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001938 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001939 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001940
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001941 vlan.data[port] = untagged ?
1942 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1943 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1944
Vivien Didelotfad09c72016-06-21 12:28:20 -04001945 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001946}
1947
Vivien Didelotf81ec902016-05-09 13:22:58 -04001948static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1949 const struct switchdev_obj_port_vlan *vlan,
1950 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001951{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001952 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001953 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1954 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1955 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001956
Vivien Didelotfad09c72016-06-21 12:28:20 -04001957 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001958 return;
1959
Vivien Didelotfad09c72016-06-21 12:28:20 -04001960 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001961
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001962 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001963 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001964 netdev_err(ds->ports[port].netdev,
1965 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001966 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001967
Vivien Didelotfad09c72016-06-21 12:28:20 -04001968 if (pvid && _mv88e6xxx_port_pvid_set(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001969 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001970 vlan->vid_end);
1971
Vivien Didelotfad09c72016-06-21 12:28:20 -04001972 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001973}
1974
Vivien Didelotfad09c72016-06-21 12:28:20 -04001975static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001976 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001977{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001978 struct dsa_switch *ds = chip->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001979 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001980 int i, err;
1981
Vivien Didelotfad09c72016-06-21 12:28:20 -04001982 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001983 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001984 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001985
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001986 /* Tell switchdev if this VLAN is handled in software */
1987 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001988 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001989
1990 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1991
1992 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001993 vlan.valid = false;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001994 for (i = 0; i < chip->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001995 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001996 continue;
1997
1998 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001999 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002000 break;
2001 }
2002 }
2003
Vivien Didelotfad09c72016-06-21 12:28:20 -04002004 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002005 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002006 return err;
2007
Vivien Didelotfad09c72016-06-21 12:28:20 -04002008 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002009}
2010
Vivien Didelotf81ec902016-05-09 13:22:58 -04002011static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2012 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002013{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002014 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002015 u16 pvid, vid;
2016 int err = 0;
2017
Vivien Didelotfad09c72016-06-21 12:28:20 -04002018 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04002019 return -EOPNOTSUPP;
2020
Vivien Didelotfad09c72016-06-21 12:28:20 -04002021 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002022
Vivien Didelotfad09c72016-06-21 12:28:20 -04002023 err = _mv88e6xxx_port_pvid_get(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002024 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002025 goto unlock;
2026
Vivien Didelot76e398a2015-11-01 12:33:55 -05002027 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002028 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002029 if (err)
2030 goto unlock;
2031
2032 if (vid == pvid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002033 err = _mv88e6xxx_port_pvid_set(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002034 if (err)
2035 goto unlock;
2036 }
2037 }
2038
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002039unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002040 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002041
2042 return err;
2043}
2044
Vivien Didelotfad09c72016-06-21 12:28:20 -04002045static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002046 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002047{
2048 int i, ret;
2049
2050 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002051 ret = _mv88e6xxx_reg_write(
Vivien Didelotfad09c72016-06-21 12:28:20 -04002052 chip, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002053 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002054 if (ret < 0)
2055 return ret;
2056 }
2057
2058 return 0;
2059}
2060
Vivien Didelotfad09c72016-06-21 12:28:20 -04002061static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002062 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002063{
2064 int i, ret;
2065
2066 for (i = 0; i < 3; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002067 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002068 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002069 if (ret < 0)
2070 return ret;
2071 addr[i * 2] = ret >> 8;
2072 addr[i * 2 + 1] = ret & 0xff;
2073 }
2074
2075 return 0;
2076}
2077
Vivien Didelotfad09c72016-06-21 12:28:20 -04002078static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002079 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002080{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002081 int ret;
2082
Vivien Didelotfad09c72016-06-21 12:28:20 -04002083 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002084 if (ret < 0)
2085 return ret;
2086
Vivien Didelotfad09c72016-06-21 12:28:20 -04002087 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002088 if (ret < 0)
2089 return ret;
2090
Vivien Didelotfad09c72016-06-21 12:28:20 -04002091 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002092 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002093 return ret;
2094
Vivien Didelotfad09c72016-06-21 12:28:20 -04002095 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002096}
David S. Millercdf09692015-08-11 12:00:37 -07002097
Vivien Didelotfad09c72016-06-21 12:28:20 -04002098static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002099 const unsigned char *addr, u16 vid,
2100 u8 state)
2101{
2102 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002103 struct mv88e6xxx_vtu_stu_entry vlan;
2104 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002105
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002106 /* Null VLAN ID corresponds to the port private database */
2107 if (vid == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002108 err = _mv88e6xxx_port_fid_get(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002109 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002110 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002111 if (err)
2112 return err;
2113
2114 entry.fid = vlan.fid;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002115 entry.state = state;
2116 ether_addr_copy(entry.mac, addr);
2117 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2118 entry.trunk = false;
2119 entry.portv_trunkid = BIT(port);
2120 }
2121
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002123}
2124
Vivien Didelotf81ec902016-05-09 13:22:58 -04002125static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2126 const struct switchdev_obj_port_fdb *fdb,
2127 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002128{
2129 /* We don't need any dynamic resource from the kernel (yet),
2130 * so skip the prepare phase.
2131 */
2132 return 0;
2133}
2134
Vivien Didelotf81ec902016-05-09 13:22:58 -04002135static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2136 const struct switchdev_obj_port_fdb *fdb,
2137 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002138{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04002139 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07002140 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2141 GLOBAL_ATU_DATA_STATE_UC_STATIC;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002142 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04002143
Vivien Didelotfad09c72016-06-21 12:28:20 -04002144 mutex_lock(&chip->reg_lock);
2145 if (_mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid, state))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002146 netdev_err(ds->ports[port].netdev,
2147 "failed to load MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002148 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002149}
2150
Vivien Didelotf81ec902016-05-09 13:22:58 -04002151static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2152 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002153{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002154 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
David S. Millercdf09692015-08-11 12:00:37 -07002155 int ret;
2156
Vivien Didelotfad09c72016-06-21 12:28:20 -04002157 mutex_lock(&chip->reg_lock);
2158 ret = _mv88e6xxx_port_fdb_load(chip, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07002159 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002160 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002161
2162 return ret;
2163}
2164
Vivien Didelotfad09c72016-06-21 12:28:20 -04002165static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002166 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002167{
Vivien Didelot1d194042015-08-10 09:09:51 -04002168 struct mv88e6xxx_atu_entry next = { 0 };
2169 int ret;
2170
2171 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002172
Vivien Didelotfad09c72016-06-21 12:28:20 -04002173 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002174 if (ret < 0)
2175 return ret;
2176
Vivien Didelotfad09c72016-06-21 12:28:20 -04002177 ret = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002178 if (ret < 0)
2179 return ret;
2180
Vivien Didelotfad09c72016-06-21 12:28:20 -04002181 ret = _mv88e6xxx_atu_mac_read(chip, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002182 if (ret < 0)
2183 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002184
Vivien Didelotfad09c72016-06-21 12:28:20 -04002185 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002186 if (ret < 0)
2187 return ret;
2188
2189 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2190 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2191 unsigned int mask, shift;
2192
2193 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2194 next.trunk = true;
2195 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2196 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2197 } else {
2198 next.trunk = false;
2199 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2200 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2201 }
2202
2203 next.portv_trunkid = (ret & mask) >> shift;
2204 }
2205
2206 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002207 return 0;
2208}
2209
Vivien Didelotfad09c72016-06-21 12:28:20 -04002210static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04002211 u16 fid, u16 vid, int port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002212 struct switchdev_obj_port_fdb *fdb,
2213 int (*cb)(struct switchdev_obj *obj))
2214{
2215 struct mv88e6xxx_atu_entry addr = {
2216 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2217 };
2218 int err;
2219
Vivien Didelotfad09c72016-06-21 12:28:20 -04002220 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002221 if (err)
2222 return err;
2223
2224 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002225 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002226 if (err)
2227 break;
2228
2229 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2230 break;
2231
2232 if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
2233 bool is_static = addr.state ==
2234 (is_multicast_ether_addr(addr.mac) ?
2235 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2236 GLOBAL_ATU_DATA_STATE_UC_STATIC);
2237
2238 fdb->vid = vid;
2239 ether_addr_copy(fdb->addr, addr.mac);
2240 fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
2241
2242 err = cb(&fdb->obj);
2243 if (err)
2244 break;
2245 }
2246 } while (!is_broadcast_ether_addr(addr.mac));
2247
2248 return err;
2249}
2250
Vivien Didelotf81ec902016-05-09 13:22:58 -04002251static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2252 struct switchdev_obj_port_fdb *fdb,
2253 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002254{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002255 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002256 struct mv88e6xxx_vtu_stu_entry vlan = {
2257 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2258 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002259 u16 fid;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002260 int err;
2261
Vivien Didelotfad09c72016-06-21 12:28:20 -04002262 mutex_lock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002263
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002264 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002265 err = _mv88e6xxx_port_fid_get(chip, port, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002266 if (err)
2267 goto unlock;
2268
Vivien Didelotfad09c72016-06-21 12:28:20 -04002269 err = _mv88e6xxx_port_fdb_dump_one(chip, fid, 0, port, fdb, cb);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002270 if (err)
2271 goto unlock;
2272
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002273 /* Dump VLANs' Filtering Information Databases */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002274 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002275 if (err)
2276 goto unlock;
2277
2278 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002279 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002280 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002281 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002282
2283 if (!vlan.valid)
2284 break;
2285
Vivien Didelotfad09c72016-06-21 12:28:20 -04002286 err = _mv88e6xxx_port_fdb_dump_one(chip, vlan.fid, vlan.vid,
2287 port, fdb, cb);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002288 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002289 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002290 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2291
2292unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002293 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002294
2295 return err;
2296}
2297
Vivien Didelotf81ec902016-05-09 13:22:58 -04002298static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2299 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002300{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002301 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Colin Ian King1d9619d2016-04-25 23:11:22 +01002302 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002303
Vivien Didelotfad09c72016-06-21 12:28:20 -04002304 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002305
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002306 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002307 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002308
Vivien Didelotfad09c72016-06-21 12:28:20 -04002309 for (i = 0; i < chip->info->num_ports; ++i) {
2310 if (chip->ports[i].bridge_dev == bridge) {
2311 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002312 if (err)
2313 break;
2314 }
2315 }
2316
Vivien Didelotfad09c72016-06-21 12:28:20 -04002317 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002318
Vivien Didelot466dfa02016-02-26 13:16:05 -05002319 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002320}
2321
Vivien Didelotf81ec902016-05-09 13:22:58 -04002322static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002323{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2325 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002326 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002327
Vivien Didelotfad09c72016-06-21 12:28:20 -04002328 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002329
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002330 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002331 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002332
Vivien Didelotfad09c72016-06-21 12:28:20 -04002333 for (i = 0; i < chip->info->num_ports; ++i)
2334 if (i == port || chip->ports[i].bridge_dev == bridge)
2335 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002336 netdev_warn(ds->ports[i].netdev,
2337 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002338
Vivien Didelotfad09c72016-06-21 12:28:20 -04002339 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002340}
2341
Vivien Didelotfad09c72016-06-21 12:28:20 -04002342static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002343{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002344 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002345 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002346 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002347 unsigned long timeout;
2348 int ret;
2349 int i;
2350
2351 /* Set all ports to the disabled state. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002352 for (i = 0; i < chip->info->num_ports; i++) {
2353 ret = _mv88e6xxx_reg_read(chip, REG_PORT(i), PORT_CONTROL);
Vivien Didelot552238b2016-05-09 13:22:49 -04002354 if (ret < 0)
2355 return ret;
2356
Vivien Didelotfad09c72016-06-21 12:28:20 -04002357 ret = _mv88e6xxx_reg_write(chip, REG_PORT(i), PORT_CONTROL,
Vivien Didelot552238b2016-05-09 13:22:49 -04002358 ret & 0xfffc);
2359 if (ret)
2360 return ret;
2361 }
2362
2363 /* Wait for transmit queues to drain. */
2364 usleep_range(2000, 4000);
2365
2366 /* If there is a gpio connected to the reset pin, toggle it */
2367 if (gpiod) {
2368 gpiod_set_value_cansleep(gpiod, 1);
2369 usleep_range(10000, 20000);
2370 gpiod_set_value_cansleep(gpiod, 0);
2371 usleep_range(10000, 20000);
2372 }
2373
2374 /* Reset the switch. Keep the PPU active if requested. The PPU
2375 * needs to be active to support indirect phy register access
2376 * through global registers 0x18 and 0x19.
2377 */
2378 if (ppu_active)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002379 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002380 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002381 ret = _mv88e6xxx_reg_write(chip, REG_GLOBAL, 0x04, 0xc400);
Vivien Didelot552238b2016-05-09 13:22:49 -04002382 if (ret)
2383 return ret;
2384
2385 /* Wait up to one second for reset to complete. */
2386 timeout = jiffies + 1 * HZ;
2387 while (time_before(jiffies, timeout)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002388 ret = _mv88e6xxx_reg_read(chip, REG_GLOBAL, 0x00);
Vivien Didelot552238b2016-05-09 13:22:49 -04002389 if (ret < 0)
2390 return ret;
2391
2392 if ((ret & is_reset) == is_reset)
2393 break;
2394 usleep_range(1000, 2000);
2395 }
2396 if (time_after(jiffies, timeout))
2397 ret = -ETIMEDOUT;
2398 else
2399 ret = 0;
2400
2401 return ret;
2402}
2403
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002404static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002405{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002406 u16 val;
2407 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002408
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002409 /* Clear Power Down bit */
2410 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2411 if (err)
2412 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002413
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002414 if (val & BMCR_PDOWN) {
2415 val &= ~BMCR_PDOWN;
2416 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002417 }
2418
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002419 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002420}
2421
Vivien Didelot8f6345b2016-07-20 18:18:36 -04002422static int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port,
2423 int reg, u16 *val)
2424{
2425 int addr = chip->info->port_base_addr + port;
2426
2427 if (port >= chip->info->num_ports)
2428 return -EINVAL;
2429
2430 return mv88e6xxx_read(chip, addr, reg, val);
2431}
2432
Vivien Didelotfad09c72016-06-21 12:28:20 -04002433static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002434{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002435 struct dsa_switch *ds = chip->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002436 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002437 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002438
Vivien Didelotfad09c72016-06-21 12:28:20 -04002439 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2440 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2441 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2442 mv88e6xxx_6065_family(chip) || mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002443 /* MAC Forcing register: don't force link, speed,
2444 * duplex or flow control state to any particular
2445 * values on physical ports, but force the CPU port
2446 * and all DSA ports to their maximum bandwidth and
2447 * full duplex.
2448 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002449 reg = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002450 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002451 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002452 reg |= PORT_PCS_CTRL_FORCE_LINK |
2453 PORT_PCS_CTRL_LINK_UP |
2454 PORT_PCS_CTRL_DUPLEX_FULL |
2455 PORT_PCS_CTRL_FORCE_DUPLEX;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002456 if (mv88e6xxx_6065_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002457 reg |= PORT_PCS_CTRL_100;
2458 else
2459 reg |= PORT_PCS_CTRL_1000;
2460 } else {
2461 reg |= PORT_PCS_CTRL_UNFORCED;
2462 }
2463
Vivien Didelotfad09c72016-06-21 12:28:20 -04002464 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002465 PORT_PCS_CTRL, reg);
2466 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002467 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002468 }
2469
2470 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2471 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2472 * tunneling, determine priority by looking at 802.1p and IP
2473 * priority fields (IP prio has precedence), and set STP state
2474 * to Forwarding.
2475 *
2476 * If this is the CPU link, use DSA or EDSA tagging depending
2477 * on which tagging mode was configured.
2478 *
2479 * If this is a link to another switch, use DSA tagging mode.
2480 *
2481 * If this is the upstream port for this switch, enable
2482 * forwarding of unknown unicasts and multicasts.
2483 */
2484 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002485 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2486 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2487 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2488 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002489 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2490 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2491 PORT_CONTROL_STATE_FORWARDING;
2492 if (dsa_is_cpu_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002493 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002494 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002495 if (mv88e6xxx_6352_family(chip) ||
2496 mv88e6xxx_6351_family(chip) ||
2497 mv88e6xxx_6165_family(chip) ||
2498 mv88e6xxx_6097_family(chip) ||
2499 mv88e6xxx_6320_family(chip)) {
Andrew Lunn5377b802016-06-04 21:17:02 +02002500 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2501 PORT_CONTROL_FORWARD_UNKNOWN |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002502 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002503 }
2504
Vivien Didelotfad09c72016-06-21 12:28:20 -04002505 if (mv88e6xxx_6352_family(chip) ||
2506 mv88e6xxx_6351_family(chip) ||
2507 mv88e6xxx_6165_family(chip) ||
2508 mv88e6xxx_6097_family(chip) ||
2509 mv88e6xxx_6095_family(chip) ||
2510 mv88e6xxx_6065_family(chip) ||
2511 mv88e6xxx_6185_family(chip) ||
2512 mv88e6xxx_6320_family(chip)) {
Vivien Didelot57d32312016-06-20 13:13:58 -04002513 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002514 }
2515 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002516 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002517 if (mv88e6xxx_6095_family(chip) ||
2518 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002519 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002520 if (mv88e6xxx_6352_family(chip) ||
2521 mv88e6xxx_6351_family(chip) ||
2522 mv88e6xxx_6165_family(chip) ||
2523 mv88e6xxx_6097_family(chip) ||
2524 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002525 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002526 }
2527
Andrew Lunn54d792f2015-05-06 01:09:47 +02002528 if (port == dsa_upstream_port(ds))
2529 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2530 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2531 }
2532 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002533 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002534 PORT_CONTROL, reg);
2535 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002536 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002537 }
2538
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002539 /* If this port is connected to a SerDes, make sure the SerDes is not
2540 * powered down.
2541 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002542 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002543 ret = _mv88e6xxx_reg_read(chip, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002544 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002545 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002546 ret &= PORT_STATUS_CMODE_MASK;
2547 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2548 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2549 (ret == PORT_STATUS_CMODE_SGMII)) {
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002550 ret = mv88e6xxx_serdes_power_on(chip);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002551 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002552 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002553 }
2554 }
2555
Vivien Didelot8efdda42015-08-13 12:52:23 -04002556 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002557 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002558 * untagged frames on this port, do a destination address lookup on all
2559 * received packets as usual, disable ARP mirroring and don't send a
2560 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002561 */
2562 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002563 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2564 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2565 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2566 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002567 reg = PORT_CONTROL_2_MAP_DA;
2568
Vivien Didelotfad09c72016-06-21 12:28:20 -04002569 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2570 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002571 reg |= PORT_CONTROL_2_JUMBO_10240;
2572
Vivien Didelotfad09c72016-06-21 12:28:20 -04002573 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002574 /* Set the upstream port this port should use */
2575 reg |= dsa_upstream_port(ds);
2576 /* enable forwarding of unknown multicast addresses to
2577 * the upstream port
2578 */
2579 if (port == dsa_upstream_port(ds))
2580 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2581 }
2582
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002583 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002584
Andrew Lunn54d792f2015-05-06 01:09:47 +02002585 if (reg) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002586 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002587 PORT_CONTROL_2, reg);
2588 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002589 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002590 }
2591
2592 /* Port Association Vector: when learning source addresses
2593 * of packets, add the address to the address database using
2594 * a port bitmap that has only the bit for this port set and
2595 * the other bits clear.
2596 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002597 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002598 /* Disable learning for CPU port */
2599 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002600 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002601
Vivien Didelotfad09c72016-06-21 12:28:20 -04002602 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_ASSOC_VECTOR,
2603 reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002604 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002605 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002606
2607 /* Egress rate control 2: disable egress rate control. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002608 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002609 0x0000);
2610 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002611 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002612
Vivien Didelotfad09c72016-06-21 12:28:20 -04002613 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2614 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2615 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002616 /* Do not limit the period of time that this port can
2617 * be paused for by the remote end or the period of
2618 * time that this port can pause the remote end.
2619 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002620 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002621 PORT_PAUSE_CTRL, 0x0000);
2622 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002623 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002624
2625 /* Port ATU control: disable limiting the number of
2626 * address database entries that this port is allowed
2627 * to use.
2628 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002629 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002630 PORT_ATU_CONTROL, 0x0000);
2631 /* Priority Override: disable DA, SA and VTU priority
2632 * override.
2633 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002634 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002635 PORT_PRI_OVERRIDE, 0x0000);
2636 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002637 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002638
2639 /* Port Ethertype: use the Ethertype DSA Ethertype
2640 * value.
2641 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002642 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002643 PORT_ETH_TYPE, ETH_P_EDSA);
2644 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002645 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002646 /* Tag Remap: use an identity 802.1p prio -> switch
2647 * prio mapping.
2648 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002649 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002650 PORT_TAG_REGMAP_0123, 0x3210);
2651 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002652 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002653
2654 /* Tag Remap 2: use an identity 802.1p prio -> switch
2655 * prio mapping.
2656 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002657 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002658 PORT_TAG_REGMAP_4567, 0x7654);
2659 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002660 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002661 }
2662
Vivien Didelotfad09c72016-06-21 12:28:20 -04002663 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2664 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2665 mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip) ||
2666 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002667 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002668 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002669 PORT_RATE_CONTROL, 0x0001);
2670 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002671 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002672 }
2673
Guenter Roeck366f0a02015-03-26 18:36:30 -07002674 /* Port Control 1: disable trunking, disable sending
2675 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002676 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002677 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_CONTROL_1,
2678 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002679 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002680 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002681
Vivien Didelot207afda2016-04-14 14:42:09 -04002682 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002683 * database, and allow bidirectional communication between the
2684 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002685 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002686 ret = _mv88e6xxx_port_fid_set(chip, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002687 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002688 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002689
Vivien Didelotfad09c72016-06-21 12:28:20 -04002690 ret = _mv88e6xxx_port_based_vlan_map(chip, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002691 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002692 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002693
2694 /* Default VLAN ID and priority: don't set a default VLAN
2695 * ID, and set the default packet priority to zero.
2696 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002697 ret = _mv88e6xxx_reg_write(chip, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002698 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002699 if (ret)
2700 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002701
Andrew Lunndbde9e62015-05-06 01:09:48 +02002702 return 0;
2703}
2704
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002705static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2706{
2707 int err;
2708
2709 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_01,
2710 (addr[0] << 8) | addr[1]);
2711 if (err)
2712 return err;
2713
2714 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_23,
2715 (addr[2] << 8) | addr[3]);
2716 if (err)
2717 return err;
2718
2719 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_MAC_45,
2720 (addr[4] << 8) | addr[5]);
2721}
2722
Vivien Didelotacddbd22016-07-18 20:45:39 -04002723static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2724 unsigned int msecs)
2725{
2726 const unsigned int coeff = chip->info->age_time_coeff;
2727 const unsigned int min = 0x01 * coeff;
2728 const unsigned int max = 0xff * coeff;
2729 u8 age_time;
2730 u16 val;
2731 int err;
2732
2733 if (msecs < min || msecs > max)
2734 return -ERANGE;
2735
2736 /* Round to nearest multiple of coeff */
2737 age_time = (msecs + coeff / 2) / coeff;
2738
2739 err = mv88e6xxx_read(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, &val);
2740 if (err)
2741 return err;
2742
2743 /* AgeTime is 11:4 bits */
2744 val &= ~0xff0;
2745 val |= age_time << 4;
2746
2747 return mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL, val);
2748}
2749
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002750static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2751 unsigned int ageing_time)
2752{
2753 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
2754 int err;
2755
2756 mutex_lock(&chip->reg_lock);
2757 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2758 mutex_unlock(&chip->reg_lock);
2759
2760 return err;
2761}
2762
Vivien Didelot97299342016-07-18 20:45:30 -04002763static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002764{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002765 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002766 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002767 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002768 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002769
Vivien Didelot119477b2016-05-09 13:22:51 -04002770 /* Enable the PHY Polling Unit if present, don't discard any packets,
2771 * and mask all interrupt sources.
2772 */
2773 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002774 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2775 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002776 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2777
Vivien Didelotfad09c72016-06-21 12:28:20 -04002778 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002779 if (err)
2780 return err;
2781
Vivien Didelotb0745e872016-05-09 13:22:53 -04002782 /* Configure the upstream port, and configure it as the port to which
2783 * ingress and egress and ARP monitor frames are to be sent.
2784 */
2785 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2786 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2787 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002788 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_MONITOR_CONTROL,
2789 reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002790 if (err)
2791 return err;
2792
Vivien Didelot50484ff2016-05-09 13:22:54 -04002793 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002794 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_CONTROL_2,
Vivien Didelot50484ff2016-05-09 13:22:54 -04002795 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2796 (ds->index & 0x1f));
2797 if (err)
2798 return err;
2799
Vivien Didelotacddbd22016-07-18 20:45:39 -04002800 /* Clear all the VTU and STU entries */
2801 err = _mv88e6xxx_vtu_stu_flush(chip);
2802 if (err < 0)
2803 return err;
2804
Vivien Didelot08a01262016-05-09 13:22:50 -04002805 /* Set the default address aging time to 5 minutes, and
2806 * enable address learn messages to be sent to all message
2807 * ports.
2808 */
Vivien Didelotacddbd22016-07-18 20:45:39 -04002809 err = mv88e6xxx_write(chip, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2810 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002811 if (err)
2812 return err;
2813
Vivien Didelotacddbd22016-07-18 20:45:39 -04002814 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2815 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002816 return err;
2817
2818 /* Clear all ATU entries */
2819 err = _mv88e6xxx_atu_flush(chip, 0, true);
2820 if (err)
2821 return err;
2822
Vivien Didelot08a01262016-05-09 13:22:50 -04002823 /* Configure the IP ToS mapping registers. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002824 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002825 if (err)
2826 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002827 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002828 if (err)
2829 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002830 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002831 if (err)
2832 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002833 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002834 if (err)
2835 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002836 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002837 if (err)
2838 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002839 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002840 if (err)
2841 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002842 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002843 if (err)
2844 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002845 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002846 if (err)
2847 return err;
2848
2849 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002850 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002851 if (err)
2852 return err;
2853
Vivien Didelot97299342016-07-18 20:45:30 -04002854 /* Clear the statistics counters for all ports */
2855 err = _mv88e6xxx_reg_write(chip, REG_GLOBAL, GLOBAL_STATS_OP,
2856 GLOBAL_STATS_OP_FLUSH_ALL);
2857 if (err)
2858 return err;
2859
2860 /* Wait for the flush to complete. */
2861 err = _mv88e6xxx_stats_wait(chip);
2862 if (err)
2863 return err;
2864
2865 return 0;
2866}
2867
Vivien Didelotf22ab642016-07-18 20:45:31 -04002868static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
2869 int target, int port)
2870{
2871 u16 val = (target << 8) | (port & 0xf);
2872
2873 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING, val);
2874}
2875
2876static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
2877{
2878 int target, port;
2879 int err;
2880
2881 /* Initialize the routing port to the 32 possible target devices */
2882 for (target = 0; target < 32; ++target) {
2883 port = 0xf;
2884
2885 if (target < DSA_MAX_SWITCHES) {
2886 port = chip->ds->rtable[target];
2887 if (port == DSA_RTABLE_NONE)
2888 port = 0xf;
2889 }
2890
2891 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
2892 if (err)
2893 break;
2894 }
2895
2896 return err;
2897}
2898
Vivien Didelot51540412016-07-18 20:45:32 -04002899static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
2900 bool hask, u16 mask)
2901{
2902 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2903 u16 val = (num << 12) | (mask & port_mask);
2904
2905 if (hask)
2906 val |= GLOBAL2_TRUNK_MASK_HASK;
2907
2908 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MASK, val);
2909}
2910
2911static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
2912 u16 map)
2913{
2914 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2915 u16 val = (id << 11) | (map & port_mask);
2916
2917 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_TRUNK_MAPPING, val);
2918}
2919
2920static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
2921{
2922 const u16 port_mask = BIT(chip->info->num_ports) - 1;
2923 int i, err;
2924
2925 /* Clear all eight possible Trunk Mask vectors */
2926 for (i = 0; i < 8; ++i) {
2927 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
2928 if (err)
2929 return err;
2930 }
2931
2932 /* Clear all sixteen possible Trunk ID routing vectors */
2933 for (i = 0; i < 16; ++i) {
2934 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
2935 if (err)
2936 return err;
2937 }
2938
2939 return 0;
2940}
2941
Vivien Didelot8ec61c72016-07-18 20:45:37 -04002942static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
2943{
2944 int port, err;
2945
2946 /* Init all Ingress Rate Limit resources of all ports */
2947 for (port = 0; port < chip->info->num_ports; ++port) {
2948 /* XXX newer chips (like 88E6390) have different 2-bit ops */
2949 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
2950 GLOBAL2_IRL_CMD_OP_INIT_ALL |
2951 (port << 8));
2952 if (err)
2953 break;
2954
2955 /* Wait for the operation to complete */
Vivien Didelot2d79af62016-08-15 17:18:57 -04002956 err = mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_IRL_CMD,
2957 GLOBAL2_IRL_CMD_BUSY);
Vivien Didelot8ec61c72016-07-18 20:45:37 -04002958 if (err)
2959 break;
2960 }
2961
2962 return err;
2963}
2964
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002965/* Indirect write to the Switch MAC/WoL/WoF register */
2966static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
2967 unsigned int pointer, u8 data)
2968{
2969 u16 val = (pointer << 8) | data;
2970
2971 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MAC, val);
2972}
2973
2974static int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2975{
2976 int i, err;
2977
2978 for (i = 0; i < 6; i++) {
2979 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
2980 if (err)
2981 break;
2982 }
2983
2984 return err;
2985}
2986
Vivien Didelot9bda8892016-07-18 20:45:36 -04002987static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
2988 u8 data)
2989{
2990 u16 val = (pointer << 8) | (data & 0x7);
2991
2992 return mv88e6xxx_update(chip, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE, val);
2993}
2994
2995static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
2996{
2997 int i, err;
2998
2999 /* Clear all sixteen possible Priority Override entries */
3000 for (i = 0; i < 16; i++) {
3001 err = mv88e6xxx_g2_pot_write(chip, i, 0);
3002 if (err)
3003 break;
3004 }
3005
3006 return err;
3007}
3008
Vivien Didelot855b1932016-07-20 18:18:35 -04003009static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
3010{
Vivien Didelot2d79af62016-08-15 17:18:57 -04003011 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD,
3012 GLOBAL2_EEPROM_CMD_BUSY |
3013 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelot855b1932016-07-20 18:18:35 -04003014}
3015
3016static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3017{
3018 int err;
3019
3020 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, cmd);
3021 if (err)
3022 return err;
3023
3024 return mv88e6xxx_g2_eeprom_wait(chip);
3025}
3026
3027static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
3028 u8 addr, u16 *data)
3029{
3030 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
3031 int err;
3032
3033 err = mv88e6xxx_g2_eeprom_wait(chip);
3034 if (err)
3035 return err;
3036
3037 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3038 if (err)
3039 return err;
3040
3041 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3042}
3043
3044static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
3045 u8 addr, u16 data)
3046{
3047 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
3048 int err;
3049
3050 err = mv88e6xxx_g2_eeprom_wait(chip);
3051 if (err)
3052 return err;
3053
3054 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
3055 if (err)
3056 return err;
3057
3058 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
3059}
3060
Vivien Didelot57c67cf2016-08-15 17:18:59 -04003061static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
3062{
3063 return mv88e6xxx_wait(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD,
3064 GLOBAL2_SMI_PHY_CMD_BUSY);
3065}
3066
3067static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
3068{
3069 int err;
3070
3071 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_CMD, cmd);
3072 if (err)
3073 return err;
3074
3075 return mv88e6xxx_g2_smi_phy_wait(chip);
3076}
3077
3078static int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, int addr,
3079 int reg, u16 *val)
3080{
3081 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
3082 int err;
3083
3084 err = mv88e6xxx_g2_smi_phy_wait(chip);
3085 if (err)
3086 return err;
3087
3088 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3089 if (err)
3090 return err;
3091
3092 return mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3093}
3094
3095static int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, int addr,
3096 int reg, u16 val)
3097{
3098 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
3099 int err;
3100
3101 err = mv88e6xxx_g2_smi_phy_wait(chip);
3102 if (err)
3103 return err;
3104
3105 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SMI_PHY_DATA, val);
3106 if (err)
3107 return err;
3108
3109 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
3110}
3111
Vivien Didelote57e5e72016-08-15 17:19:00 -04003112static const struct mv88e6xxx_ops mv88e6xxx_g2_smi_phy_ops = {
3113 .read = mv88e6xxx_g2_smi_phy_read,
3114 .write = mv88e6xxx_g2_smi_phy_write,
3115};
3116
Vivien Didelot97299342016-07-18 20:45:30 -04003117static int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
3118{
Vivien Didelot47395ed2016-07-18 20:45:33 -04003119 u16 reg;
Vivien Didelot97299342016-07-18 20:45:30 -04003120 int err;
Vivien Didelot97299342016-07-18 20:45:30 -04003121
Vivien Didelot47395ed2016-07-18 20:45:33 -04003122 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
3123 /* Consider the frames with reserved multicast destination
3124 * addresses matching 01:80:c2:00:00:2x as MGMT.
3125 */
3126 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_2X,
3127 0xffff);
3128 if (err)
3129 return err;
3130 }
3131
3132 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X)) {
3133 /* Consider the frames with reserved multicast destination
3134 * addresses matching 01:80:c2:00:00:0x as MGMT.
3135 */
3136 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X,
3137 0xffff);
3138 if (err)
3139 return err;
3140 }
Vivien Didelot08a01262016-05-09 13:22:50 -04003141
3142 /* Ignore removed tag data on doubly tagged packets, disable
3143 * flow control messages, force flow control priority to the
3144 * highest, and send all special multicast frames to the CPU
3145 * port at the highest priority.
3146 */
Vivien Didelot47395ed2016-07-18 20:45:33 -04003147 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
3148 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
3149 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
3150 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
3151 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelot08a01262016-05-09 13:22:50 -04003152 if (err)
3153 return err;
3154
3155 /* Program the DSA routing table. */
Vivien Didelotf22ab642016-07-18 20:45:31 -04003156 err = mv88e6xxx_g2_set_device_mapping(chip);
3157 if (err)
3158 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003159
Vivien Didelot51540412016-07-18 20:45:32 -04003160 /* Clear all trunk masks and mapping. */
3161 err = mv88e6xxx_g2_clear_trunk(chip);
3162 if (err)
3163 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003164
Vivien Didelot8ec61c72016-07-18 20:45:37 -04003165 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
3166 /* Disable ingress rate limiting by resetting all per port
3167 * ingress rate limit resources to their initial state.
3168 */
3169 err = mv88e6xxx_g2_clear_irl(chip);
3170 if (err)
3171 return err;
3172 }
3173
Vivien Didelot63ed8802016-07-18 20:45:35 -04003174 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
3175 /* Initialize Cross-chip Port VLAN Table to reset defaults */
3176 err = mv88e6xxx_write(chip, REG_GLOBAL2, GLOBAL2_PVT_ADDR,
3177 GLOBAL2_PVT_ADDR_OP_INIT_ONES);
3178 if (err)
3179 return err;
3180 }
3181
Vivien Didelot9bda8892016-07-18 20:45:36 -04003182 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
Vivien Didelot08a01262016-05-09 13:22:50 -04003183 /* Clear the priority override table. */
Vivien Didelot9bda8892016-07-18 20:45:36 -04003184 err = mv88e6xxx_g2_clear_pot(chip);
3185 if (err)
3186 return err;
Vivien Didelot08a01262016-05-09 13:22:50 -04003187 }
3188
Vivien Didelot97299342016-07-18 20:45:30 -04003189 return 0;
Vivien Didelot08a01262016-05-09 13:22:50 -04003190}
3191
Vivien Didelotf81ec902016-05-09 13:22:58 -04003192static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003193{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003194 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot552238b2016-05-09 13:22:49 -04003195 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003196 int i;
3197
Vivien Didelotfad09c72016-06-21 12:28:20 -04003198 chip->ds = ds;
3199 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04003200
Vivien Didelotfad09c72016-06-21 12:28:20 -04003201 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04003202
Vivien Didelotfad09c72016-06-21 12:28:20 -04003203 err = mv88e6xxx_switch_reset(chip);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003204 if (err)
3205 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003206
Vivien Didelot97299342016-07-18 20:45:30 -04003207 /* Setup Switch Port Registers */
3208 for (i = 0; i < chip->info->num_ports; i++) {
3209 err = mv88e6xxx_setup_port(chip, i);
3210 if (err)
3211 goto unlock;
3212 }
3213
3214 /* Setup Switch Global 1 Registers */
3215 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003216 if (err)
3217 goto unlock;
3218
Vivien Didelot97299342016-07-18 20:45:30 -04003219 /* Setup Switch Global 2 Registers */
3220 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
3221 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003222 if (err)
3223 goto unlock;
3224 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003225
Vivien Didelot6b17e862015-08-13 12:52:18 -04003226unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003227 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02003228
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003229 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003230}
3231
Vivien Didelot3b4caa12016-07-18 20:45:34 -04003232static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
3233{
3234 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3235 int err;
3236
3237 mutex_lock(&chip->reg_lock);
3238
3239 /* Has an indirect Switch MAC/WoL/WoF register in Global 2? */
3240 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_SWITCH_MAC))
3241 err = mv88e6xxx_g2_set_switch_mac(chip, addr);
3242 else
3243 err = mv88e6xxx_g1_set_switch_mac(chip, addr);
3244
3245 mutex_unlock(&chip->reg_lock);
3246
3247 return err;
3248}
3249
Vivien Didelote57e5e72016-08-15 17:19:00 -04003250static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003251{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003252 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003253 u16 val;
3254 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003255
Vivien Didelote57e5e72016-08-15 17:19:00 -04003256 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003257 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003258
Vivien Didelotfad09c72016-06-21 12:28:20 -04003259 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003260 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003261 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003262
3263 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003264}
3265
Vivien Didelote57e5e72016-08-15 17:19:00 -04003266static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003267{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003268 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04003269 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003270
Vivien Didelote57e5e72016-08-15 17:19:00 -04003271 if (phy >= chip->info->num_ports)
Andrew Lunn158bc062016-04-28 21:24:06 -04003272 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003273
Vivien Didelotfad09c72016-06-21 12:28:20 -04003274 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003275 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003276 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003277
3278 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003279}
3280
Vivien Didelotfad09c72016-06-21 12:28:20 -04003281static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02003282 struct device_node *np)
3283{
3284 static int index;
3285 struct mii_bus *bus;
3286 int err;
3287
Andrew Lunnb516d452016-06-04 21:17:06 +02003288 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003289 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02003290
Vivien Didelotfad09c72016-06-21 12:28:20 -04003291 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02003292 if (!bus)
3293 return -ENOMEM;
3294
Vivien Didelotfad09c72016-06-21 12:28:20 -04003295 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02003296 if (np) {
3297 bus->name = np->full_name;
3298 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
3299 } else {
3300 bus->name = "mv88e6xxx SMI";
3301 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
3302 }
3303
3304 bus->read = mv88e6xxx_mdio_read;
3305 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003306 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02003307
Vivien Didelotfad09c72016-06-21 12:28:20 -04003308 if (chip->mdio_np)
3309 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003310 else
3311 err = mdiobus_register(bus);
3312 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04003313 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02003314 goto out;
3315 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04003316 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003317
3318 return 0;
3319
3320out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003321 if (chip->mdio_np)
3322 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003323
3324 return err;
3325}
3326
Vivien Didelotfad09c72016-06-21 12:28:20 -04003327static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02003328
3329{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003330 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003331
3332 mdiobus_unregister(bus);
3333
Vivien Didelotfad09c72016-06-21 12:28:20 -04003334 if (chip->mdio_np)
3335 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02003336}
3337
Guenter Roeckc22995c2015-07-25 09:42:28 -07003338#ifdef CONFIG_NET_DSA_HWMON
3339
3340static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3341{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003342 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Vivien Didelot9c938292016-08-15 17:19:02 -04003343 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003344 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003345
3346 *temp = 0;
3347
Vivien Didelotfad09c72016-06-21 12:28:20 -04003348 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003349
Vivien Didelot9c938292016-08-15 17:19:02 -04003350 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003351 if (ret < 0)
3352 goto error;
3353
3354 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003355 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003356 if (ret < 0)
3357 goto error;
3358
Vivien Didelot9c938292016-08-15 17:19:02 -04003359 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003360 if (ret < 0)
3361 goto error;
3362
3363 /* Wait for temperature to stabilize */
3364 usleep_range(10000, 12000);
3365
Vivien Didelot9c938292016-08-15 17:19:02 -04003366 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
3367 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003368 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003369
3370 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04003371 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003372 if (ret < 0)
3373 goto error;
3374
3375 *temp = ((val & 0x1f) - 5) * 5;
3376
3377error:
Vivien Didelot9c938292016-08-15 17:19:02 -04003378 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003379 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003380 return ret;
3381}
3382
3383static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3384{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003385 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3386 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003387 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003388 int ret;
3389
3390 *temp = 0;
3391
Vivien Didelot9c938292016-08-15 17:19:02 -04003392 mutex_lock(&chip->reg_lock);
3393 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3394 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003395 if (ret < 0)
3396 return ret;
3397
Vivien Didelot9c938292016-08-15 17:19:02 -04003398 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003399
3400 return 0;
3401}
3402
Vivien Didelotf81ec902016-05-09 13:22:58 -04003403static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003404{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003405 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003406
Vivien Didelotfad09c72016-06-21 12:28:20 -04003407 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003408 return -EOPNOTSUPP;
3409
Vivien Didelotfad09c72016-06-21 12:28:20 -04003410 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003411 return mv88e63xx_get_temp(ds, temp);
3412
3413 return mv88e61xx_get_temp(ds, temp);
3414}
3415
Vivien Didelotf81ec902016-05-09 13:22:58 -04003416static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003417{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003418 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3419 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003420 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003421 int ret;
3422
Vivien Didelotfad09c72016-06-21 12:28:20 -04003423 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003424 return -EOPNOTSUPP;
3425
3426 *temp = 0;
3427
Vivien Didelot9c938292016-08-15 17:19:02 -04003428 mutex_lock(&chip->reg_lock);
3429 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3430 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003431 if (ret < 0)
3432 return ret;
3433
Vivien Didelot9c938292016-08-15 17:19:02 -04003434 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003435
3436 return 0;
3437}
3438
Vivien Didelotf81ec902016-05-09 13:22:58 -04003439static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003440{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003441 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3442 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003443 u16 val;
3444 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003445
Vivien Didelotfad09c72016-06-21 12:28:20 -04003446 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003447 return -EOPNOTSUPP;
3448
Vivien Didelot9c938292016-08-15 17:19:02 -04003449 mutex_lock(&chip->reg_lock);
3450 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3451 if (err)
3452 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003453 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003454 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3455 (val & 0xe0ff) | (temp << 8));
3456unlock:
3457 mutex_unlock(&chip->reg_lock);
3458
3459 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003460}
3461
Vivien Didelotf81ec902016-05-09 13:22:58 -04003462static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003463{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003464 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3465 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003466 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003467 int ret;
3468
Vivien Didelotfad09c72016-06-21 12:28:20 -04003469 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003470 return -EOPNOTSUPP;
3471
3472 *alarm = false;
3473
Vivien Didelot9c938292016-08-15 17:19:02 -04003474 mutex_lock(&chip->reg_lock);
3475 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3476 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003477 if (ret < 0)
3478 return ret;
3479
Vivien Didelot9c938292016-08-15 17:19:02 -04003480 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003481
3482 return 0;
3483}
3484#endif /* CONFIG_NET_DSA_HWMON */
3485
Vivien Didelot855b1932016-07-20 18:18:35 -04003486static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3487{
3488 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3489
3490 return chip->eeprom_len;
3491}
3492
3493static int mv88e6xxx_get_eeprom16(struct mv88e6xxx_chip *chip,
3494 struct ethtool_eeprom *eeprom, u8 *data)
3495{
3496 unsigned int offset = eeprom->offset;
3497 unsigned int len = eeprom->len;
3498 u16 val;
3499 int err;
3500
3501 eeprom->len = 0;
3502
3503 if (offset & 1) {
3504 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3505 if (err)
3506 return err;
3507
3508 *data++ = (val >> 8) & 0xff;
3509
3510 offset++;
3511 len--;
3512 eeprom->len++;
3513 }
3514
3515 while (len >= 2) {
3516 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3517 if (err)
3518 return err;
3519
3520 *data++ = val & 0xff;
3521 *data++ = (val >> 8) & 0xff;
3522
3523 offset += 2;
3524 len -= 2;
3525 eeprom->len += 2;
3526 }
3527
3528 if (len) {
3529 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3530 if (err)
3531 return err;
3532
3533 *data++ = val & 0xff;
3534
3535 offset++;
3536 len--;
3537 eeprom->len++;
3538 }
3539
3540 return 0;
3541}
3542
3543static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3544 struct ethtool_eeprom *eeprom, u8 *data)
3545{
3546 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3547 int err;
3548
3549 mutex_lock(&chip->reg_lock);
3550
3551 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3552 err = mv88e6xxx_get_eeprom16(chip, eeprom, data);
3553 else
3554 err = -EOPNOTSUPP;
3555
3556 mutex_unlock(&chip->reg_lock);
3557
3558 if (err)
3559 return err;
3560
3561 eeprom->magic = 0xc3ec4951;
3562
3563 return 0;
3564}
3565
3566static int mv88e6xxx_set_eeprom16(struct mv88e6xxx_chip *chip,
3567 struct ethtool_eeprom *eeprom, u8 *data)
3568{
3569 unsigned int offset = eeprom->offset;
3570 unsigned int len = eeprom->len;
3571 u16 val;
3572 int err;
3573
3574 /* Ensure the RO WriteEn bit is set */
3575 err = mv88e6xxx_read(chip, REG_GLOBAL2, GLOBAL2_EEPROM_CMD, &val);
3576 if (err)
3577 return err;
3578
3579 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
3580 return -EROFS;
3581
3582 eeprom->len = 0;
3583
3584 if (offset & 1) {
3585 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3586 if (err)
3587 return err;
3588
3589 val = (*data++ << 8) | (val & 0xff);
3590
3591 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3592 if (err)
3593 return err;
3594
3595 offset++;
3596 len--;
3597 eeprom->len++;
3598 }
3599
3600 while (len >= 2) {
3601 val = *data++;
3602 val |= *data++ << 8;
3603
3604 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3605 if (err)
3606 return err;
3607
3608 offset += 2;
3609 len -= 2;
3610 eeprom->len += 2;
3611 }
3612
3613 if (len) {
3614 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
3615 if (err)
3616 return err;
3617
3618 val = (val & 0xff00) | *data++;
3619
3620 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
3621 if (err)
3622 return err;
3623
3624 offset++;
3625 len--;
3626 eeprom->len++;
3627 }
3628
3629 return 0;
3630}
3631
3632static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3633 struct ethtool_eeprom *eeprom, u8 *data)
3634{
3635 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
3636 int err;
3637
3638 if (eeprom->magic != 0xc3ec4951)
3639 return -EINVAL;
3640
3641 mutex_lock(&chip->reg_lock);
3642
3643 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16))
3644 err = mv88e6xxx_set_eeprom16(chip, eeprom, data);
3645 else
3646 err = -EOPNOTSUPP;
3647
3648 mutex_unlock(&chip->reg_lock);
3649
3650 return err;
3651}
3652
Vivien Didelotf81ec902016-05-09 13:22:58 -04003653static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3654 [MV88E6085] = {
3655 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3656 .family = MV88E6XXX_FAMILY_6097,
3657 .name = "Marvell 88E6085",
3658 .num_databases = 4096,
3659 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003660 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003661 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003662 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3663 },
3664
3665 [MV88E6095] = {
3666 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3667 .family = MV88E6XXX_FAMILY_6095,
3668 .name = "Marvell 88E6095/88E6095F",
3669 .num_databases = 256,
3670 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003671 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003672 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003673 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3674 },
3675
3676 [MV88E6123] = {
3677 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3678 .family = MV88E6XXX_FAMILY_6165,
3679 .name = "Marvell 88E6123",
3680 .num_databases = 4096,
3681 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003682 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003683 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003684 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3685 },
3686
3687 [MV88E6131] = {
3688 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3689 .family = MV88E6XXX_FAMILY_6185,
3690 .name = "Marvell 88E6131",
3691 .num_databases = 256,
3692 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003693 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003694 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003695 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3696 },
3697
3698 [MV88E6161] = {
3699 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3700 .family = MV88E6XXX_FAMILY_6165,
3701 .name = "Marvell 88E6161",
3702 .num_databases = 4096,
3703 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003704 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003705 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003706 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3707 },
3708
3709 [MV88E6165] = {
3710 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3711 .family = MV88E6XXX_FAMILY_6165,
3712 .name = "Marvell 88E6165",
3713 .num_databases = 4096,
3714 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003715 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003716 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003717 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3718 },
3719
3720 [MV88E6171] = {
3721 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3722 .family = MV88E6XXX_FAMILY_6351,
3723 .name = "Marvell 88E6171",
3724 .num_databases = 4096,
3725 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003726 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003727 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003728 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3729 },
3730
3731 [MV88E6172] = {
3732 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3733 .family = MV88E6XXX_FAMILY_6352,
3734 .name = "Marvell 88E6172",
3735 .num_databases = 4096,
3736 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003737 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003738 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003739 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3740 },
3741
3742 [MV88E6175] = {
3743 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3744 .family = MV88E6XXX_FAMILY_6351,
3745 .name = "Marvell 88E6175",
3746 .num_databases = 4096,
3747 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003748 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003749 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003750 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3751 },
3752
3753 [MV88E6176] = {
3754 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3755 .family = MV88E6XXX_FAMILY_6352,
3756 .name = "Marvell 88E6176",
3757 .num_databases = 4096,
3758 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003759 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003760 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003761 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3762 },
3763
3764 [MV88E6185] = {
3765 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3766 .family = MV88E6XXX_FAMILY_6185,
3767 .name = "Marvell 88E6185",
3768 .num_databases = 256,
3769 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003770 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003771 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003772 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3773 },
3774
3775 [MV88E6240] = {
3776 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3777 .family = MV88E6XXX_FAMILY_6352,
3778 .name = "Marvell 88E6240",
3779 .num_databases = 4096,
3780 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003781 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003782 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003783 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3784 },
3785
3786 [MV88E6320] = {
3787 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3788 .family = MV88E6XXX_FAMILY_6320,
3789 .name = "Marvell 88E6320",
3790 .num_databases = 4096,
3791 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003792 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003793 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003794 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3795 },
3796
3797 [MV88E6321] = {
3798 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3799 .family = MV88E6XXX_FAMILY_6320,
3800 .name = "Marvell 88E6321",
3801 .num_databases = 4096,
3802 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003803 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003804 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003805 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3806 },
3807
3808 [MV88E6350] = {
3809 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3810 .family = MV88E6XXX_FAMILY_6351,
3811 .name = "Marvell 88E6350",
3812 .num_databases = 4096,
3813 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003814 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003815 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003816 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3817 },
3818
3819 [MV88E6351] = {
3820 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3821 .family = MV88E6XXX_FAMILY_6351,
3822 .name = "Marvell 88E6351",
3823 .num_databases = 4096,
3824 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003825 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003826 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003827 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3828 },
3829
3830 [MV88E6352] = {
3831 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3832 .family = MV88E6XXX_FAMILY_6352,
3833 .name = "Marvell 88E6352",
3834 .num_databases = 4096,
3835 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003836 .port_base_addr = 0x10,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003837 .age_time_coeff = 15000,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3839 },
3840};
3841
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003842static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003843{
Vivien Didelota439c062016-04-17 13:23:58 -04003844 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003845
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003846 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3847 if (mv88e6xxx_table[i].prod_num == prod_num)
3848 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003849
Vivien Didelotb9b37712015-10-30 19:39:48 -04003850 return NULL;
3851}
3852
Vivien Didelotfad09c72016-06-21 12:28:20 -04003853static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003854{
3855 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003856 unsigned int prod_num, rev;
3857 u16 id;
3858 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003859
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003860 mutex_lock(&chip->reg_lock);
3861 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3862 mutex_unlock(&chip->reg_lock);
3863 if (err)
3864 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003865
3866 prod_num = (id & 0xfff0) >> 4;
3867 rev = id & 0x000f;
3868
3869 info = mv88e6xxx_lookup_info(prod_num);
3870 if (!info)
3871 return -ENODEV;
3872
Vivien Didelotcaac8542016-06-20 13:14:09 -04003873 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003875
Vivien Didelotfad09c72016-06-21 12:28:20 -04003876 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3877 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003878
3879 return 0;
3880}
3881
Vivien Didelotfad09c72016-06-21 12:28:20 -04003882static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003883{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003884 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003885
Vivien Didelotfad09c72016-06-21 12:28:20 -04003886 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3887 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003888 return NULL;
3889
Vivien Didelotfad09c72016-06-21 12:28:20 -04003890 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003891
Vivien Didelotfad09c72016-06-21 12:28:20 -04003892 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003893
Vivien Didelotfad09c72016-06-21 12:28:20 -04003894 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003895}
3896
Vivien Didelote57e5e72016-08-15 17:19:00 -04003897static const struct mv88e6xxx_ops mv88e6xxx_phy_ops = {
3898 .read = mv88e6xxx_read,
3899 .write = mv88e6xxx_write,
3900};
3901
3902static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3903{
3904 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SMI_PHY)) {
3905 chip->phy_ops = &mv88e6xxx_g2_smi_phy_ops;
3906 } else if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU)) {
3907 chip->phy_ops = &mv88e6xxx_phy_ppu_ops;
3908 mv88e6xxx_ppu_state_init(chip);
3909 } else {
3910 chip->phy_ops = &mv88e6xxx_phy_ops;
3911 }
3912}
3913
Vivien Didelotfad09c72016-06-21 12:28:20 -04003914static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003915 struct mii_bus *bus, int sw_addr)
3916{
3917 /* ADDR[0] pin is unavailable externally and considered zero */
3918 if (sw_addr & 0x1)
3919 return -EINVAL;
3920
Vivien Didelot914b32f2016-06-20 13:14:11 -04003921 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003922 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003923 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003924 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003925 else
3926 return -EINVAL;
3927
Vivien Didelotfad09c72016-06-21 12:28:20 -04003928 chip->bus = bus;
3929 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003930
3931 return 0;
3932}
3933
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003934static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3935 struct device *host_dev, int sw_addr,
3936 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003937{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003938 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003939 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003940 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003941
Vivien Didelota439c062016-04-17 13:23:58 -04003942 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003943 if (!bus)
3944 return NULL;
3945
Vivien Didelotfad09c72016-06-21 12:28:20 -04003946 chip = mv88e6xxx_alloc_chip(dsa_dev);
3947 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003948 return NULL;
3949
Vivien Didelotcaac8542016-06-20 13:14:09 -04003950 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003951 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003952
Vivien Didelotfad09c72016-06-21 12:28:20 -04003953 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003954 if (err)
3955 goto free;
3956
Vivien Didelotfad09c72016-06-21 12:28:20 -04003957 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003958 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003959 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003960
Vivien Didelote57e5e72016-08-15 17:19:00 -04003961 mv88e6xxx_phy_init(chip);
3962
Vivien Didelotfad09c72016-06-21 12:28:20 -04003963 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003964 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003965 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003966
Vivien Didelotfad09c72016-06-21 12:28:20 -04003967 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003968
Vivien Didelotfad09c72016-06-21 12:28:20 -04003969 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003970free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003971 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003972
3973 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003974}
3975
Vivien Didelot57d32312016-06-20 13:13:58 -04003976static struct dsa_switch_driver mv88e6xxx_switch_driver = {
Vivien Didelotf81ec902016-05-09 13:22:58 -04003977 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003978 .probe = mv88e6xxx_drv_probe,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003979 .setup = mv88e6xxx_setup,
3980 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003981 .adjust_link = mv88e6xxx_adjust_link,
3982 .get_strings = mv88e6xxx_get_strings,
3983 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3984 .get_sset_count = mv88e6xxx_get_sset_count,
3985 .set_eee = mv88e6xxx_set_eee,
3986 .get_eee = mv88e6xxx_get_eee,
3987#ifdef CONFIG_NET_DSA_HWMON
3988 .get_temp = mv88e6xxx_get_temp,
3989 .get_temp_limit = mv88e6xxx_get_temp_limit,
3990 .set_temp_limit = mv88e6xxx_set_temp_limit,
3991 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3992#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003993 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003994 .get_eeprom = mv88e6xxx_get_eeprom,
3995 .set_eeprom = mv88e6xxx_set_eeprom,
3996 .get_regs_len = mv88e6xxx_get_regs_len,
3997 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003998 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003999 .port_bridge_join = mv88e6xxx_port_bridge_join,
4000 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4001 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
4002 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4003 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4004 .port_vlan_add = mv88e6xxx_port_vlan_add,
4005 .port_vlan_del = mv88e6xxx_port_vlan_del,
4006 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4007 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4008 .port_fdb_add = mv88e6xxx_port_fdb_add,
4009 .port_fdb_del = mv88e6xxx_port_fdb_del,
4010 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
4011};
4012
Vivien Didelotfad09c72016-06-21 12:28:20 -04004013static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004014 struct device_node *np)
4015{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004017 struct dsa_switch *ds;
4018
4019 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
4020 if (!ds)
4021 return -ENOMEM;
4022
4023 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004024 ds->priv = chip;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004025 ds->drv = &mv88e6xxx_switch_driver;
4026
4027 dev_set_drvdata(dev, ds);
4028
4029 return dsa_register_switch(ds, np);
4030}
4031
Vivien Didelotfad09c72016-06-21 12:28:20 -04004032static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004033{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004034 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004035}
4036
Vivien Didelot57d32312016-06-20 13:13:58 -04004037static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004038{
4039 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004040 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004041 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004042 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004043 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004044 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004045
Vivien Didelotcaac8542016-06-20 13:14:09 -04004046 compat_info = of_device_get_match_data(dev);
4047 if (!compat_info)
4048 return -EINVAL;
4049
Vivien Didelotfad09c72016-06-21 12:28:20 -04004050 chip = mv88e6xxx_alloc_chip(dev);
4051 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004052 return -ENOMEM;
4053
Vivien Didelotfad09c72016-06-21 12:28:20 -04004054 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004055
Vivien Didelotfad09c72016-06-21 12:28:20 -04004056 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004057 if (err)
4058 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004059
Vivien Didelotfad09c72016-06-21 12:28:20 -04004060 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004061 if (err)
4062 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004063
Vivien Didelote57e5e72016-08-15 17:19:00 -04004064 mv88e6xxx_phy_init(chip);
4065
Vivien Didelotfad09c72016-06-21 12:28:20 -04004066 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
4067 if (IS_ERR(chip->reset))
4068 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02004069
Vivien Didelot855b1932016-07-20 18:18:35 -04004070 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_EEPROM16) &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004071 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004072 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004073
Vivien Didelotfad09c72016-06-21 12:28:20 -04004074 err = mv88e6xxx_mdio_register(chip, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02004075 if (err)
4076 return err;
4077
Vivien Didelotfad09c72016-06-21 12:28:20 -04004078 err = mv88e6xxx_register_switch(chip, np);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004079 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04004080 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004081 return err;
4082 }
4083
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004084 return 0;
4085}
4086
4087static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4088{
4089 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004090 struct mv88e6xxx_chip *chip = ds_to_priv(ds);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004091
Vivien Didelotfad09c72016-06-21 12:28:20 -04004092 mv88e6xxx_unregister_switch(chip);
4093 mv88e6xxx_mdio_unregister(chip);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004094}
4095
4096static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004097 {
4098 .compatible = "marvell,mv88e6085",
4099 .data = &mv88e6xxx_table[MV88E6085],
4100 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004101 { /* sentinel */ },
4102};
4103
4104MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4105
4106static struct mdio_driver mv88e6xxx_driver = {
4107 .probe = mv88e6xxx_probe,
4108 .remove = mv88e6xxx_remove,
4109 .mdiodrv.driver = {
4110 .name = "mv88e6085",
4111 .of_match_table = mv88e6xxx_of_match,
4112 },
4113};
4114
Ben Hutchings98e67302011-11-25 14:36:19 +00004115static int __init mv88e6xxx_init(void)
4116{
Vivien Didelotf81ec902016-05-09 13:22:58 -04004117 register_switch_driver(&mv88e6xxx_switch_driver);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004118 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004119}
4120module_init(mv88e6xxx_init);
4121
4122static void __exit mv88e6xxx_cleanup(void)
4123{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004124 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelotf81ec902016-05-09 13:22:58 -04004125 unregister_switch_driver(&mv88e6xxx_switch_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004126}
4127module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004128
4129MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4130MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4131MODULE_LICENSE("GPL");