blob: 3d260da7caf5045f80f679c169175437954a875d [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
2 * net/dsa/mv88e6xxx.c - Marvell 88e6xxx switch chip support
3 * Copyright (c) 2008 Marvell Semiconductor
4 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04005 * Copyright (c) 2015 CMC Electronics, Inc.
6 * Added support for VLAN Table Unit operations
7 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Barry Grussling19b2f972013-01-08 16:05:54 +000014#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070015#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020016#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070017#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000018#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000019#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000020#include <linux/module.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000021#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010022#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000023#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000024#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040025#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000026#include "mv88e6xxx.h"
27
Andrew Lunn158bc062016-04-28 21:24:06 -040028static void assert_smi_lock(struct mv88e6xxx_priv_state *ps)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040029{
Vivien Didelot3996a4f2015-10-30 18:56:45 -040030 if (unlikely(!mutex_is_locked(&ps->smi_mutex))) {
Andrew Lunn158bc062016-04-28 21:24:06 -040031 dev_err(ps->dev, "SMI lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040032 dump_stack();
33 }
34}
35
Barry Grussling3675c8d2013-01-08 16:05:53 +000036/* If the switch's ADDR[4:0] strap pins are strapped to zero, it will
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037 * use all 32 SMI bus addresses on its SMI bus, and all switch registers
38 * will be directly accessible on some {device address,register address}
39 * pair. If the ADDR[4:0] pins are not strapped to zero, the switch
40 * will only respond to SMI transactions to that specific address, and
41 * an indirect addressing mechanism needs to be used to access its
42 * registers.
43 */
44static int mv88e6xxx_reg_wait_ready(struct mii_bus *bus, int sw_addr)
45{
46 int ret;
47 int i;
48
49 for (i = 0; i < 16; i++) {
Neil Armstrong6e899e62015-10-22 10:37:53 +020050 ret = mdiobus_read_nested(bus, sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000051 if (ret < 0)
52 return ret;
53
Andrew Lunncca8b132015-04-02 04:06:39 +020054 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000055 return 0;
56 }
57
58 return -ETIMEDOUT;
59}
60
Vivien Didelotb9b37712015-10-30 19:39:48 -040061static int __mv88e6xxx_reg_read(struct mii_bus *bus, int sw_addr, int addr,
62 int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063{
64 int ret;
65
66 if (sw_addr == 0)
Neil Armstrong6e899e62015-10-22 10:37:53 +020067 return mdiobus_read_nested(bus, addr, reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000068
Barry Grussling3675c8d2013-01-08 16:05:53 +000069 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000070 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
71 if (ret < 0)
72 return ret;
73
Barry Grussling3675c8d2013-01-08 16:05:53 +000074 /* Transmit the read command. */
Neil Armstrong6e899e62015-10-22 10:37:53 +020075 ret = mdiobus_write_nested(bus, sw_addr, SMI_CMD,
76 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000077 if (ret < 0)
78 return ret;
79
Barry Grussling3675c8d2013-01-08 16:05:53 +000080 /* Wait for the read command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000081 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
82 if (ret < 0)
83 return ret;
84
Barry Grussling3675c8d2013-01-08 16:05:53 +000085 /* Read the data. */
Neil Armstrong6e899e62015-10-22 10:37:53 +020086 ret = mdiobus_read_nested(bus, sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000087 if (ret < 0)
88 return ret;
89
90 return ret & 0xffff;
91}
92
Andrew Lunn158bc062016-04-28 21:24:06 -040093static int _mv88e6xxx_reg_read(struct mv88e6xxx_priv_state *ps,
94 int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000095{
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000096 int ret;
97
Andrew Lunn158bc062016-04-28 21:24:06 -040098 assert_smi_lock(ps);
Vivien Didelot3996a4f2015-10-30 18:56:45 -040099
Andrew Lunna77d43f2016-04-13 02:40:42 +0200100 ret = __mv88e6xxx_reg_read(ps->bus, ps->sw_addr, addr, reg);
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500101 if (ret < 0)
102 return ret;
103
Andrew Lunn158bc062016-04-28 21:24:06 -0400104 dev_dbg(ps->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500105 addr, reg, ret);
106
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000107 return ret;
108}
109
Andrew Lunn158bc062016-04-28 21:24:06 -0400110int mv88e6xxx_reg_read(struct mv88e6xxx_priv_state *ps, int addr, int reg)
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700111{
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700112 int ret;
113
114 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400115 ret = _mv88e6xxx_reg_read(ps, addr, reg);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700116 mutex_unlock(&ps->smi_mutex);
117
118 return ret;
119}
120
Vivien Didelotb9b37712015-10-30 19:39:48 -0400121static int __mv88e6xxx_reg_write(struct mii_bus *bus, int sw_addr, int addr,
122 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123{
124 int ret;
125
126 if (sw_addr == 0)
Neil Armstrong6e899e62015-10-22 10:37:53 +0200127 return mdiobus_write_nested(bus, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000128
Barry Grussling3675c8d2013-01-08 16:05:53 +0000129 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
131 if (ret < 0)
132 return ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Transmit the data to write. */
Neil Armstrong6e899e62015-10-22 10:37:53 +0200135 ret = mdiobus_write_nested(bus, sw_addr, SMI_DATA, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the write command. */
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 ret = mdiobus_write_nested(bus, sw_addr, SMI_CMD,
141 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the write command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
147 if (ret < 0)
148 return ret;
149
150 return 0;
151}
152
Andrew Lunn158bc062016-04-28 21:24:06 -0400153static int _mv88e6xxx_reg_write(struct mv88e6xxx_priv_state *ps, int addr,
154 int reg, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000155{
Andrew Lunn158bc062016-04-28 21:24:06 -0400156 assert_smi_lock(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000157
Andrew Lunn158bc062016-04-28 21:24:06 -0400158 dev_dbg(ps->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500159 addr, reg, val);
160
Andrew Lunna77d43f2016-04-13 02:40:42 +0200161 return __mv88e6xxx_reg_write(ps->bus, ps->sw_addr, addr, reg, val);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700162}
163
Andrew Lunn158bc062016-04-28 21:24:06 -0400164int mv88e6xxx_reg_write(struct mv88e6xxx_priv_state *ps, int addr,
165 int reg, u16 val)
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700166{
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700167 int ret;
168
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000169 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400170 ret = _mv88e6xxx_reg_write(ps, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000171 mutex_unlock(&ps->smi_mutex);
172
173 return ret;
174}
175
Vivien Didelot1d13a062016-05-09 13:22:43 -0400176static int mv88e6xxx_set_addr_direct(struct dsa_switch *ds, u8 *addr)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000177{
Andrew Lunn158bc062016-04-28 21:24:06 -0400178 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200179 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000180
Andrew Lunn158bc062016-04-28 21:24:06 -0400181 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_01,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200182 (addr[0] << 8) | addr[1]);
183 if (err)
184 return err;
185
Andrew Lunn158bc062016-04-28 21:24:06 -0400186 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_23,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200187 (addr[2] << 8) | addr[3]);
188 if (err)
189 return err;
190
Andrew Lunn158bc062016-04-28 21:24:06 -0400191 return mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MAC_45,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200192 (addr[4] << 8) | addr[5]);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000193}
194
Vivien Didelot1d13a062016-05-09 13:22:43 -0400195static int mv88e6xxx_set_addr_indirect(struct dsa_switch *ds, u8 *addr)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000196{
Andrew Lunn158bc062016-04-28 21:24:06 -0400197 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000198 int ret;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200199 int i;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000200
201 for (i = 0; i < 6; i++) {
202 int j;
203
Barry Grussling3675c8d2013-01-08 16:05:53 +0000204 /* Write the MAC address byte. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400205 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SWITCH_MAC,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200206 GLOBAL2_SWITCH_MAC_BUSY |
207 (i << 8) | addr[i]);
208 if (ret)
209 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000210
Barry Grussling3675c8d2013-01-08 16:05:53 +0000211 /* Wait for the write to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000212 for (j = 0; j < 16; j++) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400213 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200214 GLOBAL2_SWITCH_MAC);
215 if (ret < 0)
216 return ret;
217
Andrew Lunncca8b132015-04-02 04:06:39 +0200218 if ((ret & GLOBAL2_SWITCH_MAC_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000219 break;
220 }
221 if (j == 16)
222 return -ETIMEDOUT;
223 }
224
225 return 0;
226}
227
Vivien Didelot1d13a062016-05-09 13:22:43 -0400228int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
229{
230 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
231
232 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SWITCH_MAC))
233 return mv88e6xxx_set_addr_indirect(ds, addr);
234 else
235 return mv88e6xxx_set_addr_direct(ds, addr);
236}
237
Andrew Lunn158bc062016-04-28 21:24:06 -0400238static int _mv88e6xxx_phy_read(struct mv88e6xxx_priv_state *ps, int addr,
239 int regnum)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000240{
241 if (addr >= 0)
Andrew Lunn158bc062016-04-28 21:24:06 -0400242 return _mv88e6xxx_reg_read(ps, addr, regnum);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000243 return 0xffff;
244}
245
Andrew Lunn158bc062016-04-28 21:24:06 -0400246static int _mv88e6xxx_phy_write(struct mv88e6xxx_priv_state *ps, int addr,
247 int regnum, u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000248{
249 if (addr >= 0)
Andrew Lunn158bc062016-04-28 21:24:06 -0400250 return _mv88e6xxx_reg_write(ps, addr, regnum, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000251 return 0;
252}
253
Andrew Lunn158bc062016-04-28 21:24:06 -0400254static int mv88e6xxx_ppu_disable(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000255{
256 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000257 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000258
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400259 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200260 if (ret < 0)
261 return ret;
262
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400263 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL,
264 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200265 if (ret)
266 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000267
Barry Grussling19b2f972013-01-08 16:05:54 +0000268 timeout = jiffies + 1 * HZ;
269 while (time_before(jiffies, timeout)) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400270 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200271 if (ret < 0)
272 return ret;
273
Barry Grussling19b2f972013-01-08 16:05:54 +0000274 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200275 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
276 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000277 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000278 }
279
280 return -ETIMEDOUT;
281}
282
Andrew Lunn158bc062016-04-28 21:24:06 -0400283static int mv88e6xxx_ppu_enable(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000284{
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200285 int ret, err;
Barry Grussling19b2f972013-01-08 16:05:54 +0000286 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000287
Andrew Lunn158bc062016-04-28 21:24:06 -0400288 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_CONTROL);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200289 if (ret < 0)
290 return ret;
291
Andrew Lunn158bc062016-04-28 21:24:06 -0400292 err = mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL,
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200293 ret | GLOBAL_CONTROL_PPU_ENABLE);
294 if (err)
295 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000296
Barry Grussling19b2f972013-01-08 16:05:54 +0000297 timeout = jiffies + 1 * HZ;
298 while (time_before(jiffies, timeout)) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400299 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATUS);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200300 if (ret < 0)
301 return ret;
302
Barry Grussling19b2f972013-01-08 16:05:54 +0000303 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200304 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
305 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000306 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000307 }
308
309 return -ETIMEDOUT;
310}
311
312static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
313{
314 struct mv88e6xxx_priv_state *ps;
315
316 ps = container_of(ugly, struct mv88e6xxx_priv_state, ppu_work);
317 if (mutex_trylock(&ps->ppu_mutex)) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400318 if (mv88e6xxx_ppu_enable(ps) == 0)
Barry Grussling85686582013-01-08 16:05:56 +0000319 ps->ppu_disabled = 0;
320 mutex_unlock(&ps->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000321 }
322}
323
324static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
325{
326 struct mv88e6xxx_priv_state *ps = (void *)_ps;
327
328 schedule_work(&ps->ppu_work);
329}
330
Andrew Lunn158bc062016-04-28 21:24:06 -0400331static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000332{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000333 int ret;
334
335 mutex_lock(&ps->ppu_mutex);
336
Barry Grussling3675c8d2013-01-08 16:05:53 +0000337 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000338 * we can access the PHY registers. If it was already
339 * disabled, cancel the timer that is going to re-enable
340 * it.
341 */
342 if (!ps->ppu_disabled) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400343 ret = mv88e6xxx_ppu_disable(ps);
Barry Grussling85686582013-01-08 16:05:56 +0000344 if (ret < 0) {
345 mutex_unlock(&ps->ppu_mutex);
346 return ret;
347 }
348 ps->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000349 } else {
Barry Grussling85686582013-01-08 16:05:56 +0000350 del_timer(&ps->ppu_timer);
351 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000352 }
353
354 return ret;
355}
356
Andrew Lunn158bc062016-04-28 21:24:06 -0400357static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000358{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000359 /* Schedule a timer to re-enable the PHY polling unit. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000360 mod_timer(&ps->ppu_timer, jiffies + msecs_to_jiffies(10));
361 mutex_unlock(&ps->ppu_mutex);
362}
363
Andrew Lunn158bc062016-04-28 21:24:06 -0400364void mv88e6xxx_ppu_state_init(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000365{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000366 mutex_init(&ps->ppu_mutex);
367 INIT_WORK(&ps->ppu_work, mv88e6xxx_ppu_reenable_work);
368 init_timer(&ps->ppu_timer);
369 ps->ppu_timer.data = (unsigned long)ps;
370 ps->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
371}
372
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400373static int mv88e6xxx_phy_read_ppu(struct mv88e6xxx_priv_state *ps, int addr,
374 int regnum)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000375{
376 int ret;
377
Andrew Lunn158bc062016-04-28 21:24:06 -0400378 ret = mv88e6xxx_ppu_access_get(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000379 if (ret >= 0) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400380 ret = _mv88e6xxx_reg_read(ps, addr, regnum);
Andrew Lunn158bc062016-04-28 21:24:06 -0400381 mv88e6xxx_ppu_access_put(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000382 }
383
384 return ret;
385}
386
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400387static int mv88e6xxx_phy_write_ppu(struct mv88e6xxx_priv_state *ps, int addr,
388 int regnum, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000389{
390 int ret;
391
Andrew Lunn158bc062016-04-28 21:24:06 -0400392 ret = mv88e6xxx_ppu_access_get(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000393 if (ret >= 0) {
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400394 ret = _mv88e6xxx_reg_write(ps, addr, regnum, val);
Andrew Lunn158bc062016-04-28 21:24:06 -0400395 mv88e6xxx_ppu_access_put(ps);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000396 }
397
398 return ret;
399}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000400
Andrew Lunn158bc062016-04-28 21:24:06 -0400401static bool mv88e6xxx_6065_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200402{
Vivien Didelot22356472016-04-17 13:24:00 -0400403 return ps->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200404}
405
Andrew Lunn158bc062016-04-28 21:24:06 -0400406static bool mv88e6xxx_6095_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200407{
Vivien Didelot22356472016-04-17 13:24:00 -0400408 return ps->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200409}
410
Andrew Lunn158bc062016-04-28 21:24:06 -0400411static bool mv88e6xxx_6097_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200412{
Vivien Didelot22356472016-04-17 13:24:00 -0400413 return ps->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200414}
415
Andrew Lunn158bc062016-04-28 21:24:06 -0400416static bool mv88e6xxx_6165_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200417{
Vivien Didelot22356472016-04-17 13:24:00 -0400418 return ps->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200419}
420
Andrew Lunn158bc062016-04-28 21:24:06 -0400421static bool mv88e6xxx_6185_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200422{
Vivien Didelot22356472016-04-17 13:24:00 -0400423 return ps->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200424}
425
Andrew Lunn158bc062016-04-28 21:24:06 -0400426static bool mv88e6xxx_6320_family(struct mv88e6xxx_priv_state *ps)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700427{
Vivien Didelot22356472016-04-17 13:24:00 -0400428 return ps->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700429}
430
Andrew Lunn158bc062016-04-28 21:24:06 -0400431static bool mv88e6xxx_6351_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200432{
Vivien Didelot22356472016-04-17 13:24:00 -0400433 return ps->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200434}
435
Andrew Lunn158bc062016-04-28 21:24:06 -0400436static bool mv88e6xxx_6352_family(struct mv88e6xxx_priv_state *ps)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200437{
Vivien Didelot22356472016-04-17 13:24:00 -0400438 return ps->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200439}
440
Andrew Lunn158bc062016-04-28 21:24:06 -0400441static unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_priv_state *ps)
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400442{
Vivien Didelotcd5a2c82016-04-17 13:24:02 -0400443 return ps->info->num_databases;
Vivien Didelotf74df0b2016-03-31 16:53:43 -0400444}
445
Andrew Lunn158bc062016-04-28 21:24:06 -0400446static bool mv88e6xxx_has_fid_reg(struct mv88e6xxx_priv_state *ps)
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400447{
448 /* Does the device have dedicated FID registers for ATU and VTU ops? */
Andrew Lunn158bc062016-04-28 21:24:06 -0400449 if (mv88e6xxx_6097_family(ps) || mv88e6xxx_6165_family(ps) ||
450 mv88e6xxx_6351_family(ps) || mv88e6xxx_6352_family(ps))
Vivien Didelotb426e5f2016-03-31 16:53:42 -0400451 return true;
452
453 return false;
454}
455
Andrew Lunndea87022015-08-31 15:56:47 +0200456/* We expect the switch to perform auto negotiation if there is a real
457 * phy. However, in the case of a fixed link phy, we force the port
458 * settings from the fixed link settings.
459 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400460static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
461 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200462{
463 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200464 u32 reg;
465 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200466
467 if (!phy_is_pseudo_fixed_link(phydev))
468 return;
469
470 mutex_lock(&ps->smi_mutex);
471
Andrew Lunn158bc062016-04-28 21:24:06 -0400472 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunndea87022015-08-31 15:56:47 +0200473 if (ret < 0)
474 goto out;
475
476 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
477 PORT_PCS_CTRL_FORCE_LINK |
478 PORT_PCS_CTRL_DUPLEX_FULL |
479 PORT_PCS_CTRL_FORCE_DUPLEX |
480 PORT_PCS_CTRL_UNFORCED);
481
482 reg |= PORT_PCS_CTRL_FORCE_LINK;
483 if (phydev->link)
484 reg |= PORT_PCS_CTRL_LINK_UP;
485
Andrew Lunn158bc062016-04-28 21:24:06 -0400486 if (mv88e6xxx_6065_family(ps) && phydev->speed > SPEED_100)
Andrew Lunndea87022015-08-31 15:56:47 +0200487 goto out;
488
489 switch (phydev->speed) {
490 case SPEED_1000:
491 reg |= PORT_PCS_CTRL_1000;
492 break;
493 case SPEED_100:
494 reg |= PORT_PCS_CTRL_100;
495 break;
496 case SPEED_10:
497 reg |= PORT_PCS_CTRL_10;
498 break;
499 default:
500 pr_info("Unknown speed");
501 goto out;
502 }
503
504 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
505 if (phydev->duplex == DUPLEX_FULL)
506 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
507
Andrew Lunn158bc062016-04-28 21:24:06 -0400508 if ((mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps)) &&
Vivien Didelot009a2b92016-04-17 13:24:01 -0400509 (port >= ps->info->num_ports - 2)) {
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200510 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
511 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
512 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
513 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
514 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
515 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
516 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
517 }
Andrew Lunn158bc062016-04-28 21:24:06 -0400518 _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_PCS_CTRL, reg);
Andrew Lunndea87022015-08-31 15:56:47 +0200519
520out:
521 mutex_unlock(&ps->smi_mutex);
522}
523
Andrew Lunn158bc062016-04-28 21:24:06 -0400524static int _mv88e6xxx_stats_wait(struct mv88e6xxx_priv_state *ps)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525{
526 int ret;
527 int i;
528
529 for (i = 0; i < 10; i++) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400530 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200531 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000532 return 0;
533 }
534
535 return -ETIMEDOUT;
536}
537
Andrew Lunn158bc062016-04-28 21:24:06 -0400538static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_priv_state *ps,
539 int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000540{
541 int ret;
542
Andrew Lunn158bc062016-04-28 21:24:06 -0400543 if (mv88e6xxx_6320_family(ps) || mv88e6xxx_6352_family(ps))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200544 port = (port + 1) << 5;
545
Barry Grussling3675c8d2013-01-08 16:05:53 +0000546 /* Snapshot the hardware statistics counters for this port. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400547 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200548 GLOBAL_STATS_OP_CAPTURE_PORT |
549 GLOBAL_STATS_OP_HIST_RX_TX | port);
550 if (ret < 0)
551 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000552
Barry Grussling3675c8d2013-01-08 16:05:53 +0000553 /* Wait for the snapshotting to complete. */
Andrew Lunn158bc062016-04-28 21:24:06 -0400554 ret = _mv88e6xxx_stats_wait(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000555 if (ret < 0)
556 return ret;
557
558 return 0;
559}
560
Andrew Lunn158bc062016-04-28 21:24:06 -0400561static void _mv88e6xxx_stats_read(struct mv88e6xxx_priv_state *ps,
562 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000563{
564 u32 _val;
565 int ret;
566
567 *val = 0;
568
Andrew Lunn158bc062016-04-28 21:24:06 -0400569 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
Andrew Lunn31888232015-05-06 01:09:54 +0200570 GLOBAL_STATS_OP_READ_CAPTURED |
571 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000572 if (ret < 0)
573 return;
574
Andrew Lunn158bc062016-04-28 21:24:06 -0400575 ret = _mv88e6xxx_stats_wait(ps);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000576 if (ret < 0)
577 return;
578
Andrew Lunn158bc062016-04-28 21:24:06 -0400579 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000580 if (ret < 0)
581 return;
582
583 _val = ret << 16;
584
Andrew Lunn158bc062016-04-28 21:24:06 -0400585 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000586 if (ret < 0)
587 return;
588
589 *val = _val | ret;
590}
591
Andrew Lunne413e7e2015-04-02 04:06:38 +0200592static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100593 { "in_good_octets", 8, 0x00, BANK0, },
594 { "in_bad_octets", 4, 0x02, BANK0, },
595 { "in_unicast", 4, 0x04, BANK0, },
596 { "in_broadcasts", 4, 0x06, BANK0, },
597 { "in_multicasts", 4, 0x07, BANK0, },
598 { "in_pause", 4, 0x16, BANK0, },
599 { "in_undersize", 4, 0x18, BANK0, },
600 { "in_fragments", 4, 0x19, BANK0, },
601 { "in_oversize", 4, 0x1a, BANK0, },
602 { "in_jabber", 4, 0x1b, BANK0, },
603 { "in_rx_error", 4, 0x1c, BANK0, },
604 { "in_fcs_error", 4, 0x1d, BANK0, },
605 { "out_octets", 8, 0x0e, BANK0, },
606 { "out_unicast", 4, 0x10, BANK0, },
607 { "out_broadcasts", 4, 0x13, BANK0, },
608 { "out_multicasts", 4, 0x12, BANK0, },
609 { "out_pause", 4, 0x15, BANK0, },
610 { "excessive", 4, 0x11, BANK0, },
611 { "collisions", 4, 0x1e, BANK0, },
612 { "deferred", 4, 0x05, BANK0, },
613 { "single", 4, 0x14, BANK0, },
614 { "multiple", 4, 0x17, BANK0, },
615 { "out_fcs_error", 4, 0x03, BANK0, },
616 { "late", 4, 0x1f, BANK0, },
617 { "hist_64bytes", 4, 0x08, BANK0, },
618 { "hist_65_127bytes", 4, 0x09, BANK0, },
619 { "hist_128_255bytes", 4, 0x0a, BANK0, },
620 { "hist_256_511bytes", 4, 0x0b, BANK0, },
621 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
622 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
623 { "sw_in_discards", 4, 0x10, PORT, },
624 { "sw_in_filtered", 2, 0x12, PORT, },
625 { "sw_out_filtered", 2, 0x13, PORT, },
626 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
627 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
628 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
629 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
630 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
631 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
632 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
633 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
634 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
635 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
636 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
637 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
638 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
639 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
640 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
641 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
642 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
643 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
644 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
645 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
646 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
647 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
648 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
649 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
650 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
651 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200652};
653
Andrew Lunn158bc062016-04-28 21:24:06 -0400654static bool mv88e6xxx_has_stat(struct mv88e6xxx_priv_state *ps,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100655 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200656{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100657 switch (stat->type) {
658 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200659 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100660 case BANK1:
Andrew Lunn158bc062016-04-28 21:24:06 -0400661 return mv88e6xxx_6320_family(ps);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100662 case PORT:
Andrew Lunn158bc062016-04-28 21:24:06 -0400663 return mv88e6xxx_6095_family(ps) ||
664 mv88e6xxx_6185_family(ps) ||
665 mv88e6xxx_6097_family(ps) ||
666 mv88e6xxx_6165_family(ps) ||
667 mv88e6xxx_6351_family(ps) ||
668 mv88e6xxx_6352_family(ps);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200669 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100670 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000671}
672
Andrew Lunn158bc062016-04-28 21:24:06 -0400673static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_priv_state *ps,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100674 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200675 int port)
676{
Andrew Lunn80c46272015-06-20 18:42:30 +0200677 u32 low;
678 u32 high = 0;
679 int ret;
680 u64 value;
681
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100682 switch (s->type) {
683 case PORT:
Andrew Lunn158bc062016-04-28 21:24:06 -0400684 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), s->reg);
Andrew Lunn80c46272015-06-20 18:42:30 +0200685 if (ret < 0)
686 return UINT64_MAX;
687
688 low = ret;
689 if (s->sizeof_stat == 4) {
Andrew Lunn158bc062016-04-28 21:24:06 -0400690 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port),
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100691 s->reg + 1);
Andrew Lunn80c46272015-06-20 18:42:30 +0200692 if (ret < 0)
693 return UINT64_MAX;
694 high = ret;
695 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100696 break;
697 case BANK0:
698 case BANK1:
Andrew Lunn158bc062016-04-28 21:24:06 -0400699 _mv88e6xxx_stats_read(ps, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200700 if (s->sizeof_stat == 8)
Andrew Lunn158bc062016-04-28 21:24:06 -0400701 _mv88e6xxx_stats_read(ps, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200702 }
703 value = (((u64)high) << 16) | low;
704 return value;
705}
706
Vivien Didelotf81ec902016-05-09 13:22:58 -0400707static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
708 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100709{
Andrew Lunn158bc062016-04-28 21:24:06 -0400710 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100711 struct mv88e6xxx_hw_stat *stat;
712 int i, j;
713
714 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
715 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400716 if (mv88e6xxx_has_stat(ps, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100717 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
718 ETH_GSTRING_LEN);
719 j++;
720 }
721 }
722}
723
Vivien Didelotf81ec902016-05-09 13:22:58 -0400724static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100725{
Andrew Lunn158bc062016-04-28 21:24:06 -0400726 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100727 struct mv88e6xxx_hw_stat *stat;
728 int i, j;
729
730 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
731 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400732 if (mv88e6xxx_has_stat(ps, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100733 j++;
734 }
735 return j;
736}
737
Vivien Didelotf81ec902016-05-09 13:22:58 -0400738static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
739 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000740{
Florian Fainellia22adce2014-04-28 11:14:28 -0700741 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100742 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000743 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100744 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000745
Andrew Lunn31888232015-05-06 01:09:54 +0200746 mutex_lock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000747
Andrew Lunn158bc062016-04-28 21:24:06 -0400748 ret = _mv88e6xxx_stats_snapshot(ps, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000749 if (ret < 0) {
Andrew Lunn31888232015-05-06 01:09:54 +0200750 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000751 return;
752 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100753 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
754 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunn158bc062016-04-28 21:24:06 -0400755 if (mv88e6xxx_has_stat(ps, stat)) {
756 data[j] = _mv88e6xxx_get_ethtool_stat(ps, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100757 j++;
758 }
759 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760
Andrew Lunn31888232015-05-06 01:09:54 +0200761 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000762}
Ben Hutchings98e67302011-11-25 14:36:19 +0000763
Vivien Didelotf81ec902016-05-09 13:22:58 -0400764static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700765{
766 return 32 * sizeof(u16);
767}
768
Vivien Didelotf81ec902016-05-09 13:22:58 -0400769static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
770 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700771{
Andrew Lunn158bc062016-04-28 21:24:06 -0400772 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700773 u16 *p = _p;
774 int i;
775
776 regs->version = 0;
777
778 memset(p, 0xff, 32 * sizeof(u16));
779
Vivien Didelot23062512016-05-09 13:22:45 -0400780 mutex_lock(&ps->smi_mutex);
781
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700782 for (i = 0; i < 32; i++) {
783 int ret;
784
Vivien Didelot23062512016-05-09 13:22:45 -0400785 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), i);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700786 if (ret >= 0)
787 p[i] = ret;
788 }
Vivien Didelot23062512016-05-09 13:22:45 -0400789
790 mutex_unlock(&ps->smi_mutex);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700791}
792
Andrew Lunn158bc062016-04-28 21:24:06 -0400793static int _mv88e6xxx_wait(struct mv88e6xxx_priv_state *ps, int reg, int offset,
Andrew Lunn3898c142015-05-06 01:09:53 +0200794 u16 mask)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700795{
796 unsigned long timeout = jiffies + HZ / 10;
797
798 while (time_before(jiffies, timeout)) {
799 int ret;
800
Andrew Lunn158bc062016-04-28 21:24:06 -0400801 ret = _mv88e6xxx_reg_read(ps, reg, offset);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700802 if (ret < 0)
803 return ret;
804 if (!(ret & mask))
805 return 0;
806
807 usleep_range(1000, 2000);
808 }
809 return -ETIMEDOUT;
810}
811
Andrew Lunn158bc062016-04-28 21:24:06 -0400812static int mv88e6xxx_wait(struct mv88e6xxx_priv_state *ps, int reg,
813 int offset, u16 mask)
Andrew Lunn3898c142015-05-06 01:09:53 +0200814{
Andrew Lunn3898c142015-05-06 01:09:53 +0200815 int ret;
816
817 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -0400818 ret = _mv88e6xxx_wait(ps, reg, offset, mask);
Andrew Lunn3898c142015-05-06 01:09:53 +0200819 mutex_unlock(&ps->smi_mutex);
820
821 return ret;
822}
823
Andrew Lunn158bc062016-04-28 21:24:06 -0400824static int _mv88e6xxx_phy_wait(struct mv88e6xxx_priv_state *ps)
Andrew Lunn3898c142015-05-06 01:09:53 +0200825{
Andrew Lunn158bc062016-04-28 21:24:06 -0400826 return _mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200827 GLOBAL2_SMI_OP_BUSY);
828}
829
Vivien Didelotd24645b2016-05-09 13:22:41 -0400830static int mv88e6xxx_eeprom_load_wait(struct dsa_switch *ds)
Andrew Lunn3898c142015-05-06 01:09:53 +0200831{
Andrew Lunn158bc062016-04-28 21:24:06 -0400832 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
833
834 return mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200835 GLOBAL2_EEPROM_OP_LOAD);
836}
837
Vivien Didelotd24645b2016-05-09 13:22:41 -0400838static int mv88e6xxx_eeprom_busy_wait(struct dsa_switch *ds)
Andrew Lunn3898c142015-05-06 01:09:53 +0200839{
Andrew Lunn158bc062016-04-28 21:24:06 -0400840 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
841
842 return mv88e6xxx_wait(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +0200843 GLOBAL2_EEPROM_OP_BUSY);
844}
845
Vivien Didelotd24645b2016-05-09 13:22:41 -0400846static int mv88e6xxx_read_eeprom_word(struct dsa_switch *ds, int addr)
847{
848 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
849 int ret;
850
851 mutex_lock(&ps->eeprom_mutex);
852
853 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
854 GLOBAL2_EEPROM_OP_READ |
855 (addr & GLOBAL2_EEPROM_OP_ADDR_MASK));
856 if (ret < 0)
857 goto error;
858
859 ret = mv88e6xxx_eeprom_busy_wait(ds);
860 if (ret < 0)
861 goto error;
862
863 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_EEPROM_DATA);
864error:
865 mutex_unlock(&ps->eeprom_mutex);
866 return ret;
867}
868
Vivien Didelotf81ec902016-05-09 13:22:58 -0400869static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
870 struct ethtool_eeprom *eeprom, u8 *data)
Vivien Didelotd24645b2016-05-09 13:22:41 -0400871{
872 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
873 int offset;
874 int len;
875 int ret;
876
877 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
878 return -EOPNOTSUPP;
879
880 offset = eeprom->offset;
881 len = eeprom->len;
882 eeprom->len = 0;
883
884 eeprom->magic = 0xc3ec4951;
885
886 ret = mv88e6xxx_eeprom_load_wait(ds);
887 if (ret < 0)
888 return ret;
889
890 if (offset & 1) {
891 int word;
892
893 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
894 if (word < 0)
895 return word;
896
897 *data++ = (word >> 8) & 0xff;
898
899 offset++;
900 len--;
901 eeprom->len++;
902 }
903
904 while (len >= 2) {
905 int word;
906
907 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
908 if (word < 0)
909 return word;
910
911 *data++ = word & 0xff;
912 *data++ = (word >> 8) & 0xff;
913
914 offset += 2;
915 len -= 2;
916 eeprom->len += 2;
917 }
918
919 if (len) {
920 int word;
921
922 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
923 if (word < 0)
924 return word;
925
926 *data++ = word & 0xff;
927
928 offset++;
929 len--;
930 eeprom->len++;
931 }
932
933 return 0;
934}
935
936static int mv88e6xxx_eeprom_is_readonly(struct dsa_switch *ds)
937{
938 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
939 int ret;
940
941 ret = mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP);
942 if (ret < 0)
943 return ret;
944
945 if (!(ret & GLOBAL2_EEPROM_OP_WRITE_EN))
946 return -EROFS;
947
948 return 0;
949}
950
951static int mv88e6xxx_write_eeprom_word(struct dsa_switch *ds, int addr,
952 u16 data)
953{
954 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
955 int ret;
956
957 mutex_lock(&ps->eeprom_mutex);
958
959 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_DATA, data);
960 if (ret < 0)
961 goto error;
962
963 ret = mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
964 GLOBAL2_EEPROM_OP_WRITE |
965 (addr & GLOBAL2_EEPROM_OP_ADDR_MASK));
966 if (ret < 0)
967 goto error;
968
969 ret = mv88e6xxx_eeprom_busy_wait(ds);
970error:
971 mutex_unlock(&ps->eeprom_mutex);
972 return ret;
973}
974
Vivien Didelotf81ec902016-05-09 13:22:58 -0400975static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
976 struct ethtool_eeprom *eeprom, u8 *data)
Vivien Didelotd24645b2016-05-09 13:22:41 -0400977{
978 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
979 int offset;
980 int ret;
981 int len;
982
983 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
984 return -EOPNOTSUPP;
985
986 if (eeprom->magic != 0xc3ec4951)
987 return -EINVAL;
988
989 ret = mv88e6xxx_eeprom_is_readonly(ds);
990 if (ret)
991 return ret;
992
993 offset = eeprom->offset;
994 len = eeprom->len;
995 eeprom->len = 0;
996
997 ret = mv88e6xxx_eeprom_load_wait(ds);
998 if (ret < 0)
999 return ret;
1000
1001 if (offset & 1) {
1002 int word;
1003
1004 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
1005 if (word < 0)
1006 return word;
1007
1008 word = (*data++ << 8) | (word & 0xff);
1009
1010 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1011 if (ret < 0)
1012 return ret;
1013
1014 offset++;
1015 len--;
1016 eeprom->len++;
1017 }
1018
1019 while (len >= 2) {
1020 int word;
1021
1022 word = *data++;
1023 word |= *data++ << 8;
1024
1025 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1026 if (ret < 0)
1027 return ret;
1028
1029 offset += 2;
1030 len -= 2;
1031 eeprom->len += 2;
1032 }
1033
1034 if (len) {
1035 int word;
1036
1037 word = mv88e6xxx_read_eeprom_word(ds, offset >> 1);
1038 if (word < 0)
1039 return word;
1040
1041 word = (word & 0xff00) | *data++;
1042
1043 ret = mv88e6xxx_write_eeprom_word(ds, offset >> 1, word);
1044 if (ret < 0)
1045 return ret;
1046
1047 offset++;
1048 len--;
1049 eeprom->len++;
1050 }
1051
1052 return 0;
1053}
1054
Andrew Lunn158bc062016-04-28 21:24:06 -04001055static int _mv88e6xxx_atu_wait(struct mv88e6xxx_priv_state *ps)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001056{
Andrew Lunn158bc062016-04-28 21:24:06 -04001057 return _mv88e6xxx_wait(ps, REG_GLOBAL, GLOBAL_ATU_OP,
Andrew Lunncca8b132015-04-02 04:06:39 +02001058 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001059}
1060
Andrew Lunn158bc062016-04-28 21:24:06 -04001061static int _mv88e6xxx_phy_read_indirect(struct mv88e6xxx_priv_state *ps,
1062 int addr, int regnum)
Andrew Lunnf3044682015-02-14 19:17:50 +01001063{
1064 int ret;
1065
Andrew Lunn158bc062016-04-28 21:24:06 -04001066 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +02001067 GLOBAL2_SMI_OP_22_READ | (addr << 5) |
1068 regnum);
Andrew Lunnf3044682015-02-14 19:17:50 +01001069 if (ret < 0)
1070 return ret;
1071
Andrew Lunn158bc062016-04-28 21:24:06 -04001072 ret = _mv88e6xxx_phy_wait(ps);
Andrew Lunn3898c142015-05-06 01:09:53 +02001073 if (ret < 0)
1074 return ret;
1075
Andrew Lunn158bc062016-04-28 21:24:06 -04001076 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL2, GLOBAL2_SMI_DATA);
1077
1078 return ret;
Andrew Lunnf3044682015-02-14 19:17:50 +01001079}
1080
Andrew Lunn158bc062016-04-28 21:24:06 -04001081static int _mv88e6xxx_phy_write_indirect(struct mv88e6xxx_priv_state *ps,
1082 int addr, int regnum, u16 val)
Andrew Lunnf3044682015-02-14 19:17:50 +01001083{
Andrew Lunn3898c142015-05-06 01:09:53 +02001084 int ret;
Andrew Lunnf3044682015-02-14 19:17:50 +01001085
Andrew Lunn158bc062016-04-28 21:24:06 -04001086 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_DATA, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02001087 if (ret < 0)
1088 return ret;
1089
Andrew Lunn158bc062016-04-28 21:24:06 -04001090 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SMI_OP,
Andrew Lunn3898c142015-05-06 01:09:53 +02001091 GLOBAL2_SMI_OP_22_WRITE | (addr << 5) |
1092 regnum);
1093
Andrew Lunn158bc062016-04-28 21:24:06 -04001094 return _mv88e6xxx_phy_wait(ps);
Andrew Lunnf3044682015-02-14 19:17:50 +01001095}
1096
Vivien Didelotf81ec902016-05-09 13:22:58 -04001097static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1098 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001099{
Andrew Lunn2f40c692015-04-02 04:06:37 +02001100 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001101 int reg;
1102
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001103 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEE))
1104 return -EOPNOTSUPP;
1105
Andrew Lunn3898c142015-05-06 01:09:53 +02001106 mutex_lock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001107
Andrew Lunn158bc062016-04-28 21:24:06 -04001108 reg = _mv88e6xxx_phy_read_indirect(ps, port, 16);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001109 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001110 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001111
1112 e->eee_enabled = !!(reg & 0x0200);
1113 e->tx_lpi_enabled = !!(reg & 0x0100);
1114
Andrew Lunn158bc062016-04-28 21:24:06 -04001115 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_STATUS);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001116 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001118
Andrew Lunncca8b132015-04-02 04:06:39 +02001119 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001120 reg = 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121
Andrew Lunn2f40c692015-04-02 04:06:37 +02001122out:
Andrew Lunn3898c142015-05-06 01:09:53 +02001123 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001124 return reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001125}
1126
Vivien Didelotf81ec902016-05-09 13:22:58 -04001127static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1128 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001129{
Andrew Lunn2f40c692015-04-02 04:06:37 +02001130 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1131 int reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001132 int ret;
1133
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001134 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEE))
1135 return -EOPNOTSUPP;
1136
Andrew Lunn3898c142015-05-06 01:09:53 +02001137 mutex_lock(&ps->smi_mutex);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001138
Andrew Lunn158bc062016-04-28 21:24:06 -04001139 ret = _mv88e6xxx_phy_read_indirect(ps, port, 16);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001140 if (ret < 0)
1141 goto out;
1142
1143 reg = ret & ~0x0300;
1144 if (e->eee_enabled)
1145 reg |= 0x0200;
1146 if (e->tx_lpi_enabled)
1147 reg |= 0x0100;
1148
Andrew Lunn158bc062016-04-28 21:24:06 -04001149 ret = _mv88e6xxx_phy_write_indirect(ps, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001150out:
Andrew Lunn3898c142015-05-06 01:09:53 +02001151 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001152
1153 return ret;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001154}
1155
Andrew Lunn158bc062016-04-28 21:24:06 -04001156static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_priv_state *ps, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001157{
1158 int ret;
1159
Andrew Lunn158bc062016-04-28 21:24:06 -04001160 if (mv88e6xxx_has_fid_reg(ps)) {
1161 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_FID, fid);
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001162 if (ret < 0)
1163 return ret;
Andrew Lunn158bc062016-04-28 21:24:06 -04001164 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001165 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001166 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL);
Vivien Didelot11ea8092016-03-31 16:53:44 -04001167 if (ret < 0)
1168 return ret;
1169
Andrew Lunn158bc062016-04-28 21:24:06 -04001170 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001171 (ret & 0xfff) |
1172 ((fid << 8) & 0xf000));
1173 if (ret < 0)
1174 return ret;
1175
1176 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1177 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001178 }
1179
Andrew Lunn158bc062016-04-28 21:24:06 -04001180 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001181 if (ret < 0)
1182 return ret;
1183
Andrew Lunn158bc062016-04-28 21:24:06 -04001184 return _mv88e6xxx_atu_wait(ps);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001185}
1186
Andrew Lunn158bc062016-04-28 21:24:06 -04001187static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelot37705b72015-09-04 14:34:11 -04001188 struct mv88e6xxx_atu_entry *entry)
1189{
1190 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1191
1192 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1193 unsigned int mask, shift;
1194
1195 if (entry->trunk) {
1196 data |= GLOBAL_ATU_DATA_TRUNK;
1197 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1198 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1199 } else {
1200 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1201 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1202 }
1203
1204 data |= (entry->portv_trunkid << shift) & mask;
1205 }
1206
Andrew Lunn158bc062016-04-28 21:24:06 -04001207 return _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001208}
1209
Andrew Lunn158bc062016-04-28 21:24:06 -04001210static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001211 struct mv88e6xxx_atu_entry *entry,
1212 bool static_too)
1213{
1214 int op;
1215 int err;
1216
Andrew Lunn158bc062016-04-28 21:24:06 -04001217 err = _mv88e6xxx_atu_wait(ps);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001218 if (err)
1219 return err;
1220
Andrew Lunn158bc062016-04-28 21:24:06 -04001221 err = _mv88e6xxx_atu_data_write(ps, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001222 if (err)
1223 return err;
1224
1225 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001226 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1227 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1228 } else {
1229 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1230 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1231 }
1232
Andrew Lunn158bc062016-04-28 21:24:06 -04001233 return _mv88e6xxx_atu_cmd(ps, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001234}
1235
Andrew Lunn158bc062016-04-28 21:24:06 -04001236static int _mv88e6xxx_atu_flush(struct mv88e6xxx_priv_state *ps,
1237 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001238{
1239 struct mv88e6xxx_atu_entry entry = {
1240 .fid = fid,
1241 .state = 0, /* EntryState bits must be 0 */
1242 };
1243
Andrew Lunn158bc062016-04-28 21:24:06 -04001244 return _mv88e6xxx_atu_flush_move(ps, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001245}
1246
Andrew Lunn158bc062016-04-28 21:24:06 -04001247static int _mv88e6xxx_atu_move(struct mv88e6xxx_priv_state *ps, u16 fid,
1248 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001249{
1250 struct mv88e6xxx_atu_entry entry = {
1251 .trunk = false,
1252 .fid = fid,
1253 };
1254
1255 /* EntryState bits must be 0xF */
1256 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1257
1258 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1259 entry.portv_trunkid = (to_port & 0x0f) << 4;
1260 entry.portv_trunkid |= from_port & 0x0f;
1261
Andrew Lunn158bc062016-04-28 21:24:06 -04001262 return _mv88e6xxx_atu_flush_move(ps, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001263}
1264
Andrew Lunn158bc062016-04-28 21:24:06 -04001265static int _mv88e6xxx_atu_remove(struct mv88e6xxx_priv_state *ps, u16 fid,
1266 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001267{
1268 /* Destination port 0xF means remove the entries */
Andrew Lunn158bc062016-04-28 21:24:06 -04001269 return _mv88e6xxx_atu_move(ps, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001270}
1271
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001272static const char * const mv88e6xxx_port_state_names[] = {
1273 [PORT_CONTROL_STATE_DISABLED] = "Disabled",
1274 [PORT_CONTROL_STATE_BLOCKING] = "Blocking/Listening",
1275 [PORT_CONTROL_STATE_LEARNING] = "Learning",
1276 [PORT_CONTROL_STATE_FORWARDING] = "Forwarding",
1277};
1278
Andrew Lunn158bc062016-04-28 21:24:06 -04001279static int _mv88e6xxx_port_state(struct mv88e6xxx_priv_state *ps, int port,
1280 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001281{
Andrew Lunn158bc062016-04-28 21:24:06 -04001282 struct dsa_switch *ds = ps->ds;
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001283 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001284 u8 oldstate;
1285
Andrew Lunn158bc062016-04-28 21:24:06 -04001286 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001287 if (reg < 0)
1288 return reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001289
Andrew Lunncca8b132015-04-02 04:06:39 +02001290 oldstate = reg & PORT_CONTROL_STATE_MASK;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001291
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001292 if (oldstate != state) {
1293 /* Flush forwarding database if we're moving a port
1294 * from Learning or Forwarding state to Disabled or
1295 * Blocking or Listening state.
1296 */
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001297 if ((oldstate == PORT_CONTROL_STATE_LEARNING ||
1298 oldstate == PORT_CONTROL_STATE_FORWARDING)
1299 && (state == PORT_CONTROL_STATE_DISABLED ||
1300 state == PORT_CONTROL_STATE_BLOCKING)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001301 ret = _mv88e6xxx_atu_remove(ps, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001302 if (ret)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001303 return ret;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001304 }
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001305
Andrew Lunncca8b132015-04-02 04:06:39 +02001306 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
Andrew Lunn158bc062016-04-28 21:24:06 -04001307 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL,
Andrew Lunncca8b132015-04-02 04:06:39 +02001308 reg);
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001309 if (ret)
1310 return ret;
1311
1312 netdev_dbg(ds->ports[port], "PortState %s (was %s)\n",
1313 mv88e6xxx_port_state_names[state],
1314 mv88e6xxx_port_state_names[oldstate]);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001315 }
1316
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001317 return ret;
1318}
1319
Andrew Lunn158bc062016-04-28 21:24:06 -04001320static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_priv_state *ps,
1321 int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001322{
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001323 struct net_device *bridge = ps->ports[port].bridge_dev;
Vivien Didelot009a2b92016-04-17 13:24:01 -04001324 const u16 mask = (1 << ps->info->num_ports) - 1;
Andrew Lunn158bc062016-04-28 21:24:06 -04001325 struct dsa_switch *ds = ps->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001326 u16 output_ports = 0;
Vivien Didelotede80982015-10-11 18:08:35 -04001327 int reg;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001328 int i;
1329
1330 /* allow CPU port or DSA link(s) to send frames to every port */
1331 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1332 output_ports = mask;
1333 } else {
Vivien Didelot009a2b92016-04-17 13:24:01 -04001334 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001335 /* allow sending frames to every group member */
1336 if (bridge && ps->ports[i].bridge_dev == bridge)
1337 output_ports |= BIT(i);
1338
1339 /* allow sending frames to CPU port and DSA link(s) */
1340 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1341 output_ports |= BIT(i);
1342 }
1343 }
1344
1345 /* prevent frames from going back out of the port they came in on */
1346 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001347
Andrew Lunn158bc062016-04-28 21:24:06 -04001348 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelotede80982015-10-11 18:08:35 -04001349 if (reg < 0)
1350 return reg;
1351
1352 reg &= ~mask;
1353 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001354
Andrew Lunn158bc062016-04-28 21:24:06 -04001355 return _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001356}
1357
Vivien Didelotf81ec902016-05-09 13:22:58 -04001358static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1359 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001360{
1361 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1362 int stp_state;
1363
Vivien Didelot936f2342016-05-09 13:22:46 -04001364 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_PORTSTATE))
1365 return;
1366
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001367 switch (state) {
1368 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001369 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001370 break;
1371 case BR_STATE_BLOCKING:
1372 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001373 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001374 break;
1375 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001376 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001377 break;
1378 case BR_STATE_FORWARDING:
1379 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001380 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001381 break;
1382 }
1383
Vivien Didelot43c44a92016-04-06 11:55:03 -04001384 /* mv88e6xxx_port_stp_state_set may be called with softirqs disabled,
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001385 * so we can not update the port state directly but need to schedule it.
1386 */
Vivien Didelotd715fa62016-02-12 12:09:38 -05001387 ps->ports[port].state = stp_state;
Vivien Didelot2d9deae2016-03-07 18:24:17 -05001388 set_bit(port, ps->port_state_update_mask);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001389 schedule_work(&ps->bridge_work);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001390}
1391
Andrew Lunn158bc062016-04-28 21:24:06 -04001392static int _mv88e6xxx_port_pvid(struct mv88e6xxx_priv_state *ps, int port,
1393 u16 *new, u16 *old)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001394{
Andrew Lunn158bc062016-04-28 21:24:06 -04001395 struct dsa_switch *ds = ps->ds;
Vivien Didelot5da96032016-03-07 18:24:39 -05001396 u16 pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001397 int ret;
1398
Andrew Lunn158bc062016-04-28 21:24:06 -04001399 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_DEFAULT_VLAN);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001400 if (ret < 0)
1401 return ret;
1402
Vivien Didelot5da96032016-03-07 18:24:39 -05001403 pvid = ret & PORT_DEFAULT_VLAN_MASK;
1404
1405 if (new) {
1406 ret &= ~PORT_DEFAULT_VLAN_MASK;
1407 ret |= *new & PORT_DEFAULT_VLAN_MASK;
1408
Andrew Lunn158bc062016-04-28 21:24:06 -04001409 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Vivien Didelot5da96032016-03-07 18:24:39 -05001410 PORT_DEFAULT_VLAN, ret);
1411 if (ret < 0)
1412 return ret;
1413
1414 netdev_dbg(ds->ports[port], "DefaultVID %d (was %d)\n", *new,
1415 pvid);
1416 }
1417
1418 if (old)
1419 *old = pvid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001420
1421 return 0;
1422}
1423
Andrew Lunn158bc062016-04-28 21:24:06 -04001424static int _mv88e6xxx_port_pvid_get(struct mv88e6xxx_priv_state *ps,
1425 int port, u16 *pvid)
Vivien Didelot5da96032016-03-07 18:24:39 -05001426{
Andrew Lunn158bc062016-04-28 21:24:06 -04001427 return _mv88e6xxx_port_pvid(ps, port, NULL, pvid);
Vivien Didelot5da96032016-03-07 18:24:39 -05001428}
1429
Andrew Lunn158bc062016-04-28 21:24:06 -04001430static int _mv88e6xxx_port_pvid_set(struct mv88e6xxx_priv_state *ps,
1431 int port, u16 pvid)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001432{
Andrew Lunn158bc062016-04-28 21:24:06 -04001433 return _mv88e6xxx_port_pvid(ps, port, &pvid, NULL);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001434}
1435
Andrew Lunn158bc062016-04-28 21:24:06 -04001436static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_priv_state *ps)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001437{
Andrew Lunn158bc062016-04-28 21:24:06 -04001438 return _mv88e6xxx_wait(ps, REG_GLOBAL, GLOBAL_VTU_OP,
Vivien Didelot6b17e862015-08-13 12:52:18 -04001439 GLOBAL_VTU_OP_BUSY);
1440}
1441
Andrew Lunn158bc062016-04-28 21:24:06 -04001442static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_priv_state *ps, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001443{
1444 int ret;
1445
Andrew Lunn158bc062016-04-28 21:24:06 -04001446 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_OP, op);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001447 if (ret < 0)
1448 return ret;
1449
Andrew Lunn158bc062016-04-28 21:24:06 -04001450 return _mv88e6xxx_vtu_wait(ps);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001451}
1452
Andrew Lunn158bc062016-04-28 21:24:06 -04001453static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_priv_state *ps)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001454{
1455 int ret;
1456
Andrew Lunn158bc062016-04-28 21:24:06 -04001457 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001458 if (ret < 0)
1459 return ret;
1460
Andrew Lunn158bc062016-04-28 21:24:06 -04001461 return _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001462}
1463
Andrew Lunn158bc062016-04-28 21:24:06 -04001464static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_priv_state *ps,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001465 struct mv88e6xxx_vtu_stu_entry *entry,
1466 unsigned int nibble_offset)
1467{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001468 u16 regs[3];
1469 int i;
1470 int ret;
1471
1472 for (i = 0; i < 3; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001473 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001474 GLOBAL_VTU_DATA_0_3 + i);
1475 if (ret < 0)
1476 return ret;
1477
1478 regs[i] = ret;
1479 }
1480
Vivien Didelot009a2b92016-04-17 13:24:01 -04001481 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001482 unsigned int shift = (i % 4) * 4 + nibble_offset;
1483 u16 reg = regs[i / 4];
1484
1485 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1486 }
1487
1488 return 0;
1489}
1490
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001491static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_priv_state *ps,
1492 struct mv88e6xxx_vtu_stu_entry *entry)
1493{
1494 return _mv88e6xxx_vtu_stu_data_read(ps, entry, 0);
1495}
1496
1497static int mv88e6xxx_stu_data_read(struct mv88e6xxx_priv_state *ps,
1498 struct mv88e6xxx_vtu_stu_entry *entry)
1499{
1500 return _mv88e6xxx_vtu_stu_data_read(ps, entry, 2);
1501}
1502
Andrew Lunn158bc062016-04-28 21:24:06 -04001503static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001504 struct mv88e6xxx_vtu_stu_entry *entry,
1505 unsigned int nibble_offset)
1506{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001507 u16 regs[3] = { 0 };
1508 int i;
1509 int ret;
1510
Vivien Didelot009a2b92016-04-17 13:24:01 -04001511 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001512 unsigned int shift = (i % 4) * 4 + nibble_offset;
1513 u8 data = entry->data[i];
1514
1515 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1516 }
1517
1518 for (i = 0; i < 3; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001519 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001520 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1521 if (ret < 0)
1522 return ret;
1523 }
1524
1525 return 0;
1526}
1527
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001528static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_priv_state *ps,
1529 struct mv88e6xxx_vtu_stu_entry *entry)
1530{
1531 return _mv88e6xxx_vtu_stu_data_write(ps, entry, 0);
1532}
1533
1534static int mv88e6xxx_stu_data_write(struct mv88e6xxx_priv_state *ps,
1535 struct mv88e6xxx_vtu_stu_entry *entry)
1536{
1537 return _mv88e6xxx_vtu_stu_data_write(ps, entry, 2);
1538}
1539
Andrew Lunn158bc062016-04-28 21:24:06 -04001540static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_priv_state *ps, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001541{
Andrew Lunn158bc062016-04-28 21:24:06 -04001542 return _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID,
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001543 vid & GLOBAL_VTU_VID_MASK);
1544}
1545
Andrew Lunn158bc062016-04-28 21:24:06 -04001546static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_priv_state *ps,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001547 struct mv88e6xxx_vtu_stu_entry *entry)
1548{
1549 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1550 int ret;
1551
Andrew Lunn158bc062016-04-28 21:24:06 -04001552 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001553 if (ret < 0)
1554 return ret;
1555
Andrew Lunn158bc062016-04-28 21:24:06 -04001556 ret = _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_VTU_GET_NEXT);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001557 if (ret < 0)
1558 return ret;
1559
Andrew Lunn158bc062016-04-28 21:24:06 -04001560 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001561 if (ret < 0)
1562 return ret;
1563
1564 next.vid = ret & GLOBAL_VTU_VID_MASK;
1565 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1566
1567 if (next.valid) {
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001568 ret = mv88e6xxx_vtu_data_read(ps, &next);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001569 if (ret < 0)
1570 return ret;
1571
Andrew Lunn158bc062016-04-28 21:24:06 -04001572 if (mv88e6xxx_has_fid_reg(ps)) {
1573 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001574 GLOBAL_VTU_FID);
1575 if (ret < 0)
1576 return ret;
1577
1578 next.fid = ret & GLOBAL_VTU_FID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001579 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001580 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1581 * VTU DBNum[3:0] are located in VTU Operation 3:0
1582 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001583 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelot11ea8092016-03-31 16:53:44 -04001584 GLOBAL_VTU_OP);
1585 if (ret < 0)
1586 return ret;
1587
1588 next.fid = (ret & 0xf00) >> 4;
1589 next.fid |= ret & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001590 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001591
Vivien Didelotcb9b9022016-05-10 15:44:29 -04001592 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_STU)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001593 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001594 GLOBAL_VTU_SID);
1595 if (ret < 0)
1596 return ret;
1597
1598 next.sid = ret & GLOBAL_VTU_SID_MASK;
1599 }
1600 }
1601
1602 *entry = next;
1603 return 0;
1604}
1605
Vivien Didelotf81ec902016-05-09 13:22:58 -04001606static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1607 struct switchdev_obj_port_vlan *vlan,
1608 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001609{
1610 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1611 struct mv88e6xxx_vtu_stu_entry next;
1612 u16 pvid;
1613 int err;
1614
Vivien Didelot54d77b52016-05-09 13:22:47 -04001615 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
1616 return -EOPNOTSUPP;
1617
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001618 mutex_lock(&ps->smi_mutex);
1619
Andrew Lunn158bc062016-04-28 21:24:06 -04001620 err = _mv88e6xxx_port_pvid_get(ps, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001621 if (err)
1622 goto unlock;
1623
Andrew Lunn158bc062016-04-28 21:24:06 -04001624 err = _mv88e6xxx_vtu_vid_write(ps, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001625 if (err)
1626 goto unlock;
1627
1628 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001629 err = _mv88e6xxx_vtu_getnext(ps, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001630 if (err)
1631 break;
1632
1633 if (!next.valid)
1634 break;
1635
1636 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1637 continue;
1638
1639 /* reinit and dump this VLAN obj */
1640 vlan->vid_begin = vlan->vid_end = next.vid;
1641 vlan->flags = 0;
1642
1643 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1644 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1645
1646 if (next.vid == pvid)
1647 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1648
1649 err = cb(&vlan->obj);
1650 if (err)
1651 break;
1652 } while (next.vid < GLOBAL_VTU_VID_MASK);
1653
1654unlock:
1655 mutex_unlock(&ps->smi_mutex);
1656
1657 return err;
1658}
1659
Andrew Lunn158bc062016-04-28 21:24:06 -04001660static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_priv_state *ps,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001661 struct mv88e6xxx_vtu_stu_entry *entry)
1662{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001663 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001664 u16 reg = 0;
1665 int ret;
1666
Andrew Lunn158bc062016-04-28 21:24:06 -04001667 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001668 if (ret < 0)
1669 return ret;
1670
1671 if (!entry->valid)
1672 goto loadpurge;
1673
1674 /* Write port member tags */
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001675 ret = mv88e6xxx_vtu_data_write(ps, entry);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001676 if (ret < 0)
1677 return ret;
1678
Vivien Didelotcb9b9022016-05-10 15:44:29 -04001679 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001680 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001681 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001682 if (ret < 0)
1683 return ret;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001684 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001685
Andrew Lunn158bc062016-04-28 21:24:06 -04001686 if (mv88e6xxx_has_fid_reg(ps)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001687 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001688 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_FID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001689 if (ret < 0)
1690 return ret;
Andrew Lunn158bc062016-04-28 21:24:06 -04001691 } else if (mv88e6xxx_num_databases(ps) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001692 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1693 * VTU DBNum[3:0] are located in VTU Operation 3:0
1694 */
1695 op |= (entry->fid & 0xf0) << 8;
1696 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001697 }
1698
1699 reg = GLOBAL_VTU_VID_VALID;
1700loadpurge:
1701 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001702 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001703 if (ret < 0)
1704 return ret;
1705
Andrew Lunn158bc062016-04-28 21:24:06 -04001706 return _mv88e6xxx_vtu_cmd(ps, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001707}
1708
Andrew Lunn158bc062016-04-28 21:24:06 -04001709static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_priv_state *ps, u8 sid,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001710 struct mv88e6xxx_vtu_stu_entry *entry)
1711{
1712 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1713 int ret;
1714
Andrew Lunn158bc062016-04-28 21:24:06 -04001715 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001716 if (ret < 0)
1717 return ret;
1718
Andrew Lunn158bc062016-04-28 21:24:06 -04001719 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001720 sid & GLOBAL_VTU_SID_MASK);
1721 if (ret < 0)
1722 return ret;
1723
Andrew Lunn158bc062016-04-28 21:24:06 -04001724 ret = _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001725 if (ret < 0)
1726 return ret;
1727
Andrew Lunn158bc062016-04-28 21:24:06 -04001728 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_SID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001729 if (ret < 0)
1730 return ret;
1731
1732 next.sid = ret & GLOBAL_VTU_SID_MASK;
1733
Andrew Lunn158bc062016-04-28 21:24:06 -04001734 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_VTU_VID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001735 if (ret < 0)
1736 return ret;
1737
1738 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1739
1740 if (next.valid) {
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001741 ret = mv88e6xxx_stu_data_read(ps, &next);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001742 if (ret < 0)
1743 return ret;
1744 }
1745
1746 *entry = next;
1747 return 0;
1748}
1749
Andrew Lunn158bc062016-04-28 21:24:06 -04001750static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_priv_state *ps,
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001751 struct mv88e6xxx_vtu_stu_entry *entry)
1752{
1753 u16 reg = 0;
1754 int ret;
1755
Andrew Lunn158bc062016-04-28 21:24:06 -04001756 ret = _mv88e6xxx_vtu_wait(ps);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001757 if (ret < 0)
1758 return ret;
1759
1760 if (!entry->valid)
1761 goto loadpurge;
1762
1763 /* Write port states */
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001764 ret = mv88e6xxx_stu_data_write(ps, entry);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001765 if (ret < 0)
1766 return ret;
1767
1768 reg = GLOBAL_VTU_VID_VALID;
1769loadpurge:
Andrew Lunn158bc062016-04-28 21:24:06 -04001770 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_VID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001771 if (ret < 0)
1772 return ret;
1773
1774 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Andrew Lunn158bc062016-04-28 21:24:06 -04001775 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_VTU_SID, reg);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001776 if (ret < 0)
1777 return ret;
1778
Andrew Lunn158bc062016-04-28 21:24:06 -04001779 return _mv88e6xxx_vtu_cmd(ps, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001780}
1781
Andrew Lunn158bc062016-04-28 21:24:06 -04001782static int _mv88e6xxx_port_fid(struct mv88e6xxx_priv_state *ps, int port,
1783 u16 *new, u16 *old)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001784{
Andrew Lunn158bc062016-04-28 21:24:06 -04001785 struct dsa_switch *ds = ps->ds;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001786 u16 upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001787 u16 fid;
1788 int ret;
1789
Andrew Lunn158bc062016-04-28 21:24:06 -04001790 if (mv88e6xxx_num_databases(ps) == 4096)
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001791 upper_mask = 0xff;
Andrew Lunn158bc062016-04-28 21:24:06 -04001792 else if (mv88e6xxx_num_databases(ps) == 256)
Vivien Didelot11ea8092016-03-31 16:53:44 -04001793 upper_mask = 0xf;
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001794 else
1795 return -EOPNOTSUPP;
1796
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001797 /* Port's default FID bits 3:0 are located in reg 0x06, offset 12 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001798 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_BASE_VLAN);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001799 if (ret < 0)
1800 return ret;
1801
1802 fid = (ret & PORT_BASE_VLAN_FID_3_0_MASK) >> 12;
1803
1804 if (new) {
1805 ret &= ~PORT_BASE_VLAN_FID_3_0_MASK;
1806 ret |= (*new << 12) & PORT_BASE_VLAN_FID_3_0_MASK;
1807
Andrew Lunn158bc062016-04-28 21:24:06 -04001808 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_BASE_VLAN,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001809 ret);
1810 if (ret < 0)
1811 return ret;
1812 }
1813
1814 /* Port's default FID bits 11:4 are located in reg 0x05, offset 0 */
Andrew Lunn158bc062016-04-28 21:24:06 -04001815 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL_1);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001816 if (ret < 0)
1817 return ret;
1818
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001819 fid |= (ret & upper_mask) << 4;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001820
1821 if (new) {
Vivien Didelotf74df0b2016-03-31 16:53:43 -04001822 ret &= ~upper_mask;
1823 ret |= (*new >> 4) & upper_mask;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001824
Andrew Lunn158bc062016-04-28 21:24:06 -04001825 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_1,
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001826 ret);
1827 if (ret < 0)
1828 return ret;
1829
1830 netdev_dbg(ds->ports[port], "FID %d (was %d)\n", *new, fid);
1831 }
1832
1833 if (old)
1834 *old = fid;
1835
1836 return 0;
1837}
1838
Andrew Lunn158bc062016-04-28 21:24:06 -04001839static int _mv88e6xxx_port_fid_get(struct mv88e6xxx_priv_state *ps,
1840 int port, u16 *fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001841{
Andrew Lunn158bc062016-04-28 21:24:06 -04001842 return _mv88e6xxx_port_fid(ps, port, NULL, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001843}
1844
Andrew Lunn158bc062016-04-28 21:24:06 -04001845static int _mv88e6xxx_port_fid_set(struct mv88e6xxx_priv_state *ps,
1846 int port, u16 fid)
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001847{
Andrew Lunn158bc062016-04-28 21:24:06 -04001848 return _mv88e6xxx_port_fid(ps, port, &fid, NULL);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001849}
1850
Andrew Lunn158bc062016-04-28 21:24:06 -04001851static int _mv88e6xxx_fid_new(struct mv88e6xxx_priv_state *ps, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001852{
1853 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1854 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001855 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001856
1857 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1858
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001859 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot009a2b92016-04-17 13:24:01 -04001860 for (i = 0; i < ps->info->num_ports; ++i) {
Andrew Lunn158bc062016-04-28 21:24:06 -04001861 err = _mv88e6xxx_port_fid_get(ps, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001862 if (err)
1863 return err;
1864
1865 set_bit(*fid, fid_bitmap);
1866 }
1867
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001868 /* Set every FID bit used by the VLAN entries */
Andrew Lunn158bc062016-04-28 21:24:06 -04001869 err = _mv88e6xxx_vtu_vid_write(ps, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001870 if (err)
1871 return err;
1872
1873 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001874 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001875 if (err)
1876 return err;
1877
1878 if (!vlan.valid)
1879 break;
1880
1881 set_bit(vlan.fid, fid_bitmap);
1882 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1883
1884 /* The reset value 0x000 is used to indicate that multiple address
1885 * databases are not needed. Return the next positive available.
1886 */
1887 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Andrew Lunn158bc062016-04-28 21:24:06 -04001888 if (unlikely(*fid >= mv88e6xxx_num_databases(ps)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001889 return -ENOSPC;
1890
1891 /* Clear the database */
Andrew Lunn158bc062016-04-28 21:24:06 -04001892 return _mv88e6xxx_atu_flush(ps, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001893}
1894
Andrew Lunn158bc062016-04-28 21:24:06 -04001895static int _mv88e6xxx_vtu_new(struct mv88e6xxx_priv_state *ps, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001896 struct mv88e6xxx_vtu_stu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001897{
Andrew Lunn158bc062016-04-28 21:24:06 -04001898 struct dsa_switch *ds = ps->ds;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001899 struct mv88e6xxx_vtu_stu_entry vlan = {
1900 .valid = true,
1901 .vid = vid,
1902 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001903 int i, err;
1904
Andrew Lunn158bc062016-04-28 21:24:06 -04001905 err = _mv88e6xxx_fid_new(ps, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001906 if (err)
1907 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001908
Vivien Didelot3d131f02015-11-03 10:52:52 -05001909 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot009a2b92016-04-17 13:24:01 -04001910 for (i = 0; i < ps->info->num_ports; ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001911 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1912 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1913 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001914
Andrew Lunn158bc062016-04-28 21:24:06 -04001915 if (mv88e6xxx_6097_family(ps) || mv88e6xxx_6165_family(ps) ||
1916 mv88e6xxx_6351_family(ps) || mv88e6xxx_6352_family(ps)) {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001917 struct mv88e6xxx_vtu_stu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001918
1919 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1920 * implemented, only one STU entry is needed to cover all VTU
1921 * entries. Thus, validate the SID 0.
1922 */
1923 vlan.sid = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04001924 err = _mv88e6xxx_stu_getnext(ps, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001925 if (err)
1926 return err;
1927
1928 if (vstp.sid != vlan.sid || !vstp.valid) {
1929 memset(&vstp, 0, sizeof(vstp));
1930 vstp.valid = true;
1931 vstp.sid = vlan.sid;
1932
Andrew Lunn158bc062016-04-28 21:24:06 -04001933 err = _mv88e6xxx_stu_loadpurge(ps, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001934 if (err)
1935 return err;
1936 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001937 }
1938
1939 *entry = vlan;
1940 return 0;
1941}
1942
Andrew Lunn158bc062016-04-28 21:24:06 -04001943static int _mv88e6xxx_vtu_get(struct mv88e6xxx_priv_state *ps, u16 vid,
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001944 struct mv88e6xxx_vtu_stu_entry *entry, bool creat)
1945{
1946 int err;
1947
1948 if (!vid)
1949 return -EINVAL;
1950
Andrew Lunn158bc062016-04-28 21:24:06 -04001951 err = _mv88e6xxx_vtu_vid_write(ps, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001952 if (err)
1953 return err;
1954
Andrew Lunn158bc062016-04-28 21:24:06 -04001955 err = _mv88e6xxx_vtu_getnext(ps, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001956 if (err)
1957 return err;
1958
1959 if (entry->vid != vid || !entry->valid) {
1960 if (!creat)
1961 return -EOPNOTSUPP;
1962 /* -ENOENT would've been more appropriate, but switchdev expects
1963 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1964 */
1965
Andrew Lunn158bc062016-04-28 21:24:06 -04001966 err = _mv88e6xxx_vtu_new(ps, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001967 }
1968
1969 return err;
1970}
1971
Vivien Didelotda9c3592016-02-12 12:09:40 -05001972static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1973 u16 vid_begin, u16 vid_end)
1974{
1975 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1976 struct mv88e6xxx_vtu_stu_entry vlan;
1977 int i, err;
1978
1979 if (!vid_begin)
1980 return -EOPNOTSUPP;
1981
1982 mutex_lock(&ps->smi_mutex);
1983
Andrew Lunn158bc062016-04-28 21:24:06 -04001984 err = _mv88e6xxx_vtu_vid_write(ps, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001985 if (err)
1986 goto unlock;
1987
1988 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04001989 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001990 if (err)
1991 goto unlock;
1992
1993 if (!vlan.valid)
1994 break;
1995
1996 if (vlan.vid > vid_end)
1997 break;
1998
Vivien Didelot009a2b92016-04-17 13:24:01 -04001999 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05002000 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
2001 continue;
2002
2003 if (vlan.data[i] ==
2004 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
2005 continue;
2006
2007 if (ps->ports[i].bridge_dev ==
2008 ps->ports[port].bridge_dev)
2009 break; /* same bridge, check next VLAN */
2010
2011 netdev_warn(ds->ports[port],
2012 "hardware VLAN %d already used by %s\n",
2013 vlan.vid,
2014 netdev_name(ps->ports[i].bridge_dev));
2015 err = -EOPNOTSUPP;
2016 goto unlock;
2017 }
2018 } while (vlan.vid < vid_end);
2019
2020unlock:
2021 mutex_unlock(&ps->smi_mutex);
2022
2023 return err;
2024}
2025
Vivien Didelot214cdb92016-02-26 13:16:08 -05002026static const char * const mv88e6xxx_port_8021q_mode_names[] = {
2027 [PORT_CONTROL_2_8021Q_DISABLED] = "Disabled",
2028 [PORT_CONTROL_2_8021Q_FALLBACK] = "Fallback",
2029 [PORT_CONTROL_2_8021Q_CHECK] = "Check",
2030 [PORT_CONTROL_2_8021Q_SECURE] = "Secure",
2031};
2032
Vivien Didelotf81ec902016-05-09 13:22:58 -04002033static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
2034 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05002035{
2036 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2037 u16 old, new = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
2038 PORT_CONTROL_2_8021Q_DISABLED;
2039 int ret;
2040
Vivien Didelot54d77b52016-05-09 13:22:47 -04002041 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2042 return -EOPNOTSUPP;
2043
Vivien Didelot214cdb92016-02-26 13:16:08 -05002044 mutex_lock(&ps->smi_mutex);
2045
Andrew Lunn158bc062016-04-28 21:24:06 -04002046 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_CONTROL_2);
Vivien Didelot214cdb92016-02-26 13:16:08 -05002047 if (ret < 0)
2048 goto unlock;
2049
2050 old = ret & PORT_CONTROL_2_8021Q_MASK;
2051
Vivien Didelot5220ef12016-03-07 18:24:52 -05002052 if (new != old) {
2053 ret &= ~PORT_CONTROL_2_8021Q_MASK;
2054 ret |= new & PORT_CONTROL_2_8021Q_MASK;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002055
Andrew Lunn158bc062016-04-28 21:24:06 -04002056 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_2,
Vivien Didelot5220ef12016-03-07 18:24:52 -05002057 ret);
2058 if (ret < 0)
2059 goto unlock;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002060
Vivien Didelot5220ef12016-03-07 18:24:52 -05002061 netdev_dbg(ds->ports[port], "802.1Q Mode %s (was %s)\n",
2062 mv88e6xxx_port_8021q_mode_names[new],
2063 mv88e6xxx_port_8021q_mode_names[old]);
2064 }
2065
2066 ret = 0;
Vivien Didelot214cdb92016-02-26 13:16:08 -05002067unlock:
2068 mutex_unlock(&ps->smi_mutex);
2069
2070 return ret;
2071}
2072
Vivien Didelotf81ec902016-05-09 13:22:58 -04002073static int mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
2074 const struct switchdev_obj_port_vlan *vlan,
2075 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002076{
Vivien Didelot54d77b52016-05-09 13:22:47 -04002077 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotda9c3592016-02-12 12:09:40 -05002078 int err;
2079
Vivien Didelot54d77b52016-05-09 13:22:47 -04002080 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2081 return -EOPNOTSUPP;
2082
Vivien Didelotda9c3592016-02-12 12:09:40 -05002083 /* If the requested port doesn't belong to the same bridge as the VLAN
2084 * members, do not support it (yet) and fallback to software VLAN.
2085 */
2086 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
2087 vlan->vid_end);
2088 if (err)
2089 return err;
2090
Vivien Didelot76e398a2015-11-01 12:33:55 -05002091 /* We don't need any dynamic resource from the kernel (yet),
2092 * so skip the prepare phase.
2093 */
2094 return 0;
2095}
2096
Andrew Lunn158bc062016-04-28 21:24:06 -04002097static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_priv_state *ps, int port,
2098 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002099{
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002100 struct mv88e6xxx_vtu_stu_entry vlan;
2101 int err;
2102
Andrew Lunn158bc062016-04-28 21:24:06 -04002103 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002104 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002105 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002106
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002107 vlan.data[port] = untagged ?
2108 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
2109 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
2110
Andrew Lunn158bc062016-04-28 21:24:06 -04002111 return _mv88e6xxx_vtu_loadpurge(ps, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002112}
2113
Vivien Didelotf81ec902016-05-09 13:22:58 -04002114static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
2115 const struct switchdev_obj_port_vlan *vlan,
2116 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002117{
2118 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2119 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
2120 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
2121 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05002122
Vivien Didelot54d77b52016-05-09 13:22:47 -04002123 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2124 return;
2125
Vivien Didelot76e398a2015-11-01 12:33:55 -05002126 mutex_lock(&ps->smi_mutex);
2127
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002128 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Andrew Lunn158bc062016-04-28 21:24:06 -04002129 if (_mv88e6xxx_port_vlan_add(ps, port, vid, untagged))
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002130 netdev_err(ds->ports[port], "failed to add VLAN %d%c\n",
2131 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05002132
Andrew Lunn158bc062016-04-28 21:24:06 -04002133 if (pvid && _mv88e6xxx_port_pvid_set(ps, port, vlan->vid_end))
Vivien Didelot4d5770b2016-04-06 11:55:05 -04002134 netdev_err(ds->ports[port], "failed to set PVID %d\n",
2135 vlan->vid_end);
2136
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002137 mutex_unlock(&ps->smi_mutex);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04002138}
2139
Andrew Lunn158bc062016-04-28 21:24:06 -04002140static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_priv_state *ps,
2141 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002142{
Andrew Lunn158bc062016-04-28 21:24:06 -04002143 struct dsa_switch *ds = ps->ds;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002144 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002145 int i, err;
2146
Andrew Lunn158bc062016-04-28 21:24:06 -04002147 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002148 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002149 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04002150
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05002151 /* Tell switchdev if this VLAN is handled in software */
2152 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05002153 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002154
2155 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
2156
2157 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002158 vlan.valid = false;
Vivien Didelot009a2b92016-04-17 13:24:01 -04002159 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05002160 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002161 continue;
2162
2163 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002164 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002165 break;
2166 }
2167 }
2168
Andrew Lunn158bc062016-04-28 21:24:06 -04002169 err = _mv88e6xxx_vtu_loadpurge(ps, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002170 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002171 return err;
2172
Andrew Lunn158bc062016-04-28 21:24:06 -04002173 return _mv88e6xxx_atu_remove(ps, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002174}
2175
Vivien Didelotf81ec902016-05-09 13:22:58 -04002176static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
2177 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05002178{
2179 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2180 u16 pvid, vid;
2181 int err = 0;
2182
Vivien Didelot54d77b52016-05-09 13:22:47 -04002183 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VTU))
2184 return -EOPNOTSUPP;
2185
Vivien Didelot76e398a2015-11-01 12:33:55 -05002186 mutex_lock(&ps->smi_mutex);
2187
Andrew Lunn158bc062016-04-28 21:24:06 -04002188 err = _mv88e6xxx_port_pvid_get(ps, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002189 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002190 goto unlock;
2191
Vivien Didelot76e398a2015-11-01 12:33:55 -05002192 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002193 err = _mv88e6xxx_port_vlan_del(ps, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002194 if (err)
2195 goto unlock;
2196
2197 if (vid == pvid) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002198 err = _mv88e6xxx_port_pvid_set(ps, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05002199 if (err)
2200 goto unlock;
2201 }
2202 }
2203
Vivien Didelot7dad08d2015-08-13 12:52:21 -04002204unlock:
2205 mutex_unlock(&ps->smi_mutex);
2206
2207 return err;
2208}
2209
Andrew Lunn158bc062016-04-28 21:24:06 -04002210static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_priv_state *ps,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002211 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002212{
2213 int i, ret;
2214
2215 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002216 ret = _mv88e6xxx_reg_write(
Andrew Lunn158bc062016-04-28 21:24:06 -04002217 ps, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
Andrew Lunncca8b132015-04-02 04:06:39 +02002218 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002219 if (ret < 0)
2220 return ret;
2221 }
2222
2223 return 0;
2224}
2225
Andrew Lunn158bc062016-04-28 21:24:06 -04002226static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_priv_state *ps,
2227 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002228{
2229 int i, ret;
2230
2231 for (i = 0; i < 3; i++) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002232 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL,
Andrew Lunncca8b132015-04-02 04:06:39 +02002233 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002234 if (ret < 0)
2235 return ret;
2236 addr[i * 2] = ret >> 8;
2237 addr[i * 2 + 1] = ret & 0xff;
2238 }
2239
2240 return 0;
2241}
2242
Andrew Lunn158bc062016-04-28 21:24:06 -04002243static int _mv88e6xxx_atu_load(struct mv88e6xxx_priv_state *ps,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002244 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002245{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002246 int ret;
2247
Andrew Lunn158bc062016-04-28 21:24:06 -04002248 ret = _mv88e6xxx_atu_wait(ps);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002249 if (ret < 0)
2250 return ret;
2251
Andrew Lunn158bc062016-04-28 21:24:06 -04002252 ret = _mv88e6xxx_atu_mac_write(ps, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002253 if (ret < 0)
2254 return ret;
2255
Andrew Lunn158bc062016-04-28 21:24:06 -04002256 ret = _mv88e6xxx_atu_data_write(ps, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002257 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002258 return ret;
2259
Andrew Lunn158bc062016-04-28 21:24:06 -04002260 return _mv88e6xxx_atu_cmd(ps, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002261}
David S. Millercdf09692015-08-11 12:00:37 -07002262
Andrew Lunn158bc062016-04-28 21:24:06 -04002263static int _mv88e6xxx_port_fdb_load(struct mv88e6xxx_priv_state *ps, int port,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002264 const unsigned char *addr, u16 vid,
2265 u8 state)
2266{
2267 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002268 struct mv88e6xxx_vtu_stu_entry vlan;
2269 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002270
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002271 /* Null VLAN ID corresponds to the port private database */
2272 if (vid == 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04002273 err = _mv88e6xxx_port_fid_get(ps, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002274 else
Andrew Lunn158bc062016-04-28 21:24:06 -04002275 err = _mv88e6xxx_vtu_get(ps, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002276 if (err)
2277 return err;
2278
2279 entry.fid = vlan.fid;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002280 entry.state = state;
2281 ether_addr_copy(entry.mac, addr);
2282 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2283 entry.trunk = false;
2284 entry.portv_trunkid = BIT(port);
2285 }
2286
Andrew Lunn158bc062016-04-28 21:24:06 -04002287 return _mv88e6xxx_atu_load(ps, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002288}
2289
Vivien Didelotf81ec902016-05-09 13:22:58 -04002290static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2291 const struct switchdev_obj_port_fdb *fdb,
2292 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002293{
Vivien Didelot2672f822016-05-09 13:22:48 -04002294 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2295
2296 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2297 return -EOPNOTSUPP;
2298
Vivien Didelot146a3202015-10-08 11:35:12 -04002299 /* We don't need any dynamic resource from the kernel (yet),
2300 * so skip the prepare phase.
2301 */
2302 return 0;
2303}
2304
Vivien Didelotf81ec902016-05-09 13:22:58 -04002305static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2306 const struct switchdev_obj_port_fdb *fdb,
2307 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002308{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04002309 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07002310 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2311 GLOBAL_ATU_DATA_STATE_UC_STATIC;
2312 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04002313
Vivien Didelot2672f822016-05-09 13:22:48 -04002314 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2315 return;
2316
David S. Millercdf09692015-08-11 12:00:37 -07002317 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04002318 if (_mv88e6xxx_port_fdb_load(ps, port, fdb->addr, fdb->vid, state))
Vivien Didelot8497aa62016-04-06 11:55:04 -04002319 netdev_err(ds->ports[port], "failed to load MAC address\n");
David S. Millercdf09692015-08-11 12:00:37 -07002320 mutex_unlock(&ps->smi_mutex);
David S. Millercdf09692015-08-11 12:00:37 -07002321}
2322
Vivien Didelotf81ec902016-05-09 13:22:58 -04002323static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2324 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002325{
2326 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2327 int ret;
2328
Vivien Didelot2672f822016-05-09 13:22:48 -04002329 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2330 return -EOPNOTSUPP;
2331
David S. Millercdf09692015-08-11 12:00:37 -07002332 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04002333 ret = _mv88e6xxx_port_fdb_load(ps, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07002334 GLOBAL_ATU_DATA_STATE_UNUSED);
2335 mutex_unlock(&ps->smi_mutex);
2336
2337 return ret;
2338}
2339
Andrew Lunn158bc062016-04-28 21:24:06 -04002340static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_priv_state *ps, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002341 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002342{
Vivien Didelot1d194042015-08-10 09:09:51 -04002343 struct mv88e6xxx_atu_entry next = { 0 };
2344 int ret;
2345
2346 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002347
Andrew Lunn158bc062016-04-28 21:24:06 -04002348 ret = _mv88e6xxx_atu_wait(ps);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002349 if (ret < 0)
2350 return ret;
2351
Andrew Lunn158bc062016-04-28 21:24:06 -04002352 ret = _mv88e6xxx_atu_cmd(ps, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002353 if (ret < 0)
2354 return ret;
2355
Andrew Lunn158bc062016-04-28 21:24:06 -04002356 ret = _mv88e6xxx_atu_mac_read(ps, next.mac);
Vivien Didelot1d194042015-08-10 09:09:51 -04002357 if (ret < 0)
2358 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002359
Andrew Lunn158bc062016-04-28 21:24:06 -04002360 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, GLOBAL_ATU_DATA);
Vivien Didelot1d194042015-08-10 09:09:51 -04002361 if (ret < 0)
2362 return ret;
2363
2364 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
2365 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2366 unsigned int mask, shift;
2367
2368 if (ret & GLOBAL_ATU_DATA_TRUNK) {
2369 next.trunk = true;
2370 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2371 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2372 } else {
2373 next.trunk = false;
2374 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2375 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2376 }
2377
2378 next.portv_trunkid = (ret & mask) >> shift;
2379 }
2380
2381 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002382 return 0;
2383}
2384
Andrew Lunn158bc062016-04-28 21:24:06 -04002385static int _mv88e6xxx_port_fdb_dump_one(struct mv88e6xxx_priv_state *ps,
2386 u16 fid, u16 vid, int port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002387 struct switchdev_obj_port_fdb *fdb,
2388 int (*cb)(struct switchdev_obj *obj))
2389{
2390 struct mv88e6xxx_atu_entry addr = {
2391 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2392 };
2393 int err;
2394
Andrew Lunn158bc062016-04-28 21:24:06 -04002395 err = _mv88e6xxx_atu_mac_write(ps, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002396 if (err)
2397 return err;
2398
2399 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04002400 err = _mv88e6xxx_atu_getnext(ps, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002401 if (err)
2402 break;
2403
2404 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2405 break;
2406
2407 if (!addr.trunk && addr.portv_trunkid & BIT(port)) {
2408 bool is_static = addr.state ==
2409 (is_multicast_ether_addr(addr.mac) ?
2410 GLOBAL_ATU_DATA_STATE_MC_STATIC :
2411 GLOBAL_ATU_DATA_STATE_UC_STATIC);
2412
2413 fdb->vid = vid;
2414 ether_addr_copy(fdb->addr, addr.mac);
2415 fdb->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
2416
2417 err = cb(&fdb->obj);
2418 if (err)
2419 break;
2420 }
2421 } while (!is_broadcast_ether_addr(addr.mac));
2422
2423 return err;
2424}
2425
Vivien Didelotf81ec902016-05-09 13:22:58 -04002426static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2427 struct switchdev_obj_port_fdb *fdb,
2428 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002429{
2430 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2431 struct mv88e6xxx_vtu_stu_entry vlan = {
2432 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2433 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002434 u16 fid;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002435 int err;
2436
Vivien Didelot2672f822016-05-09 13:22:48 -04002437 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_ATU))
2438 return -EOPNOTSUPP;
2439
Vivien Didelotf33475b2015-10-22 09:34:41 -04002440 mutex_lock(&ps->smi_mutex);
2441
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002442 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunn158bc062016-04-28 21:24:06 -04002443 err = _mv88e6xxx_port_fid_get(ps, port, &fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002444 if (err)
2445 goto unlock;
2446
Andrew Lunn158bc062016-04-28 21:24:06 -04002447 err = _mv88e6xxx_port_fdb_dump_one(ps, fid, 0, port, fdb, cb);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002448 if (err)
2449 goto unlock;
2450
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002451 /* Dump VLANs' Filtering Information Databases */
Andrew Lunn158bc062016-04-28 21:24:06 -04002452 err = _mv88e6xxx_vtu_vid_write(ps, vlan.vid);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002453 if (err)
2454 goto unlock;
2455
2456 do {
Andrew Lunn158bc062016-04-28 21:24:06 -04002457 err = _mv88e6xxx_vtu_getnext(ps, &vlan);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002458 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002459 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002460
2461 if (!vlan.valid)
2462 break;
2463
Andrew Lunn158bc062016-04-28 21:24:06 -04002464 err = _mv88e6xxx_port_fdb_dump_one(ps, vlan.fid, vlan.vid, port,
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002465 fdb, cb);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002466 if (err)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002467 break;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002468 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2469
2470unlock:
2471 mutex_unlock(&ps->smi_mutex);
2472
2473 return err;
2474}
2475
Vivien Didelotf81ec902016-05-09 13:22:58 -04002476static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2477 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002478{
Vivien Didelota6692752016-02-12 12:09:39 -05002479 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Colin Ian King1d9619d2016-04-25 23:11:22 +01002480 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002481
Vivien Didelot936f2342016-05-09 13:22:46 -04002482 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VLANTABLE))
2483 return -EOPNOTSUPP;
2484
Vivien Didelot466dfa02016-02-26 13:16:05 -05002485 mutex_lock(&ps->smi_mutex);
2486
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002487 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelota6692752016-02-12 12:09:39 -05002488 ps->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002489
Vivien Didelot009a2b92016-04-17 13:24:01 -04002490 for (i = 0; i < ps->info->num_ports; ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002491 if (ps->ports[i].bridge_dev == bridge) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002492 err = _mv88e6xxx_port_based_vlan_map(ps, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002493 if (err)
2494 break;
2495 }
2496 }
2497
Vivien Didelot466dfa02016-02-26 13:16:05 -05002498 mutex_unlock(&ps->smi_mutex);
Vivien Didelota6692752016-02-12 12:09:39 -05002499
Vivien Didelot466dfa02016-02-26 13:16:05 -05002500 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002501}
2502
Vivien Didelotf81ec902016-05-09 13:22:58 -04002503static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002504{
Vivien Didelota6692752016-02-12 12:09:39 -05002505 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002506 struct net_device *bridge = ps->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002507 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002508
Vivien Didelot936f2342016-05-09 13:22:46 -04002509 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_VLANTABLE))
2510 return;
2511
Vivien Didelot466dfa02016-02-26 13:16:05 -05002512 mutex_lock(&ps->smi_mutex);
2513
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002514 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelota6692752016-02-12 12:09:39 -05002515 ps->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002516
Vivien Didelot009a2b92016-04-17 13:24:01 -04002517 for (i = 0; i < ps->info->num_ports; ++i)
Vivien Didelot16bfa702016-03-13 16:21:33 -04002518 if (i == port || ps->ports[i].bridge_dev == bridge)
Andrew Lunn158bc062016-04-28 21:24:06 -04002519 if (_mv88e6xxx_port_based_vlan_map(ps, i))
Vivien Didelot16bfa702016-03-13 16:21:33 -04002520 netdev_warn(ds->ports[i], "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002521
Vivien Didelot466dfa02016-02-26 13:16:05 -05002522 mutex_unlock(&ps->smi_mutex);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002523}
2524
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002525static void mv88e6xxx_bridge_work(struct work_struct *work)
2526{
2527 struct mv88e6xxx_priv_state *ps;
2528 struct dsa_switch *ds;
2529 int port;
2530
2531 ps = container_of(work, struct mv88e6xxx_priv_state, bridge_work);
Andrew Lunn7543a6d2016-04-13 02:40:40 +02002532 ds = ps->ds;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002533
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002534 mutex_lock(&ps->smi_mutex);
2535
Vivien Didelot009a2b92016-04-17 13:24:01 -04002536 for (port = 0; port < ps->info->num_ports; ++port)
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002537 if (test_and_clear_bit(port, ps->port_state_update_mask) &&
Andrew Lunn158bc062016-04-28 21:24:06 -04002538 _mv88e6xxx_port_state(ps, port, ps->ports[port].state))
2539 netdev_warn(ds->ports[port],
2540 "failed to update state to %s\n",
Vivien Didelot2d9deae2016-03-07 18:24:17 -05002541 mv88e6xxx_port_state_names[ps->ports[port].state]);
2542
2543 mutex_unlock(&ps->smi_mutex);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002544}
2545
Andrew Lunn158bc062016-04-28 21:24:06 -04002546static int _mv88e6xxx_phy_page_write(struct mv88e6xxx_priv_state *ps,
2547 int port, int page, int reg, int val)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002548{
2549 int ret;
2550
Andrew Lunn158bc062016-04-28 21:24:06 -04002551 ret = _mv88e6xxx_phy_write_indirect(ps, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002552 if (ret < 0)
2553 goto restore_page_0;
2554
Andrew Lunn158bc062016-04-28 21:24:06 -04002555 ret = _mv88e6xxx_phy_write_indirect(ps, port, reg, val);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002556restore_page_0:
Andrew Lunn158bc062016-04-28 21:24:06 -04002557 _mv88e6xxx_phy_write_indirect(ps, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002558
2559 return ret;
2560}
2561
Andrew Lunn158bc062016-04-28 21:24:06 -04002562static int _mv88e6xxx_phy_page_read(struct mv88e6xxx_priv_state *ps,
2563 int port, int page, int reg)
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002564{
2565 int ret;
2566
Andrew Lunn158bc062016-04-28 21:24:06 -04002567 ret = _mv88e6xxx_phy_write_indirect(ps, port, 0x16, page);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002568 if (ret < 0)
2569 goto restore_page_0;
2570
Andrew Lunn158bc062016-04-28 21:24:06 -04002571 ret = _mv88e6xxx_phy_read_indirect(ps, port, reg);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002572restore_page_0:
Andrew Lunn158bc062016-04-28 21:24:06 -04002573 _mv88e6xxx_phy_write_indirect(ps, port, 0x16, 0x0);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00002574
2575 return ret;
2576}
2577
Vivien Didelot552238b2016-05-09 13:22:49 -04002578static int mv88e6xxx_switch_reset(struct mv88e6xxx_priv_state *ps)
2579{
2580 bool ppu_active = mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU_ACTIVE);
2581 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2582 struct gpio_desc *gpiod = ps->ds->pd->reset;
2583 unsigned long timeout;
2584 int ret;
2585 int i;
2586
2587 /* Set all ports to the disabled state. */
2588 for (i = 0; i < ps->info->num_ports; i++) {
2589 ret = _mv88e6xxx_reg_read(ps, REG_PORT(i), PORT_CONTROL);
2590 if (ret < 0)
2591 return ret;
2592
2593 ret = _mv88e6xxx_reg_write(ps, REG_PORT(i), PORT_CONTROL,
2594 ret & 0xfffc);
2595 if (ret)
2596 return ret;
2597 }
2598
2599 /* Wait for transmit queues to drain. */
2600 usleep_range(2000, 4000);
2601
2602 /* If there is a gpio connected to the reset pin, toggle it */
2603 if (gpiod) {
2604 gpiod_set_value_cansleep(gpiod, 1);
2605 usleep_range(10000, 20000);
2606 gpiod_set_value_cansleep(gpiod, 0);
2607 usleep_range(10000, 20000);
2608 }
2609
2610 /* Reset the switch. Keep the PPU active if requested. The PPU
2611 * needs to be active to support indirect phy register access
2612 * through global registers 0x18 and 0x19.
2613 */
2614 if (ppu_active)
2615 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, 0x04, 0xc000);
2616 else
2617 ret = _mv88e6xxx_reg_write(ps, REG_GLOBAL, 0x04, 0xc400);
2618 if (ret)
2619 return ret;
2620
2621 /* Wait up to one second for reset to complete. */
2622 timeout = jiffies + 1 * HZ;
2623 while (time_before(jiffies, timeout)) {
2624 ret = _mv88e6xxx_reg_read(ps, REG_GLOBAL, 0x00);
2625 if (ret < 0)
2626 return ret;
2627
2628 if ((ret & is_reset) == is_reset)
2629 break;
2630 usleep_range(1000, 2000);
2631 }
2632 if (time_after(jiffies, timeout))
2633 ret = -ETIMEDOUT;
2634 else
2635 ret = 0;
2636
2637 return ret;
2638}
2639
Andrew Lunn158bc062016-04-28 21:24:06 -04002640static int mv88e6xxx_power_on_serdes(struct mv88e6xxx_priv_state *ps)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002641{
2642 int ret;
2643
Andrew Lunn158bc062016-04-28 21:24:06 -04002644 ret = _mv88e6xxx_phy_page_read(ps, REG_FIBER_SERDES, PAGE_FIBER_SERDES,
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002645 MII_BMCR);
2646 if (ret < 0)
2647 return ret;
2648
2649 if (ret & BMCR_PDOWN) {
2650 ret &= ~BMCR_PDOWN;
Andrew Lunn158bc062016-04-28 21:24:06 -04002651 ret = _mv88e6xxx_phy_page_write(ps, REG_FIBER_SERDES,
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002652 PAGE_FIBER_SERDES, MII_BMCR,
2653 ret);
2654 }
2655
2656 return ret;
2657}
2658
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002659static int mv88e6xxx_setup_port(struct mv88e6xxx_priv_state *ps, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002660{
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002661 struct dsa_switch *ds = ps->ds;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002662 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002663 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002664
Andrew Lunn158bc062016-04-28 21:24:06 -04002665 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2666 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2667 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
2668 mv88e6xxx_6065_family(ps) || mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002669 /* MAC Forcing register: don't force link, speed,
2670 * duplex or flow control state to any particular
2671 * values on physical ports, but force the CPU port
2672 * and all DSA ports to their maximum bandwidth and
2673 * full duplex.
2674 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002675 reg = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02002676 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01002677 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002678 reg |= PORT_PCS_CTRL_FORCE_LINK |
2679 PORT_PCS_CTRL_LINK_UP |
2680 PORT_PCS_CTRL_DUPLEX_FULL |
2681 PORT_PCS_CTRL_FORCE_DUPLEX;
Andrew Lunn158bc062016-04-28 21:24:06 -04002682 if (mv88e6xxx_6065_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002683 reg |= PORT_PCS_CTRL_100;
2684 else
2685 reg |= PORT_PCS_CTRL_1000;
2686 } else {
2687 reg |= PORT_PCS_CTRL_UNFORCED;
2688 }
2689
Andrew Lunn158bc062016-04-28 21:24:06 -04002690 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002691 PORT_PCS_CTRL, reg);
2692 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002693 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002694 }
2695
2696 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2697 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2698 * tunneling, determine priority by looking at 802.1p and IP
2699 * priority fields (IP prio has precedence), and set STP state
2700 * to Forwarding.
2701 *
2702 * If this is the CPU link, use DSA or EDSA tagging depending
2703 * on which tagging mode was configured.
2704 *
2705 * If this is a link to another switch, use DSA tagging mode.
2706 *
2707 * If this is the upstream port for this switch, enable
2708 * forwarding of unknown unicasts and multicasts.
2709 */
2710 reg = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04002711 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2712 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2713 mv88e6xxx_6095_family(ps) || mv88e6xxx_6065_family(ps) ||
2714 mv88e6xxx_6185_family(ps) || mv88e6xxx_6320_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002715 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2716 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2717 PORT_CONTROL_STATE_FORWARDING;
2718 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002719 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002720 reg |= PORT_CONTROL_DSA_TAG;
Andrew Lunn158bc062016-04-28 21:24:06 -04002721 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2722 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2723 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002724 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
2725 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA;
2726 else
2727 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002728 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2729 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002730 }
2731
Andrew Lunn158bc062016-04-28 21:24:06 -04002732 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2733 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2734 mv88e6xxx_6095_family(ps) || mv88e6xxx_6065_family(ps) ||
2735 mv88e6xxx_6185_family(ps) || mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002736 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
2737 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
2738 }
2739 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002740 if (dsa_is_dsa_port(ds, port)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002741 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002742 reg |= PORT_CONTROL_DSA_TAG;
Andrew Lunn158bc062016-04-28 21:24:06 -04002743 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2744 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2745 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002746 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002747 }
2748
Andrew Lunn54d792f2015-05-06 01:09:47 +02002749 if (port == dsa_upstream_port(ds))
2750 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2751 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2752 }
2753 if (reg) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002754 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002755 PORT_CONTROL, reg);
2756 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002757 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002758 }
2759
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002760 /* If this port is connected to a SerDes, make sure the SerDes is not
2761 * powered down.
2762 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002763 if (mv88e6xxx_6352_family(ps)) {
2764 ret = _mv88e6xxx_reg_read(ps, REG_PORT(port), PORT_STATUS);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002765 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002766 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002767 ret &= PORT_STATUS_CMODE_MASK;
2768 if ((ret == PORT_STATUS_CMODE_100BASE_X) ||
2769 (ret == PORT_STATUS_CMODE_1000BASE_X) ||
2770 (ret == PORT_STATUS_CMODE_SGMII)) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002771 ret = mv88e6xxx_power_on_serdes(ps);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002772 if (ret < 0)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002773 return ret;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002774 }
2775 }
2776
Vivien Didelot8efdda42015-08-13 12:52:23 -04002777 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002778 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002779 * untagged frames on this port, do a destination address lookup on all
2780 * received packets as usual, disable ARP mirroring and don't send a
2781 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002782 */
2783 reg = 0;
Andrew Lunn158bc062016-04-28 21:24:06 -04002784 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2785 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2786 mv88e6xxx_6095_family(ps) || mv88e6xxx_6320_family(ps) ||
2787 mv88e6xxx_6185_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002788 reg = PORT_CONTROL_2_MAP_DA;
2789
Andrew Lunn158bc062016-04-28 21:24:06 -04002790 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2791 mv88e6xxx_6165_family(ps) || mv88e6xxx_6320_family(ps))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002792 reg |= PORT_CONTROL_2_JUMBO_10240;
2793
Andrew Lunn158bc062016-04-28 21:24:06 -04002794 if (mv88e6xxx_6095_family(ps) || mv88e6xxx_6185_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002795 /* Set the upstream port this port should use */
2796 reg |= dsa_upstream_port(ds);
2797 /* enable forwarding of unknown multicast addresses to
2798 * the upstream port
2799 */
2800 if (port == dsa_upstream_port(ds))
2801 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2802 }
2803
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002804 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002805
Andrew Lunn54d792f2015-05-06 01:09:47 +02002806 if (reg) {
Andrew Lunn158bc062016-04-28 21:24:06 -04002807 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002808 PORT_CONTROL_2, reg);
2809 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002810 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002811 }
2812
2813 /* Port Association Vector: when learning source addresses
2814 * of packets, add the address to the address database using
2815 * a port bitmap that has only the bit for this port set and
2816 * the other bits clear.
2817 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002818 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002819 /* Disable learning for CPU port */
2820 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002821 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002822
Andrew Lunn158bc062016-04-28 21:24:06 -04002823 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_ASSOC_VECTOR, reg);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002824 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002825 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002826
2827 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn158bc062016-04-28 21:24:06 -04002828 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_RATE_CONTROL_2,
Andrew Lunn54d792f2015-05-06 01:09:47 +02002829 0x0000);
2830 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002831 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002832
Andrew Lunn158bc062016-04-28 21:24:06 -04002833 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2834 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2835 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002836 /* Do not limit the period of time that this port can
2837 * be paused for by the remote end or the period of
2838 * time that this port can pause the remote end.
2839 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002840 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002841 PORT_PAUSE_CTRL, 0x0000);
2842 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002843 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002844
2845 /* Port ATU control: disable limiting the number of
2846 * address database entries that this port is allowed
2847 * to use.
2848 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002849 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002850 PORT_ATU_CONTROL, 0x0000);
2851 /* Priority Override: disable DA, SA and VTU priority
2852 * override.
2853 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002854 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002855 PORT_PRI_OVERRIDE, 0x0000);
2856 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002857 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002858
2859 /* Port Ethertype: use the Ethertype DSA Ethertype
2860 * value.
2861 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002862 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002863 PORT_ETH_TYPE, ETH_P_EDSA);
2864 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002865 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002866 /* Tag Remap: use an identity 802.1p prio -> switch
2867 * prio mapping.
2868 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002869 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002870 PORT_TAG_REGMAP_0123, 0x3210);
2871 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002872 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002873
2874 /* Tag Remap 2: use an identity 802.1p prio -> switch
2875 * prio mapping.
2876 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002877 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002878 PORT_TAG_REGMAP_4567, 0x7654);
2879 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002880 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002881 }
2882
Andrew Lunn158bc062016-04-28 21:24:06 -04002883 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
2884 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
2885 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
2886 mv88e6xxx_6320_family(ps)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002887 /* Rate Control: disable ingress rate limiting. */
Andrew Lunn158bc062016-04-28 21:24:06 -04002888 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port),
Andrew Lunn54d792f2015-05-06 01:09:47 +02002889 PORT_RATE_CONTROL, 0x0001);
2890 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002891 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002892 }
2893
Guenter Roeck366f0a02015-03-26 18:36:30 -07002894 /* Port Control 1: disable trunking, disable sending
2895 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002896 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002897 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_CONTROL_1, 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002898 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002899 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002900
Vivien Didelot207afda2016-04-14 14:42:09 -04002901 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002902 * database, and allow bidirectional communication between the
2903 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002904 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002905 ret = _mv88e6xxx_port_fid_set(ps, port, 0);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002906 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002907 return ret;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002908
Andrew Lunn158bc062016-04-28 21:24:06 -04002909 ret = _mv88e6xxx_port_based_vlan_map(ps, port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002910 if (ret)
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002911 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002912
2913 /* Default VLAN ID and priority: don't set a default VLAN
2914 * ID, and set the default packet priority to zero.
2915 */
Andrew Lunn158bc062016-04-28 21:24:06 -04002916 ret = _mv88e6xxx_reg_write(ps, REG_PORT(port), PORT_DEFAULT_VLAN,
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002917 0x0000);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002918 if (ret)
2919 return ret;
Guenter Roeckd827e882015-03-26 18:36:29 -07002920
Andrew Lunndbde9e62015-05-06 01:09:48 +02002921 return 0;
2922}
2923
Vivien Didelot08a01262016-05-09 13:22:50 -04002924static int mv88e6xxx_setup_global(struct mv88e6xxx_priv_state *ps)
2925{
Vivien Didelotb0745e872016-05-09 13:22:53 -04002926 struct dsa_switch *ds = ps->ds;
2927 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002928 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002929 int err;
2930 int i;
2931
Vivien Didelot119477b2016-05-09 13:22:51 -04002932 /* Enable the PHY Polling Unit if present, don't discard any packets,
2933 * and mask all interrupt sources.
2934 */
2935 reg = 0;
2936 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU) ||
2937 mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU_ACTIVE))
2938 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2939
2940 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL, reg);
2941 if (err)
2942 return err;
2943
Vivien Didelotb0745e872016-05-09 13:22:53 -04002944 /* Configure the upstream port, and configure it as the port to which
2945 * ingress and egress and ARP monitor frames are to be sent.
2946 */
2947 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2948 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2949 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
2950 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
2951 if (err)
2952 return err;
2953
Vivien Didelot50484ff2016-05-09 13:22:54 -04002954 /* Disable remote management, and set the switch's DSA device number. */
2955 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_CONTROL_2,
2956 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2957 (ds->index & 0x1f));
2958 if (err)
2959 return err;
2960
Vivien Didelot08a01262016-05-09 13:22:50 -04002961 /* Set the default address aging time to 5 minutes, and
2962 * enable address learn messages to be sent to all message
2963 * ports.
2964 */
2965 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_ATU_CONTROL,
2966 0x0140 | GLOBAL_ATU_CONTROL_LEARN2ALL);
2967 if (err)
2968 return err;
2969
2970 /* Configure the IP ToS mapping registers. */
2971 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
2972 if (err)
2973 return err;
2974 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
2975 if (err)
2976 return err;
2977 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
2978 if (err)
2979 return err;
2980 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
2981 if (err)
2982 return err;
2983 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
2984 if (err)
2985 return err;
2986 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
2987 if (err)
2988 return err;
2989 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
2990 if (err)
2991 return err;
2992 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
2993 if (err)
2994 return err;
2995
2996 /* Configure the IEEE 802.1p priority mapping register. */
2997 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
2998 if (err)
2999 return err;
3000
3001 /* Send all frames with destination addresses matching
3002 * 01:80:c2:00:00:0x to the CPU port.
3003 */
3004 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_MGMT_EN_0X, 0xffff);
3005 if (err)
3006 return err;
3007
3008 /* Ignore removed tag data on doubly tagged packets, disable
3009 * flow control messages, force flow control priority to the
3010 * highest, and send all special multicast frames to the CPU
3011 * port at the highest priority.
3012 */
3013 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_SWITCH_MGMT,
3014 0x7 | GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x70 |
3015 GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI);
3016 if (err)
3017 return err;
3018
3019 /* Program the DSA routing table. */
3020 for (i = 0; i < 32; i++) {
3021 int nexthop = 0x1f;
3022
3023 if (ps->ds->pd->rtable &&
3024 i != ps->ds->index && i < ps->ds->dst->pd->nr_chips)
3025 nexthop = ps->ds->pd->rtable[i] & 0x1f;
3026
3027 err = _mv88e6xxx_reg_write(
3028 ps, REG_GLOBAL2,
3029 GLOBAL2_DEVICE_MAPPING,
3030 GLOBAL2_DEVICE_MAPPING_UPDATE |
3031 (i << GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT) | nexthop);
3032 if (err)
3033 return err;
3034 }
3035
3036 /* Clear all trunk masks. */
3037 for (i = 0; i < 8; i++) {
3038 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2, GLOBAL2_TRUNK_MASK,
3039 0x8000 |
3040 (i << GLOBAL2_TRUNK_MASK_NUM_SHIFT) |
3041 ((1 << ps->info->num_ports) - 1));
3042 if (err)
3043 return err;
3044 }
3045
3046 /* Clear all trunk mappings. */
3047 for (i = 0; i < 16; i++) {
3048 err = _mv88e6xxx_reg_write(
3049 ps, REG_GLOBAL2,
3050 GLOBAL2_TRUNK_MAPPING,
3051 GLOBAL2_TRUNK_MAPPING_UPDATE |
3052 (i << GLOBAL2_TRUNK_MAPPING_ID_SHIFT));
3053 if (err)
3054 return err;
3055 }
3056
3057 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
3058 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
3059 mv88e6xxx_6320_family(ps)) {
3060 /* Send all frames with destination addresses matching
3061 * 01:80:c2:00:00:2x to the CPU port.
3062 */
3063 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3064 GLOBAL2_MGMT_EN_2X, 0xffff);
3065 if (err)
3066 return err;
3067
3068 /* Initialise cross-chip port VLAN table to reset
3069 * defaults.
3070 */
3071 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3072 GLOBAL2_PVT_ADDR, 0x9000);
3073 if (err)
3074 return err;
3075
3076 /* Clear the priority override table. */
3077 for (i = 0; i < 16; i++) {
3078 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3079 GLOBAL2_PRIO_OVERRIDE,
3080 0x8000 | (i << 8));
3081 if (err)
3082 return err;
3083 }
3084 }
3085
3086 if (mv88e6xxx_6352_family(ps) || mv88e6xxx_6351_family(ps) ||
3087 mv88e6xxx_6165_family(ps) || mv88e6xxx_6097_family(ps) ||
3088 mv88e6xxx_6185_family(ps) || mv88e6xxx_6095_family(ps) ||
3089 mv88e6xxx_6320_family(ps)) {
3090 /* Disable ingress rate limiting by resetting all
3091 * ingress rate limit registers to their initial
3092 * state.
3093 */
3094 for (i = 0; i < ps->info->num_ports; i++) {
3095 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL2,
3096 GLOBAL2_INGRESS_OP,
3097 0x9000 | (i << 8));
3098 if (err)
3099 return err;
3100 }
3101 }
3102
3103 /* Clear the statistics counters for all ports */
3104 err = _mv88e6xxx_reg_write(ps, REG_GLOBAL, GLOBAL_STATS_OP,
3105 GLOBAL_STATS_OP_FLUSH_ALL);
3106 if (err)
3107 return err;
3108
3109 /* Wait for the flush to complete. */
3110 err = _mv88e6xxx_stats_wait(ps);
3111 if (err)
3112 return err;
3113
3114 /* Clear all ATU entries */
3115 err = _mv88e6xxx_atu_flush(ps, 0, true);
3116 if (err)
3117 return err;
3118
3119 /* Clear all the VTU and STU entries */
3120 err = _mv88e6xxx_vtu_stu_flush(ps);
3121 if (err < 0)
3122 return err;
3123
3124 return err;
3125}
3126
Vivien Didelotf81ec902016-05-09 13:22:58 -04003127static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07003128{
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003129 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot552238b2016-05-09 13:22:49 -04003130 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003131 int i;
3132
3133 ps->ds = ds;
Vivien Didelot552238b2016-05-09 13:22:49 -04003134
Guenter Roeckfacd95b2015-03-26 18:36:35 -07003135 INIT_WORK(&ps->bridge_work, mv88e6xxx_bridge_work);
3136
Vivien Didelotd24645b2016-05-09 13:22:41 -04003137 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_EEPROM))
3138 mutex_init(&ps->eeprom_mutex);
3139
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003140 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3141 mv88e6xxx_ppu_state_init(ps);
3142
Vivien Didelot552238b2016-05-09 13:22:49 -04003143 mutex_lock(&ps->smi_mutex);
3144
3145 err = mv88e6xxx_switch_reset(ps);
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003146 if (err)
3147 goto unlock;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003148
Vivien Didelot08a01262016-05-09 13:22:50 -04003149 err = mv88e6xxx_setup_global(ps);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04003150 if (err)
3151 goto unlock;
3152
3153 for (i = 0; i < ps->info->num_ports; i++) {
3154 err = mv88e6xxx_setup_port(ps, i);
3155 if (err)
3156 goto unlock;
3157 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02003158
Vivien Didelot6b17e862015-08-13 12:52:18 -04003159unlock:
Vivien Didelot24751e22015-08-03 09:17:44 -04003160 mutex_unlock(&ps->smi_mutex);
Andrew Lunndb687a52015-06-20 21:31:29 +02003161
Andrew Lunn48ace4e2016-04-14 23:47:12 +02003162 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02003163}
3164
Andrew Lunn491435852015-04-02 04:06:35 +02003165int mv88e6xxx_phy_page_read(struct dsa_switch *ds, int port, int page, int reg)
3166{
3167 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3168 int ret;
3169
Andrew Lunn3898c142015-05-06 01:09:53 +02003170 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04003171 ret = _mv88e6xxx_phy_page_read(ps, port, page, reg);
Andrew Lunn3898c142015-05-06 01:09:53 +02003172 mutex_unlock(&ps->smi_mutex);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003173
Andrew Lunn491435852015-04-02 04:06:35 +02003174 return ret;
3175}
3176
3177int mv88e6xxx_phy_page_write(struct dsa_switch *ds, int port, int page,
3178 int reg, int val)
3179{
3180 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3181 int ret;
3182
Andrew Lunn3898c142015-05-06 01:09:53 +02003183 mutex_lock(&ps->smi_mutex);
Andrew Lunn158bc062016-04-28 21:24:06 -04003184 ret = _mv88e6xxx_phy_page_write(ps, port, page, reg, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02003185 mutex_unlock(&ps->smi_mutex);
Patrick Uiterwijk75baacf2016-03-30 01:39:40 +00003186
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003187 return ret;
3188}
3189
Andrew Lunn158bc062016-04-28 21:24:06 -04003190static int mv88e6xxx_port_to_phy_addr(struct mv88e6xxx_priv_state *ps,
3191 int port)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003192{
Vivien Didelot009a2b92016-04-17 13:24:01 -04003193 if (port >= 0 && port < ps->info->num_ports)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003194 return port;
3195 return -EINVAL;
3196}
3197
Vivien Didelotf81ec902016-05-09 13:22:58 -04003198static int mv88e6xxx_phy_read(struct dsa_switch *ds, int port, int regnum)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003199{
3200 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003201 int addr = mv88e6xxx_port_to_phy_addr(ps, port);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003202 int ret;
3203
3204 if (addr < 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04003205 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003206
Andrew Lunn3898c142015-05-06 01:09:53 +02003207 mutex_lock(&ps->smi_mutex);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003208
3209 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3210 ret = mv88e6xxx_phy_read_ppu(ps, addr, regnum);
Vivien Didelot6d5834a2016-05-09 13:22:40 -04003211 else if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SMI_PHY))
3212 ret = _mv88e6xxx_phy_read_indirect(ps, addr, regnum);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003213 else
3214 ret = _mv88e6xxx_phy_read(ps, addr, regnum);
3215
Andrew Lunn3898c142015-05-06 01:09:53 +02003216 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003217 return ret;
3218}
3219
Vivien Didelotf81ec902016-05-09 13:22:58 -04003220static int mv88e6xxx_phy_write(struct dsa_switch *ds, int port, int regnum,
3221 u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003222{
3223 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn158bc062016-04-28 21:24:06 -04003224 int addr = mv88e6xxx_port_to_phy_addr(ps, port);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003225 int ret;
3226
3227 if (addr < 0)
Andrew Lunn158bc062016-04-28 21:24:06 -04003228 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003229
Andrew Lunn3898c142015-05-06 01:09:53 +02003230 mutex_lock(&ps->smi_mutex);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003231
3232 if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_PPU))
3233 ret = mv88e6xxx_phy_write_ppu(ps, addr, regnum, val);
Vivien Didelot6d5834a2016-05-09 13:22:40 -04003234 else if (mv88e6xxx_has(ps, MV88E6XXX_FLAG_SMI_PHY))
3235 ret = _mv88e6xxx_phy_write_indirect(ps, addr, regnum, val);
Vivien Didelot8c9983a2016-05-09 13:22:39 -04003236 else
3237 ret = _mv88e6xxx_phy_write(ps, addr, regnum, val);
3238
Andrew Lunn3898c142015-05-06 01:09:53 +02003239 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02003240 return ret;
3241}
3242
Guenter Roeckc22995c2015-07-25 09:42:28 -07003243#ifdef CONFIG_NET_DSA_HWMON
3244
3245static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
3246{
3247 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3248 int ret;
3249 int val;
3250
3251 *temp = 0;
3252
3253 mutex_lock(&ps->smi_mutex);
3254
Andrew Lunn158bc062016-04-28 21:24:06 -04003255 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003256 if (ret < 0)
3257 goto error;
3258
3259 /* Enable temperature sensor */
Andrew Lunn158bc062016-04-28 21:24:06 -04003260 ret = _mv88e6xxx_phy_read(ps, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003261 if (ret < 0)
3262 goto error;
3263
Andrew Lunn158bc062016-04-28 21:24:06 -04003264 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x1a, ret | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003265 if (ret < 0)
3266 goto error;
3267
3268 /* Wait for temperature to stabilize */
3269 usleep_range(10000, 12000);
3270
Andrew Lunn158bc062016-04-28 21:24:06 -04003271 val = _mv88e6xxx_phy_read(ps, 0x0, 0x1a);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003272 if (val < 0) {
3273 ret = val;
3274 goto error;
3275 }
3276
3277 /* Disable temperature sensor */
Andrew Lunn158bc062016-04-28 21:24:06 -04003278 ret = _mv88e6xxx_phy_write(ps, 0x0, 0x1a, ret & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07003279 if (ret < 0)
3280 goto error;
3281
3282 *temp = ((val & 0x1f) - 5) * 5;
3283
3284error:
Andrew Lunn158bc062016-04-28 21:24:06 -04003285 _mv88e6xxx_phy_write(ps, 0x0, 0x16, 0x0);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003286 mutex_unlock(&ps->smi_mutex);
3287 return ret;
3288}
3289
3290static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
3291{
Andrew Lunn158bc062016-04-28 21:24:06 -04003292 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3293 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003294 int ret;
3295
3296 *temp = 0;
3297
3298 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 27);
3299 if (ret < 0)
3300 return ret;
3301
3302 *temp = (ret & 0xff) - 25;
3303
3304 return 0;
3305}
3306
Vivien Didelotf81ec902016-05-09 13:22:58 -04003307static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003308{
Andrew Lunn158bc062016-04-28 21:24:06 -04003309 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3310
Vivien Didelot6594f612016-05-09 13:22:42 -04003311 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP))
3312 return -EOPNOTSUPP;
3313
Andrew Lunn158bc062016-04-28 21:24:06 -04003314 if (mv88e6xxx_6320_family(ps) || mv88e6xxx_6352_family(ps))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003315 return mv88e63xx_get_temp(ds, temp);
3316
3317 return mv88e61xx_get_temp(ds, temp);
3318}
3319
Vivien Didelotf81ec902016-05-09 13:22:58 -04003320static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003321{
Andrew Lunn158bc062016-04-28 21:24:06 -04003322 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3323 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003324 int ret;
3325
Vivien Didelot6594f612016-05-09 13:22:42 -04003326 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003327 return -EOPNOTSUPP;
3328
3329 *temp = 0;
3330
3331 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3332 if (ret < 0)
3333 return ret;
3334
3335 *temp = (((ret >> 8) & 0x1f) * 5) - 25;
3336
3337 return 0;
3338}
3339
Vivien Didelotf81ec902016-05-09 13:22:58 -04003340static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003341{
Andrew Lunn158bc062016-04-28 21:24:06 -04003342 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3343 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003344 int ret;
3345
Vivien Didelot6594f612016-05-09 13:22:42 -04003346 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003347 return -EOPNOTSUPP;
3348
3349 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3350 if (ret < 0)
3351 return ret;
3352 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3353 return mv88e6xxx_phy_page_write(ds, phy, 6, 26,
3354 (ret & 0xe0ff) | (temp << 8));
3355}
3356
Vivien Didelotf81ec902016-05-09 13:22:58 -04003357static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003358{
Andrew Lunn158bc062016-04-28 21:24:06 -04003359 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
3360 int phy = mv88e6xxx_6320_family(ps) ? 3 : 0;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003361 int ret;
3362
Vivien Didelot6594f612016-05-09 13:22:42 -04003363 if (!mv88e6xxx_has(ps, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003364 return -EOPNOTSUPP;
3365
3366 *alarm = false;
3367
3368 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
3369 if (ret < 0)
3370 return ret;
3371
3372 *alarm = !!(ret & 0x40);
3373
3374 return 0;
3375}
3376#endif /* CONFIG_NET_DSA_HWMON */
3377
Vivien Didelotf81ec902016-05-09 13:22:58 -04003378static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3379 [MV88E6085] = {
3380 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3381 .family = MV88E6XXX_FAMILY_6097,
3382 .name = "Marvell 88E6085",
3383 .num_databases = 4096,
3384 .num_ports = 10,
3385 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3386 },
3387
3388 [MV88E6095] = {
3389 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3390 .family = MV88E6XXX_FAMILY_6095,
3391 .name = "Marvell 88E6095/88E6095F",
3392 .num_databases = 256,
3393 .num_ports = 11,
3394 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
3395 },
3396
3397 [MV88E6123] = {
3398 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3399 .family = MV88E6XXX_FAMILY_6165,
3400 .name = "Marvell 88E6123",
3401 .num_databases = 4096,
3402 .num_ports = 3,
3403 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3404 },
3405
3406 [MV88E6131] = {
3407 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3408 .family = MV88E6XXX_FAMILY_6185,
3409 .name = "Marvell 88E6131",
3410 .num_databases = 256,
3411 .num_ports = 8,
3412 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3413 },
3414
3415 [MV88E6161] = {
3416 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3417 .family = MV88E6XXX_FAMILY_6165,
3418 .name = "Marvell 88E6161",
3419 .num_databases = 4096,
3420 .num_ports = 6,
3421 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3422 },
3423
3424 [MV88E6165] = {
3425 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3426 .family = MV88E6XXX_FAMILY_6165,
3427 .name = "Marvell 88E6165",
3428 .num_databases = 4096,
3429 .num_ports = 6,
3430 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
3431 },
3432
3433 [MV88E6171] = {
3434 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3435 .family = MV88E6XXX_FAMILY_6351,
3436 .name = "Marvell 88E6171",
3437 .num_databases = 4096,
3438 .num_ports = 7,
3439 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3440 },
3441
3442 [MV88E6172] = {
3443 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3444 .family = MV88E6XXX_FAMILY_6352,
3445 .name = "Marvell 88E6172",
3446 .num_databases = 4096,
3447 .num_ports = 7,
3448 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3449 },
3450
3451 [MV88E6175] = {
3452 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3453 .family = MV88E6XXX_FAMILY_6351,
3454 .name = "Marvell 88E6175",
3455 .num_databases = 4096,
3456 .num_ports = 7,
3457 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3458 },
3459
3460 [MV88E6176] = {
3461 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3462 .family = MV88E6XXX_FAMILY_6352,
3463 .name = "Marvell 88E6176",
3464 .num_databases = 4096,
3465 .num_ports = 7,
3466 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3467 },
3468
3469 [MV88E6185] = {
3470 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3471 .family = MV88E6XXX_FAMILY_6185,
3472 .name = "Marvell 88E6185",
3473 .num_databases = 256,
3474 .num_ports = 10,
3475 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
3476 },
3477
3478 [MV88E6240] = {
3479 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3480 .family = MV88E6XXX_FAMILY_6352,
3481 .name = "Marvell 88E6240",
3482 .num_databases = 4096,
3483 .num_ports = 7,
3484 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3485 },
3486
3487 [MV88E6320] = {
3488 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3489 .family = MV88E6XXX_FAMILY_6320,
3490 .name = "Marvell 88E6320",
3491 .num_databases = 4096,
3492 .num_ports = 7,
3493 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3494 },
3495
3496 [MV88E6321] = {
3497 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3498 .family = MV88E6XXX_FAMILY_6320,
3499 .name = "Marvell 88E6321",
3500 .num_databases = 4096,
3501 .num_ports = 7,
3502 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
3503 },
3504
3505 [MV88E6350] = {
3506 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3507 .family = MV88E6XXX_FAMILY_6351,
3508 .name = "Marvell 88E6350",
3509 .num_databases = 4096,
3510 .num_ports = 7,
3511 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3512 },
3513
3514 [MV88E6351] = {
3515 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3516 .family = MV88E6XXX_FAMILY_6351,
3517 .name = "Marvell 88E6351",
3518 .num_databases = 4096,
3519 .num_ports = 7,
3520 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
3521 },
3522
3523 [MV88E6352] = {
3524 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3525 .family = MV88E6XXX_FAMILY_6352,
3526 .name = "Marvell 88E6352",
3527 .num_databases = 4096,
3528 .num_ports = 7,
3529 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
3530 },
3531};
3532
Vivien Didelotf6271e62016-04-17 13:23:59 -04003533static const struct mv88e6xxx_info *
3534mv88e6xxx_lookup_info(unsigned int prod_num, const struct mv88e6xxx_info *table,
Vivien Didelot0209d142016-04-17 13:23:55 -04003535 unsigned int num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003536{
Vivien Didelota439c062016-04-17 13:23:58 -04003537 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003538
Vivien Didelotb9b37712015-10-30 19:39:48 -04003539 for (i = 0; i < num; ++i)
Vivien Didelotf6271e62016-04-17 13:23:59 -04003540 if (table[i].prod_num == prod_num)
3541 return &table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003542
Vivien Didelotb9b37712015-10-30 19:39:48 -04003543 return NULL;
3544}
3545
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003546static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3547 struct device *host_dev, int sw_addr,
3548 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003549{
Vivien Didelotf6271e62016-04-17 13:23:59 -04003550 const struct mv88e6xxx_info *info;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003551 struct mv88e6xxx_priv_state *ps;
Vivien Didelota439c062016-04-17 13:23:58 -04003552 struct mii_bus *bus;
Vivien Didelot0209d142016-04-17 13:23:55 -04003553 const char *name;
Vivien Didelota439c062016-04-17 13:23:58 -04003554 int id, prod_num, rev;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003555
Vivien Didelota439c062016-04-17 13:23:58 -04003556 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003557 if (!bus)
3558 return NULL;
3559
Vivien Didelota439c062016-04-17 13:23:58 -04003560 id = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), PORT_SWITCH_ID);
3561 if (id < 0)
3562 return NULL;
3563
3564 prod_num = (id & 0xfff0) >> 4;
3565 rev = id & 0x000f;
3566
Vivien Didelotf81ec902016-05-09 13:22:58 -04003567 info = mv88e6xxx_lookup_info(prod_num, mv88e6xxx_table,
3568 ARRAY_SIZE(mv88e6xxx_table));
Vivien Didelotf6271e62016-04-17 13:23:59 -04003569 if (!info)
Vivien Didelota439c062016-04-17 13:23:58 -04003570 return NULL;
3571
Vivien Didelotf6271e62016-04-17 13:23:59 -04003572 name = info->name;
3573
Vivien Didelota439c062016-04-17 13:23:58 -04003574 ps = devm_kzalloc(dsa_dev, sizeof(*ps), GFP_KERNEL);
3575 if (!ps)
3576 return NULL;
3577
3578 ps->bus = bus;
3579 ps->sw_addr = sw_addr;
Vivien Didelotf6271e62016-04-17 13:23:59 -04003580 ps->info = info;
Andrew Lunnb6819572016-05-10 23:27:19 +02003581 mutex_init(&ps->smi_mutex);
Vivien Didelota439c062016-04-17 13:23:58 -04003582
3583 *priv = ps;
3584
3585 dev_info(&ps->bus->dev, "switch 0x%x probed: %s, revision %u\n",
3586 prod_num, name, rev);
3587
Andrew Lunna77d43f2016-04-13 02:40:42 +02003588 return name;
3589}
3590
Vivien Didelotf81ec902016-05-09 13:22:58 -04003591struct dsa_switch_driver mv88e6xxx_switch_driver = {
3592 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003593 .probe = mv88e6xxx_drv_probe,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003594 .setup = mv88e6xxx_setup,
3595 .set_addr = mv88e6xxx_set_addr,
3596 .phy_read = mv88e6xxx_phy_read,
3597 .phy_write = mv88e6xxx_phy_write,
3598 .adjust_link = mv88e6xxx_adjust_link,
3599 .get_strings = mv88e6xxx_get_strings,
3600 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3601 .get_sset_count = mv88e6xxx_get_sset_count,
3602 .set_eee = mv88e6xxx_set_eee,
3603 .get_eee = mv88e6xxx_get_eee,
3604#ifdef CONFIG_NET_DSA_HWMON
3605 .get_temp = mv88e6xxx_get_temp,
3606 .get_temp_limit = mv88e6xxx_get_temp_limit,
3607 .set_temp_limit = mv88e6xxx_set_temp_limit,
3608 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3609#endif
3610 .get_eeprom = mv88e6xxx_get_eeprom,
3611 .set_eeprom = mv88e6xxx_set_eeprom,
3612 .get_regs_len = mv88e6xxx_get_regs_len,
3613 .get_regs = mv88e6xxx_get_regs,
3614 .port_bridge_join = mv88e6xxx_port_bridge_join,
3615 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3616 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
3617 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3618 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3619 .port_vlan_add = mv88e6xxx_port_vlan_add,
3620 .port_vlan_del = mv88e6xxx_port_vlan_del,
3621 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3622 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3623 .port_fdb_add = mv88e6xxx_port_fdb_add,
3624 .port_fdb_del = mv88e6xxx_port_fdb_del,
3625 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
3626};
3627
Ben Hutchings98e67302011-11-25 14:36:19 +00003628static int __init mv88e6xxx_init(void)
3629{
Vivien Didelotf81ec902016-05-09 13:22:58 -04003630 register_switch_driver(&mv88e6xxx_switch_driver);
3631
Ben Hutchings98e67302011-11-25 14:36:19 +00003632 return 0;
3633}
3634module_init(mv88e6xxx_init);
3635
3636static void __exit mv88e6xxx_cleanup(void)
3637{
Vivien Didelotf81ec902016-05-09 13:22:58 -04003638 unregister_switch_driver(&mv88e6xxx_switch_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003639}
3640module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003641
Vivien Didelotf81ec902016-05-09 13:22:58 -04003642MODULE_ALIAS("platform:mv88e6085");
3643MODULE_ALIAS("platform:mv88e6095");
3644MODULE_ALIAS("platform:mv88e6095f");
3645MODULE_ALIAS("platform:mv88e6123");
3646MODULE_ALIAS("platform:mv88e6131");
3647MODULE_ALIAS("platform:mv88e6161");
3648MODULE_ALIAS("platform:mv88e6165");
3649MODULE_ALIAS("platform:mv88e6171");
3650MODULE_ALIAS("platform:mv88e6172");
3651MODULE_ALIAS("platform:mv88e6175");
3652MODULE_ALIAS("platform:mv88e6176");
3653MODULE_ALIAS("platform:mv88e6320");
3654MODULE_ALIAS("platform:mv88e6321");
3655MODULE_ALIAS("platform:mv88e6350");
3656MODULE_ALIAS("platform:mv88e6351");
3657MODULE_ALIAS("platform:mv88e6352");
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003658MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
3659MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
3660MODULE_LICENSE("GPL");