blob: 4a815bb6cfcaf42b3252e2d286f6ce7f0c57dd45 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Suketu Shahf75a1982015-04-16 14:22:11 +053052#define GEN9_ENABLE_DC5(dev) 0
53#define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
Suketu Shahdc174302015-04-17 19:46:16 +053054
Daniel Vetter9c065a72014-09-30 10:56:38 +020055#define for_each_power_well(i, power_well, domain_mask, power_domains) \
56 for (i = 0; \
57 i < (power_domains)->power_well_count && \
58 ((power_well) = &(power_domains)->power_wells[i]); \
59 i++) \
60 if ((power_well)->domains & (domain_mask))
61
62#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
63 for (i = (power_domains)->power_well_count - 1; \
64 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
65 i--) \
66 if ((power_well)->domains & (domain_mask))
67
Suketu Shah5aefb232015-04-16 14:22:10 +053068bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
69 int power_well_id);
70
Damien Lespiaue8ca9322015-07-30 18:20:26 -030071static void intel_power_well_enable(struct drm_i915_private *dev_priv,
72 struct i915_power_well *power_well)
73{
74 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
75 power_well->ops->enable(dev_priv, power_well);
76 power_well->hw_enabled = true;
77}
78
Damien Lespiaudcddab32015-07-30 18:20:27 -030079static void intel_power_well_disable(struct drm_i915_private *dev_priv,
80 struct i915_power_well *power_well)
81{
82 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
83 power_well->hw_enabled = false;
84 power_well->ops->disable(dev_priv, power_well);
85}
86
Daniel Vettere4e76842014-09-30 10:56:42 +020087/*
Daniel Vetter9c065a72014-09-30 10:56:38 +020088 * We should only use the power well if we explicitly asked the hardware to
89 * enable it, so check if it's enabled and also check if we've requested it to
90 * be enabled.
91 */
92static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
93 struct i915_power_well *power_well)
94{
95 return I915_READ(HSW_PWR_WELL_DRIVER) ==
96 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
97}
98
Daniel Vettere4e76842014-09-30 10:56:42 +020099/**
100 * __intel_display_power_is_enabled - unlocked check for a power domain
101 * @dev_priv: i915 device instance
102 * @domain: power domain to check
103 *
104 * This is the unlocked version of intel_display_power_is_enabled() and should
105 * only be used from error capture and recovery code where deadlocks are
106 * possible.
107 *
108 * Returns:
109 * True when the power domain is enabled, false otherwise.
110 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200111bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
112 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200113{
114 struct i915_power_domains *power_domains;
115 struct i915_power_well *power_well;
116 bool is_enabled;
117 int i;
118
119 if (dev_priv->pm.suspended)
120 return false;
121
122 power_domains = &dev_priv->power_domains;
123
124 is_enabled = true;
125
126 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
127 if (power_well->always_on)
128 continue;
129
130 if (!power_well->hw_enabled) {
131 is_enabled = false;
132 break;
133 }
134 }
135
136 return is_enabled;
137}
138
Daniel Vettere4e76842014-09-30 10:56:42 +0200139/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000140 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200141 * @dev_priv: i915 device instance
142 * @domain: power domain to check
143 *
144 * This function can be used to check the hw power domain state. It is mostly
145 * used in hardware state readout functions. Everywhere else code should rely
146 * upon explicit power domain reference counting to ensure that the hardware
147 * block is powered up before accessing it.
148 *
149 * Callers must hold the relevant modesetting locks to ensure that concurrent
150 * threads can't disable the power well while the caller tries to read a few
151 * registers.
152 *
153 * Returns:
154 * True when the power domain is enabled, false otherwise.
155 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200156bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
157 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200158{
159 struct i915_power_domains *power_domains;
160 bool ret;
161
162 power_domains = &dev_priv->power_domains;
163
164 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200165 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200166 mutex_unlock(&power_domains->lock);
167
168 return ret;
169}
170
Daniel Vettere4e76842014-09-30 10:56:42 +0200171/**
172 * intel_display_set_init_power - set the initial power domain state
173 * @dev_priv: i915 device instance
174 * @enable: whether to enable or disable the initial power domain state
175 *
176 * For simplicity our driver load/unload and system suspend/resume code assumes
177 * that all power domains are always enabled. This functions controls the state
178 * of this little hack. While the initial power domain state is enabled runtime
179 * pm is effectively disabled.
180 */
Daniel Vetterd9bc89d92014-09-30 10:56:40 +0200181void intel_display_set_init_power(struct drm_i915_private *dev_priv,
182 bool enable)
183{
184 if (dev_priv->power_domains.init_power_on == enable)
185 return;
186
187 if (enable)
188 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
189 else
190 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
191
192 dev_priv->power_domains.init_power_on = enable;
193}
194
Daniel Vetter9c065a72014-09-30 10:56:38 +0200195/*
196 * Starting with Haswell, we have a "Power Down Well" that can be turned off
197 * when not needed anymore. We have 4 registers that can request the power well
198 * to be enabled, and it will only be disabled if none of the registers is
199 * requesting it to be enabled.
200 */
201static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
202{
203 struct drm_device *dev = dev_priv->dev;
204
205 /*
206 * After we re-enable the power well, if we touch VGA register 0x3d5
207 * we'll get unclaimed register interrupts. This stops after we write
208 * anything to the VGA MSR register. The vgacon module uses this
209 * register all the time, so if we unbind our driver and, as a
210 * consequence, bind vgacon, we'll get stuck in an infinite loop at
211 * console_unlock(). So make here we touch the VGA MSR register, making
212 * sure vgacon can keep working normally without triggering interrupts
213 * and error messages.
214 */
215 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
216 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
217 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
218
Damien Lespiau25400392015-03-06 18:50:52 +0000219 if (IS_BROADWELL(dev))
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000220 gen8_irq_power_well_post_enable(dev_priv,
221 1 << PIPE_C | 1 << PIPE_B);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200222}
223
Damien Lespiaud14c0342015-03-06 18:50:51 +0000224static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
225 struct i915_power_well *power_well)
226{
227 struct drm_device *dev = dev_priv->dev;
228
229 /*
230 * After we re-enable the power well, if we touch VGA register 0x3d5
231 * we'll get unclaimed register interrupts. This stops after we write
232 * anything to the VGA MSR register. The vgacon module uses this
233 * register all the time, so if we unbind our driver and, as a
234 * consequence, bind vgacon, we'll get stuck in an infinite loop at
235 * console_unlock(). So make here we touch the VGA MSR register, making
236 * sure vgacon can keep working normally without triggering interrupts
237 * and error messages.
238 */
239 if (power_well->data == SKL_DISP_PW_2) {
240 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
241 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
242 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
243
244 gen8_irq_power_well_post_enable(dev_priv,
245 1 << PIPE_C | 1 << PIPE_B);
246 }
247
Damien Lespiau1d2b9522015-03-06 18:50:53 +0000248 if (power_well->data == SKL_DISP_PW_1) {
249 intel_prepare_ddi(dev);
Damien Lespiaud14c0342015-03-06 18:50:51 +0000250 gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
Damien Lespiau1d2b9522015-03-06 18:50:53 +0000251 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000252}
253
Daniel Vetter9c065a72014-09-30 10:56:38 +0200254static void hsw_set_power_well(struct drm_i915_private *dev_priv,
255 struct i915_power_well *power_well, bool enable)
256{
257 bool is_enabled, enable_requested;
258 uint32_t tmp;
259
260 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
261 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
262 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
263
264 if (enable) {
265 if (!enable_requested)
266 I915_WRITE(HSW_PWR_WELL_DRIVER,
267 HSW_PWR_WELL_ENABLE_REQUEST);
268
269 if (!is_enabled) {
270 DRM_DEBUG_KMS("Enabling power well\n");
271 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
272 HSW_PWR_WELL_STATE_ENABLED), 20))
273 DRM_ERROR("Timeout enabling power well\n");
Paulo Zanoni6d729bf2014-10-07 16:11:11 -0300274 hsw_power_well_post_enable(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200275 }
276
Daniel Vetter9c065a72014-09-30 10:56:38 +0200277 } else {
278 if (enable_requested) {
279 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
280 POSTING_READ(HSW_PWR_WELL_DRIVER);
281 DRM_DEBUG_KMS("Requesting to disable the power well\n");
282 }
283 }
284}
285
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000286#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
287 BIT(POWER_DOMAIN_TRANSCODER_A) | \
288 BIT(POWER_DOMAIN_PIPE_B) | \
289 BIT(POWER_DOMAIN_TRANSCODER_B) | \
290 BIT(POWER_DOMAIN_PIPE_C) | \
291 BIT(POWER_DOMAIN_TRANSCODER_C) | \
292 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
293 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
294 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
295 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
296 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
297 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
298 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
299 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
Xiong Zhangd8e19f92015-08-13 18:00:12 +0800300 BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000301 BIT(POWER_DOMAIN_AUX_B) | \
302 BIT(POWER_DOMAIN_AUX_C) | \
303 BIT(POWER_DOMAIN_AUX_D) | \
304 BIT(POWER_DOMAIN_AUDIO) | \
305 BIT(POWER_DOMAIN_VGA) | \
306 BIT(POWER_DOMAIN_INIT))
307#define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
308 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
309 BIT(POWER_DOMAIN_PLLS) | \
310 BIT(POWER_DOMAIN_PIPE_A) | \
311 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
312 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
313 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
314 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
315 BIT(POWER_DOMAIN_AUX_A) | \
316 BIT(POWER_DOMAIN_INIT))
317#define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
318 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
319 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
Xiong Zhangd8e19f92015-08-13 18:00:12 +0800320 BIT(POWER_DOMAIN_PORT_DDI_E_2_LANES) | \
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000321 BIT(POWER_DOMAIN_INIT))
322#define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
323 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
324 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
325 BIT(POWER_DOMAIN_INIT))
326#define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
327 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
328 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
329 BIT(POWER_DOMAIN_INIT))
330#define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
331 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
332 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
333 BIT(POWER_DOMAIN_INIT))
334#define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
Damien Lespiauaeaa2122015-04-30 16:39:16 +0100335 SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
Damien Lespiau62227092015-04-30 16:39:20 +0100336 BIT(POWER_DOMAIN_PLLS) | \
Damien Lespiauaeaa2122015-04-30 16:39:16 +0100337 BIT(POWER_DOMAIN_INIT))
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000338#define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
339 (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
340 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
341 SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
342 SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
343 SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
344 SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
345 SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
346 BIT(POWER_DOMAIN_INIT))
347
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +0530348#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
349 BIT(POWER_DOMAIN_TRANSCODER_A) | \
350 BIT(POWER_DOMAIN_PIPE_B) | \
351 BIT(POWER_DOMAIN_TRANSCODER_B) | \
352 BIT(POWER_DOMAIN_PIPE_C) | \
353 BIT(POWER_DOMAIN_TRANSCODER_C) | \
354 BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
355 BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
356 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
357 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
358 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
359 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
360 BIT(POWER_DOMAIN_AUX_B) | \
361 BIT(POWER_DOMAIN_AUX_C) | \
362 BIT(POWER_DOMAIN_AUDIO) | \
363 BIT(POWER_DOMAIN_VGA) | \
364 BIT(POWER_DOMAIN_INIT))
365#define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
366 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
367 BIT(POWER_DOMAIN_PIPE_A) | \
368 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
369 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
370 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
371 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
372 BIT(POWER_DOMAIN_AUX_A) | \
373 BIT(POWER_DOMAIN_PLLS) | \
374 BIT(POWER_DOMAIN_INIT))
375#define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
376 (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
377 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
378 BIT(POWER_DOMAIN_INIT))
379
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530380static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
381{
382 struct drm_device *dev = dev_priv->dev;
383
384 WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
385 WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
386 "DC9 already programmed to be enabled.\n");
387 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
388 "DC5 still not disabled to enable DC9.\n");
389 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
390 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
391
392 /*
393 * TODO: check for the following to verify the conditions to enter DC9
394 * state are satisfied:
395 * 1] Check relevant display engine registers to verify if mode set
396 * disable sequence was followed.
397 * 2] Check if display uninitialize sequence is initialized.
398 */
399}
400
401static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
402{
403 WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
404 WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
405 "DC9 already programmed to be disabled.\n");
406 WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
407 "DC5 still not disabled.\n");
408
409 /*
410 * TODO: check for the following to verify DC9 state was indeed
411 * entered before programming to disable it:
412 * 1] Check relevant display engine registers to verify if mode
413 * set disable sequence was followed.
414 * 2] Check if display uninitialize sequence is initialized.
415 */
416}
417
418void bxt_enable_dc9(struct drm_i915_private *dev_priv)
419{
420 uint32_t val;
421
422 assert_can_enable_dc9(dev_priv);
423
424 DRM_DEBUG_KMS("Enabling DC9\n");
425
426 val = I915_READ(DC_STATE_EN);
427 val |= DC_STATE_EN_DC9;
428 I915_WRITE(DC_STATE_EN, val);
429 POSTING_READ(DC_STATE_EN);
430}
431
432void bxt_disable_dc9(struct drm_i915_private *dev_priv)
433{
434 uint32_t val;
435
436 assert_can_disable_dc9(dev_priv);
437
438 DRM_DEBUG_KMS("Disabling DC9\n");
439
440 val = I915_READ(DC_STATE_EN);
441 val &= ~DC_STATE_EN_DC9;
442 I915_WRITE(DC_STATE_EN, val);
443 POSTING_READ(DC_STATE_EN);
444}
445
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530446static void gen9_set_dc_state_debugmask_memory_up(
447 struct drm_i915_private *dev_priv)
448{
449 uint32_t val;
450
451 /* The below bit doesn't need to be cleared ever afterwards */
452 val = I915_READ(DC_STATE_DEBUG);
453 if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
454 val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
455 I915_WRITE(DC_STATE_DEBUG, val);
456 POSTING_READ(DC_STATE_DEBUG);
457 }
458}
459
Suketu Shah5aefb232015-04-16 14:22:10 +0530460static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530461{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530462 struct drm_device *dev = dev_priv->dev;
Suketu Shah5aefb232015-04-16 14:22:10 +0530463 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
464 SKL_DISP_PW_2);
465
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700466 WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
467 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
468 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530469
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700470 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
471 "DC5 already programmed to be enabled.\n");
472 WARN_ONCE(dev_priv->pm.suspended,
473 "DC5 cannot be enabled, if platform is runtime-suspended.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530474
475 assert_csr_loaded(dev_priv);
476}
477
478static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
479{
480 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
481 SKL_DISP_PW_2);
Suketu Shah93c7cb62015-04-16 14:22:13 +0530482 /*
483 * During initialization, the firmware may not be loaded yet.
484 * We still want to make sure that the DC enabling flag is cleared.
485 */
486 if (dev_priv->power_domains.initializing)
487 return;
Suketu Shah5aefb232015-04-16 14:22:10 +0530488
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700489 WARN_ONCE(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
490 WARN_ONCE(dev_priv->pm.suspended,
Suketu Shah5aefb232015-04-16 14:22:10 +0530491 "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
492}
493
494static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
495{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530496 uint32_t val;
497
Suketu Shah5aefb232015-04-16 14:22:10 +0530498 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530499
500 DRM_DEBUG_KMS("Enabling DC5\n");
501
502 gen9_set_dc_state_debugmask_memory_up(dev_priv);
503
504 val = I915_READ(DC_STATE_EN);
505 val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
506 val |= DC_STATE_EN_UPTO_DC5;
507 I915_WRITE(DC_STATE_EN, val);
508 POSTING_READ(DC_STATE_EN);
Suketu Shahdc174302015-04-17 19:46:16 +0530509}
510
511static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
512{
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530513 uint32_t val;
514
Suketu Shah5aefb232015-04-16 14:22:10 +0530515 assert_can_disable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530516
517 DRM_DEBUG_KMS("Disabling DC5\n");
518
519 val = I915_READ(DC_STATE_EN);
520 val &= ~DC_STATE_EN_UPTO_DC5;
521 I915_WRITE(DC_STATE_EN, val);
522 POSTING_READ(DC_STATE_EN);
Suketu Shahdc174302015-04-17 19:46:16 +0530523}
524
Suketu Shah93c7cb62015-04-16 14:22:13 +0530525static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530526{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530527 struct drm_device *dev = dev_priv->dev;
Suketu Shah93c7cb62015-04-16 14:22:13 +0530528
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700529 WARN_ONCE(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
530 WARN_ONCE(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
531 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
532 "Backlight is not disabled.\n");
533 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
534 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530535
536 assert_csr_loaded(dev_priv);
537}
538
539static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
540{
541 /*
542 * During initialization, the firmware may not be loaded yet.
543 * We still want to make sure that the DC enabling flag is cleared.
544 */
545 if (dev_priv->power_domains.initializing)
546 return;
547
548 assert_csr_loaded(dev_priv);
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700549 WARN_ONCE(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
550 "DC6 already programmed to be disabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530551}
552
553static void skl_enable_dc6(struct drm_i915_private *dev_priv)
554{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530555 uint32_t val;
556
Suketu Shah93c7cb62015-04-16 14:22:13 +0530557 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530558
559 DRM_DEBUG_KMS("Enabling DC6\n");
560
561 gen9_set_dc_state_debugmask_memory_up(dev_priv);
562
563 val = I915_READ(DC_STATE_EN);
564 val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
565 val |= DC_STATE_EN_UPTO_DC6;
566 I915_WRITE(DC_STATE_EN, val);
567 POSTING_READ(DC_STATE_EN);
Suketu Shahf75a1982015-04-16 14:22:11 +0530568}
569
570static void skl_disable_dc6(struct drm_i915_private *dev_priv)
571{
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530572 uint32_t val;
573
Suketu Shah93c7cb62015-04-16 14:22:13 +0530574 assert_can_disable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530575
576 DRM_DEBUG_KMS("Disabling DC6\n");
577
578 val = I915_READ(DC_STATE_EN);
579 val &= ~DC_STATE_EN_UPTO_DC6;
580 I915_WRITE(DC_STATE_EN, val);
581 POSTING_READ(DC_STATE_EN);
Suketu Shahf75a1982015-04-16 14:22:11 +0530582}
583
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000584static void skl_set_power_well(struct drm_i915_private *dev_priv,
585 struct i915_power_well *power_well, bool enable)
586{
Suketu Shahdc174302015-04-17 19:46:16 +0530587 struct drm_device *dev = dev_priv->dev;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000588 uint32_t tmp, fuse_status;
589 uint32_t req_mask, state_mask;
Damien Lespiau2a518352015-03-06 18:50:49 +0000590 bool is_enabled, enable_requested, check_fuse_status = false;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000591
592 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
593 fuse_status = I915_READ(SKL_FUSE_STATUS);
594
595 switch (power_well->data) {
596 case SKL_DISP_PW_1:
597 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
598 SKL_FUSE_PG0_DIST_STATUS), 1)) {
599 DRM_ERROR("PG0 not enabled\n");
600 return;
601 }
602 break;
603 case SKL_DISP_PW_2:
604 if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
605 DRM_ERROR("PG1 in disabled state\n");
606 return;
607 }
608 break;
609 case SKL_DISP_PW_DDI_A_E:
610 case SKL_DISP_PW_DDI_B:
611 case SKL_DISP_PW_DDI_C:
612 case SKL_DISP_PW_DDI_D:
613 case SKL_DISP_PW_MISC_IO:
614 break;
615 default:
616 WARN(1, "Unknown power well %lu\n", power_well->data);
617 return;
618 }
619
620 req_mask = SKL_POWER_WELL_REQ(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000621 enable_requested = tmp & req_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000622 state_mask = SKL_POWER_WELL_STATE(power_well->data);
Damien Lespiau2a518352015-03-06 18:50:49 +0000623 is_enabled = tmp & state_mask;
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000624
625 if (enable) {
Damien Lespiau2a518352015-03-06 18:50:49 +0000626 if (!enable_requested) {
Suketu Shahdc174302015-04-17 19:46:16 +0530627 WARN((tmp & state_mask) &&
628 !I915_READ(HSW_PWR_WELL_BIOS),
629 "Invalid for power well status to be enabled, unless done by the BIOS, \
630 when request is to disable!\n");
Suketu Shahf75a1982015-04-16 14:22:11 +0530631 if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
632 power_well->data == SKL_DISP_PW_2) {
633 if (SKL_ENABLE_DC6(dev)) {
634 skl_disable_dc6(dev_priv);
635 /*
636 * DDI buffer programming unnecessary during driver-load/resume
637 * as it's already done during modeset initialization then.
638 * It's also invalid here as encoder list is still uninitialized.
639 */
640 if (!dev_priv->power_domains.initializing)
641 intel_prepare_ddi(dev);
642 } else {
643 gen9_disable_dc5(dev_priv);
644 }
645 }
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000646 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000647 }
648
Damien Lespiau2a518352015-03-06 18:50:49 +0000649 if (!is_enabled) {
Damien Lespiau510e6fd2015-03-06 18:50:50 +0000650 DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000651 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
652 state_mask), 1))
653 DRM_ERROR("%s enable timeout\n",
654 power_well->name);
655 check_fuse_status = true;
656 }
657 } else {
Damien Lespiau2a518352015-03-06 18:50:49 +0000658 if (enable_requested) {
Animesh Manna08aef7c2015-08-26 01:36:09 +0530659 if (IS_SKYLAKE(dev) &&
660 (power_well->data == SKL_DISP_PW_1) &&
661 (intel_csr_load_status_get(dev_priv) == FW_LOADED))
662 DRM_DEBUG_KMS("Not Disabling PW1, dmc will handle\n");
663 else {
664 I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
665 POSTING_READ(HSW_PWR_WELL_DRIVER);
666 DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
667 }
Suketu Shahdc174302015-04-17 19:46:16 +0530668
Suketu Shahf75a1982015-04-16 14:22:11 +0530669 if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
Suketu Shahdc174302015-04-17 19:46:16 +0530670 power_well->data == SKL_DISP_PW_2) {
671 enum csr_state state;
Suketu Shahf75a1982015-04-16 14:22:11 +0530672 /* TODO: wait for a completion event or
673 * similar here instead of busy
674 * waiting using wait_for function.
675 */
Suketu Shahdc174302015-04-17 19:46:16 +0530676 wait_for((state = intel_csr_load_status_get(dev_priv)) !=
677 FW_UNINITIALIZED, 1000);
678 if (state != FW_LOADED)
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700679 DRM_DEBUG("CSR firmware not ready (%d)\n",
Suketu Shahdc174302015-04-17 19:46:16 +0530680 state);
681 else
Suketu Shahf75a1982015-04-16 14:22:11 +0530682 if (SKL_ENABLE_DC6(dev))
683 skl_enable_dc6(dev_priv);
684 else
685 gen9_enable_dc5(dev_priv);
Suketu Shahdc174302015-04-17 19:46:16 +0530686 }
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000687 }
688 }
689
690 if (check_fuse_status) {
691 if (power_well->data == SKL_DISP_PW_1) {
692 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
693 SKL_FUSE_PG1_DIST_STATUS), 1))
694 DRM_ERROR("PG1 distributing status timeout\n");
695 } else if (power_well->data == SKL_DISP_PW_2) {
696 if (wait_for((I915_READ(SKL_FUSE_STATUS) &
697 SKL_FUSE_PG2_DIST_STATUS), 1))
698 DRM_ERROR("PG2 distributing status timeout\n");
699 }
700 }
Damien Lespiaud14c0342015-03-06 18:50:51 +0000701
702 if (enable && !is_enabled)
703 skl_power_well_post_enable(dev_priv, power_well);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000704}
705
Daniel Vetter9c065a72014-09-30 10:56:38 +0200706static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
707 struct i915_power_well *power_well)
708{
709 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
710
711 /*
712 * We're taking over the BIOS, so clear any requests made by it since
713 * the driver is in charge now.
714 */
715 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
716 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
717}
718
719static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
720 struct i915_power_well *power_well)
721{
722 hsw_set_power_well(dev_priv, power_well, true);
723}
724
725static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
726 struct i915_power_well *power_well)
727{
728 hsw_set_power_well(dev_priv, power_well, false);
729}
730
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000731static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
732 struct i915_power_well *power_well)
733{
734 uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
735 SKL_POWER_WELL_STATE(power_well->data);
736
737 return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
738}
739
740static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
741 struct i915_power_well *power_well)
742{
743 skl_set_power_well(dev_priv, power_well, power_well->count > 0);
744
745 /* Clear any request made by BIOS as driver is taking over */
746 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
747}
748
749static void skl_power_well_enable(struct drm_i915_private *dev_priv,
750 struct i915_power_well *power_well)
751{
752 skl_set_power_well(dev_priv, power_well, true);
753}
754
755static void skl_power_well_disable(struct drm_i915_private *dev_priv,
756 struct i915_power_well *power_well)
757{
758 skl_set_power_well(dev_priv, power_well, false);
759}
760
Daniel Vetter9c065a72014-09-30 10:56:38 +0200761static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
762 struct i915_power_well *power_well)
763{
764}
765
766static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
767 struct i915_power_well *power_well)
768{
769 return true;
770}
771
772static void vlv_set_power_well(struct drm_i915_private *dev_priv,
773 struct i915_power_well *power_well, bool enable)
774{
775 enum punit_power_well power_well_id = power_well->data;
776 u32 mask;
777 u32 state;
778 u32 ctrl;
779
780 mask = PUNIT_PWRGT_MASK(power_well_id);
781 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
782 PUNIT_PWRGT_PWR_GATE(power_well_id);
783
784 mutex_lock(&dev_priv->rps.hw_lock);
785
786#define COND \
787 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
788
789 if (COND)
790 goto out;
791
792 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
793 ctrl &= ~mask;
794 ctrl |= state;
795 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
796
797 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900798 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200799 state,
800 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
801
802#undef COND
803
804out:
805 mutex_unlock(&dev_priv->rps.hw_lock);
806}
807
808static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
809 struct i915_power_well *power_well)
810{
811 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
812}
813
814static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
815 struct i915_power_well *power_well)
816{
817 vlv_set_power_well(dev_priv, power_well, true);
818}
819
820static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
821 struct i915_power_well *power_well)
822{
823 vlv_set_power_well(dev_priv, power_well, false);
824}
825
826static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
827 struct i915_power_well *power_well)
828{
829 int power_well_id = power_well->data;
830 bool enabled = false;
831 u32 mask;
832 u32 state;
833 u32 ctrl;
834
835 mask = PUNIT_PWRGT_MASK(power_well_id);
836 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
837
838 mutex_lock(&dev_priv->rps.hw_lock);
839
840 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
841 /*
842 * We only ever set the power-on and power-gate states, anything
843 * else is unexpected.
844 */
845 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
846 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
847 if (state == ctrl)
848 enabled = true;
849
850 /*
851 * A transient state at this point would mean some unexpected party
852 * is poking at the power controls too.
853 */
854 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
855 WARN_ON(ctrl != state);
856
857 mutex_unlock(&dev_priv->rps.hw_lock);
858
859 return enabled;
860}
861
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300862static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200863{
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300864 enum pipe pipe;
865
866 /*
867 * Enable the CRI clock source so we can get at the
868 * display and the reference clock for VGA
869 * hotplug / manual detection. Supposedly DSI also
870 * needs the ref clock up and running.
871 *
872 * CHV DPLL B/C have some issues if VGA mode is enabled.
873 */
874 for_each_pipe(dev_priv->dev, pipe) {
875 u32 val = I915_READ(DPLL(pipe));
876
877 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
878 if (pipe != PIPE_A)
879 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
880
881 I915_WRITE(DPLL(pipe), val);
882 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200883
884 spin_lock_irq(&dev_priv->irq_lock);
885 valleyview_enable_display_irqs(dev_priv);
886 spin_unlock_irq(&dev_priv->irq_lock);
887
888 /*
889 * During driver initialization/resume we can avoid restoring the
890 * part of the HW/SW state that will be inited anyway explicitly.
891 */
892 if (dev_priv->power_domains.initializing)
893 return;
894
Daniel Vetterb9632912014-09-30 10:56:44 +0200895 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200896
897 i915_redisable_vga_power_on(dev_priv->dev);
898}
899
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300900static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
901{
902 spin_lock_irq(&dev_priv->irq_lock);
903 valleyview_disable_display_irqs(dev_priv);
904 spin_unlock_irq(&dev_priv->irq_lock);
905
906 vlv_power_sequencer_reset(dev_priv);
907}
908
909static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
910 struct i915_power_well *power_well)
911{
912 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
913
914 vlv_set_power_well(dev_priv, power_well, true);
915
916 vlv_display_power_well_init(dev_priv);
917}
918
Daniel Vetter9c065a72014-09-30 10:56:38 +0200919static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
920 struct i915_power_well *power_well)
921{
922 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
923
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300924 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200925
926 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200927}
928
929static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
930 struct i915_power_well *power_well)
931{
932 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
933
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300934 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +0200935 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
936
937 vlv_set_power_well(dev_priv, power_well, true);
938
939 /*
940 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
941 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
942 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
943 * b. The other bits such as sfr settings / modesel may all
944 * be set to 0.
945 *
946 * This should only be done on init and resume from S3 with
947 * both PLLs disabled, or we risk losing DPIO and PLL
948 * synchronization.
949 */
950 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
951}
952
953static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
954 struct i915_power_well *power_well)
955{
956 enum pipe pipe;
957
958 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
959
960 for_each_pipe(dev_priv, pipe)
961 assert_pll_disabled(dev_priv, pipe);
962
963 /* Assert common reset */
964 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
965
966 vlv_set_power_well(dev_priv, power_well, false);
967}
968
Ville Syrjälä30142272015-07-08 23:46:01 +0300969#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
970
971static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
972 int power_well_id)
973{
974 struct i915_power_domains *power_domains = &dev_priv->power_domains;
975 struct i915_power_well *power_well;
976 int i;
977
978 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
979 if (power_well->data == power_well_id)
980 return power_well;
981 }
982
983 return NULL;
984}
985
986#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
987
988static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
989{
990 struct i915_power_well *cmn_bc =
991 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
992 struct i915_power_well *cmn_d =
993 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
994 u32 phy_control = dev_priv->chv_phy_control;
995 u32 phy_status = 0;
996 u32 tmp;
997
998 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
999 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1000
1001 /* this assumes override is only used to enable lanes */
1002 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1003 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1004
1005 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1006 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1007
1008 /* CL1 is on whenever anything is on in either channel */
1009 if (BITS_SET(phy_control,
1010 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1011 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1012 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1013
1014 /*
1015 * The DPLLB check accounts for the pipe B + port A usage
1016 * with CL2 powered up but all the lanes in the second channel
1017 * powered down.
1018 */
1019 if (BITS_SET(phy_control,
1020 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1021 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1022 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1023
1024 if (BITS_SET(phy_control,
1025 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1026 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1027 if (BITS_SET(phy_control,
1028 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1029 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1030
1031 if (BITS_SET(phy_control,
1032 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1033 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1034 if (BITS_SET(phy_control,
1035 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1036 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1037 }
1038
1039 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1040 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1041
1042 /* this assumes override is only used to enable lanes */
1043 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1044 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1045
1046 if (BITS_SET(phy_control,
1047 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1048 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1049
1050 if (BITS_SET(phy_control,
1051 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1052 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1053 if (BITS_SET(phy_control,
1054 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1055 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1056 }
1057
1058 /*
1059 * The PHY may be busy with some initial calibration and whatnot,
1060 * so the power state can take a while to actually change.
1061 */
1062 if (wait_for((tmp = I915_READ(DISPLAY_PHY_STATUS)) == phy_status, 10))
1063 WARN(phy_status != tmp,
1064 "Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1065 tmp, phy_status, dev_priv->chv_phy_control);
1066}
1067
1068#undef BITS_SET
1069
Daniel Vetter9c065a72014-09-30 10:56:38 +02001070static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1071 struct i915_power_well *power_well)
1072{
1073 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001074 enum pipe pipe;
1075 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001076
1077 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1078 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1079
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001080 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1081 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001082 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001083 } else {
1084 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001085 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001086 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001087
1088 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001089 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1090 vlv_set_power_well(dev_priv, power_well, true);
1091
1092 /* Poll for phypwrgood signal */
1093 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
1094 DRM_ERROR("Display PHY %d is not power up\n", phy);
1095
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001096 mutex_lock(&dev_priv->sb_lock);
1097
1098 /* Enable dynamic power down */
1099 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001100 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1101 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001102 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1103
1104 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1105 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1106 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1107 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001108 } else {
1109 /*
1110 * Force the non-existing CL2 off. BXT does this
1111 * too, so maybe it saves some power even though
1112 * CL2 doesn't exist?
1113 */
1114 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1115 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1116 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001117 }
1118
1119 mutex_unlock(&dev_priv->sb_lock);
1120
Ville Syrjälä70722462015-04-10 18:21:28 +03001121 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1122 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001123
1124 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1125 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001126
1127 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001128}
1129
1130static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1131 struct i915_power_well *power_well)
1132{
1133 enum dpio_phy phy;
1134
1135 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
1136 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
1137
1138 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
1139 phy = DPIO_PHY0;
1140 assert_pll_disabled(dev_priv, PIPE_A);
1141 assert_pll_disabled(dev_priv, PIPE_B);
1142 } else {
1143 phy = DPIO_PHY1;
1144 assert_pll_disabled(dev_priv, PIPE_C);
1145 }
1146
Ville Syrjälä70722462015-04-10 18:21:28 +03001147 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1148 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001149
1150 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001151
1152 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1153 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001154
1155 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001156}
1157
Ville Syrjälä6669e392015-07-08 23:46:00 +03001158static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1159 enum dpio_channel ch, bool override, unsigned int mask)
1160{
1161 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1162 u32 reg, val, expected, actual;
1163
1164 if (ch == DPIO_CH0)
1165 reg = _CHV_CMN_DW0_CH0;
1166 else
1167 reg = _CHV_CMN_DW6_CH1;
1168
1169 mutex_lock(&dev_priv->sb_lock);
1170 val = vlv_dpio_read(dev_priv, pipe, reg);
1171 mutex_unlock(&dev_priv->sb_lock);
1172
1173 /*
1174 * This assumes !override is only used when the port is disabled.
1175 * All lanes should power down even without the override when
1176 * the port is disabled.
1177 */
1178 if (!override || mask == 0xf) {
1179 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1180 /*
1181 * If CH1 common lane is not active anymore
1182 * (eg. for pipe B DPLL) the entire channel will
1183 * shut down, which causes the common lane registers
1184 * to read as 0. That means we can't actually check
1185 * the lane power down status bits, but as the entire
1186 * register reads as 0 it's a good indication that the
1187 * channel is indeed entirely powered down.
1188 */
1189 if (ch == DPIO_CH1 && val == 0)
1190 expected = 0;
1191 } else if (mask != 0x0) {
1192 expected = DPIO_ANYDL_POWERDOWN;
1193 } else {
1194 expected = 0;
1195 }
1196
1197 if (ch == DPIO_CH0)
1198 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1199 else
1200 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1201 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1202
1203 WARN(actual != expected,
1204 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1205 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1206 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1207 reg, val);
1208}
1209
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001210bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1211 enum dpio_channel ch, bool override)
1212{
1213 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1214 bool was_override;
1215
1216 mutex_lock(&power_domains->lock);
1217
1218 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1219
1220 if (override == was_override)
1221 goto out;
1222
1223 if (override)
1224 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1225 else
1226 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1227
1228 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1229
1230 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1231 phy, ch, dev_priv->chv_phy_control);
1232
Ville Syrjälä30142272015-07-08 23:46:01 +03001233 assert_chv_phy_status(dev_priv);
1234
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001235out:
1236 mutex_unlock(&power_domains->lock);
1237
1238 return was_override;
1239}
1240
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001241void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1242 bool override, unsigned int mask)
1243{
1244 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1245 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1246 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1247 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1248
1249 mutex_lock(&power_domains->lock);
1250
1251 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1252 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1253
1254 if (override)
1255 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1256 else
1257 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1258
1259 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1260
1261 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1262 phy, ch, mask, dev_priv->chv_phy_control);
1263
Ville Syrjälä30142272015-07-08 23:46:01 +03001264 assert_chv_phy_status(dev_priv);
1265
Ville Syrjälä6669e392015-07-08 23:46:00 +03001266 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1267
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001268 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001269}
1270
1271static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1272 struct i915_power_well *power_well)
1273{
1274 enum pipe pipe = power_well->data;
1275 bool enabled;
1276 u32 state, ctrl;
1277
1278 mutex_lock(&dev_priv->rps.hw_lock);
1279
1280 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1281 /*
1282 * We only ever set the power-on and power-gate states, anything
1283 * else is unexpected.
1284 */
1285 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1286 enabled = state == DP_SSS_PWR_ON(pipe);
1287
1288 /*
1289 * A transient state at this point would mean some unexpected party
1290 * is poking at the power controls too.
1291 */
1292 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1293 WARN_ON(ctrl << 16 != state);
1294
1295 mutex_unlock(&dev_priv->rps.hw_lock);
1296
1297 return enabled;
1298}
1299
1300static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1301 struct i915_power_well *power_well,
1302 bool enable)
1303{
1304 enum pipe pipe = power_well->data;
1305 u32 state;
1306 u32 ctrl;
1307
1308 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1309
1310 mutex_lock(&dev_priv->rps.hw_lock);
1311
1312#define COND \
1313 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1314
1315 if (COND)
1316 goto out;
1317
1318 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1319 ctrl &= ~DP_SSC_MASK(pipe);
1320 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1321 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1322
1323 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001324 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001325 state,
1326 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1327
1328#undef COND
1329
1330out:
1331 mutex_unlock(&dev_priv->rps.hw_lock);
1332}
1333
1334static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
1335 struct i915_power_well *power_well)
1336{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001337 WARN_ON_ONCE(power_well->data != PIPE_A);
1338
Daniel Vetter9c065a72014-09-30 10:56:38 +02001339 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
1340}
1341
1342static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1343 struct i915_power_well *power_well)
1344{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001345 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001346
1347 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001348
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001349 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001350}
1351
1352static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1353 struct i915_power_well *power_well)
1354{
Ville Syrjälä8fcd5cd2015-06-29 15:25:50 +03001355 WARN_ON_ONCE(power_well->data != PIPE_A);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001356
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001357 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001358
Daniel Vetter9c065a72014-09-30 10:56:38 +02001359 chv_set_pipe_power_well(dev_priv, power_well, false);
1360}
1361
Daniel Vettere4e76842014-09-30 10:56:42 +02001362/**
1363 * intel_display_power_get - grab a power domain reference
1364 * @dev_priv: i915 device instance
1365 * @domain: power domain to reference
1366 *
1367 * This function grabs a power domain reference for @domain and ensures that the
1368 * power domain and all its parents are powered up. Therefore users should only
1369 * grab a reference to the innermost power domain they need.
1370 *
1371 * Any power domain reference obtained by this function must have a symmetric
1372 * call to intel_display_power_put() to release the reference again.
1373 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001374void intel_display_power_get(struct drm_i915_private *dev_priv,
1375 enum intel_display_power_domain domain)
1376{
1377 struct i915_power_domains *power_domains;
1378 struct i915_power_well *power_well;
1379 int i;
1380
1381 intel_runtime_pm_get(dev_priv);
1382
1383 power_domains = &dev_priv->power_domains;
1384
1385 mutex_lock(&power_domains->lock);
1386
1387 for_each_power_well(i, power_well, BIT(domain), power_domains) {
Damien Lespiaue8ca9322015-07-30 18:20:26 -03001388 if (!power_well->count++)
1389 intel_power_well_enable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001390 }
1391
1392 power_domains->domain_use_count[domain]++;
1393
1394 mutex_unlock(&power_domains->lock);
1395}
1396
Daniel Vettere4e76842014-09-30 10:56:42 +02001397/**
1398 * intel_display_power_put - release a power domain reference
1399 * @dev_priv: i915 device instance
1400 * @domain: power domain to reference
1401 *
1402 * This function drops the power domain reference obtained by
1403 * intel_display_power_get() and might power down the corresponding hardware
1404 * block right away if this is the last reference.
1405 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001406void intel_display_power_put(struct drm_i915_private *dev_priv,
1407 enum intel_display_power_domain domain)
1408{
1409 struct i915_power_domains *power_domains;
1410 struct i915_power_well *power_well;
1411 int i;
1412
1413 power_domains = &dev_priv->power_domains;
1414
1415 mutex_lock(&power_domains->lock);
1416
1417 WARN_ON(!power_domains->domain_use_count[domain]);
1418 power_domains->domain_use_count[domain]--;
1419
1420 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
1421 WARN_ON(!power_well->count);
1422
Damien Lespiaudcddab32015-07-30 18:20:27 -03001423 if (!--power_well->count && i915.disable_power_well)
1424 intel_power_well_disable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001425 }
1426
1427 mutex_unlock(&power_domains->lock);
1428
1429 intel_runtime_pm_put(dev_priv);
1430}
1431
Daniel Vetter9c065a72014-09-30 10:56:38 +02001432#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
1433 BIT(POWER_DOMAIN_PIPE_A) | \
1434 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
1435 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
1436 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
1437 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1438 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1439 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1440 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
1441 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
1442 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
1443 BIT(POWER_DOMAIN_PORT_CRT) | \
1444 BIT(POWER_DOMAIN_PLLS) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001445 BIT(POWER_DOMAIN_AUX_A) | \
1446 BIT(POWER_DOMAIN_AUX_B) | \
1447 BIT(POWER_DOMAIN_AUX_C) | \
1448 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001449 BIT(POWER_DOMAIN_INIT))
1450#define HSW_DISPLAY_POWER_DOMAINS ( \
1451 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
1452 BIT(POWER_DOMAIN_INIT))
1453
1454#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
1455 HSW_ALWAYS_ON_POWER_DOMAINS | \
1456 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
1457#define BDW_DISPLAY_POWER_DOMAINS ( \
1458 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
1459 BIT(POWER_DOMAIN_INIT))
1460
1461#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
1462#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
1463
1464#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
1465 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1466 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1467 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1468 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
1469 BIT(POWER_DOMAIN_PORT_CRT) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001470 BIT(POWER_DOMAIN_AUX_B) | \
1471 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001472 BIT(POWER_DOMAIN_INIT))
1473
1474#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
1475 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1476 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001477 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001478 BIT(POWER_DOMAIN_INIT))
1479
1480#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
1481 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001482 BIT(POWER_DOMAIN_AUX_B) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001483 BIT(POWER_DOMAIN_INIT))
1484
1485#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
1486 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1487 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001488 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001489 BIT(POWER_DOMAIN_INIT))
1490
1491#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
1492 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001493 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001494 BIT(POWER_DOMAIN_INIT))
1495
Daniel Vetter9c065a72014-09-30 10:56:38 +02001496#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
1497 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
1498 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
1499 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
1500 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001501 BIT(POWER_DOMAIN_AUX_B) | \
1502 BIT(POWER_DOMAIN_AUX_C) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001503 BIT(POWER_DOMAIN_INIT))
1504
1505#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
1506 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
1507 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
Satheeshakrishna M14071212015-01-16 15:57:51 +00001508 BIT(POWER_DOMAIN_AUX_D) | \
Daniel Vetter9c065a72014-09-30 10:56:38 +02001509 BIT(POWER_DOMAIN_INIT))
1510
Daniel Vetter9c065a72014-09-30 10:56:38 +02001511static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
1512 .sync_hw = i9xx_always_on_power_well_noop,
1513 .enable = i9xx_always_on_power_well_noop,
1514 .disable = i9xx_always_on_power_well_noop,
1515 .is_enabled = i9xx_always_on_power_well_enabled,
1516};
1517
1518static const struct i915_power_well_ops chv_pipe_power_well_ops = {
1519 .sync_hw = chv_pipe_power_well_sync_hw,
1520 .enable = chv_pipe_power_well_enable,
1521 .disable = chv_pipe_power_well_disable,
1522 .is_enabled = chv_pipe_power_well_enabled,
1523};
1524
1525static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
1526 .sync_hw = vlv_power_well_sync_hw,
1527 .enable = chv_dpio_cmn_power_well_enable,
1528 .disable = chv_dpio_cmn_power_well_disable,
1529 .is_enabled = vlv_power_well_enabled,
1530};
1531
1532static struct i915_power_well i9xx_always_on_power_well[] = {
1533 {
1534 .name = "always-on",
1535 .always_on = 1,
1536 .domains = POWER_DOMAIN_MASK,
1537 .ops = &i9xx_always_on_power_well_ops,
1538 },
1539};
1540
1541static const struct i915_power_well_ops hsw_power_well_ops = {
1542 .sync_hw = hsw_power_well_sync_hw,
1543 .enable = hsw_power_well_enable,
1544 .disable = hsw_power_well_disable,
1545 .is_enabled = hsw_power_well_enabled,
1546};
1547
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001548static const struct i915_power_well_ops skl_power_well_ops = {
1549 .sync_hw = skl_power_well_sync_hw,
1550 .enable = skl_power_well_enable,
1551 .disable = skl_power_well_disable,
1552 .is_enabled = skl_power_well_enabled,
1553};
1554
Daniel Vetter9c065a72014-09-30 10:56:38 +02001555static struct i915_power_well hsw_power_wells[] = {
1556 {
1557 .name = "always-on",
1558 .always_on = 1,
1559 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
1560 .ops = &i9xx_always_on_power_well_ops,
1561 },
1562 {
1563 .name = "display",
1564 .domains = HSW_DISPLAY_POWER_DOMAINS,
1565 .ops = &hsw_power_well_ops,
1566 },
1567};
1568
1569static struct i915_power_well bdw_power_wells[] = {
1570 {
1571 .name = "always-on",
1572 .always_on = 1,
1573 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
1574 .ops = &i9xx_always_on_power_well_ops,
1575 },
1576 {
1577 .name = "display",
1578 .domains = BDW_DISPLAY_POWER_DOMAINS,
1579 .ops = &hsw_power_well_ops,
1580 },
1581};
1582
1583static const struct i915_power_well_ops vlv_display_power_well_ops = {
1584 .sync_hw = vlv_power_well_sync_hw,
1585 .enable = vlv_display_power_well_enable,
1586 .disable = vlv_display_power_well_disable,
1587 .is_enabled = vlv_power_well_enabled,
1588};
1589
1590static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
1591 .sync_hw = vlv_power_well_sync_hw,
1592 .enable = vlv_dpio_cmn_power_well_enable,
1593 .disable = vlv_dpio_cmn_power_well_disable,
1594 .is_enabled = vlv_power_well_enabled,
1595};
1596
1597static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
1598 .sync_hw = vlv_power_well_sync_hw,
1599 .enable = vlv_power_well_enable,
1600 .disable = vlv_power_well_disable,
1601 .is_enabled = vlv_power_well_enabled,
1602};
1603
1604static struct i915_power_well vlv_power_wells[] = {
1605 {
1606 .name = "always-on",
1607 .always_on = 1,
1608 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1609 .ops = &i9xx_always_on_power_well_ops,
1610 },
1611 {
1612 .name = "display",
1613 .domains = VLV_DISPLAY_POWER_DOMAINS,
1614 .data = PUNIT_POWER_WELL_DISP2D,
1615 .ops = &vlv_display_power_well_ops,
1616 },
1617 {
1618 .name = "dpio-tx-b-01",
1619 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1620 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1621 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1622 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1623 .ops = &vlv_dpio_power_well_ops,
1624 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
1625 },
1626 {
1627 .name = "dpio-tx-b-23",
1628 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1629 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1630 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1631 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1632 .ops = &vlv_dpio_power_well_ops,
1633 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
1634 },
1635 {
1636 .name = "dpio-tx-c-01",
1637 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1638 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1639 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1640 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1641 .ops = &vlv_dpio_power_well_ops,
1642 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
1643 },
1644 {
1645 .name = "dpio-tx-c-23",
1646 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
1647 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
1648 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
1649 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
1650 .ops = &vlv_dpio_power_well_ops,
1651 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
1652 },
1653 {
1654 .name = "dpio-common",
1655 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
1656 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1657 .ops = &vlv_dpio_cmn_power_well_ops,
1658 },
1659};
1660
1661static struct i915_power_well chv_power_wells[] = {
1662 {
1663 .name = "always-on",
1664 .always_on = 1,
1665 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
1666 .ops = &i9xx_always_on_power_well_ops,
1667 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001668 {
1669 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001670 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001671 * Pipe A power well is the new disp2d well. Pipe B and C
1672 * power wells don't actually exist. Pipe A power well is
1673 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02001674 */
Ville Syrjäläfde61e42015-05-26 20:22:39 +03001675 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001676 .data = PIPE_A,
1677 .ops = &chv_pipe_power_well_ops,
1678 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001679 {
1680 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001681 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001682 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
1683 .ops = &chv_dpio_cmn_power_well_ops,
1684 },
1685 {
1686 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03001687 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02001688 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
1689 .ops = &chv_dpio_cmn_power_well_ops,
1690 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02001691};
1692
Suketu Shah5aefb232015-04-16 14:22:10 +05301693bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
1694 int power_well_id)
1695{
1696 struct i915_power_well *power_well;
1697 bool ret;
1698
1699 power_well = lookup_power_well(dev_priv, power_well_id);
1700 ret = power_well->ops->is_enabled(dev_priv, power_well);
1701
1702 return ret;
1703}
1704
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001705static struct i915_power_well skl_power_wells[] = {
1706 {
1707 .name = "always-on",
1708 .always_on = 1,
1709 .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1710 .ops = &i9xx_always_on_power_well_ops,
1711 },
1712 {
1713 .name = "power well 1",
1714 .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1715 .ops = &skl_power_well_ops,
1716 .data = SKL_DISP_PW_1,
1717 },
1718 {
1719 .name = "MISC IO power well",
1720 .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
1721 .ops = &skl_power_well_ops,
1722 .data = SKL_DISP_PW_MISC_IO,
1723 },
1724 {
1725 .name = "power well 2",
1726 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1727 .ops = &skl_power_well_ops,
1728 .data = SKL_DISP_PW_2,
1729 },
1730 {
1731 .name = "DDI A/E power well",
1732 .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
1733 .ops = &skl_power_well_ops,
1734 .data = SKL_DISP_PW_DDI_A_E,
1735 },
1736 {
1737 .name = "DDI B power well",
1738 .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
1739 .ops = &skl_power_well_ops,
1740 .data = SKL_DISP_PW_DDI_B,
1741 },
1742 {
1743 .name = "DDI C power well",
1744 .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
1745 .ops = &skl_power_well_ops,
1746 .data = SKL_DISP_PW_DDI_C,
1747 },
1748 {
1749 .name = "DDI D power well",
1750 .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
1751 .ops = &skl_power_well_ops,
1752 .data = SKL_DISP_PW_DDI_D,
1753 },
1754};
1755
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301756static struct i915_power_well bxt_power_wells[] = {
1757 {
1758 .name = "always-on",
1759 .always_on = 1,
1760 .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
1761 .ops = &i9xx_always_on_power_well_ops,
1762 },
1763 {
1764 .name = "power well 1",
1765 .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
1766 .ops = &skl_power_well_ops,
1767 .data = SKL_DISP_PW_1,
1768 },
1769 {
1770 .name = "power well 2",
1771 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
1772 .ops = &skl_power_well_ops,
1773 .data = SKL_DISP_PW_2,
1774 }
1775};
1776
Daniel Vetter9c065a72014-09-30 10:56:38 +02001777#define set_power_wells(power_domains, __power_wells) ({ \
1778 (power_domains)->power_wells = (__power_wells); \
1779 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
1780})
1781
Daniel Vettere4e76842014-09-30 10:56:42 +02001782/**
1783 * intel_power_domains_init - initializes the power domain structures
1784 * @dev_priv: i915 device instance
1785 *
1786 * Initializes the power domain structures for @dev_priv depending upon the
1787 * supported platform.
1788 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001789int intel_power_domains_init(struct drm_i915_private *dev_priv)
1790{
1791 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1792
1793 mutex_init(&power_domains->lock);
1794
1795 /*
1796 * The enabling order will be from lower to higher indexed wells,
1797 * the disabling order is reversed.
1798 */
1799 if (IS_HASWELL(dev_priv->dev)) {
1800 set_power_wells(power_domains, hsw_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001801 } else if (IS_BROADWELL(dev_priv->dev)) {
1802 set_power_wells(power_domains, bdw_power_wells);
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001803 } else if (IS_SKYLAKE(dev_priv->dev)) {
1804 set_power_wells(power_domains, skl_power_wells);
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05301805 } else if (IS_BROXTON(dev_priv->dev)) {
1806 set_power_wells(power_domains, bxt_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001807 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1808 set_power_wells(power_domains, chv_power_wells);
1809 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
1810 set_power_wells(power_domains, vlv_power_wells);
1811 } else {
1812 set_power_wells(power_domains, i9xx_always_on_power_well);
1813 }
1814
1815 return 0;
1816}
1817
Daniel Vetter41373cd2014-09-30 10:56:41 +02001818static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
1819{
1820 struct drm_device *dev = dev_priv->dev;
1821 struct device *device = &dev->pdev->dev;
1822
1823 if (!HAS_RUNTIME_PM(dev))
1824 return;
1825
1826 if (!intel_enable_rc6(dev))
1827 return;
1828
1829 /* Make sure we're not suspended first. */
1830 pm_runtime_get_sync(device);
1831 pm_runtime_disable(device);
1832}
1833
Daniel Vettere4e76842014-09-30 10:56:42 +02001834/**
1835 * intel_power_domains_fini - finalizes the power domain structures
1836 * @dev_priv: i915 device instance
1837 *
1838 * Finalizes the power domain structures for @dev_priv depending upon the
1839 * supported platform. This function also disables runtime pm and ensures that
1840 * the device stays powered up so that the driver can be reloaded.
1841 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001842void intel_power_domains_fini(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02001843{
Daniel Vetter41373cd2014-09-30 10:56:41 +02001844 intel_runtime_pm_disable(dev_priv);
1845
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001846 /* The i915.ko module is still not prepared to be loaded when
1847 * the power well is not enabled, so just enable it in case
1848 * we're going to unload/reload. */
1849 intel_display_set_init_power(dev_priv, true);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001850}
1851
1852static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
1853{
1854 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1855 struct i915_power_well *power_well;
1856 int i;
1857
1858 mutex_lock(&power_domains->lock);
1859 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
1860 power_well->ops->sync_hw(dev_priv, power_well);
1861 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
1862 power_well);
1863 }
1864 mutex_unlock(&power_domains->lock);
1865}
1866
Ville Syrjälä70722462015-04-10 18:21:28 +03001867static void chv_phy_control_init(struct drm_i915_private *dev_priv)
1868{
1869 struct i915_power_well *cmn_bc =
1870 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1871 struct i915_power_well *cmn_d =
1872 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_D);
1873
1874 /*
1875 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
1876 * workaround never ever read DISPLAY_PHY_CONTROL, and
1877 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001878 * power well state and lane status to reconstruct the
1879 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03001880 */
1881 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03001882 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
1883 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001884 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
1885 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
1886 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
1887
1888 /*
1889 * If all lanes are disabled we leave the override disabled
1890 * with all power down bits cleared to match the state we
1891 * would use after disabling the port. Otherwise enable the
1892 * override and set the lane powerdown bits accding to the
1893 * current lane status.
1894 */
1895 if (cmn_bc->ops->is_enabled(dev_priv, cmn_bc)) {
1896 uint32_t status = I915_READ(DPLL(PIPE_A));
1897 unsigned int mask;
1898
1899 mask = status & DPLL_PORTB_READY_MASK;
1900 if (mask == 0xf)
1901 mask = 0x0;
1902 else
1903 dev_priv->chv_phy_control |=
1904 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
1905
1906 dev_priv->chv_phy_control |=
1907 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
1908
1909 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
1910 if (mask == 0xf)
1911 mask = 0x0;
1912 else
1913 dev_priv->chv_phy_control |=
1914 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
1915
1916 dev_priv->chv_phy_control |=
1917 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
1918
Ville Syrjälä70722462015-04-10 18:21:28 +03001919 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001920 }
1921
1922 if (cmn_d->ops->is_enabled(dev_priv, cmn_d)) {
1923 uint32_t status = I915_READ(DPIO_PHY_STATUS);
1924 unsigned int mask;
1925
1926 mask = status & DPLL_PORTD_READY_MASK;
1927
1928 if (mask == 0xf)
1929 mask = 0x0;
1930 else
1931 dev_priv->chv_phy_control |=
1932 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
1933
1934 dev_priv->chv_phy_control |=
1935 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
1936
Ville Syrjälä70722462015-04-10 18:21:28 +03001937 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001938 }
1939
1940 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1941
1942 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
1943 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03001944}
1945
Daniel Vetter9c065a72014-09-30 10:56:38 +02001946static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
1947{
1948 struct i915_power_well *cmn =
1949 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
1950 struct i915_power_well *disp2d =
1951 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
1952
Daniel Vetter9c065a72014-09-30 10:56:38 +02001953 /* If the display might be already active skip this */
Ville Syrjälä5d93a6e2014-10-16 20:52:33 +03001954 if (cmn->ops->is_enabled(dev_priv, cmn) &&
1955 disp2d->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02001956 I915_READ(DPIO_CTL) & DPIO_CMNRST)
1957 return;
1958
1959 DRM_DEBUG_KMS("toggling display PHY side reset\n");
1960
1961 /* cmnlane needs DPLL registers */
1962 disp2d->ops->enable(dev_priv, disp2d);
1963
1964 /*
1965 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1966 * Need to assert and de-assert PHY SB reset by gating the
1967 * common lane power, then un-gating it.
1968 * Simply ungating isn't enough to reset the PHY enough to get
1969 * ports and lanes running.
1970 */
1971 cmn->ops->disable(dev_priv, cmn);
1972}
1973
Daniel Vettere4e76842014-09-30 10:56:42 +02001974/**
1975 * intel_power_domains_init_hw - initialize hardware power domain state
1976 * @dev_priv: i915 device instance
1977 *
1978 * This function initializes the hardware power domain state and enables all
1979 * power domains using intel_display_set_init_power().
1980 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001981void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
1982{
1983 struct drm_device *dev = dev_priv->dev;
1984 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1985
1986 power_domains->initializing = true;
1987
Ville Syrjälä70722462015-04-10 18:21:28 +03001988 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03001989 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03001990 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03001991 mutex_unlock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03001992 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001993 mutex_lock(&power_domains->lock);
1994 vlv_cmnlane_wa(dev_priv);
1995 mutex_unlock(&power_domains->lock);
1996 }
1997
1998 /* For now, we need the power well to be always enabled. */
1999 intel_display_set_init_power(dev_priv, true);
2000 intel_power_domains_resume(dev_priv);
2001 power_domains->initializing = false;
2002}
2003
Daniel Vettere4e76842014-09-30 10:56:42 +02002004/**
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01002005 * intel_aux_display_runtime_get - grab an auxiliary power domain reference
Daniel Vettere4e76842014-09-30 10:56:42 +02002006 * @dev_priv: i915 device instance
2007 *
2008 * This function grabs a power domain reference for the auxiliary power domain
2009 * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
2010 * parents are powered up. Therefore users should only grab a reference to the
2011 * innermost power domain they need.
2012 *
2013 * Any power domain reference obtained by this function must have a symmetric
2014 * call to intel_aux_display_runtime_put() to release the reference again.
2015 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002016void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
2017{
2018 intel_runtime_pm_get(dev_priv);
2019}
2020
Daniel Vettere4e76842014-09-30 10:56:42 +02002021/**
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01002022 * intel_aux_display_runtime_put - release an auxiliary power domain reference
Daniel Vettere4e76842014-09-30 10:56:42 +02002023 * @dev_priv: i915 device instance
2024 *
Geert Uytterhoevenca2b1402015-03-09 21:21:08 +01002025 * This function drops the auxiliary power domain reference obtained by
Daniel Vettere4e76842014-09-30 10:56:42 +02002026 * intel_aux_display_runtime_get() and might power down the corresponding
2027 * hardware block right away if this is the last reference.
2028 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002029void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
2030{
2031 intel_runtime_pm_put(dev_priv);
2032}
2033
Daniel Vettere4e76842014-09-30 10:56:42 +02002034/**
2035 * intel_runtime_pm_get - grab a runtime pm reference
2036 * @dev_priv: i915 device instance
2037 *
2038 * This function grabs a device-level runtime pm reference (mostly used for GEM
2039 * code to ensure the GTT or GT is on) and ensures that it is powered up.
2040 *
2041 * Any runtime pm reference obtained by this function must have a symmetric
2042 * call to intel_runtime_pm_put() to release the reference again.
2043 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002044void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
2045{
2046 struct drm_device *dev = dev_priv->dev;
2047 struct device *device = &dev->pdev->dev;
2048
2049 if (!HAS_RUNTIME_PM(dev))
2050 return;
2051
2052 pm_runtime_get_sync(device);
2053 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
2054}
2055
Daniel Vettere4e76842014-09-30 10:56:42 +02002056/**
2057 * intel_runtime_pm_get_noresume - grab a runtime pm reference
2058 * @dev_priv: i915 device instance
2059 *
2060 * This function grabs a device-level runtime pm reference (mostly used for GEM
2061 * code to ensure the GTT or GT is on).
2062 *
2063 * It will _not_ power up the device but instead only check that it's powered
2064 * on. Therefore it is only valid to call this functions from contexts where
2065 * the device is known to be powered up and where trying to power it up would
2066 * result in hilarity and deadlocks. That pretty much means only the system
2067 * suspend/resume code where this is used to grab runtime pm references for
2068 * delayed setup down in work items.
2069 *
2070 * Any runtime pm reference obtained by this function must have a symmetric
2071 * call to intel_runtime_pm_put() to release the reference again.
2072 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002073void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
2074{
2075 struct drm_device *dev = dev_priv->dev;
2076 struct device *device = &dev->pdev->dev;
2077
2078 if (!HAS_RUNTIME_PM(dev))
2079 return;
2080
2081 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
2082 pm_runtime_get_noresume(device);
2083}
2084
Daniel Vettere4e76842014-09-30 10:56:42 +02002085/**
2086 * intel_runtime_pm_put - release a runtime pm reference
2087 * @dev_priv: i915 device instance
2088 *
2089 * This function drops the device-level runtime pm reference obtained by
2090 * intel_runtime_pm_get() and might power down the corresponding
2091 * hardware block right away if this is the last reference.
2092 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02002093void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
2094{
2095 struct drm_device *dev = dev_priv->dev;
2096 struct device *device = &dev->pdev->dev;
2097
2098 if (!HAS_RUNTIME_PM(dev))
2099 return;
2100
2101 pm_runtime_mark_last_busy(device);
2102 pm_runtime_put_autosuspend(device);
2103}
2104
Daniel Vettere4e76842014-09-30 10:56:42 +02002105/**
2106 * intel_runtime_pm_enable - enable runtime pm
2107 * @dev_priv: i915 device instance
2108 *
2109 * This function enables runtime pm at the end of the driver load sequence.
2110 *
2111 * Note that this function does currently not enable runtime pm for the
2112 * subordinate display power domains. That is only done on the first modeset
2113 * using intel_display_set_init_power().
2114 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002115void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02002116{
2117 struct drm_device *dev = dev_priv->dev;
2118 struct device *device = &dev->pdev->dev;
2119
2120 if (!HAS_RUNTIME_PM(dev))
2121 return;
2122
2123 pm_runtime_set_active(device);
2124
2125 /*
2126 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
2127 * requirement.
2128 */
2129 if (!intel_enable_rc6(dev)) {
2130 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
2131 return;
2132 }
2133
2134 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
2135 pm_runtime_mark_last_busy(device);
2136 pm_runtime_use_autosuspend(device);
2137
2138 pm_runtime_put_autosuspend(device);
2139}
2140