blob: c4857083d834e899f3f3d701fa43b65555c9283b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
Chunming Zhoubb7ad552016-07-26 13:56:31 +080036#define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
Christian Königbbec97a2016-07-05 21:07:17 +020037
Alex Deucherd38ceaf2015-04-20 16:55:21 -040038/*
39 * IB
40 * IBs (Indirect Buffers) and areas of GPU accessible memory where
41 * commands are stored. You can put a pointer to the IB in the
42 * command ring and the hw will fetch the commands from the IB
43 * and execute them. Generally userspace acceleration drivers
44 * produce command buffers which are send to the kernel and
45 * put in IBs for execution by the requested ring.
46 */
47static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
48
49/**
50 * amdgpu_ib_get - request an IB (Indirect Buffer)
51 *
52 * @ring: ring index the IB is associated with
53 * @size: requested IB size
54 * @ib: IB object returned
55 *
56 * Request an IB (all asics). IBs are allocated using the
57 * suballocator.
58 * Returns 0 on success, error on failure.
59 */
Christian Königb07c60c2016-01-31 12:29:04 +010060int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 unsigned size, struct amdgpu_ib *ib)
62{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040063 int r;
64
65 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080066 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067 &ib->sa_bo, size, 256);
68 if (r) {
69 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
70 return r;
71 }
72
73 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
74
75 if (!vm)
76 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 }
78
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 return 0;
80}
81
82/**
83 * amdgpu_ib_free - free an IB (Indirect Buffer)
84 *
85 * @adev: amdgpu_device pointer
86 * @ib: IB object to free
Monk Liucc55c452016-03-17 10:47:07 +080087 * @f: the fence SA bo need wait on for the ib alloation
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 *
89 * Free an IB (all asics).
90 */
Christian König4d9c5142016-05-03 18:46:19 +020091void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +010092 struct dma_fence *f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093{
Monk Liucc55c452016-03-17 10:47:07 +080094 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095}
96
97/**
98 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
99 *
100 * @adev: amdgpu_device pointer
101 * @num_ibs: number of IBs to schedule
102 * @ibs: IB objects to schedule
Christian Königec72b802016-02-01 11:56:35 +0100103 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 *
105 * Schedule an IB on the associated ring (all asics).
106 * Returns 0 on success, error on failure.
107 *
108 * On SI, there are two parallel engines fed from the primary ring,
109 * the CE (Constant Engine) and the DE (Drawing Engine). Since
110 * resource descriptors have moved to memory, the CE allows you to
111 * prime the caches while the DE is updating register state so that
112 * the resource descriptors will be already in cache when the draw is
113 * processed. To accomplish this, the userspace driver submits two
114 * IBs, one for the CE and one for the DE. If there is a CE IB (called
115 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
116 * to SI there was just a DE IB.
117 */
Christian Königb07c60c2016-01-31 12:29:04 +0100118int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +0800119 struct amdgpu_ib *ibs, struct amdgpu_job *job,
120 struct dma_fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian Königb07c60c2016-01-31 12:29:04 +0100122 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 struct amdgpu_ib *ib = &ibs[0];
Christian Königf153d282016-05-06 15:31:19 +0200124 bool skip_preamble, need_ctx_switch;
Christian König92f25092016-05-06 15:57:42 +0200125 unsigned patch_offset = ~0;
126 struct amdgpu_vm *vm;
Monk Liu3aecd242016-08-25 15:40:48 +0800127 uint64_t fence_ctx;
Alex Deucher9a9db6e2016-09-16 11:02:34 -0400128 uint32_t status = 0, alloc_size;
Monk Liu03ccf482016-01-14 19:07:38 +0800129
Christian König92f25092016-05-06 15:57:42 +0200130 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132
133 if (num_ibs == 0)
134 return -EINVAL;
135
Christian König92f25092016-05-06 15:57:42 +0200136 /* ring tests don't use a job */
137 if (job) {
Monk Liuc5637832016-04-19 20:11:32 +0800138 vm = job->vm;
Monk Liu3aecd242016-08-25 15:40:48 +0800139 fence_ctx = job->fence_ctx;
Christian König92f25092016-05-06 15:57:42 +0200140 } else {
141 vm = NULL;
Monk Liu3aecd242016-08-25 15:40:48 +0800142 fence_ctx = 0;
Christian König92f25092016-05-06 15:57:42 +0200143 }
Christian Königd919ad42015-05-11 14:32:17 +0200144
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 if (!ring->ready) {
Tom St Denis1b583642016-08-22 10:54:28 -0400146 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 return -EINVAL;
148 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800149
Christian Königd88bf582016-05-06 17:50:03 +0200150 if (vm && !job->vm_id) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100151 dev_err(adev->dev, "VM IB without ID\n");
152 return -EINVAL;
153 }
154
Christian Könige12f3d72016-10-05 14:29:38 +0200155 alloc_size = ring->funcs->emit_frame_size + num_ibs *
156 ring->funcs->emit_ib_size;
Alex Deucher9a9db6e2016-09-16 11:02:34 -0400157
158 r = amdgpu_ring_alloc(ring, alloc_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159 if (r) {
160 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
161 return r;
162 }
163
Christian Königc81b07e2016-10-05 12:51:57 +0200164 if (ring->funcs->init_cond_exec)
Monk Liu03ccf482016-01-14 19:07:38 +0800165 patch_offset = amdgpu_ring_init_cond_exec(ring);
166
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167 if (vm) {
Chunming Zhoufd53be32016-07-01 17:59:01 +0800168 r = amdgpu_vm_flush(ring, job);
Christian König41d9eb22016-03-01 16:46:18 +0100169 if (r) {
170 amdgpu_ring_undo(ring);
171 return r;
172 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 }
174
Christian Königc5cb9342017-02-17 15:04:31 +0100175 if (ring->funcs->emit_hdp_flush
176#ifdef CONFIG_X86_64
177 && !(adev->flags & AMD_IS_APU)
178#endif
179 )
Monk Liu794ff572016-05-04 16:27:41 +0800180 amdgpu_ring_emit_hdp_flush(ring);
181
Monk Liu3aecd242016-08-25 15:40:48 +0800182 skip_preamble = ring->current_ctx == fence_ctx;
183 need_ctx_switch = ring->current_ctx != fence_ctx;
Monk Liu753ad492016-08-26 13:28:28 +0800184 if (job && ring->funcs->emit_cntxcntl) {
185 if (need_ctx_switch)
186 status |= AMDGPU_HAVE_CTX_SWITCH;
187 status |= job->preamble_status;
Monk Liu7e6bf802017-01-17 10:55:42 +0800188
189 if (vm)
190 status |= AMDGPU_VM_DOMAIN;
Monk Liu753ad492016-08-26 13:28:28 +0800191 amdgpu_ring_emit_cntxcntl(ring, status);
192 }
193
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400194 for (i = 0; i < num_ibs; ++i) {
Christian Königf153d282016-05-06 15:31:19 +0200195 ib = &ibs[i];
Christian König9f8fb5a2016-05-06 14:52:57 +0200196
197 /* drop preamble IBs if we don't have a context switch */
Monk Liu753ad492016-08-26 13:28:28 +0800198 if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
199 skip_preamble &&
Monk Liu79bbbf82017-01-18 10:37:34 +0800200 !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
201 !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
Christian König9f8fb5a2016-05-06 14:52:57 +0200202 continue;
203
Christian Königd88bf582016-05-06 17:50:03 +0200204 amdgpu_ring_emit_ib(ring, ib, job ? job->vm_id : 0,
205 need_ctx_switch);
Christian Königf153d282016-05-06 15:31:19 +0200206 need_ctx_switch = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207 }
208
Christian Königc5cb9342017-02-17 15:04:31 +0100209 if (ring->funcs->emit_hdp_invalidate
210#ifdef CONFIG_X86_64
211 && !(adev->flags & AMD_IS_APU)
212#endif
213 )
Monk Liu794ff572016-05-04 16:27:41 +0800214 amdgpu_ring_emit_hdp_invalidate(ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800215
Christian König22a77cf2016-07-05 14:48:17 +0200216 r = amdgpu_fence_emit(ring, f);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400217 if (r) {
218 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian Königd88bf582016-05-06 17:50:03 +0200219 if (job && job->vm_id)
220 amdgpu_vm_reset_id(adev, job->vm_id);
Christian Königa27de352016-01-21 11:28:53 +0100221 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400222 return r;
223 }
224
Leo Liu135d4732016-12-14 15:05:00 -0500225 if (ring->funcs->insert_end)
226 ring->funcs->insert_end(ring);
227
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400228 /* wrap the last IB with fence */
Christian Königb5f5acb2016-06-29 13:26:41 +0200229 if (job && job->uf_addr) {
230 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800231 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400232 }
233
Monk Liu03ccf482016-01-14 19:07:38 +0800234 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
235 amdgpu_ring_patch_cond_exec(ring, patch_offset);
236
Monk Liu3aecd242016-08-25 15:40:48 +0800237 ring->current_ctx = fence_ctx;
Monk Liubc1e59b2017-01-18 10:38:06 +0800238 if (vm && ring->funcs->emit_switch_buffer)
Monk Liuc2167a62016-08-26 14:12:37 +0800239 amdgpu_ring_emit_switch_buffer(ring);
Christian Königa27de352016-01-21 11:28:53 +0100240 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241 return 0;
242}
243
244/**
245 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
246 *
247 * @adev: amdgpu_device pointer
248 *
249 * Initialize the suballocator to manage a pool of memory
250 * for use as IBs (all asics).
251 * Returns 0 on success, error on failure.
252 */
253int amdgpu_ib_pool_init(struct amdgpu_device *adev)
254{
255 int r;
256
257 if (adev->ib_pool_ready) {
258 return 0;
259 }
260 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
261 AMDGPU_IB_POOL_SIZE*64*1024,
262 AMDGPU_GPU_PAGE_SIZE,
263 AMDGPU_GEM_DOMAIN_GTT);
264 if (r) {
265 return r;
266 }
267
268 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
269 if (r) {
270 return r;
271 }
272
273 adev->ib_pool_ready = true;
274 if (amdgpu_debugfs_sa_init(adev)) {
275 dev_err(adev->dev, "failed to register debugfs file for SA\n");
276 }
277 return 0;
278}
279
280/**
281 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
282 *
283 * @adev: amdgpu_device pointer
284 *
285 * Tear down the suballocator managing the pool of memory
286 * for use as IBs (all asics).
287 */
288void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
289{
290 if (adev->ib_pool_ready) {
291 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
292 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
293 adev->ib_pool_ready = false;
294 }
295}
296
297/**
298 * amdgpu_ib_ring_tests - test IBs on the rings
299 *
300 * @adev: amdgpu_device pointer
301 *
302 * Test an IB (Indirect Buffer) on each ring.
303 * If the test fails, disable the ring.
304 * Returns 0 on success, error if the primary GFX ring
305 * IB test fails.
306 */
307int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
308{
309 unsigned i;
Chunming Zhou1f703e62016-08-30 17:59:11 +0800310 int r, ret = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311
312 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
313 struct amdgpu_ring *ring = adev->rings[i];
314
315 if (!ring || !ring->ready)
316 continue;
317
Christian Königbbec97a2016-07-05 21:07:17 +0200318 r = amdgpu_ring_test_ib(ring, AMDGPU_IB_TEST_TIMEOUT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400319 if (r) {
320 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400321
322 if (ring == &adev->gfx.gfx_ring[0]) {
323 /* oh, oh, that's really bad */
324 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
325 adev->accel_working = false;
326 return r;
327
328 } else {
329 /* still not good, but we can live with it */
330 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
Chunming Zhou1f703e62016-08-30 17:59:11 +0800331 ret = r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332 }
333 }
334 }
Chunming Zhou1f703e62016-08-30 17:59:11 +0800335 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400336}
337
338/*
339 * Debugfs info
340 */
341#if defined(CONFIG_DEBUG_FS)
342
343static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
344{
345 struct drm_info_node *node = (struct drm_info_node *) m->private;
346 struct drm_device *dev = node->minor->dev;
347 struct amdgpu_device *adev = dev->dev_private;
348
349 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
350
351 return 0;
352
353}
354
Nils Wallménius06ab6832016-05-02 12:46:15 -0400355static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400356 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
357};
358
359#endif
360
361static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
362{
363#if defined(CONFIG_DEBUG_FS)
364 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
365#else
366 return 0;
367#endif
368}