blob: da48802340fcdfb0e761bfc3d9c931085b51cc6c [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
31
32#include <linux/mfd/wm8994/core.h>
33#include <linux/mfd/wm8994/registers.h>
34#include <linux/mfd/wm8994/pdata.h>
35#include <linux/mfd/wm8994/gpio.h>
36
37#include "wm8994.h"
38#include "wm_hubs.h"
39
Mark Brown9e6e96a2010-01-29 17:47:12 +000040struct fll_config {
41 int src;
42 int in;
43 int out;
44};
45
46#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brown88766982010-03-29 20:57:12 +010061struct wm8994_micdet {
62 struct snd_soc_jack *jack;
63 int det;
64 int shrt;
65};
66
Mark Brown9e6e96a2010-01-29 17:47:12 +000067/* codec private data */
68struct wm8994_priv {
69 struct wm_hubs_data hubs;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000070 enum snd_soc_control_type control_type;
71 void *control_data;
72 struct snd_soc_codec *codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +000073 int sysclk[2];
74 int sysclk_rate[2];
75 int mclk[2];
76 int aifclk[2];
77 struct fll_config fll[2], fll_suspend[2];
78
79 int dac_rates[2];
80 int lrclk_shared[2];
81
Mark Brownd6addcc2010-11-26 15:21:08 +000082 int mbc_ena[3];
83
Mark Brown9e6e96a2010-01-29 17:47:12 +000084 /* Platform dependant DRC configuration */
85 const char **drc_texts;
86 int drc_cfg[WM8994_NUM_DRC];
87 struct soc_enum drc_enum;
88
89 /* Platform dependant ReTune mobile configuration */
90 int num_retune_mobile_texts;
91 const char **retune_mobile_texts;
92 int retune_mobile_cfg[WM8994_NUM_EQ];
93 struct soc_enum retune_mobile_enum;
94
Mark Brown131d8102010-11-30 17:03:39 +000095 /* Platform dependant MBC configuration */
96 int mbc_cfg;
97 const char **mbc_texts;
98 struct soc_enum mbc_enum;
99
Mark Brown88766982010-03-29 20:57:12 +0100100 struct wm8994_micdet micdet[2];
101
Mark Brown821edd22010-11-26 15:21:09 +0000102 wm8958_micdet_cb jack_cb;
103 void *jack_cb_data;
104 bool jack_is_mic;
105 bool jack_is_video;
106
Mark Brownb6b05692010-08-13 12:58:20 +0100107 int revision;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000108 struct wm8994_pdata *pdata;
109};
110
Mark Brown9e6e96a2010-01-29 17:47:12 +0000111static int wm8994_readable(unsigned int reg)
112{
Mark Browne88ff1e2010-07-09 00:12:08 +0900113 switch (reg) {
114 case WM8994_GPIO_1:
115 case WM8994_GPIO_2:
116 case WM8994_GPIO_3:
117 case WM8994_GPIO_4:
118 case WM8994_GPIO_5:
119 case WM8994_GPIO_6:
120 case WM8994_GPIO_7:
121 case WM8994_GPIO_8:
122 case WM8994_GPIO_9:
123 case WM8994_GPIO_10:
124 case WM8994_GPIO_11:
125 case WM8994_INTERRUPT_STATUS_1:
126 case WM8994_INTERRUPT_STATUS_2:
127 case WM8994_INTERRUPT_RAW_STATUS_2:
128 return 1;
129 default:
130 break;
131 }
132
Mark Brown7b306da2010-11-16 20:11:40 +0000133 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000134 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +0000135 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000136}
137
138static int wm8994_volatile(unsigned int reg)
139{
Mark Brownca9aef52010-11-26 17:23:41 +0000140 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000141 return 1;
142
143 switch (reg) {
144 case WM8994_SOFTWARE_RESET:
145 case WM8994_CHIP_REVISION:
146 case WM8994_DC_SERVO_1:
147 case WM8994_DC_SERVO_READBACK:
148 case WM8994_RATE_STATUS:
149 case WM8994_LDO_1:
150 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000151 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000152 case WM8958_MIC_DETECT_3:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000153 return 1;
154 default:
155 return 0;
156 }
157}
158
159static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
160 unsigned int value)
161{
Mark Brownca9aef52010-11-26 17:23:41 +0000162 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000163
164 BUG_ON(reg > WM8994_MAX_REGISTER);
165
Mark Brownca9aef52010-11-26 17:23:41 +0000166 if (!wm8994_volatile(reg)) {
167 ret = snd_soc_cache_write(codec, reg, value);
168 if (ret != 0)
169 dev_err(codec->dev, "Cache write to %x failed: %d\n",
170 reg, ret);
171 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000172
173 return wm8994_reg_write(codec->control_data, reg, value);
174}
175
176static unsigned int wm8994_read(struct snd_soc_codec *codec,
177 unsigned int reg)
178{
Mark Brownca9aef52010-11-26 17:23:41 +0000179 unsigned int val;
180 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000181
182 BUG_ON(reg > WM8994_MAX_REGISTER);
183
Mark Brownca9aef52010-11-26 17:23:41 +0000184 if (!wm8994_volatile(reg) && wm8994_readable(reg) &&
185 reg < codec->driver->reg_cache_size) {
186 ret = snd_soc_cache_read(codec, reg, &val);
187 if (ret >= 0)
188 return val;
189 else
190 dev_err(codec->dev, "Cache read from %x failed: %d\n",
191 reg, ret);
192 }
193
194 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000195}
196
197static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
198{
Mark Brownb2c812e2010-04-14 15:35:19 +0900199 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000200 int rate;
201 int reg1 = 0;
202 int offset;
203
204 if (aif)
205 offset = 4;
206 else
207 offset = 0;
208
209 switch (wm8994->sysclk[aif]) {
210 case WM8994_SYSCLK_MCLK1:
211 rate = wm8994->mclk[0];
212 break;
213
214 case WM8994_SYSCLK_MCLK2:
215 reg1 |= 0x8;
216 rate = wm8994->mclk[1];
217 break;
218
219 case WM8994_SYSCLK_FLL1:
220 reg1 |= 0x10;
221 rate = wm8994->fll[0].out;
222 break;
223
224 case WM8994_SYSCLK_FLL2:
225 reg1 |= 0x18;
226 rate = wm8994->fll[1].out;
227 break;
228
229 default:
230 return -EINVAL;
231 }
232
233 if (rate >= 13500000) {
234 rate /= 2;
235 reg1 |= WM8994_AIF1CLK_DIV;
236
237 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
238 aif + 1, rate);
239 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100240
241 if (rate && rate < 3000000)
242 dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
243 aif + 1, rate);
244
Mark Brown9e6e96a2010-01-29 17:47:12 +0000245 wm8994->aifclk[aif] = rate;
246
247 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
248 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
249 reg1);
250
251 return 0;
252}
253
254static int configure_clock(struct snd_soc_codec *codec)
255{
Mark Brownb2c812e2010-04-14 15:35:19 +0900256 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000257 int old, new;
258
259 /* Bring up the AIF clocks first */
260 configure_aif_clock(codec, 0);
261 configure_aif_clock(codec, 1);
262
263 /* Then switch CLK_SYS over to the higher of them; a change
264 * can only happen as a result of a clocking change which can
265 * only be made outside of DAPM so we can safely redo the
266 * clocking.
267 */
268
269 /* If they're equal it doesn't matter which is used */
270 if (wm8994->aifclk[0] == wm8994->aifclk[1])
271 return 0;
272
273 if (wm8994->aifclk[0] < wm8994->aifclk[1])
274 new = WM8994_SYSCLK_SRC;
275 else
276 new = 0;
277
278 old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
279
280 /* If there's no change then we're done. */
281 if (old == new)
282 return 0;
283
284 snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
285
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200286 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000287
288 return 0;
289}
290
291static int check_clk_sys(struct snd_soc_dapm_widget *source,
292 struct snd_soc_dapm_widget *sink)
293{
294 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
295 const char *clk;
296
297 /* Check what we're currently using for CLK_SYS */
298 if (reg & WM8994_SYSCLK_SRC)
299 clk = "AIF2CLK";
300 else
301 clk = "AIF1CLK";
302
303 return strcmp(source->name, clk) == 0;
304}
305
306static const char *sidetone_hpf_text[] = {
307 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
308};
309
310static const struct soc_enum sidetone_hpf =
311 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
312
Uk Kim146fd572010-12-07 13:58:40 +0000313static const char *adc_hpf_text[] = {
314 "HiFi", "Voice 1", "Voice 2", "Voice 3"
315};
316
317static const struct soc_enum aif1adc1_hpf =
318 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
319
320static const struct soc_enum aif1adc2_hpf =
321 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
322
323static const struct soc_enum aif2adc_hpf =
324 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
325
Mark Brown9e6e96a2010-01-29 17:47:12 +0000326static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
327static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
328static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
329static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
330static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
331
332#define WM8994_DRC_SWITCH(xname, reg, shift) \
333{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
334 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
335 .put = wm8994_put_drc_sw, \
336 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
337
338static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
339 struct snd_ctl_elem_value *ucontrol)
340{
341 struct soc_mixer_control *mc =
342 (struct soc_mixer_control *)kcontrol->private_value;
343 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
344 int mask, ret;
345
346 /* Can't enable both ADC and DAC paths simultaneously */
347 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
348 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
349 WM8994_AIF1ADC1R_DRC_ENA_MASK;
350 else
351 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
352
353 ret = snd_soc_read(codec, mc->reg);
354 if (ret < 0)
355 return ret;
356 if (ret & mask)
357 return -EINVAL;
358
359 return snd_soc_put_volsw(kcontrol, ucontrol);
360}
361
Mark Brown9e6e96a2010-01-29 17:47:12 +0000362static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
363{
Mark Brownb2c812e2010-04-14 15:35:19 +0900364 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000365 struct wm8994_pdata *pdata = wm8994->pdata;
366 int base = wm8994_drc_base[drc];
367 int cfg = wm8994->drc_cfg[drc];
368 int save, i;
369
370 /* Save any enables; the configuration should clear them. */
371 save = snd_soc_read(codec, base);
372 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
373 WM8994_AIF1ADC1R_DRC_ENA;
374
375 for (i = 0; i < WM8994_DRC_REGS; i++)
376 snd_soc_update_bits(codec, base + i, 0xffff,
377 pdata->drc_cfgs[cfg].regs[i]);
378
379 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
380 WM8994_AIF1ADC1L_DRC_ENA |
381 WM8994_AIF1ADC1R_DRC_ENA, save);
382}
383
384/* Icky as hell but saves code duplication */
385static int wm8994_get_drc(const char *name)
386{
387 if (strcmp(name, "AIF1DRC1 Mode") == 0)
388 return 0;
389 if (strcmp(name, "AIF1DRC2 Mode") == 0)
390 return 1;
391 if (strcmp(name, "AIF2DRC Mode") == 0)
392 return 2;
393 return -EINVAL;
394}
395
396static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
397 struct snd_ctl_elem_value *ucontrol)
398{
399 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000400 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000401 struct wm8994_pdata *pdata = wm8994->pdata;
402 int drc = wm8994_get_drc(kcontrol->id.name);
403 int value = ucontrol->value.integer.value[0];
404
405 if (drc < 0)
406 return drc;
407
408 if (value >= pdata->num_drc_cfgs)
409 return -EINVAL;
410
411 wm8994->drc_cfg[drc] = value;
412
413 wm8994_set_drc(codec, drc);
414
415 return 0;
416}
417
418static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
419 struct snd_ctl_elem_value *ucontrol)
420{
421 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900422 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000423 int drc = wm8994_get_drc(kcontrol->id.name);
424
425 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
426
427 return 0;
428}
429
430static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
431{
Mark Brownb2c812e2010-04-14 15:35:19 +0900432 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000433 struct wm8994_pdata *pdata = wm8994->pdata;
434 int base = wm8994_retune_mobile_base[block];
435 int iface, best, best_val, save, i, cfg;
436
437 if (!pdata || !wm8994->num_retune_mobile_texts)
438 return;
439
440 switch (block) {
441 case 0:
442 case 1:
443 iface = 0;
444 break;
445 case 2:
446 iface = 1;
447 break;
448 default:
449 return;
450 }
451
452 /* Find the version of the currently selected configuration
453 * with the nearest sample rate. */
454 cfg = wm8994->retune_mobile_cfg[block];
455 best = 0;
456 best_val = INT_MAX;
457 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
458 if (strcmp(pdata->retune_mobile_cfgs[i].name,
459 wm8994->retune_mobile_texts[cfg]) == 0 &&
460 abs(pdata->retune_mobile_cfgs[i].rate
461 - wm8994->dac_rates[iface]) < best_val) {
462 best = i;
463 best_val = abs(pdata->retune_mobile_cfgs[i].rate
464 - wm8994->dac_rates[iface]);
465 }
466 }
467
468 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
469 block,
470 pdata->retune_mobile_cfgs[best].name,
471 pdata->retune_mobile_cfgs[best].rate,
472 wm8994->dac_rates[iface]);
473
474 /* The EQ will be disabled while reconfiguring it, remember the
475 * current configuration.
476 */
477 save = snd_soc_read(codec, base);
478 save &= WM8994_AIF1DAC1_EQ_ENA;
479
480 for (i = 0; i < WM8994_EQ_REGS; i++)
481 snd_soc_update_bits(codec, base + i, 0xffff,
482 pdata->retune_mobile_cfgs[best].regs[i]);
483
484 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
485}
486
487/* Icky as hell but saves code duplication */
488static int wm8994_get_retune_mobile_block(const char *name)
489{
490 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
491 return 0;
492 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
493 return 1;
494 if (strcmp(name, "AIF2 EQ Mode") == 0)
495 return 2;
496 return -EINVAL;
497}
498
499static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
500 struct snd_ctl_elem_value *ucontrol)
501{
502 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000503 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000504 struct wm8994_pdata *pdata = wm8994->pdata;
505 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
506 int value = ucontrol->value.integer.value[0];
507
508 if (block < 0)
509 return block;
510
511 if (value >= pdata->num_retune_mobile_cfgs)
512 return -EINVAL;
513
514 wm8994->retune_mobile_cfg[block] = value;
515
516 wm8994_set_retune_mobile(codec, block);
517
518 return 0;
519}
520
521static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
522 struct snd_ctl_elem_value *ucontrol)
523{
524 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000525 struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000526 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
527
528 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
529
530 return 0;
531}
532
Mark Brown96b101e2010-11-18 15:49:38 +0000533static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100534 "Left", "Right"
535};
536
Mark Brown96b101e2010-11-18 15:49:38 +0000537static const struct soc_enum aif1adcl_src =
538 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
539
540static const struct soc_enum aif1adcr_src =
541 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
542
543static const struct soc_enum aif2adcl_src =
544 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
545
546static const struct soc_enum aif2adcr_src =
547 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
548
Mark Brownf5548852010-08-31 19:39:48 +0100549static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000550 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100551
552static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000553 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100554
555static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000556 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100557
558static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000559 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100560
Mark Brownd6addcc2010-11-26 15:21:08 +0000561static void wm8958_mbc_apply(struct snd_soc_codec *codec, int mbc, int start)
562{
563 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown131d8102010-11-30 17:03:39 +0000564 struct wm8994_pdata *pdata = wm8994->pdata;
Mark Brownd6addcc2010-11-26 15:21:08 +0000565 int pwr_reg = snd_soc_read(codec, WM8994_POWER_MANAGEMENT_5);
Mark Brown131d8102010-11-30 17:03:39 +0000566 int ena, reg, aif, i;
Mark Brownd6addcc2010-11-26 15:21:08 +0000567
568 switch (mbc) {
569 case 0:
570 pwr_reg &= (WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA);
571 aif = 0;
572 break;
573 case 1:
574 pwr_reg &= (WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
575 aif = 0;
576 break;
577 case 2:
578 pwr_reg &= (WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA);
579 aif = 1;
580 break;
581 default:
582 BUG();
583 return;
584 }
585
586 /* We can only enable the MBC if the AIF is enabled and we
587 * want it to be enabled. */
588 ena = pwr_reg && wm8994->mbc_ena[mbc];
589
590 reg = snd_soc_read(codec, WM8958_DSP2_PROGRAM);
591
592 dev_dbg(codec->dev, "MBC %d startup: %d, power: %x, DSP: %x\n",
593 mbc, start, pwr_reg, reg);
594
595 if (start && ena) {
596 /* If the DSP is already running then noop */
597 if (reg & WM8958_DSP2_ENA)
598 return;
599
600 /* Switch the clock over to the appropriate AIF */
601 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
602 WM8958_DSP2CLK_SRC | WM8958_DSP2CLK_ENA,
603 aif << WM8958_DSP2CLK_SRC_SHIFT |
604 WM8958_DSP2CLK_ENA);
605
606 snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
607 WM8958_DSP2_ENA, WM8958_DSP2_ENA);
608
Mark Brown131d8102010-11-30 17:03:39 +0000609 /* If we've got user supplied MBC settings use them */
610 if (pdata && pdata->num_mbc_cfgs) {
611 struct wm8958_mbc_cfg *cfg
612 = &pdata->mbc_cfgs[wm8994->mbc_cfg];
613
614 for (i = 0; i < ARRAY_SIZE(cfg->coeff_regs); i++)
615 snd_soc_write(codec, i + WM8958_MBC_BAND_1_K_1,
616 cfg->coeff_regs[i]);
617
618 for (i = 0; i < ARRAY_SIZE(cfg->cutoff_regs); i++)
619 snd_soc_write(codec,
620 i + WM8958_MBC_BAND_2_LOWER_CUTOFF_C1_1,
621 cfg->cutoff_regs[i]);
622 }
Mark Brownd6addcc2010-11-26 15:21:08 +0000623
624 /* Run the DSP */
625 snd_soc_write(codec, WM8958_DSP2_EXECCONTROL,
626 WM8958_DSP2_RUNR);
627
628 /* And we're off! */
629 snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
630 WM8958_MBC_ENA | WM8958_MBC_SEL_MASK,
631 mbc << WM8958_MBC_SEL_SHIFT |
632 WM8958_MBC_ENA);
633 } else {
634 /* If the DSP is already stopped then noop */
635 if (!(reg & WM8958_DSP2_ENA))
636 return;
637
638 snd_soc_update_bits(codec, WM8958_DSP2_CONFIG,
639 WM8958_MBC_ENA, 0);
640 snd_soc_update_bits(codec, WM8958_DSP2_PROGRAM,
641 WM8958_DSP2_ENA, 0);
642 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
643 WM8958_DSP2CLK_ENA, 0);
644 }
645}
646
647static int wm8958_aif_ev(struct snd_soc_dapm_widget *w,
648 struct snd_kcontrol *kcontrol, int event)
649{
650 struct snd_soc_codec *codec = w->codec;
651 int mbc;
652
653 switch (w->shift) {
654 case 13:
655 case 12:
656 mbc = 2;
657 break;
658 case 11:
659 case 10:
660 mbc = 1;
661 break;
662 case 9:
663 case 8:
664 mbc = 0;
665 break;
666 default:
667 BUG();
668 return -EINVAL;
669 }
670
671 switch (event) {
672 case SND_SOC_DAPM_POST_PMU:
673 wm8958_mbc_apply(codec, mbc, 1);
674 break;
675 case SND_SOC_DAPM_POST_PMD:
676 wm8958_mbc_apply(codec, mbc, 0);
677 break;
678 }
679
680 return 0;
681}
682
Mark Brown131d8102010-11-30 17:03:39 +0000683static int wm8958_put_mbc_enum(struct snd_kcontrol *kcontrol,
684 struct snd_ctl_elem_value *ucontrol)
685{
686 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688 struct wm8994_pdata *pdata = wm8994->pdata;
689 int value = ucontrol->value.integer.value[0];
690 int reg;
691
692 /* Don't allow on the fly reconfiguration */
693 reg = snd_soc_read(codec, WM8994_CLOCKING_1);
694 if (reg < 0 || reg & WM8958_DSP2CLK_ENA)
695 return -EBUSY;
696
697 if (value >= pdata->num_mbc_cfgs)
698 return -EINVAL;
699
700 wm8994->mbc_cfg = value;
701
702 return 0;
703}
704
705static int wm8958_get_mbc_enum(struct snd_kcontrol *kcontrol,
706 struct snd_ctl_elem_value *ucontrol)
707{
708 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
709 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
710
711 ucontrol->value.enumerated.item[0] = wm8994->mbc_cfg;
712
713 return 0;
714}
715
Mark Brownd6addcc2010-11-26 15:21:08 +0000716static int wm8958_mbc_info(struct snd_kcontrol *kcontrol,
717 struct snd_ctl_elem_info *uinfo)
718{
719 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
720 uinfo->count = 1;
721 uinfo->value.integer.min = 0;
722 uinfo->value.integer.max = 1;
723 return 0;
724}
725
726static int wm8958_mbc_get(struct snd_kcontrol *kcontrol,
727 struct snd_ctl_elem_value *ucontrol)
728{
729 int mbc = kcontrol->private_value;
730 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
731 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
732
733 ucontrol->value.integer.value[0] = wm8994->mbc_ena[mbc];
734
735 return 0;
736}
737
738static int wm8958_mbc_put(struct snd_kcontrol *kcontrol,
739 struct snd_ctl_elem_value *ucontrol)
740{
741 int mbc = kcontrol->private_value;
742 int i;
743 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
744 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
745
746 if (ucontrol->value.integer.value[0] > 1)
747 return -EINVAL;
748
749 for (i = 0; i < ARRAY_SIZE(wm8994->mbc_ena); i++) {
750 if (mbc != i && wm8994->mbc_ena[i]) {
751 dev_dbg(codec->dev, "MBC %d active already\n", mbc);
752 return -EBUSY;
753 }
754 }
755
756 wm8994->mbc_ena[mbc] = ucontrol->value.integer.value[0];
757
758 wm8958_mbc_apply(codec, mbc, wm8994->mbc_ena[mbc]);
759
760 return 0;
761}
762
763#define WM8958_MBC_SWITCH(xname, xval) {\
764 .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
765 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,\
766 .info = wm8958_mbc_info, \
767 .get = wm8958_mbc_get, .put = wm8958_mbc_put, \
768 .private_value = xval }
769
Mark Brown9e6e96a2010-01-29 17:47:12 +0000770static const struct snd_kcontrol_new wm8994_snd_controls[] = {
771SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
772 WM8994_AIF1_ADC1_RIGHT_VOLUME,
773 1, 119, 0, digital_tlv),
774SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
775 WM8994_AIF1_ADC2_RIGHT_VOLUME,
776 1, 119, 0, digital_tlv),
777SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
778 WM8994_AIF2_ADC_RIGHT_VOLUME,
779 1, 119, 0, digital_tlv),
780
Mark Brown96b101e2010-11-18 15:49:38 +0000781SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
782SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
783SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
784SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
785
Mark Brownf5548852010-08-31 19:39:48 +0100786SOC_ENUM("AIF1DACL Source", aif1dacl_src),
787SOC_ENUM("AIF1DACR Source", aif1dacr_src),
788SOC_ENUM("AIF2DACL Source", aif1dacl_src),
789SOC_ENUM("AIF2DACR Source", aif1dacr_src),
790
Mark Brown9e6e96a2010-01-29 17:47:12 +0000791SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
792 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
793SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
794 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
795SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
796 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
797
798SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
799SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
800
801SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
802SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
803SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
804
805WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
806WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
807WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
808
809WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
810WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
811WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
812
813WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
814WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
815WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
816
817SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
818 5, 12, 0, st_tlv),
819SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
820 0, 12, 0, st_tlv),
821SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
822 5, 12, 0, st_tlv),
823SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
824 0, 12, 0, st_tlv),
825SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
826SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
827
Uk Kim146fd572010-12-07 13:58:40 +0000828SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
829SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
830
831SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
832SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
833
834SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
835SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
836
Mark Brown9e6e96a2010-01-29 17:47:12 +0000837SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
838 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
839SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
840 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
841
842SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
843 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
844SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
845 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
846
847SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
848 6, 1, 1, wm_hubs_spkmix_tlv),
849SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
850 2, 1, 1, wm_hubs_spkmix_tlv),
851
852SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
853 6, 1, 1, wm_hubs_spkmix_tlv),
854SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
855 2, 1, 1, wm_hubs_spkmix_tlv),
856
857SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
858 10, 15, 0, wm8994_3d_tlv),
859SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
860 8, 1, 0),
861SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
862 10, 15, 0, wm8994_3d_tlv),
863SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
864 8, 1, 0),
865SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
866 10, 15, 0, wm8994_3d_tlv),
867SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
868 8, 1, 0),
869};
870
871static const struct snd_kcontrol_new wm8994_eq_controls[] = {
872SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
873 eq_tlv),
874SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
875 eq_tlv),
876SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
877 eq_tlv),
878SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
879 eq_tlv),
880SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
881 eq_tlv),
882
883SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
884 eq_tlv),
885SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
886 eq_tlv),
887SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
888 eq_tlv),
889SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
890 eq_tlv),
891SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
892 eq_tlv),
893
894SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
895 eq_tlv),
896SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
897 eq_tlv),
898SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
899 eq_tlv),
900SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
901 eq_tlv),
902SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
903 eq_tlv),
904};
905
Mark Brownc4431df2010-11-26 15:21:07 +0000906static const struct snd_kcontrol_new wm8958_snd_controls[] = {
907SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brownd6addcc2010-11-26 15:21:08 +0000908WM8958_MBC_SWITCH("AIF1DAC1 MBC Switch", 0),
909WM8958_MBC_SWITCH("AIF1DAC2 MBC Switch", 1),
910WM8958_MBC_SWITCH("AIF2DAC MBC Switch", 2),
Mark Brownc4431df2010-11-26 15:21:07 +0000911};
912
Mark Brown9e6e96a2010-01-29 17:47:12 +0000913static int clk_sys_event(struct snd_soc_dapm_widget *w,
914 struct snd_kcontrol *kcontrol, int event)
915{
916 struct snd_soc_codec *codec = w->codec;
917
918 switch (event) {
919 case SND_SOC_DAPM_PRE_PMU:
920 return configure_clock(codec);
921
922 case SND_SOC_DAPM_POST_PMD:
923 configure_clock(codec);
924 break;
925 }
926
927 return 0;
928}
929
930static void wm8994_update_class_w(struct snd_soc_codec *codec)
931{
Mark Brownfec6dd82010-10-27 13:48:36 -0700932 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000933 int enable = 1;
934 int source = 0; /* GCC flow analysis can't track enable */
935 int reg, reg_r;
936
937 /* Only support direct DAC->headphone paths */
938 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
939 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900940 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000941 enable = 0;
942 }
943
944 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
945 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900946 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000947 enable = 0;
948 }
949
950 /* We also need the same setting for L/R and only one path */
951 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
952 switch (reg) {
953 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900954 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000955 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
956 break;
957 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900958 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000959 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
960 break;
961 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900962 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000963 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
964 break;
965 default:
Mark Brownee839a22010-04-20 13:57:08 +0900966 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000967 enable = 0;
968 break;
969 }
970
971 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
972 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900973 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000974 enable = 0;
975 }
976
977 if (enable) {
978 dev_dbg(codec->dev, "Class W enabled\n");
979 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
980 WM8994_CP_DYN_PWR |
981 WM8994_CP_DYN_SRC_SEL_MASK,
982 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700983 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000984
985 } else {
986 dev_dbg(codec->dev, "Class W disabled\n");
987 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
988 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700989 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000990 }
991}
992
993static const char *hp_mux_text[] = {
994 "Mixer",
995 "DAC",
996};
997
998#define WM8994_HP_ENUM(xname, xenum) \
999{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1000 .info = snd_soc_info_enum_double, \
1001 .get = snd_soc_dapm_get_enum_double, \
1002 .put = wm8994_put_hp_enum, \
1003 .private_value = (unsigned long)&xenum }
1004
1005static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1006 struct snd_ctl_elem_value *ucontrol)
1007{
1008 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
1009 struct snd_soc_codec *codec = w->codec;
1010 int ret;
1011
1012 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1013
1014 wm8994_update_class_w(codec);
1015
1016 return ret;
1017}
1018
1019static const struct soc_enum hpl_enum =
1020 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1021
1022static const struct snd_kcontrol_new hpl_mux =
1023 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1024
1025static const struct soc_enum hpr_enum =
1026 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1027
1028static const struct snd_kcontrol_new hpr_mux =
1029 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1030
1031static const char *adc_mux_text[] = {
1032 "ADC",
1033 "DMIC",
1034};
1035
1036static const struct soc_enum adc_enum =
1037 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1038
1039static const struct snd_kcontrol_new adcl_mux =
1040 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1041
1042static const struct snd_kcontrol_new adcr_mux =
1043 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1044
1045static const struct snd_kcontrol_new left_speaker_mixer[] = {
1046SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1047SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1048SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1049SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1050SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1051};
1052
1053static const struct snd_kcontrol_new right_speaker_mixer[] = {
1054SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1055SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1056SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1057SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1058SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1059};
1060
1061/* Debugging; dump chip status after DAPM transitions */
1062static int post_ev(struct snd_soc_dapm_widget *w,
1063 struct snd_kcontrol *kcontrol, int event)
1064{
1065 struct snd_soc_codec *codec = w->codec;
1066 dev_dbg(codec->dev, "SRC status: %x\n",
1067 snd_soc_read(codec,
1068 WM8994_RATE_STATUS));
1069 return 0;
1070}
1071
1072static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1073SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1074 1, 1, 0),
1075SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1076 0, 1, 0),
1077};
1078
1079static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1080SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1081 1, 1, 0),
1082SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1083 0, 1, 0),
1084};
1085
Mark Browna3257ba2010-07-19 14:02:34 +01001086static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1087SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1088 1, 1, 0),
1089SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1090 0, 1, 0),
1091};
1092
1093static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1094SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1095 1, 1, 0),
1096SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1097 0, 1, 0),
1098};
1099
Mark Brown9e6e96a2010-01-29 17:47:12 +00001100static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1101SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1102 5, 1, 0),
1103SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1104 4, 1, 0),
1105SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1106 2, 1, 0),
1107SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1108 1, 1, 0),
1109SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1110 0, 1, 0),
1111};
1112
1113static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1114SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1115 5, 1, 0),
1116SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1117 4, 1, 0),
1118SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1119 2, 1, 0),
1120SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1121 1, 1, 0),
1122SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1123 0, 1, 0),
1124};
1125
1126#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1127{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1128 .info = snd_soc_info_volsw, \
1129 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1130 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1131
1132static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1133 struct snd_ctl_elem_value *ucontrol)
1134{
1135 struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
1136 struct snd_soc_codec *codec = w->codec;
1137 int ret;
1138
1139 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1140
1141 wm8994_update_class_w(codec);
1142
1143 return ret;
1144}
1145
1146static const struct snd_kcontrol_new dac1l_mix[] = {
1147WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1148 5, 1, 0),
1149WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1150 4, 1, 0),
1151WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1152 2, 1, 0),
1153WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1154 1, 1, 0),
1155WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1156 0, 1, 0),
1157};
1158
1159static const struct snd_kcontrol_new dac1r_mix[] = {
1160WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1161 5, 1, 0),
1162WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1163 4, 1, 0),
1164WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1165 2, 1, 0),
1166WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1167 1, 1, 0),
1168WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1169 0, 1, 0),
1170};
1171
1172static const char *sidetone_text[] = {
1173 "ADC/DMIC1", "DMIC2",
1174};
1175
1176static const struct soc_enum sidetone1_enum =
1177 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1178
1179static const struct snd_kcontrol_new sidetone1_mux =
1180 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1181
1182static const struct soc_enum sidetone2_enum =
1183 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1184
1185static const struct snd_kcontrol_new sidetone2_mux =
1186 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1187
1188static const char *aif1dac_text[] = {
1189 "AIF1DACDAT", "AIF3DACDAT",
1190};
1191
1192static const struct soc_enum aif1dac_enum =
1193 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1194
1195static const struct snd_kcontrol_new aif1dac_mux =
1196 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1197
1198static const char *aif2dac_text[] = {
1199 "AIF2DACDAT", "AIF3DACDAT",
1200};
1201
1202static const struct soc_enum aif2dac_enum =
1203 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1204
1205static const struct snd_kcontrol_new aif2dac_mux =
1206 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1207
1208static const char *aif2adc_text[] = {
1209 "AIF2ADCDAT", "AIF3DACDAT",
1210};
1211
1212static const struct soc_enum aif2adc_enum =
1213 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1214
1215static const struct snd_kcontrol_new aif2adc_mux =
1216 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1217
1218static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001219 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001220};
1221
Mark Brownc4431df2010-11-26 15:21:07 +00001222static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001223 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1224
Mark Brownc4431df2010-11-26 15:21:07 +00001225static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1226 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1227
1228static const struct soc_enum wm8958_aif3adc_enum =
1229 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1230
1231static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1232 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1233
1234static const char *mono_pcm_out_text[] = {
1235 "None", "AIF2ADCL", "AIF2ADCR",
1236};
1237
1238static const struct soc_enum mono_pcm_out_enum =
1239 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1240
1241static const struct snd_kcontrol_new mono_pcm_out_mux =
1242 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1243
1244static const char *aif2dac_src_text[] = {
1245 "AIF2", "AIF3",
1246};
1247
1248/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1249static const struct soc_enum aif2dacl_src_enum =
1250 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1251
1252static const struct snd_kcontrol_new aif2dacl_src_mux =
1253 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1254
1255static const struct soc_enum aif2dacr_src_enum =
1256 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1257
1258static const struct snd_kcontrol_new aif2dacr_src_mux =
1259 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001260
1261static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1262SND_SOC_DAPM_INPUT("DMIC1DAT"),
1263SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001264SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001265
1266SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1267 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1268
1269SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1270SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1271SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1272
1273SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
1274SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1275
1276SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
1277 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
1278SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
1279 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001280SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1281 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001282 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001283SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1284 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001285 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001286
1287SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
1288 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
1289SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
1290 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001291SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1292 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001293 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001294SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1295 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001296 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001297
1298SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1299 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1300SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1301 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1302
Mark Browna3257ba2010-07-19 14:02:34 +01001303SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1304 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1305SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1306 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1307
Mark Brown9e6e96a2010-01-29 17:47:12 +00001308SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1309 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1310SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1311 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1312
1313SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1314SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1315
1316SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1317 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1318SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1319 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1320
1321SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1322 WM8994_POWER_MANAGEMENT_4, 13, 0),
1323SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1324 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001325SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1326 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1327 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1328SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1329 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1330 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001331
1332SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1333SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
1334SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1335
1336SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1337SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1338SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001339
1340SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
1341SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
1342
1343SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1344
1345SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1346SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1347SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1348SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1349
1350/* Power is done with the muxes since the ADC power also controls the
1351 * downsampling chain, the chip will automatically manage the analogue
1352 * specific portions.
1353 */
1354SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1355SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1356
1357SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1358SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1359
1360SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
1361SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
1362SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1363SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1364
1365SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1366SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
1367
1368SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1369 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1370SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1371 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1372
1373SND_SOC_DAPM_POST("Debug log", post_ev),
1374};
1375
Mark Brownc4431df2010-11-26 15:21:07 +00001376static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1377SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1378};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001379
Mark Brownc4431df2010-11-26 15:21:07 +00001380static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1381SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1382SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1383SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1384SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1385};
1386
1387static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001388 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1389 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1390
1391 { "DSP1CLK", NULL, "CLK_SYS" },
1392 { "DSP2CLK", NULL, "CLK_SYS" },
1393 { "DSPINTCLK", NULL, "CLK_SYS" },
1394
1395 { "AIF1ADC1L", NULL, "AIF1CLK" },
1396 { "AIF1ADC1L", NULL, "DSP1CLK" },
1397 { "AIF1ADC1R", NULL, "AIF1CLK" },
1398 { "AIF1ADC1R", NULL, "DSP1CLK" },
1399 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1400
1401 { "AIF1DAC1L", NULL, "AIF1CLK" },
1402 { "AIF1DAC1L", NULL, "DSP1CLK" },
1403 { "AIF1DAC1R", NULL, "AIF1CLK" },
1404 { "AIF1DAC1R", NULL, "DSP1CLK" },
1405 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1406
1407 { "AIF1ADC2L", NULL, "AIF1CLK" },
1408 { "AIF1ADC2L", NULL, "DSP1CLK" },
1409 { "AIF1ADC2R", NULL, "AIF1CLK" },
1410 { "AIF1ADC2R", NULL, "DSP1CLK" },
1411 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1412
1413 { "AIF1DAC2L", NULL, "AIF1CLK" },
1414 { "AIF1DAC2L", NULL, "DSP1CLK" },
1415 { "AIF1DAC2R", NULL, "AIF1CLK" },
1416 { "AIF1DAC2R", NULL, "DSP1CLK" },
1417 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1418
1419 { "AIF2ADCL", NULL, "AIF2CLK" },
1420 { "AIF2ADCL", NULL, "DSP2CLK" },
1421 { "AIF2ADCR", NULL, "AIF2CLK" },
1422 { "AIF2ADCR", NULL, "DSP2CLK" },
1423 { "AIF2ADCR", NULL, "DSPINTCLK" },
1424
1425 { "AIF2DACL", NULL, "AIF2CLK" },
1426 { "AIF2DACL", NULL, "DSP2CLK" },
1427 { "AIF2DACR", NULL, "AIF2CLK" },
1428 { "AIF2DACR", NULL, "DSP2CLK" },
1429 { "AIF2DACR", NULL, "DSPINTCLK" },
1430
1431 { "DMIC1L", NULL, "DMIC1DAT" },
1432 { "DMIC1L", NULL, "CLK_SYS" },
1433 { "DMIC1R", NULL, "DMIC1DAT" },
1434 { "DMIC1R", NULL, "CLK_SYS" },
1435 { "DMIC2L", NULL, "DMIC2DAT" },
1436 { "DMIC2L", NULL, "CLK_SYS" },
1437 { "DMIC2R", NULL, "DMIC2DAT" },
1438 { "DMIC2R", NULL, "CLK_SYS" },
1439
1440 { "ADCL", NULL, "AIF1CLK" },
1441 { "ADCL", NULL, "DSP1CLK" },
1442 { "ADCL", NULL, "DSPINTCLK" },
1443
1444 { "ADCR", NULL, "AIF1CLK" },
1445 { "ADCR", NULL, "DSP1CLK" },
1446 { "ADCR", NULL, "DSPINTCLK" },
1447
1448 { "ADCL Mux", "ADC", "ADCL" },
1449 { "ADCL Mux", "DMIC", "DMIC1L" },
1450 { "ADCR Mux", "ADC", "ADCR" },
1451 { "ADCR Mux", "DMIC", "DMIC1R" },
1452
1453 { "DAC1L", NULL, "AIF1CLK" },
1454 { "DAC1L", NULL, "DSP1CLK" },
1455 { "DAC1L", NULL, "DSPINTCLK" },
1456
1457 { "DAC1R", NULL, "AIF1CLK" },
1458 { "DAC1R", NULL, "DSP1CLK" },
1459 { "DAC1R", NULL, "DSPINTCLK" },
1460
1461 { "DAC2L", NULL, "AIF2CLK" },
1462 { "DAC2L", NULL, "DSP2CLK" },
1463 { "DAC2L", NULL, "DSPINTCLK" },
1464
1465 { "DAC2R", NULL, "AIF2DACR" },
1466 { "DAC2R", NULL, "AIF2CLK" },
1467 { "DAC2R", NULL, "DSP2CLK" },
1468 { "DAC2R", NULL, "DSPINTCLK" },
1469
1470 { "TOCLK", NULL, "CLK_SYS" },
1471
1472 /* AIF1 outputs */
1473 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1474 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1475 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1476
1477 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1478 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1479 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1480
Mark Browna3257ba2010-07-19 14:02:34 +01001481 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1482 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1483 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1484
1485 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1486 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1487 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1488
Mark Brown9e6e96a2010-01-29 17:47:12 +00001489 /* Pin level routing for AIF3 */
1490 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1491 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1492 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1493 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1494
Mark Brown9e6e96a2010-01-29 17:47:12 +00001495 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1496 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1497 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1498 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1499 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1500 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1501 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1502
1503 /* DAC1 inputs */
1504 { "DAC1L", NULL, "DAC1L Mixer" },
1505 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1506 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1507 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1508 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1509 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1510
1511 { "DAC1R", NULL, "DAC1R Mixer" },
1512 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1513 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1514 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1515 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1516 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1517
1518 /* DAC2/AIF2 outputs */
1519 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
1520 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1521 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1522 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1523 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1524 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1525 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1526
1527 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
1528 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1529 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1530 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1531 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1532 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1533 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1534
1535 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1536
1537 /* AIF3 output */
1538 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1539 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1540 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1541 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1542 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1543 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1544 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1545 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1546
1547 /* Sidetone */
1548 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1549 { "Left Sidetone", "DMIC2", "DMIC2L" },
1550 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1551 { "Right Sidetone", "DMIC2", "DMIC2R" },
1552
1553 /* Output stages */
1554 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1555 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1556
1557 { "SPKL", "DAC1 Switch", "DAC1L" },
1558 { "SPKL", "DAC2 Switch", "DAC2L" },
1559
1560 { "SPKR", "DAC1 Switch", "DAC1R" },
1561 { "SPKR", "DAC2 Switch", "DAC2R" },
1562
1563 { "Left Headphone Mux", "DAC", "DAC1L" },
1564 { "Right Headphone Mux", "DAC", "DAC1R" },
1565};
1566
Mark Brownc4431df2010-11-26 15:21:07 +00001567static const struct snd_soc_dapm_route wm8994_intercon[] = {
1568 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1569 { "AIF2DACR", NULL, "AIF2DAC Mux" },
1570};
1571
1572static const struct snd_soc_dapm_route wm8958_intercon[] = {
1573 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1574 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1575
1576 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1577 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1578 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1579 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1580
1581 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1582 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1583
1584 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1585};
1586
Mark Brown9e6e96a2010-01-29 17:47:12 +00001587/* The size in bits of the FLL divide multiplied by 10
1588 * to allow rounding later */
1589#define FIXED_FLL_SIZE ((1 << 16) * 10)
1590
1591struct fll_div {
1592 u16 outdiv;
1593 u16 n;
1594 u16 k;
1595 u16 clk_ref_div;
1596 u16 fll_fratio;
1597};
1598
1599static int wm8994_get_fll_config(struct fll_div *fll,
1600 int freq_in, int freq_out)
1601{
1602 u64 Kpart;
1603 unsigned int K, Ndiv, Nmod;
1604
1605 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1606
1607 /* Scale the input frequency down to <= 13.5MHz */
1608 fll->clk_ref_div = 0;
1609 while (freq_in > 13500000) {
1610 fll->clk_ref_div++;
1611 freq_in /= 2;
1612
1613 if (fll->clk_ref_div > 3)
1614 return -EINVAL;
1615 }
1616 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1617
1618 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1619 fll->outdiv = 3;
1620 while (freq_out * (fll->outdiv + 1) < 90000000) {
1621 fll->outdiv++;
1622 if (fll->outdiv > 63)
1623 return -EINVAL;
1624 }
1625 freq_out *= fll->outdiv + 1;
1626 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1627
1628 if (freq_in > 1000000) {
1629 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001630 } else if (freq_in > 256000) {
1631 fll->fll_fratio = 1;
1632 freq_in *= 2;
1633 } else if (freq_in > 128000) {
1634 fll->fll_fratio = 2;
1635 freq_in *= 4;
1636 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001637 fll->fll_fratio = 3;
1638 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001639 } else {
1640 fll->fll_fratio = 4;
1641 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001642 }
1643 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1644
1645 /* Now, calculate N.K */
1646 Ndiv = freq_out / freq_in;
1647
1648 fll->n = Ndiv;
1649 Nmod = freq_out % freq_in;
1650 pr_debug("Nmod=%d\n", Nmod);
1651
1652 /* Calculate fractional part - scale up so we can round. */
1653 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1654
1655 do_div(Kpart, freq_in);
1656
1657 K = Kpart & 0xFFFFFFFF;
1658
1659 if ((K % 10) >= 5)
1660 K += 5;
1661
1662 /* Move down to proper range now rounding is done */
1663 fll->k = K / 10;
1664
1665 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1666
1667 return 0;
1668}
1669
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001670static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001671 unsigned int freq_in, unsigned int freq_out)
1672{
Mark Brownb2c812e2010-04-14 15:35:19 +09001673 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001674 int reg_offset, ret;
1675 struct fll_div fll;
1676 u16 reg, aif1, aif2;
1677
1678 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1679 & WM8994_AIF1CLK_ENA;
1680
1681 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1682 & WM8994_AIF2CLK_ENA;
1683
1684 switch (id) {
1685 case WM8994_FLL1:
1686 reg_offset = 0;
1687 id = 0;
1688 break;
1689 case WM8994_FLL2:
1690 reg_offset = 0x20;
1691 id = 1;
1692 break;
1693 default:
1694 return -EINVAL;
1695 }
1696
Mark Brown136ff2a2010-04-20 12:56:18 +09001697 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001698 case 0:
1699 /* Allow no source specification when stopping */
1700 if (freq_out)
1701 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001702 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001703 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001704 case WM8994_FLL_SRC_MCLK1:
1705 case WM8994_FLL_SRC_MCLK2:
1706 case WM8994_FLL_SRC_LRCLK:
1707 case WM8994_FLL_SRC_BCLK:
1708 break;
1709 default:
1710 return -EINVAL;
1711 }
1712
Mark Brown9e6e96a2010-01-29 17:47:12 +00001713 /* Are we changing anything? */
1714 if (wm8994->fll[id].src == src &&
1715 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1716 return 0;
1717
1718 /* If we're stopping the FLL redo the old config - no
1719 * registers will actually be written but we avoid GCC flow
1720 * analysis bugs spewing warnings.
1721 */
1722 if (freq_out)
1723 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1724 else
1725 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1726 wm8994->fll[id].out);
1727 if (ret < 0)
1728 return ret;
1729
1730 /* Gate the AIF clocks while we reclock */
1731 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1732 WM8994_AIF1CLK_ENA, 0);
1733 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1734 WM8994_AIF2CLK_ENA, 0);
1735
1736 /* We always need to disable the FLL while reconfiguring */
1737 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1738 WM8994_FLL1_ENA, 0);
1739
1740 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1741 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1742 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1743 WM8994_FLL1_OUTDIV_MASK |
1744 WM8994_FLL1_FRATIO_MASK, reg);
1745
1746 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1747
1748 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1749 WM8994_FLL1_N_MASK,
1750 fll.n << WM8994_FLL1_N_SHIFT);
1751
1752 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09001753 WM8994_FLL1_REFCLK_DIV_MASK |
1754 WM8994_FLL1_REFCLK_SRC_MASK,
1755 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
1756 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001757
1758 /* Enable (with fractional mode if required) */
1759 if (freq_out) {
1760 if (fll.k)
1761 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
1762 else
1763 reg = WM8994_FLL1_ENA;
1764 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1765 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
1766 reg);
1767 }
1768
1769 wm8994->fll[id].in = freq_in;
1770 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09001771 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001772
1773 /* Enable any gated AIF clocks */
1774 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1775 WM8994_AIF1CLK_ENA, aif1);
1776 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1777 WM8994_AIF2CLK_ENA, aif2);
1778
1779 configure_clock(codec);
1780
1781 return 0;
1782}
1783
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001784
Mark Brown66b47fd2010-07-08 11:25:43 +09001785static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
1786
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001787static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
1788 unsigned int freq_in, unsigned int freq_out)
1789{
1790 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
1791}
1792
Mark Brown9e6e96a2010-01-29 17:47:12 +00001793static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
1794 int clk_id, unsigned int freq, int dir)
1795{
1796 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001797 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09001798 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001799
1800 switch (dai->id) {
1801 case 1:
1802 case 2:
1803 break;
1804
1805 default:
1806 /* AIF3 shares clocking with AIF1/2 */
1807 return -EINVAL;
1808 }
1809
1810 switch (clk_id) {
1811 case WM8994_SYSCLK_MCLK1:
1812 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
1813 wm8994->mclk[0] = freq;
1814 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
1815 dai->id, freq);
1816 break;
1817
1818 case WM8994_SYSCLK_MCLK2:
1819 /* TODO: Set GPIO AF */
1820 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
1821 wm8994->mclk[1] = freq;
1822 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
1823 dai->id, freq);
1824 break;
1825
1826 case WM8994_SYSCLK_FLL1:
1827 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
1828 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
1829 break;
1830
1831 case WM8994_SYSCLK_FLL2:
1832 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
1833 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
1834 break;
1835
Mark Brown66b47fd2010-07-08 11:25:43 +09001836 case WM8994_SYSCLK_OPCLK:
1837 /* Special case - a division (times 10) is given and
1838 * no effect on main clocking.
1839 */
1840 if (freq) {
1841 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
1842 if (opclk_divs[i] == freq)
1843 break;
1844 if (i == ARRAY_SIZE(opclk_divs))
1845 return -EINVAL;
1846 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
1847 WM8994_OPCLK_DIV_MASK, i);
1848 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1849 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
1850 } else {
1851 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
1852 WM8994_OPCLK_ENA, 0);
1853 }
1854
Mark Brown9e6e96a2010-01-29 17:47:12 +00001855 default:
1856 return -EINVAL;
1857 }
1858
1859 configure_clock(codec);
1860
1861 return 0;
1862}
1863
1864static int wm8994_set_bias_level(struct snd_soc_codec *codec,
1865 enum snd_soc_bias_level level)
1866{
Mark Brown3a423152010-11-26 15:21:06 +00001867 struct wm8994 *control = codec->control_data;
Mark Brownb6b05692010-08-13 12:58:20 +01001868 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1869
Mark Brown9e6e96a2010-01-29 17:47:12 +00001870 switch (level) {
1871 case SND_SOC_BIAS_ON:
1872 break;
1873
1874 case SND_SOC_BIAS_PREPARE:
1875 /* VMID=2x40k */
1876 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1877 WM8994_VMID_SEL_MASK, 0x2);
1878 break;
1879
1880 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001881 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00001882 pm_runtime_get_sync(codec->dev);
1883
Mark Brown8bc3c2c2010-11-30 14:56:18 +00001884 switch (control->type) {
1885 case WM8994:
1886 if (wm8994->revision < 4) {
1887 /* Tweak DC servo and DSP
1888 * configuration for improved
1889 * performance. */
1890 snd_soc_write(codec, 0x102, 0x3);
1891 snd_soc_write(codec, 0x56, 0x3);
1892 snd_soc_write(codec, 0x817, 0);
1893 snd_soc_write(codec, 0x102, 0);
1894 }
1895 break;
1896
1897 case WM8958:
1898 if (wm8994->revision == 0) {
1899 /* Optimise performance for rev A */
1900 snd_soc_write(codec, 0x102, 0x3);
1901 snd_soc_write(codec, 0xcb, 0x81);
1902 snd_soc_write(codec, 0x817, 0);
1903 snd_soc_write(codec, 0x102, 0);
1904
1905 snd_soc_update_bits(codec,
1906 WM8958_CHARGE_PUMP_2,
1907 WM8958_CP_DISCH,
1908 WM8958_CP_DISCH);
1909 }
1910 break;
Mark Brownb6b05692010-08-13 12:58:20 +01001911 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001912
1913 /* Discharge LINEOUT1 & 2 */
1914 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1915 WM8994_LINEOUT1_DISCH |
1916 WM8994_LINEOUT2_DISCH,
1917 WM8994_LINEOUT1_DISCH |
1918 WM8994_LINEOUT2_DISCH);
1919
1920 /* Startup bias, VMID ramp & buffer */
1921 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1922 WM8994_STARTUP_BIAS_ENA |
1923 WM8994_VMID_BUF_ENA |
1924 WM8994_VMID_RAMP_MASK,
1925 WM8994_STARTUP_BIAS_ENA |
1926 WM8994_VMID_BUF_ENA |
1927 (0x11 << WM8994_VMID_RAMP_SHIFT));
1928
1929 /* Main bias enable, VMID=2x40k */
1930 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1931 WM8994_BIAS_ENA |
1932 WM8994_VMID_SEL_MASK,
1933 WM8994_BIAS_ENA | 0x2);
1934
1935 msleep(20);
1936 }
1937
1938 /* VMID=2x500k */
1939 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1940 WM8994_VMID_SEL_MASK, 0x4);
1941
1942 break;
1943
1944 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001945 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownd522ffb2010-03-30 14:29:14 +01001946 /* Switch over to startup biases */
1947 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1948 WM8994_BIAS_SRC |
1949 WM8994_STARTUP_BIAS_ENA |
1950 WM8994_VMID_BUF_ENA |
1951 WM8994_VMID_RAMP_MASK,
1952 WM8994_BIAS_SRC |
1953 WM8994_STARTUP_BIAS_ENA |
1954 WM8994_VMID_BUF_ENA |
1955 (1 << WM8994_VMID_RAMP_SHIFT));
Mark Brown9e6e96a2010-01-29 17:47:12 +00001956
Mark Brownd522ffb2010-03-30 14:29:14 +01001957 /* Disable main biases */
1958 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
1959 WM8994_BIAS_ENA |
1960 WM8994_VMID_SEL_MASK, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001961
Mark Brownd522ffb2010-03-30 14:29:14 +01001962 /* Discharge line */
1963 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
1964 WM8994_LINEOUT1_DISCH |
1965 WM8994_LINEOUT2_DISCH,
1966 WM8994_LINEOUT1_DISCH |
1967 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001968
Mark Brownd522ffb2010-03-30 14:29:14 +01001969 msleep(5);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001970
Mark Brownd522ffb2010-03-30 14:29:14 +01001971 /* Switch off startup biases */
1972 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
1973 WM8994_BIAS_SRC |
1974 WM8994_STARTUP_BIAS_ENA |
1975 WM8994_VMID_BUF_ENA |
1976 WM8994_VMID_RAMP_MASK, 0);
Mark Brown39fb51a2010-11-26 17:23:43 +00001977
1978 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01001979 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001980 break;
1981 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001982 codec->dapm.bias_level = level;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001983 return 0;
1984}
1985
1986static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1987{
1988 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00001989 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001990 int ms_reg;
1991 int aif1_reg;
1992 int ms = 0;
1993 int aif1 = 0;
1994
1995 switch (dai->id) {
1996 case 1:
1997 ms_reg = WM8994_AIF1_MASTER_SLAVE;
1998 aif1_reg = WM8994_AIF1_CONTROL_1;
1999 break;
2000 case 2:
2001 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2002 aif1_reg = WM8994_AIF2_CONTROL_1;
2003 break;
2004 default:
2005 return -EINVAL;
2006 }
2007
2008 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2009 case SND_SOC_DAIFMT_CBS_CFS:
2010 break;
2011 case SND_SOC_DAIFMT_CBM_CFM:
2012 ms = WM8994_AIF1_MSTR;
2013 break;
2014 default:
2015 return -EINVAL;
2016 }
2017
2018 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2019 case SND_SOC_DAIFMT_DSP_B:
2020 aif1 |= WM8994_AIF1_LRCLK_INV;
2021 case SND_SOC_DAIFMT_DSP_A:
2022 aif1 |= 0x18;
2023 break;
2024 case SND_SOC_DAIFMT_I2S:
2025 aif1 |= 0x10;
2026 break;
2027 case SND_SOC_DAIFMT_RIGHT_J:
2028 break;
2029 case SND_SOC_DAIFMT_LEFT_J:
2030 aif1 |= 0x8;
2031 break;
2032 default:
2033 return -EINVAL;
2034 }
2035
2036 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2037 case SND_SOC_DAIFMT_DSP_A:
2038 case SND_SOC_DAIFMT_DSP_B:
2039 /* frame inversion not valid for DSP modes */
2040 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2041 case SND_SOC_DAIFMT_NB_NF:
2042 break;
2043 case SND_SOC_DAIFMT_IB_NF:
2044 aif1 |= WM8994_AIF1_BCLK_INV;
2045 break;
2046 default:
2047 return -EINVAL;
2048 }
2049 break;
2050
2051 case SND_SOC_DAIFMT_I2S:
2052 case SND_SOC_DAIFMT_RIGHT_J:
2053 case SND_SOC_DAIFMT_LEFT_J:
2054 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2055 case SND_SOC_DAIFMT_NB_NF:
2056 break;
2057 case SND_SOC_DAIFMT_IB_IF:
2058 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2059 break;
2060 case SND_SOC_DAIFMT_IB_NF:
2061 aif1 |= WM8994_AIF1_BCLK_INV;
2062 break;
2063 case SND_SOC_DAIFMT_NB_IF:
2064 aif1 |= WM8994_AIF1_LRCLK_INV;
2065 break;
2066 default:
2067 return -EINVAL;
2068 }
2069 break;
2070 default:
2071 return -EINVAL;
2072 }
2073
Mark Brownc4431df2010-11-26 15:21:07 +00002074 /* The AIF2 format configuration needs to be mirrored to AIF3
2075 * on WM8958 if it's in use so just do it all the time. */
2076 if (control->type == WM8958 && dai->id == 2)
2077 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2078 WM8994_AIF1_LRCLK_INV |
2079 WM8958_AIF3_FMT_MASK, aif1);
2080
Mark Brown9e6e96a2010-01-29 17:47:12 +00002081 snd_soc_update_bits(codec, aif1_reg,
2082 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2083 WM8994_AIF1_FMT_MASK,
2084 aif1);
2085 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2086 ms);
2087
2088 return 0;
2089}
2090
2091static struct {
2092 int val, rate;
2093} srs[] = {
2094 { 0, 8000 },
2095 { 1, 11025 },
2096 { 2, 12000 },
2097 { 3, 16000 },
2098 { 4, 22050 },
2099 { 5, 24000 },
2100 { 6, 32000 },
2101 { 7, 44100 },
2102 { 8, 48000 },
2103 { 9, 88200 },
2104 { 10, 96000 },
2105};
2106
2107static int fs_ratios[] = {
2108 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2109};
2110
2111static int bclk_divs[] = {
2112 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2113 640, 880, 960, 1280, 1760, 1920
2114};
2115
2116static int wm8994_hw_params(struct snd_pcm_substream *substream,
2117 struct snd_pcm_hw_params *params,
2118 struct snd_soc_dai *dai)
2119{
2120 struct snd_soc_codec *codec = dai->codec;
Mark Brownc4431df2010-11-26 15:21:07 +00002121 struct wm8994 *control = codec->control_data;
Mark Brownb2c812e2010-04-14 15:35:19 +09002122 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002123 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002124 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002125 int bclk_reg;
2126 int lrclk_reg;
2127 int rate_reg;
2128 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002129 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002130 int bclk = 0;
2131 int lrclk = 0;
2132 int rate_val = 0;
2133 int id = dai->id - 1;
2134
2135 int i, cur_val, best_val, bclk_rate, best;
2136
2137 switch (dai->id) {
2138 case 1:
2139 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002140 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002141 bclk_reg = WM8994_AIF1_BCLK;
2142 rate_reg = WM8994_AIF1_RATE;
2143 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002144 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002145 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002146 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002147 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002148 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2149 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002150 break;
2151 case 2:
2152 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002153 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002154 bclk_reg = WM8994_AIF2_BCLK;
2155 rate_reg = WM8994_AIF2_RATE;
2156 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002157 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002158 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002159 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002160 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002161 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2162 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002163 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002164 case 3:
2165 switch (control->type) {
2166 case WM8958:
2167 aif1_reg = WM8958_AIF3_CONTROL_1;
2168 break;
2169 default:
2170 return 0;
2171 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002172 default:
2173 return -EINVAL;
2174 }
2175
2176 bclk_rate = params_rate(params) * 2;
2177 switch (params_format(params)) {
2178 case SNDRV_PCM_FORMAT_S16_LE:
2179 bclk_rate *= 16;
2180 break;
2181 case SNDRV_PCM_FORMAT_S20_3LE:
2182 bclk_rate *= 20;
2183 aif1 |= 0x20;
2184 break;
2185 case SNDRV_PCM_FORMAT_S24_LE:
2186 bclk_rate *= 24;
2187 aif1 |= 0x40;
2188 break;
2189 case SNDRV_PCM_FORMAT_S32_LE:
2190 bclk_rate *= 32;
2191 aif1 |= 0x60;
2192 break;
2193 default:
2194 return -EINVAL;
2195 }
2196
2197 /* Try to find an appropriate sample rate; look for an exact match. */
2198 for (i = 0; i < ARRAY_SIZE(srs); i++)
2199 if (srs[i].rate == params_rate(params))
2200 break;
2201 if (i == ARRAY_SIZE(srs))
2202 return -EINVAL;
2203 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2204
2205 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2206 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2207 dai->id, wm8994->aifclk[id], bclk_rate);
2208
Mark Brownb1e43d92010-12-07 17:14:56 +00002209 if (params_channels(params) == 1 &&
2210 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2211 aif2 |= WM8994_AIF1_MONO;
2212
Mark Brown9e6e96a2010-01-29 17:47:12 +00002213 if (wm8994->aifclk[id] == 0) {
2214 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2215 return -EINVAL;
2216 }
2217
2218 /* AIFCLK/fs ratio; look for a close match in either direction */
2219 best = 0;
2220 best_val = abs((fs_ratios[0] * params_rate(params))
2221 - wm8994->aifclk[id]);
2222 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2223 cur_val = abs((fs_ratios[i] * params_rate(params))
2224 - wm8994->aifclk[id]);
2225 if (cur_val >= best_val)
2226 continue;
2227 best = i;
2228 best_val = cur_val;
2229 }
2230 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2231 dai->id, fs_ratios[best]);
2232 rate_val |= best;
2233
2234 /* We may not get quite the right frequency if using
2235 * approximate clocks so look for the closest match that is
2236 * higher than the target (we need to ensure that there enough
2237 * BCLKs to clock out the samples).
2238 */
2239 best = 0;
2240 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002241 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002242 if (cur_val < 0) /* BCLK table is sorted */
2243 break;
2244 best = i;
2245 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002246 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002247 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2248 bclk_divs[best], bclk_rate);
2249 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2250
2251 lrclk = bclk_rate / params_rate(params);
2252 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2253 lrclk, bclk_rate / lrclk);
2254
2255 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002256 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002257 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2258 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2259 lrclk);
2260 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2261 WM8994_AIF1CLK_RATE_MASK, rate_val);
2262
2263 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2264 switch (dai->id) {
2265 case 1:
2266 wm8994->dac_rates[0] = params_rate(params);
2267 wm8994_set_retune_mobile(codec, 0);
2268 wm8994_set_retune_mobile(codec, 1);
2269 break;
2270 case 2:
2271 wm8994->dac_rates[1] = params_rate(params);
2272 wm8994_set_retune_mobile(codec, 2);
2273 break;
2274 }
2275 }
2276
2277 return 0;
2278}
2279
Mark Brownc4431df2010-11-26 15:21:07 +00002280static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2281 struct snd_pcm_hw_params *params,
2282 struct snd_soc_dai *dai)
2283{
2284 struct snd_soc_codec *codec = dai->codec;
2285 struct wm8994 *control = codec->control_data;
2286 int aif1_reg;
2287 int aif1 = 0;
2288
2289 switch (dai->id) {
2290 case 3:
2291 switch (control->type) {
2292 case WM8958:
2293 aif1_reg = WM8958_AIF3_CONTROL_1;
2294 break;
2295 default:
2296 return 0;
2297 }
2298 default:
2299 return 0;
2300 }
2301
2302 switch (params_format(params)) {
2303 case SNDRV_PCM_FORMAT_S16_LE:
2304 break;
2305 case SNDRV_PCM_FORMAT_S20_3LE:
2306 aif1 |= 0x20;
2307 break;
2308 case SNDRV_PCM_FORMAT_S24_LE:
2309 aif1 |= 0x40;
2310 break;
2311 case SNDRV_PCM_FORMAT_S32_LE:
2312 aif1 |= 0x60;
2313 break;
2314 default:
2315 return -EINVAL;
2316 }
2317
2318 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2319}
2320
Mark Brown9e6e96a2010-01-29 17:47:12 +00002321static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2322{
2323 struct snd_soc_codec *codec = codec_dai->codec;
2324 int mute_reg;
2325 int reg;
2326
2327 switch (codec_dai->id) {
2328 case 1:
2329 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2330 break;
2331 case 2:
2332 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2333 break;
2334 default:
2335 return -EINVAL;
2336 }
2337
2338 if (mute)
2339 reg = WM8994_AIF1DAC1_MUTE;
2340 else
2341 reg = 0;
2342
2343 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2344
2345 return 0;
2346}
2347
Mark Brown778a76e2010-03-22 22:05:10 +00002348static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2349{
2350 struct snd_soc_codec *codec = codec_dai->codec;
2351 int reg, val, mask;
2352
2353 switch (codec_dai->id) {
2354 case 1:
2355 reg = WM8994_AIF1_MASTER_SLAVE;
2356 mask = WM8994_AIF1_TRI;
2357 break;
2358 case 2:
2359 reg = WM8994_AIF2_MASTER_SLAVE;
2360 mask = WM8994_AIF2_TRI;
2361 break;
2362 case 3:
2363 reg = WM8994_POWER_MANAGEMENT_6;
2364 mask = WM8994_AIF3_TRI;
2365 break;
2366 default:
2367 return -EINVAL;
2368 }
2369
2370 if (tristate)
2371 val = mask;
2372 else
2373 val = 0;
2374
2375 return snd_soc_update_bits(codec, reg, mask, reg);
2376}
2377
Mark Brown9e6e96a2010-01-29 17:47:12 +00002378#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2379
2380#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002381 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002382
2383static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
2384 .set_sysclk = wm8994_set_dai_sysclk,
2385 .set_fmt = wm8994_set_dai_fmt,
2386 .hw_params = wm8994_hw_params,
2387 .digital_mute = wm8994_aif_mute,
2388 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002389 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002390};
2391
2392static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
2393 .set_sysclk = wm8994_set_dai_sysclk,
2394 .set_fmt = wm8994_set_dai_fmt,
2395 .hw_params = wm8994_hw_params,
2396 .digital_mute = wm8994_aif_mute,
2397 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002398 .set_tristate = wm8994_set_tristate,
2399};
2400
2401static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002402 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002403 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002404};
2405
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002406static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002407 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002408 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002409 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002410 .playback = {
2411 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002412 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002413 .channels_max = 2,
2414 .rates = WM8994_RATES,
2415 .formats = WM8994_FORMATS,
2416 },
2417 .capture = {
2418 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002419 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002420 .channels_max = 2,
2421 .rates = WM8994_RATES,
2422 .formats = WM8994_FORMATS,
2423 },
2424 .ops = &wm8994_aif1_dai_ops,
2425 },
2426 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002427 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002428 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002429 .playback = {
2430 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002431 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002432 .channels_max = 2,
2433 .rates = WM8994_RATES,
2434 .formats = WM8994_FORMATS,
2435 },
2436 .capture = {
2437 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002438 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002439 .channels_max = 2,
2440 .rates = WM8994_RATES,
2441 .formats = WM8994_FORMATS,
2442 },
2443 .ops = &wm8994_aif2_dai_ops,
2444 },
2445 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002446 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002447 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002448 .playback = {
2449 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002450 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002451 .channels_max = 2,
2452 .rates = WM8994_RATES,
2453 .formats = WM8994_FORMATS,
2454 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002455 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002456 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002457 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002458 .channels_max = 2,
2459 .rates = WM8994_RATES,
2460 .formats = WM8994_FORMATS,
2461 },
Mark Brown778a76e2010-03-22 22:05:10 +00002462 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002463 }
2464};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002465
2466#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002467static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002468{
Mark Brownb2c812e2010-04-14 15:35:19 +09002469 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002470 int i, ret;
2471
2472 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2473 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
2474 sizeof(struct fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002475 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002476 if (ret < 0)
2477 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2478 i + 1, ret);
2479 }
2480
2481 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2482
2483 return 0;
2484}
2485
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002486static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002487{
Mark Brownb2c812e2010-04-14 15:35:19 +09002488 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002489 int i, ret;
2490
2491 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002492 ret = snd_soc_cache_sync(codec);
2493 if (ret != 0)
2494 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002495
2496 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2497
2498 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002499 if (!wm8994->fll_suspend[i].out)
2500 continue;
2501
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002502 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002503 wm8994->fll_suspend[i].src,
2504 wm8994->fll_suspend[i].in,
2505 wm8994->fll_suspend[i].out);
2506 if (ret < 0)
2507 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2508 i + 1, ret);
2509 }
2510
2511 return 0;
2512}
2513#else
2514#define wm8994_suspend NULL
2515#define wm8994_resume NULL
2516#endif
2517
2518static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2519{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002520 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002521 struct wm8994_pdata *pdata = wm8994->pdata;
2522 struct snd_kcontrol_new controls[] = {
2523 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2524 wm8994->retune_mobile_enum,
2525 wm8994_get_retune_mobile_enum,
2526 wm8994_put_retune_mobile_enum),
2527 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2528 wm8994->retune_mobile_enum,
2529 wm8994_get_retune_mobile_enum,
2530 wm8994_put_retune_mobile_enum),
2531 SOC_ENUM_EXT("AIF2 EQ Mode",
2532 wm8994->retune_mobile_enum,
2533 wm8994_get_retune_mobile_enum,
2534 wm8994_put_retune_mobile_enum),
2535 };
2536 int ret, i, j;
2537 const char **t;
2538
2539 /* We need an array of texts for the enum API but the number
2540 * of texts is likely to be less than the number of
2541 * configurations due to the sample rate dependency of the
2542 * configurations. */
2543 wm8994->num_retune_mobile_texts = 0;
2544 wm8994->retune_mobile_texts = NULL;
2545 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2546 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2547 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2548 wm8994->retune_mobile_texts[j]) == 0)
2549 break;
2550 }
2551
2552 if (j != wm8994->num_retune_mobile_texts)
2553 continue;
2554
2555 /* Expand the array... */
2556 t = krealloc(wm8994->retune_mobile_texts,
2557 sizeof(char *) *
2558 (wm8994->num_retune_mobile_texts + 1),
2559 GFP_KERNEL);
2560 if (t == NULL)
2561 continue;
2562
2563 /* ...store the new entry... */
2564 t[wm8994->num_retune_mobile_texts] =
2565 pdata->retune_mobile_cfgs[i].name;
2566
2567 /* ...and remember the new version. */
2568 wm8994->num_retune_mobile_texts++;
2569 wm8994->retune_mobile_texts = t;
2570 }
2571
2572 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2573 wm8994->num_retune_mobile_texts);
2574
2575 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2576 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2577
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002578 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002579 ARRAY_SIZE(controls));
2580 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002581 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002582 "Failed to add ReTune Mobile controls: %d\n", ret);
2583}
2584
2585static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2586{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002587 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002588 struct wm8994_pdata *pdata = wm8994->pdata;
2589 int ret, i;
2590
2591 if (!pdata)
2592 return;
2593
2594 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2595 pdata->lineout2_diff,
2596 pdata->lineout1fb,
2597 pdata->lineout2fb,
2598 pdata->jd_scthr,
2599 pdata->jd_thr,
2600 pdata->micbias1_lvl,
2601 pdata->micbias2_lvl);
2602
2603 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2604
2605 if (pdata->num_drc_cfgs) {
2606 struct snd_kcontrol_new controls[] = {
2607 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2608 wm8994_get_drc_enum, wm8994_put_drc_enum),
2609 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2610 wm8994_get_drc_enum, wm8994_put_drc_enum),
2611 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2612 wm8994_get_drc_enum, wm8994_put_drc_enum),
2613 };
2614
2615 /* We need an array of texts for the enum API */
2616 wm8994->drc_texts = kmalloc(sizeof(char *)
2617 * pdata->num_drc_cfgs, GFP_KERNEL);
2618 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002619 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002620 "Failed to allocate %d DRC config texts\n",
2621 pdata->num_drc_cfgs);
2622 return;
2623 }
2624
2625 for (i = 0; i < pdata->num_drc_cfgs; i++)
2626 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
2627
2628 wm8994->drc_enum.max = pdata->num_drc_cfgs;
2629 wm8994->drc_enum.texts = wm8994->drc_texts;
2630
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002631 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002632 ARRAY_SIZE(controls));
2633 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002634 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002635 "Failed to add DRC mode controls: %d\n", ret);
2636
2637 for (i = 0; i < WM8994_NUM_DRC; i++)
2638 wm8994_set_drc(codec, i);
2639 }
2640
2641 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
2642 pdata->num_retune_mobile_cfgs);
2643
Mark Brown131d8102010-11-30 17:03:39 +00002644 if (pdata->num_mbc_cfgs) {
2645 struct snd_kcontrol_new control[] = {
2646 SOC_ENUM_EXT("MBC Mode", wm8994->mbc_enum,
2647 wm8958_get_mbc_enum, wm8958_put_mbc_enum),
2648 };
2649
2650 /* We need an array of texts for the enum API */
2651 wm8994->mbc_texts = kmalloc(sizeof(char *)
2652 * pdata->num_mbc_cfgs, GFP_KERNEL);
2653 if (!wm8994->mbc_texts) {
2654 dev_err(wm8994->codec->dev,
2655 "Failed to allocate %d MBC config texts\n",
2656 pdata->num_mbc_cfgs);
2657 return;
2658 }
2659
2660 for (i = 0; i < pdata->num_mbc_cfgs; i++)
2661 wm8994->mbc_texts[i] = pdata->mbc_cfgs[i].name;
2662
2663 wm8994->mbc_enum.max = pdata->num_mbc_cfgs;
2664 wm8994->mbc_enum.texts = wm8994->mbc_texts;
2665
2666 ret = snd_soc_add_controls(wm8994->codec, control, 1);
2667 if (ret != 0)
2668 dev_err(wm8994->codec->dev,
2669 "Failed to add MBC mode controls: %d\n", ret);
2670 }
2671
Mark Brown9e6e96a2010-01-29 17:47:12 +00002672 if (pdata->num_retune_mobile_cfgs)
2673 wm8994_handle_retune_mobile_pdata(wm8994);
2674 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002675 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002676 ARRAY_SIZE(wm8994_eq_controls));
2677}
2678
Mark Brown88766982010-03-29 20:57:12 +01002679/**
2680 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
2681 *
2682 * @codec: WM8994 codec
2683 * @jack: jack to report detection events on
2684 * @micbias: microphone bias to detect on
2685 * @det: value to report for presence detection
2686 * @shrt: value to report for short detection
2687 *
2688 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
2689 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01002690 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01002691 * be configured using snd_soc_jack_add_gpios() instead.
2692 *
2693 * Configuration of detection levels is available via the micbias1_lvl
2694 * and micbias2_lvl platform data members.
2695 */
2696int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2697 int micbias, int det, int shrt)
2698{
Mark Brownb2c812e2010-04-14 15:35:19 +09002699 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01002700 struct wm8994_micdet *micdet;
Mark Brown3a423152010-11-26 15:21:06 +00002701 struct wm8994 *control = codec->control_data;
Mark Brown88766982010-03-29 20:57:12 +01002702 int reg;
2703
Mark Brown3a423152010-11-26 15:21:06 +00002704 if (control->type != WM8994)
2705 return -EINVAL;
2706
Mark Brown88766982010-03-29 20:57:12 +01002707 switch (micbias) {
2708 case 1:
2709 micdet = &wm8994->micdet[0];
2710 break;
2711 case 2:
2712 micdet = &wm8994->micdet[1];
2713 break;
2714 default:
2715 return -EINVAL;
2716 }
2717
2718 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
2719 micbias, det, shrt);
2720
2721 /* Store the configuration */
2722 micdet->jack = jack;
2723 micdet->det = det;
2724 micdet->shrt = shrt;
2725
2726 /* If either of the jacks is set up then enable detection */
2727 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2728 reg = WM8994_MICD_ENA;
2729 else
2730 reg = 0;
2731
2732 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
2733
2734 return 0;
2735}
2736EXPORT_SYMBOL_GPL(wm8994_mic_detect);
2737
2738static irqreturn_t wm8994_mic_irq(int irq, void *data)
2739{
2740 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002741 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01002742 int reg;
2743 int report;
2744
2745 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
2746 if (reg < 0) {
2747 dev_err(codec->dev, "Failed to read microphone status: %d\n",
2748 reg);
2749 return IRQ_HANDLED;
2750 }
2751
2752 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
2753
2754 report = 0;
2755 if (reg & WM8994_MIC1_DET_STS)
2756 report |= priv->micdet[0].det;
2757 if (reg & WM8994_MIC1_SHRT_STS)
2758 report |= priv->micdet[0].shrt;
2759 snd_soc_jack_report(priv->micdet[0].jack, report,
2760 priv->micdet[0].det | priv->micdet[0].shrt);
2761
2762 report = 0;
2763 if (reg & WM8994_MIC2_DET_STS)
2764 report |= priv->micdet[1].det;
2765 if (reg & WM8994_MIC2_SHRT_STS)
2766 report |= priv->micdet[1].shrt;
2767 snd_soc_jack_report(priv->micdet[1].jack, report,
2768 priv->micdet[1].det | priv->micdet[1].shrt);
2769
2770 return IRQ_HANDLED;
2771}
2772
Mark Brown821edd22010-11-26 15:21:09 +00002773/* Default microphone detection handler for WM8958 - the user can
2774 * override this if they wish.
2775 */
2776static void wm8958_default_micdet(u16 status, void *data)
2777{
2778 struct snd_soc_codec *codec = data;
2779 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2780 int report = 0;
2781
2782 /* If nothing present then clear our statuses */
2783 if (!(status & WM8958_MICD_STS)) {
2784 wm8994->jack_is_video = false;
2785 wm8994->jack_is_mic = false;
2786 goto done;
2787 }
2788
2789 /* Assume anything over 475 ohms is a microphone and remember
2790 * that we've seen one (since buttons override it) */
2791 if (status & 0x600)
2792 wm8994->jack_is_mic = true;
2793 if (wm8994->jack_is_mic)
2794 report |= SND_JACK_MICROPHONE;
2795
2796 /* Video has an impedence of approximately 75 ohms; assume
2797 * this isn't used as a button and remember it since buttons
2798 * override it. */
2799 if (status & 0x40)
2800 wm8994->jack_is_video = true;
2801 if (wm8994->jack_is_video)
2802 report |= SND_JACK_VIDEOOUT;
2803
2804 /* Everything else is buttons; just assign slots */
2805 if (status & 0x4)
2806 report |= SND_JACK_BTN_0;
2807 if (status & 0x8)
2808 report |= SND_JACK_BTN_1;
2809 if (status & 0x10)
2810 report |= SND_JACK_BTN_2;
2811 if (status & 0x20)
2812 report |= SND_JACK_BTN_3;
2813 if (status & 0x80)
2814 report |= SND_JACK_BTN_4;
2815 if (status & 0x100)
2816 report |= SND_JACK_BTN_5;
2817
2818done:
2819 snd_soc_jack_report(wm8994->micdet[0].jack,
2820 SND_JACK_BTN_0 | SND_JACK_BTN_1 | SND_JACK_BTN_2 |
2821 SND_JACK_BTN_3 | SND_JACK_BTN_4 | SND_JACK_BTN_5 |
2822 SND_JACK_MICROPHONE | SND_JACK_VIDEOOUT,
2823 report);
2824}
2825
2826/**
2827 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
2828 *
2829 * @codec: WM8958 codec
2830 * @jack: jack to report detection events on
2831 *
2832 * Enable microphone detection functionality for the WM8958. By
2833 * default simple detection which supports the detection of up to 6
2834 * buttons plus video and microphone functionality is supported.
2835 *
2836 * The WM8958 has an advanced jack detection facility which is able to
2837 * support complex accessory detection, especially when used in
2838 * conjunction with external circuitry. In order to provide maximum
2839 * flexiblity a callback is provided which allows a completely custom
2840 * detection algorithm.
2841 */
2842int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2843 wm8958_micdet_cb cb, void *cb_data)
2844{
2845 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2846 struct wm8994 *control = codec->control_data;
2847
2848 if (control->type != WM8958)
2849 return -EINVAL;
2850
2851 if (jack) {
2852 if (!cb) {
2853 dev_dbg(codec->dev, "Using default micdet callback\n");
2854 cb = wm8958_default_micdet;
2855 cb_data = codec;
2856 }
2857
2858 wm8994->micdet[0].jack = jack;
2859 wm8994->jack_cb = cb;
2860 wm8994->jack_cb_data = cb_data;
2861
2862 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2863 WM8958_MICD_ENA, WM8958_MICD_ENA);
2864 } else {
2865 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2866 WM8958_MICD_ENA, 0);
2867 }
2868
2869 return 0;
2870}
2871EXPORT_SYMBOL_GPL(wm8958_mic_detect);
2872
2873static irqreturn_t wm8958_mic_irq(int irq, void *data)
2874{
2875 struct wm8994_priv *wm8994 = data;
2876 struct snd_soc_codec *codec = wm8994->codec;
2877 int reg;
2878
2879 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
2880 if (reg < 0) {
2881 dev_err(codec->dev, "Failed to read mic detect status: %d\n",
2882 reg);
2883 return IRQ_NONE;
2884 }
2885
2886 if (!(reg & WM8958_MICD_VALID)) {
2887 dev_dbg(codec->dev, "Mic detect data not valid\n");
2888 goto out;
2889 }
2890
2891 if (wm8994->jack_cb)
2892 wm8994->jack_cb(reg, wm8994->jack_cb_data);
2893 else
2894 dev_warn(codec->dev, "Accessory detection with no callback\n");
2895
2896out:
2897 return IRQ_HANDLED;
2898}
2899
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002900static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002901{
Mark Brown3a423152010-11-26 15:21:06 +00002902 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002903 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002904 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01002905 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002906
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002907 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00002908 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002909
2910 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002911 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002912 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09002913 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002914
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002915 wm8994->pdata = dev_get_platdata(codec->dev->parent);
2916 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002917
Mark Brown39fb51a2010-11-26 17:23:43 +00002918 pm_runtime_enable(codec->dev);
2919 pm_runtime_resume(codec->dev);
2920
Mark Brownca9aef52010-11-26 17:23:41 +00002921 /* Read our current status back from the chip - we don't want to
2922 * reset as this may interfere with the GPIO or LDO operation. */
2923 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
2924 if (!wm8994_readable(i) || wm8994_volatile(i))
2925 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002926
Mark Brownca9aef52010-11-26 17:23:41 +00002927 ret = wm8994_reg_read(codec->control_data, i);
2928 if (ret <= 0)
2929 continue;
2930
2931 ret = snd_soc_cache_write(codec, i, ret);
2932 if (ret != 0) {
2933 dev_err(codec->dev,
2934 "Failed to initialise cache for 0x%x: %d\n",
2935 i, ret);
2936 goto err;
2937 }
2938 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002939
2940 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01002941 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00002942 switch (control->type) {
2943 case WM8994:
2944 switch (wm8994->revision) {
2945 case 2:
2946 case 3:
2947 wm8994->hubs.dcs_codes = -5;
2948 wm8994->hubs.hp_startup_mode = 1;
2949 wm8994->hubs.dcs_readback_mode = 1;
2950 break;
2951 default:
2952 wm8994->hubs.dcs_readback_mode = 1;
2953 break;
2954 }
2955
2956 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01002957 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002958 break;
Mark Brown3a423152010-11-26 15:21:06 +00002959
Mark Brown9e6e96a2010-01-29 17:47:12 +00002960 default:
2961 break;
2962 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002963
Mark Brown3a423152010-11-26 15:21:06 +00002964 switch (control->type) {
2965 case WM8994:
2966 ret = wm8994_request_irq(codec->control_data,
2967 WM8994_IRQ_MIC1_DET,
2968 wm8994_mic_irq, "Mic 1 detect",
2969 wm8994);
2970 if (ret != 0)
2971 dev_warn(codec->dev,
2972 "Failed to request Mic1 detect IRQ: %d\n",
2973 ret);
Mark Brown88766982010-03-29 20:57:12 +01002974
Mark Brown3a423152010-11-26 15:21:06 +00002975 ret = wm8994_request_irq(codec->control_data,
2976 WM8994_IRQ_MIC1_SHRT,
2977 wm8994_mic_irq, "Mic 1 short",
2978 wm8994);
2979 if (ret != 0)
2980 dev_warn(codec->dev,
2981 "Failed to request Mic1 short IRQ: %d\n",
2982 ret);
Mark Brown88766982010-03-29 20:57:12 +01002983
Mark Brown3a423152010-11-26 15:21:06 +00002984 ret = wm8994_request_irq(codec->control_data,
2985 WM8994_IRQ_MIC2_DET,
2986 wm8994_mic_irq, "Mic 2 detect",
2987 wm8994);
2988 if (ret != 0)
2989 dev_warn(codec->dev,
2990 "Failed to request Mic2 detect IRQ: %d\n",
2991 ret);
Mark Brown88766982010-03-29 20:57:12 +01002992
Mark Brown3a423152010-11-26 15:21:06 +00002993 ret = wm8994_request_irq(codec->control_data,
2994 WM8994_IRQ_MIC2_SHRT,
2995 wm8994_mic_irq, "Mic 2 short",
2996 wm8994);
2997 if (ret != 0)
2998 dev_warn(codec->dev,
2999 "Failed to request Mic2 short IRQ: %d\n",
3000 ret);
3001 break;
Mark Brown821edd22010-11-26 15:21:09 +00003002
3003 case WM8958:
3004 ret = wm8994_request_irq(codec->control_data,
3005 WM8994_IRQ_MIC1_DET,
3006 wm8958_mic_irq, "Mic detect",
3007 wm8994);
3008 if (ret != 0)
3009 dev_warn(codec->dev,
3010 "Failed to request Mic detect IRQ: %d\n",
3011 ret);
3012 break;
Mark Brown3a423152010-11-26 15:21:06 +00003013 }
Mark Brown88766982010-03-29 20:57:12 +01003014
Mark Brown9e6e96a2010-01-29 17:47:12 +00003015 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3016 * configured on init - if a system wants to do this dynamically
3017 * at runtime we can deal with that then.
3018 */
3019 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
3020 if (ret < 0) {
3021 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003022 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003023 }
3024 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3025 wm8994->lrclk_shared[0] = 1;
3026 wm8994_dai[0].symmetric_rates = 1;
3027 } else {
3028 wm8994->lrclk_shared[0] = 0;
3029 }
3030
3031 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
3032 if (ret < 0) {
3033 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003034 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003035 }
3036 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3037 wm8994->lrclk_shared[1] = 1;
3038 wm8994_dai[1].symmetric_rates = 1;
3039 } else {
3040 wm8994->lrclk_shared[1] = 0;
3041 }
3042
Mark Brown9e6e96a2010-01-29 17:47:12 +00003043 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3044
Mark Brown9e6e96a2010-01-29 17:47:12 +00003045 /* Latch volume updates (right only; we always do left then right). */
3046 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3047 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
3048 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3049 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
3050 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3051 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
3052 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3053 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
3054 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3055 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
3056 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3057 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
3058 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3059 WM8994_DAC1_VU, WM8994_DAC1_VU);
3060 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3061 WM8994_DAC2_VU, WM8994_DAC2_VU);
3062
3063 /* Set the low bit of the 3D stereo depth so TLV matches */
3064 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3065 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3066 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3067 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3068 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3069 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3070 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3071 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3072 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3073
Mark Brownd1ce6b22010-07-20 10:13:14 +01003074 /* Unconditionally enable AIF1 ADC TDM mode; it only affects
3075 * behaviour on idle TDM clock cycles. */
3076 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3077 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3078
Mark Brown9e6e96a2010-01-29 17:47:12 +00003079 wm8994_update_class_w(codec);
3080
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003081 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003082
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003083 wm_hubs_add_analogue_controls(codec);
3084 snd_soc_add_controls(codec, wm8994_snd_controls,
3085 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003086 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003087 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003088
3089 switch (control->type) {
3090 case WM8994:
3091 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3092 ARRAY_SIZE(wm8994_specific_dapm_widgets));
3093 break;
3094 case WM8958:
3095 snd_soc_add_controls(codec, wm8958_snd_controls,
3096 ARRAY_SIZE(wm8958_snd_controls));
3097 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3098 ARRAY_SIZE(wm8958_dapm_widgets));
3099 break;
3100 }
3101
3102
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003103 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003104 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003105
Mark Brownc4431df2010-11-26 15:21:07 +00003106 switch (control->type) {
3107 case WM8994:
3108 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3109 ARRAY_SIZE(wm8994_intercon));
3110 break;
3111 case WM8958:
3112 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3113 ARRAY_SIZE(wm8958_intercon));
3114 break;
3115 }
3116
Mark Brown9e6e96a2010-01-29 17:47:12 +00003117 return 0;
3118
Mark Brown88766982010-03-29 20:57:12 +01003119err_irq:
3120 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
3121 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
3122 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
3123 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003124err:
3125 kfree(wm8994);
3126 return ret;
3127}
3128
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003129static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003130{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003131 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3a423152010-11-26 15:21:06 +00003132 struct wm8994 *control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003133
3134 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003135
Mark Brown39fb51a2010-11-26 17:23:43 +00003136 pm_runtime_disable(codec->dev);
3137
Mark Brown3a423152010-11-26 15:21:06 +00003138 switch (control->type) {
3139 case WM8994:
3140 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
3141 wm8994);
3142 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
3143 wm8994);
3144 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
3145 wm8994);
3146 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3147 wm8994);
3148 break;
Mark Brown821edd22010-11-26 15:21:09 +00003149
3150 case WM8958:
3151 wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
3152 wm8994);
3153 break;
Mark Brown3a423152010-11-26 15:21:06 +00003154 }
Axel Lin24fb2b12010-11-23 15:58:39 +08003155 kfree(wm8994->retune_mobile_texts);
3156 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003157 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003158
3159 return 0;
3160}
3161
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003162static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3163 .probe = wm8994_codec_probe,
3164 .remove = wm8994_codec_remove,
3165 .suspend = wm8994_suspend,
3166 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003167 .read = wm8994_read,
3168 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003169 .readable_register = wm8994_readable,
3170 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003171 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003172
3173 .reg_cache_size = WM8994_CACHE_SIZE,
3174 .reg_cache_default = wm8994_reg_defaults,
3175 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003176 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003177};
3178
3179static int __devinit wm8994_probe(struct platform_device *pdev)
3180{
3181 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3182 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3183}
3184
3185static int __devexit wm8994_remove(struct platform_device *pdev)
3186{
3187 snd_soc_unregister_codec(&pdev->dev);
3188 return 0;
3189}
3190
Mark Brown9e6e96a2010-01-29 17:47:12 +00003191static struct platform_driver wm8994_codec_driver = {
3192 .driver = {
3193 .name = "wm8994-codec",
3194 .owner = THIS_MODULE,
3195 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003196 .probe = wm8994_probe,
3197 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003198};
3199
3200static __init int wm8994_init(void)
3201{
3202 return platform_driver_register(&wm8994_codec_driver);
3203}
3204module_init(wm8994_init);
3205
3206static __exit void wm8994_exit(void)
3207{
3208 platform_driver_unregister(&wm8994_codec_driver);
3209}
3210module_exit(wm8994_exit);
3211
3212
3213MODULE_DESCRIPTION("ASoC WM8994 driver");
3214MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3215MODULE_LICENSE("GPL");
3216MODULE_ALIAS("platform:wm8994-codec");