blob: bf4683c9aed85ded7e154e8af1e23afbc5dc1baa [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
49static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010059static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010060
Chris Wilson61050802012-04-17 15:31:31 +010061static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
62{
63 if (obj->tiling_mode)
64 i915_gem_release_mmap(obj);
65
66 /* As we do not have an associated fence register, we will force
67 * a tiling change if we ever need to acquire one.
68 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010069 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010070 obj->fence_reg = I915_FENCE_REG_NONE;
71}
72
Chris Wilson73aa8082010-09-30 11:46:12 +010073/* some bookkeeping */
74static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
77 dev_priv->mm.object_count++;
78 dev_priv->mm.object_memory += size;
79}
80
81static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
82 size_t size)
83{
84 dev_priv->mm.object_count--;
85 dev_priv->mm.object_memory -= size;
86}
87
Chris Wilson21dd3732011-01-26 15:55:56 +000088static int
89i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010090{
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 struct completion *x = &dev_priv->error_completion;
93 unsigned long flags;
94 int ret;
95
96 if (!atomic_read(&dev_priv->mm.wedged))
97 return 0;
98
99 ret = wait_for_completion_interruptible(x);
100 if (ret)
101 return ret;
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103 if (atomic_read(&dev_priv->mm.wedged)) {
104 /* GPU is hung, bump the completion count to account for
105 * the token we just consumed so that we never hit zero and
106 * end up waiting upon a subsequent completion event that
107 * will never happen.
108 */
109 spin_lock_irqsave(&x->wait.lock, flags);
110 x->done++;
111 spin_unlock_irqrestore(&x->wait.lock, flags);
112 }
113 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114}
115
Chris Wilson54cf91d2010-11-25 18:00:26 +0000116int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100117{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 int ret;
119
Chris Wilson21dd3732011-01-26 15:55:56 +0000120 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 if (ret)
122 return ret;
123
124 ret = mutex_lock_interruptible(&dev->struct_mutex);
125 if (ret)
126 return ret;
127
Chris Wilson23bc5982010-09-29 16:10:57 +0100128 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 return 0;
130}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131
Chris Wilson7d1c4802010-08-07 21:45:03 +0100132static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000133i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100134{
Chris Wilson1b502472012-04-24 15:47:30 +0100135 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100136}
137
Eric Anholt673a3942008-07-30 12:06:12 -0700138int
139i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700141{
Eric Anholt673a3942008-07-30 12:06:12 -0700142 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000143
144 if (args->gtt_start >= args->gtt_end ||
145 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
146 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700147
Daniel Vetterf534bc02012-03-26 22:37:04 +0200148 /* GEM with user mode setting was never supported on ilk and later. */
149 if (INTEL_INFO(dev)->gen >= 5)
150 return -ENODEV;
151
Eric Anholt673a3942008-07-30 12:06:12 -0700152 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200153 i915_gem_init_global_gtt(dev, args->gtt_start,
154 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700155 mutex_unlock(&dev->struct_mutex);
156
Chris Wilson20217462010-11-23 15:26:33 +0000157 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700158}
159
Eric Anholt5a125c32008-10-22 21:40:13 -0700160int
161i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000162 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700163{
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000166 struct drm_i915_gem_object *obj;
167 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
169 if (!(dev->driver->driver_features & DRIVER_GEM))
170 return -ENODEV;
171
Chris Wilson6299f992010-11-24 12:23:44 +0000172 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100173 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100174 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
175 if (obj->pin_count)
176 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700178
Chris Wilson6299f992010-11-24 12:23:44 +0000179 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000181
Eric Anholt5a125c32008-10-22 21:40:13 -0700182 return 0;
183}
184
Dave Airlieff72145b2011-02-07 12:16:14 +1000185static int
186i915_gem_create(struct drm_file *file,
187 struct drm_device *dev,
188 uint64_t size,
189 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700190{
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300192 int ret;
193 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700194
Dave Airlieff72145b2011-02-07 12:16:14 +1000195 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200196 if (size == 0)
197 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700198
199 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000200 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700201 if (obj == NULL)
202 return -ENOMEM;
203
Chris Wilson05394f32010-11-08 19:18:58 +0000204 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100205 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000206 drm_gem_object_release(&obj->base);
207 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100208 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700209 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100210 }
211
Chris Wilson202f2fe2010-10-14 13:20:40 +0100212 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000213 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100214 trace_i915_gem_object_create(obj);
215
Dave Airlieff72145b2011-02-07 12:16:14 +1000216 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217 return 0;
218}
219
Dave Airlieff72145b2011-02-07 12:16:14 +1000220int
221i915_gem_dumb_create(struct drm_file *file,
222 struct drm_device *dev,
223 struct drm_mode_create_dumb *args)
224{
225 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000226 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 args->size = args->pitch * args->height;
228 return i915_gem_create(file, dev,
229 args->size, &args->handle);
230}
231
232int i915_gem_dumb_destroy(struct drm_file *file,
233 struct drm_device *dev,
234 uint32_t handle)
235{
236 return drm_gem_handle_delete(file, handle);
237}
238
239/**
240 * Creates a new mm object and returns a handle to it.
241 */
242int
243i915_gem_create_ioctl(struct drm_device *dev, void *data,
244 struct drm_file *file)
245{
246 struct drm_i915_gem_create *args = data;
247 return i915_gem_create(file, dev,
248 args->size, &args->handle);
249}
250
Chris Wilson05394f32010-11-08 19:18:58 +0000251static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700252{
Chris Wilson05394f32010-11-08 19:18:58 +0000253 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700254
255 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000256 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700257}
258
Daniel Vetter8c599672011-12-14 13:57:31 +0100259static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100260__copy_to_user_swizzled(char __user *cpu_vaddr,
261 const char *gpu_vaddr, int gpu_offset,
262 int length)
263{
264 int ret, cpu_offset = 0;
265
266 while (length > 0) {
267 int cacheline_end = ALIGN(gpu_offset + 1, 64);
268 int this_length = min(cacheline_end - gpu_offset, length);
269 int swizzled_gpu_offset = gpu_offset ^ 64;
270
271 ret = __copy_to_user(cpu_vaddr + cpu_offset,
272 gpu_vaddr + swizzled_gpu_offset,
273 this_length);
274 if (ret)
275 return ret + length;
276
277 cpu_offset += this_length;
278 gpu_offset += this_length;
279 length -= this_length;
280 }
281
282 return 0;
283}
284
285static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700286__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
287 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100288 int length)
289{
290 int ret, cpu_offset = 0;
291
292 while (length > 0) {
293 int cacheline_end = ALIGN(gpu_offset + 1, 64);
294 int this_length = min(cacheline_end - gpu_offset, length);
295 int swizzled_gpu_offset = gpu_offset ^ 64;
296
297 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
298 cpu_vaddr + cpu_offset,
299 this_length);
300 if (ret)
301 return ret + length;
302
303 cpu_offset += this_length;
304 gpu_offset += this_length;
305 length -= this_length;
306 }
307
308 return 0;
309}
310
Daniel Vetterd174bd62012-03-25 19:47:40 +0200311/* Per-page copy function for the shmem pread fastpath.
312 * Flushes invalid cachelines before reading the target if
313 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700314static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200315shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
316 char __user *user_data,
317 bool page_do_bit17_swizzling, bool needs_clflush)
318{
319 char *vaddr;
320 int ret;
321
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200322 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323 return -EINVAL;
324
325 vaddr = kmap_atomic(page);
326 if (needs_clflush)
327 drm_clflush_virt_range(vaddr + shmem_page_offset,
328 page_length);
329 ret = __copy_to_user_inatomic(user_data,
330 vaddr + shmem_page_offset,
331 page_length);
332 kunmap_atomic(vaddr);
333
334 return ret;
335}
336
Daniel Vetter23c18c72012-03-25 19:47:42 +0200337static void
338shmem_clflush_swizzled_range(char *addr, unsigned long length,
339 bool swizzled)
340{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200341 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200342 unsigned long start = (unsigned long) addr;
343 unsigned long end = (unsigned long) addr + length;
344
345 /* For swizzling simply ensure that we always flush both
346 * channels. Lame, but simple and it works. Swizzled
347 * pwrite/pread is far from a hotpath - current userspace
348 * doesn't use it at all. */
349 start = round_down(start, 128);
350 end = round_up(end, 128);
351
352 drm_clflush_virt_range((void *)start, end - start);
353 } else {
354 drm_clflush_virt_range(addr, length);
355 }
356
357}
358
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359/* Only difference to the fast-path function is that this can handle bit17
360 * and uses non-atomic copy and kmap functions. */
361static int
362shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
363 char __user *user_data,
364 bool page_do_bit17_swizzling, bool needs_clflush)
365{
366 char *vaddr;
367 int ret;
368
369 vaddr = kmap(page);
370 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200371 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
372 page_length,
373 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200374
375 if (page_do_bit17_swizzling)
376 ret = __copy_to_user_swizzled(user_data,
377 vaddr, shmem_page_offset,
378 page_length);
379 else
380 ret = __copy_to_user(user_data,
381 vaddr + shmem_page_offset,
382 page_length);
383 kunmap(page);
384
385 return ret;
386}
387
Eric Anholteb014592009-03-10 11:44:52 -0700388static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200389i915_gem_shmem_pread(struct drm_device *dev,
390 struct drm_i915_gem_object *obj,
391 struct drm_i915_gem_pread *args,
392 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700393{
Chris Wilson05394f32010-11-08 19:18:58 +0000394 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100395 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700396 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100397 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100398 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100399 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200400 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200401 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200402 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200403 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700404
Daniel Vetter8461d222011-12-14 13:57:32 +0100405 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700406 remain = args->size;
407
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700409
Daniel Vetter84897312012-03-25 19:47:31 +0200410 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
411 /* If we're not in the cpu read domain, set ourself into the gtt
412 * read domain and manually flush cachelines (if required). This
413 * optimizes for the case when the gpu will dirty the data
414 * anyway again before the next pread happens. */
415 if (obj->cache_level == I915_CACHE_NONE)
416 needs_clflush = 1;
417 ret = i915_gem_object_set_to_gtt_domain(obj, false);
418 if (ret)
419 return ret;
420 }
Eric Anholteb014592009-03-10 11:44:52 -0700421
Eric Anholteb014592009-03-10 11:44:52 -0700422 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100423
Eric Anholteb014592009-03-10 11:44:52 -0700424 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100425 struct page *page;
426
Eric Anholteb014592009-03-10 11:44:52 -0700427 /* Operation in this page
428 *
Eric Anholteb014592009-03-10 11:44:52 -0700429 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700430 * page_length = bytes to copy for this page
431 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100432 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700433 page_length = remain;
434 if ((shmem_page_offset + page_length) > PAGE_SIZE)
435 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700436
Daniel Vetter692a5762012-03-25 19:47:34 +0200437 if (obj->pages) {
438 page = obj->pages[offset >> PAGE_SHIFT];
439 release_page = 0;
440 } else {
441 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
442 if (IS_ERR(page)) {
443 ret = PTR_ERR(page);
444 goto out;
445 }
446 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000447 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100448
Daniel Vetter8461d222011-12-14 13:57:32 +0100449 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
450 (page_to_phys(page) & (1 << 17)) != 0;
451
Daniel Vetterd174bd62012-03-25 19:47:40 +0200452 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
453 user_data, page_do_bit17_swizzling,
454 needs_clflush);
455 if (ret == 0)
456 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700457
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200458 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200459 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200460 mutex_unlock(&dev->struct_mutex);
461
Daniel Vetter96d79b52012-03-25 19:47:36 +0200462 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200463 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200464 /* Userspace is tricking us, but we've already clobbered
465 * its pages with the prefault and promised to write the
466 * data up to the first fault. Hence ignore any errors
467 * and just continue. */
468 (void)ret;
469 prefaulted = 1;
470 }
471
Daniel Vetterd174bd62012-03-25 19:47:40 +0200472 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
473 user_data, page_do_bit17_swizzling,
474 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700475
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200476 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100477 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200478next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100479 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200480 if (release_page)
481 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100482
Daniel Vetter8461d222011-12-14 13:57:32 +0100483 if (ret) {
484 ret = -EFAULT;
485 goto out;
486 }
487
Eric Anholteb014592009-03-10 11:44:52 -0700488 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700490 offset += page_length;
491 }
492
Chris Wilson4f27b752010-10-14 15:26:45 +0100493out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200494 if (hit_slowpath) {
495 /* Fixup: Kill any reinstated backing storage pages */
496 if (obj->madv == __I915_MADV_PURGED)
497 i915_gem_object_truncate(obj);
498 }
Eric Anholteb014592009-03-10 11:44:52 -0700499
500 return ret;
501}
502
Eric Anholt673a3942008-07-30 12:06:12 -0700503/**
504 * Reads data from the object referenced by handle.
505 *
506 * On error, the contents of *data are undefined.
507 */
508int
509i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000510 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700511{
512 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000513 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100514 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700515
Chris Wilson51311d02010-11-17 09:10:42 +0000516 if (args->size == 0)
517 return 0;
518
519 if (!access_ok(VERIFY_WRITE,
520 (char __user *)(uintptr_t)args->data_ptr,
521 args->size))
522 return -EFAULT;
523
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100525 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100526 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson05394f32010-11-08 19:18:58 +0000528 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000529 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100530 ret = -ENOENT;
531 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100532 }
Eric Anholt673a3942008-07-30 12:06:12 -0700533
Chris Wilson7dcd2492010-09-26 20:21:44 +0100534 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000535 if (args->offset > obj->base.size ||
536 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100538 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100539 }
540
Chris Wilsondb53a302011-02-03 11:57:46 +0000541 trace_i915_gem_object_pread(obj, args->offset, args->size);
542
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200543 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700544
Chris Wilson35b62a82010-09-26 20:23:38 +0100545out:
Chris Wilson05394f32010-11-08 19:18:58 +0000546 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100547unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100548 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700550}
551
Keith Packard0839ccb2008-10-30 19:38:48 -0700552/* This is the fast write path which cannot handle
553 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700554 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700555
Keith Packard0839ccb2008-10-30 19:38:48 -0700556static inline int
557fast_user_write(struct io_mapping *mapping,
558 loff_t page_base, int page_offset,
559 char __user *user_data,
560 int length)
561{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700562 void __iomem *vaddr_atomic;
563 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700564 unsigned long unwritten;
565
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700566 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700567 /* We can use the cpu mem copy function because this is X86. */
568 vaddr = (void __force*)vaddr_atomic + page_offset;
569 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700571 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100572 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700573}
574
Eric Anholt3de09aa2009-03-09 09:42:23 -0700575/**
576 * This is the fast pwrite path, where we copy the data directly from the
577 * user into the GTT, uncached.
578 */
Eric Anholt673a3942008-07-30 12:06:12 -0700579static int
Chris Wilson05394f32010-11-08 19:18:58 +0000580i915_gem_gtt_pwrite_fast(struct drm_device *dev,
581 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700582 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000583 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700584{
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700586 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700588 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200589 int page_offset, page_length, ret;
590
591 ret = i915_gem_object_pin(obj, 0, true);
592 if (ret)
593 goto out;
594
595 ret = i915_gem_object_set_to_gtt_domain(obj, true);
596 if (ret)
597 goto out_unpin;
598
599 ret = i915_gem_object_put_fence(obj);
600 if (ret)
601 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 user_data = (char __user *) (uintptr_t) args->data_ptr;
604 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700605
Chris Wilson05394f32010-11-08 19:18:58 +0000606 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
608 while (remain > 0) {
609 /* Operation in this page
610 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700611 * page_base = page offset within aperture
612 * page_offset = offset within page
613 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700614 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100615 page_base = offset & PAGE_MASK;
616 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 page_length = remain;
618 if ((page_offset + remain) > PAGE_SIZE)
619 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700620
Keith Packard0839ccb2008-10-30 19:38:48 -0700621 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 * source page isn't available. Return the error and we'll
623 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100625 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200626 page_offset, user_data, page_length)) {
627 ret = -EFAULT;
628 goto out_unpin;
629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 remain -= page_length;
632 user_data += page_length;
633 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700634 }
Eric Anholt673a3942008-07-30 12:06:12 -0700635
Daniel Vetter935aaa62012-03-25 19:47:35 +0200636out_unpin:
637 i915_gem_object_unpin(obj);
638out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700640}
641
Daniel Vetterd174bd62012-03-25 19:47:40 +0200642/* Per-page copy function for the shmem pwrite fastpath.
643 * Flushes invalid cachelines before writing to the target if
644 * needs_clflush_before is set and flushes out any written cachelines after
645 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700646static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200647shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
648 char __user *user_data,
649 bool page_do_bit17_swizzling,
650 bool needs_clflush_before,
651 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700652{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700654 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200656 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 vaddr = kmap_atomic(page);
660 if (needs_clflush_before)
661 drm_clflush_virt_range(vaddr + shmem_page_offset,
662 page_length);
663 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
664 user_data,
665 page_length);
666 if (needs_clflush_after)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670
671 return ret;
672}
673
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674/* Only difference to the fast-path function is that this can handle bit17
675 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700676static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
678 char __user *user_data,
679 bool page_do_bit17_swizzling,
680 bool needs_clflush_before,
681 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700682{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683 char *vaddr;
684 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700685
Daniel Vetterd174bd62012-03-25 19:47:40 +0200686 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200687 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200688 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
689 page_length,
690 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691 if (page_do_bit17_swizzling)
692 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100693 user_data,
694 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200695 else
696 ret = __copy_from_user(vaddr + shmem_page_offset,
697 user_data,
698 page_length);
699 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200700 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
701 page_length,
702 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100704
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700706}
707
Eric Anholt40123c12009-03-09 13:42:30 -0700708static int
Daniel Vettere244a442012-03-25 19:47:28 +0200709i915_gem_shmem_pwrite(struct drm_device *dev,
710 struct drm_i915_gem_object *obj,
711 struct drm_i915_gem_pwrite *args,
712 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700713{
Chris Wilson05394f32010-11-08 19:18:58 +0000714 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700715 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100716 loff_t offset;
717 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100718 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100719 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200720 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200721 int needs_clflush_after = 0;
722 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200723 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700724
Daniel Vetter8c599672011-12-14 13:57:31 +0100725 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700726 remain = args->size;
727
Daniel Vetter8c599672011-12-14 13:57:31 +0100728 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Daniel Vetter58642882012-03-25 19:47:37 +0200730 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
731 /* If we're not in the cpu write domain, set ourself into the gtt
732 * write domain and manually flush cachelines (if required). This
733 * optimizes for the case when the gpu will use the data
734 * right away and we therefore have to clflush anyway. */
735 if (obj->cache_level == I915_CACHE_NONE)
736 needs_clflush_after = 1;
737 ret = i915_gem_object_set_to_gtt_domain(obj, true);
738 if (ret)
739 return ret;
740 }
741 /* Same trick applies for invalidate partially written cachelines before
742 * writing. */
743 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
744 && obj->cache_level == I915_CACHE_NONE)
745 needs_clflush_before = 1;
746
Eric Anholt40123c12009-03-09 13:42:30 -0700747 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000748 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700749
750 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100751 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200752 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100753
Eric Anholt40123c12009-03-09 13:42:30 -0700754 /* Operation in this page
755 *
Eric Anholt40123c12009-03-09 13:42:30 -0700756 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700757 * page_length = bytes to copy for this page
758 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100759 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700760
761 page_length = remain;
762 if ((shmem_page_offset + page_length) > PAGE_SIZE)
763 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700764
Daniel Vetter58642882012-03-25 19:47:37 +0200765 /* If we don't overwrite a cacheline completely we need to be
766 * careful to have up-to-date data by first clflushing. Don't
767 * overcomplicate things and flush the entire patch. */
768 partial_cacheline_write = needs_clflush_before &&
769 ((shmem_page_offset | page_length)
770 & (boot_cpu_data.x86_clflush_size - 1));
771
Daniel Vetter692a5762012-03-25 19:47:34 +0200772 if (obj->pages) {
773 page = obj->pages[offset >> PAGE_SHIFT];
774 release_page = 0;
775 } else {
776 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
777 if (IS_ERR(page)) {
778 ret = PTR_ERR(page);
779 goto out;
780 }
781 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100782 }
783
Daniel Vetter8c599672011-12-14 13:57:31 +0100784 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
785 (page_to_phys(page) & (1 << 17)) != 0;
786
Daniel Vetterd174bd62012-03-25 19:47:40 +0200787 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
788 user_data, page_do_bit17_swizzling,
789 partial_cacheline_write,
790 needs_clflush_after);
791 if (ret == 0)
792 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700793
Daniel Vettere244a442012-03-25 19:47:28 +0200794 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200795 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200796 mutex_unlock(&dev->struct_mutex);
797
Daniel Vetterd174bd62012-03-25 19:47:40 +0200798 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
799 user_data, page_do_bit17_swizzling,
800 partial_cacheline_write,
801 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700802
Daniel Vettere244a442012-03-25 19:47:28 +0200803 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200804 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200805next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100806 set_page_dirty(page);
807 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200808 if (release_page)
809 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100810
Daniel Vetter8c599672011-12-14 13:57:31 +0100811 if (ret) {
812 ret = -EFAULT;
813 goto out;
814 }
815
Eric Anholt40123c12009-03-09 13:42:30 -0700816 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100817 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700818 offset += page_length;
819 }
820
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100821out:
Daniel Vettere244a442012-03-25 19:47:28 +0200822 if (hit_slowpath) {
823 /* Fixup: Kill any reinstated backing storage pages */
824 if (obj->madv == __I915_MADV_PURGED)
825 i915_gem_object_truncate(obj);
826 /* and flush dirty cachelines in case the object isn't in the cpu write
827 * domain anymore. */
828 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
829 i915_gem_clflush_object(obj);
830 intel_gtt_chipset_flush();
831 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100832 }
Eric Anholt40123c12009-03-09 13:42:30 -0700833
Daniel Vetter58642882012-03-25 19:47:37 +0200834 if (needs_clflush_after)
835 intel_gtt_chipset_flush();
836
Eric Anholt40123c12009-03-09 13:42:30 -0700837 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700838}
839
840/**
841 * Writes data to the object referenced by handle.
842 *
843 * On error, the contents of the buffer that were to be modified are undefined.
844 */
845int
846i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100847 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700848{
849 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000850 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000851 int ret;
852
853 if (args->size == 0)
854 return 0;
855
856 if (!access_ok(VERIFY_READ,
857 (char __user *)(uintptr_t)args->data_ptr,
858 args->size))
859 return -EFAULT;
860
Daniel Vetterf56f8212012-03-25 19:47:41 +0200861 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
862 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000863 if (ret)
864 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700865
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = i915_mutex_lock_interruptible(dev);
867 if (ret)
868 return ret;
869
Chris Wilson05394f32010-11-08 19:18:58 +0000870 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000871 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100872 ret = -ENOENT;
873 goto unlock;
874 }
Eric Anholt673a3942008-07-30 12:06:12 -0700875
Chris Wilson7dcd2492010-09-26 20:21:44 +0100876 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000877 if (args->offset > obj->base.size ||
878 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100879 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100880 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 }
882
Chris Wilsondb53a302011-02-03 11:57:46 +0000883 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
884
Daniel Vetter935aaa62012-03-25 19:47:35 +0200885 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700886 /* We can only do the GTT pwrite on untiled buffers, as otherwise
887 * it would end up going through the fenced access, and we'll get
888 * different detiling behavior between reading and writing.
889 * pread/pwrite currently are reading and writing from the CPU
890 * perspective, requiring manual detiling by the client.
891 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100892 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100893 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100894 goto out;
895 }
896
897 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200898 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200899 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200900 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100901 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100902 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200903 /* Note that the gtt paths might fail with non-page-backed user
904 * pointers (e.g. gtt mappings when moving data between
905 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700906 }
Eric Anholt673a3942008-07-30 12:06:12 -0700907
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100908 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200909 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100910
Chris Wilson35b62a82010-09-26 20:23:38 +0100911out:
Chris Wilson05394f32010-11-08 19:18:58 +0000912 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100913unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100914 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700915 return ret;
916}
917
918/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800919 * Called when user space prepares to use an object with the CPU, either
920 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700921 */
922int
923i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000924 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700925{
926 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000927 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800928 uint32_t read_domains = args->read_domains;
929 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700930 int ret;
931
932 if (!(dev->driver->driver_features & DRIVER_GEM))
933 return -ENODEV;
934
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800935 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100936 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800937 return -EINVAL;
938
Chris Wilson21d509e2009-06-06 09:46:02 +0100939 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800940 return -EINVAL;
941
942 /* Having something in the write domain implies it's in the read
943 * domain, and only that read domain. Enforce that in the request.
944 */
945 if (write_domain != 0 && read_domains != write_domain)
946 return -EINVAL;
947
Chris Wilson76c1dec2010-09-25 11:22:51 +0100948 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100949 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100950 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700951
Chris Wilson05394f32010-11-08 19:18:58 +0000952 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000953 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100954 ret = -ENOENT;
955 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100956 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700957
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800958 if (read_domains & I915_GEM_DOMAIN_GTT) {
959 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800960
961 /* Silently promote "you're not bound, there was nothing to do"
962 * to success, since the client was just asking us to
963 * make sure everything was done.
964 */
965 if (ret == -EINVAL)
966 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800967 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800968 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800969 }
970
Chris Wilson05394f32010-11-08 19:18:58 +0000971 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700973 mutex_unlock(&dev->struct_mutex);
974 return ret;
975}
976
977/**
978 * Called when user space has done writes to this buffer
979 */
980int
981i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000982 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700983{
984 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000985 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700986 int ret = 0;
987
988 if (!(dev->driver->driver_features & DRIVER_GEM))
989 return -ENODEV;
990
Chris Wilson76c1dec2010-09-25 11:22:51 +0100991 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100992 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100993 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100994
Chris Wilson05394f32010-11-08 19:18:58 +0000995 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000996 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100997 ret = -ENOENT;
998 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -0700999 }
1000
Eric Anholt673a3942008-07-30 12:06:12 -07001001 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001002 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001003 i915_gem_object_flush_cpu_write_domain(obj);
1004
Chris Wilson05394f32010-11-08 19:18:58 +00001005 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001006unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001007 mutex_unlock(&dev->struct_mutex);
1008 return ret;
1009}
1010
1011/**
1012 * Maps the contents of an object, returning the address it is mapped
1013 * into.
1014 *
1015 * While the mapping holds a reference on the contents of the object, it doesn't
1016 * imply a ref on the object itself.
1017 */
1018int
1019i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001020 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001021{
1022 struct drm_i915_gem_mmap *args = data;
1023 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001024 unsigned long addr;
1025
1026 if (!(dev->driver->driver_features & DRIVER_GEM))
1027 return -ENODEV;
1028
Chris Wilson05394f32010-11-08 19:18:58 +00001029 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001030 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001031 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001032
Eric Anholt673a3942008-07-30 12:06:12 -07001033 down_write(&current->mm->mmap_sem);
1034 addr = do_mmap(obj->filp, 0, args->size,
1035 PROT_READ | PROT_WRITE, MAP_SHARED,
1036 args->offset);
1037 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001038 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001039 if (IS_ERR((void *)addr))
1040 return addr;
1041
1042 args->addr_ptr = (uint64_t) addr;
1043
1044 return 0;
1045}
1046
Jesse Barnesde151cf2008-11-12 10:03:55 -08001047/**
1048 * i915_gem_fault - fault a page into the GTT
1049 * vma: VMA in question
1050 * vmf: fault info
1051 *
1052 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1053 * from userspace. The fault handler takes care of binding the object to
1054 * the GTT (if needed), allocating and programming a fence register (again,
1055 * only if needed based on whether the old reg is still valid or the object
1056 * is tiled) and inserting a new PTE into the faulting process.
1057 *
1058 * Note that the faulting process may involve evicting existing objects
1059 * from the GTT and/or fence registers to make room. So performance may
1060 * suffer if the GTT working set is large or there are few fence registers
1061 * left.
1062 */
1063int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1064{
Chris Wilson05394f32010-11-08 19:18:58 +00001065 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1066 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001067 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001068 pgoff_t page_offset;
1069 unsigned long pfn;
1070 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001071 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001072
1073 /* We don't use vmf->pgoff since that has the fake offset */
1074 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1075 PAGE_SHIFT;
1076
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001077 ret = i915_mutex_lock_interruptible(dev);
1078 if (ret)
1079 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001080
Chris Wilsondb53a302011-02-03 11:57:46 +00001081 trace_i915_gem_object_fault(obj, page_offset, true, write);
1082
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001083 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001084 if (!obj->map_and_fenceable) {
1085 ret = i915_gem_object_unbind(obj);
1086 if (ret)
1087 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001088 }
Chris Wilson05394f32010-11-08 19:18:58 +00001089 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001090 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001091 if (ret)
1092 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001093
Eric Anholte92d03b2011-06-14 16:43:09 -07001094 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1095 if (ret)
1096 goto unlock;
1097 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001098
Daniel Vetter74898d72012-02-15 23:50:22 +01001099 if (!obj->has_global_gtt_mapping)
1100 i915_gem_gtt_bind_object(obj, obj->cache_level);
1101
Chris Wilson06d98132012-04-17 15:31:24 +01001102 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001103 if (ret)
1104 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001105
Chris Wilson05394f32010-11-08 19:18:58 +00001106 if (i915_gem_object_is_inactive(obj))
1107 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001108
Chris Wilson6299f992010-11-24 12:23:44 +00001109 obj->fault_mappable = true;
1110
Chris Wilson05394f32010-11-08 19:18:58 +00001111 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001112 page_offset;
1113
1114 /* Finally, remap it using the new GTT offset */
1115 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001116unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001117 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001118out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001119 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001120 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001121 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001122 /* Give the error handler a chance to run and move the
1123 * objects off the GPU active list. Next time we service the
1124 * fault, we should be able to transition the page into the
1125 * GTT without touching the GPU (and so avoid further
1126 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1127 * with coherency, just lost writes.
1128 */
Chris Wilson045e7692010-11-07 09:18:22 +00001129 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001130 case 0:
1131 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001132 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001133 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001134 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001135 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001136 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001137 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001138 }
1139}
1140
1141/**
Chris Wilson901782b2009-07-10 08:18:50 +01001142 * i915_gem_release_mmap - remove physical page mappings
1143 * @obj: obj in question
1144 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001145 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001146 * relinquish ownership of the pages back to the system.
1147 *
1148 * It is vital that we remove the page mapping if we have mapped a tiled
1149 * object through the GTT and then lose the fence register due to
1150 * resource pressure. Similarly if the object has been moved out of the
1151 * aperture, than pages mapped into userspace must be revoked. Removing the
1152 * mapping will then trigger a page fault on the next user access, allowing
1153 * fixup by i915_gem_fault().
1154 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001155void
Chris Wilson05394f32010-11-08 19:18:58 +00001156i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001157{
Chris Wilson6299f992010-11-24 12:23:44 +00001158 if (!obj->fault_mappable)
1159 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001160
Chris Wilsonf6e47882011-03-20 21:09:12 +00001161 if (obj->base.dev->dev_mapping)
1162 unmap_mapping_range(obj->base.dev->dev_mapping,
1163 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1164 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001165
Chris Wilson6299f992010-11-24 12:23:44 +00001166 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001167}
1168
Chris Wilson92b88ae2010-11-09 11:47:32 +00001169static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001170i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001171{
Chris Wilsone28f8712011-07-18 13:11:49 -07001172 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001173
1174 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001175 tiling_mode == I915_TILING_NONE)
1176 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001177
1178 /* Previous chips need a power-of-two fence region when tiling */
1179 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001180 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001181 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001182 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001183
Chris Wilsone28f8712011-07-18 13:11:49 -07001184 while (gtt_size < size)
1185 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001186
Chris Wilsone28f8712011-07-18 13:11:49 -07001187 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001188}
1189
Jesse Barnesde151cf2008-11-12 10:03:55 -08001190/**
1191 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1192 * @obj: object to check
1193 *
1194 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001195 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001196 */
1197static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001198i915_gem_get_gtt_alignment(struct drm_device *dev,
1199 uint32_t size,
1200 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001201{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001202 /*
1203 * Minimum alignment is 4k (GTT page size), but might be greater
1204 * if a fence register is needed for the object.
1205 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001206 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001207 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001208 return 4096;
1209
1210 /*
1211 * Previous chips need to be aligned to the size of the smallest
1212 * fence register that can contain the object.
1213 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001214 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001215}
1216
Daniel Vetter5e783302010-11-14 22:32:36 +01001217/**
1218 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1219 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001220 * @dev: the device
1221 * @size: size of the object
1222 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001223 *
1224 * Return the required GTT alignment for an object, only taking into account
1225 * unfenced tiled surface requirements.
1226 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001227uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001228i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1229 uint32_t size,
1230 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001231{
Daniel Vetter5e783302010-11-14 22:32:36 +01001232 /*
1233 * Minimum alignment is 4k (GTT page size) for sane hw.
1234 */
1235 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001236 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001237 return 4096;
1238
Chris Wilsone28f8712011-07-18 13:11:49 -07001239 /* Previous hardware however needs to be aligned to a power-of-two
1240 * tile height. The simplest method for determining this is to reuse
1241 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001242 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001243 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001244}
1245
Jesse Barnesde151cf2008-11-12 10:03:55 -08001246int
Dave Airlieff72145b2011-02-07 12:16:14 +10001247i915_gem_mmap_gtt(struct drm_file *file,
1248 struct drm_device *dev,
1249 uint32_t handle,
1250 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001251{
Chris Wilsonda761a62010-10-27 17:37:08 +01001252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001253 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001254 int ret;
1255
1256 if (!(dev->driver->driver_features & DRIVER_GEM))
1257 return -ENODEV;
1258
Chris Wilson76c1dec2010-09-25 11:22:51 +01001259 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001260 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001261 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001262
Dave Airlieff72145b2011-02-07 12:16:14 +10001263 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001264 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001265 ret = -ENOENT;
1266 goto unlock;
1267 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268
Chris Wilson05394f32010-11-08 19:18:58 +00001269 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001270 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001271 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001272 }
1273
Chris Wilson05394f32010-11-08 19:18:58 +00001274 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001275 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001276 ret = -EINVAL;
1277 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001278 }
1279
Chris Wilson05394f32010-11-08 19:18:58 +00001280 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001281 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282 if (ret)
1283 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001284 }
1285
Dave Airlieff72145b2011-02-07 12:16:14 +10001286 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001288out:
Chris Wilson05394f32010-11-08 19:18:58 +00001289 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001290unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001291 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001292 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001293}
1294
Dave Airlieff72145b2011-02-07 12:16:14 +10001295/**
1296 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1297 * @dev: DRM device
1298 * @data: GTT mapping ioctl data
1299 * @file: GEM object info
1300 *
1301 * Simply returns the fake offset to userspace so it can mmap it.
1302 * The mmap call will end up in drm_gem_mmap(), which will set things
1303 * up so we can get faults in the handler above.
1304 *
1305 * The fault handler will take care of binding the object into the GTT
1306 * (since it may have been evicted to make room for something), allocating
1307 * a fence register, and mapping the appropriate aperture address into
1308 * userspace.
1309 */
1310int
1311i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1312 struct drm_file *file)
1313{
1314 struct drm_i915_gem_mmap_gtt *args = data;
1315
1316 if (!(dev->driver->driver_features & DRIVER_GEM))
1317 return -ENODEV;
1318
1319 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1320}
1321
1322
Chris Wilsone5281cc2010-10-28 13:45:36 +01001323static int
Chris Wilson05394f32010-11-08 19:18:58 +00001324i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001325 gfp_t gfpmask)
1326{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327 int page_count, i;
1328 struct address_space *mapping;
1329 struct inode *inode;
1330 struct page *page;
1331
1332 /* Get the list of pages out of our struct file. They'll be pinned
1333 * at this point until we release them.
1334 */
Chris Wilson05394f32010-11-08 19:18:58 +00001335 page_count = obj->base.size / PAGE_SIZE;
1336 BUG_ON(obj->pages != NULL);
1337 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1338 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001339 return -ENOMEM;
1340
Chris Wilson05394f32010-11-08 19:18:58 +00001341 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001342 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001343 gfpmask |= mapping_gfp_mask(mapping);
1344
Chris Wilsone5281cc2010-10-28 13:45:36 +01001345 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001346 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001347 if (IS_ERR(page))
1348 goto err_pages;
1349
Chris Wilson05394f32010-11-08 19:18:58 +00001350 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001351 }
1352
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001353 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001354 i915_gem_object_do_bit_17_swizzle(obj);
1355
1356 return 0;
1357
1358err_pages:
1359 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001360 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001361
Chris Wilson05394f32010-11-08 19:18:58 +00001362 drm_free_large(obj->pages);
1363 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001364 return PTR_ERR(page);
1365}
1366
Chris Wilson5cdf5882010-09-27 15:51:07 +01001367static void
Chris Wilson05394f32010-11-08 19:18:58 +00001368i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001369{
Chris Wilson05394f32010-11-08 19:18:58 +00001370 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001371 int i;
1372
Chris Wilson05394f32010-11-08 19:18:58 +00001373 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001374
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001375 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001376 i915_gem_object_save_bit_17_swizzle(obj);
1377
Chris Wilson05394f32010-11-08 19:18:58 +00001378 if (obj->madv == I915_MADV_DONTNEED)
1379 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001380
1381 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001382 if (obj->dirty)
1383 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001384
Chris Wilson05394f32010-11-08 19:18:58 +00001385 if (obj->madv == I915_MADV_WILLNEED)
1386 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001387
Chris Wilson05394f32010-11-08 19:18:58 +00001388 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001389 }
Chris Wilson05394f32010-11-08 19:18:58 +00001390 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 drm_free_large(obj->pages);
1393 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001394}
1395
Chris Wilson54cf91d2010-11-25 18:00:26 +00001396void
Chris Wilson05394f32010-11-08 19:18:58 +00001397i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001398 struct intel_ring_buffer *ring,
1399 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001400{
Chris Wilson05394f32010-11-08 19:18:58 +00001401 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001402 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001403
Zou Nan hai852835f2010-05-21 09:08:56 +08001404 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001405 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001406
1407 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001408 if (!obj->active) {
1409 drm_gem_object_reference(&obj->base);
1410 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001411 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001412
Eric Anholt673a3942008-07-30 12:06:12 -07001413 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001414 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1415 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001416
Chris Wilson05394f32010-11-08 19:18:58 +00001417 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001418
Chris Wilsoncaea7472010-11-12 13:53:37 +00001419 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001420 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001421
Chris Wilson7dd49062012-03-21 10:48:18 +00001422 /* Bump MRU to take account of the delayed flush */
1423 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1424 struct drm_i915_fence_reg *reg;
1425
1426 reg = &dev_priv->fence_regs[obj->fence_reg];
1427 list_move_tail(&reg->lru_list,
1428 &dev_priv->mm.fence_list);
1429 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001430 }
1431}
1432
1433static void
1434i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1435{
1436 list_del_init(&obj->ring_list);
1437 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001438 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001439}
1440
Eric Anholtce44b0e2008-11-06 16:00:31 -08001441static void
Chris Wilson05394f32010-11-08 19:18:58 +00001442i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001443{
Chris Wilson05394f32010-11-08 19:18:58 +00001444 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001445 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001446
Chris Wilson05394f32010-11-08 19:18:58 +00001447 BUG_ON(!obj->active);
1448 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001449
1450 i915_gem_object_move_off_active(obj);
1451}
1452
1453static void
1454i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1455{
1456 struct drm_device *dev = obj->base.dev;
1457 struct drm_i915_private *dev_priv = dev->dev_private;
1458
Chris Wilson1b502472012-04-24 15:47:30 +01001459 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001460
1461 BUG_ON(!list_empty(&obj->gpu_write_list));
1462 BUG_ON(!obj->active);
1463 obj->ring = NULL;
1464
1465 i915_gem_object_move_off_active(obj);
1466 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001467
1468 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001469 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001470 drm_gem_object_unreference(&obj->base);
1471
1472 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001473}
Eric Anholt673a3942008-07-30 12:06:12 -07001474
Chris Wilson963b4832009-09-20 23:03:54 +01001475/* Immediately discard the backing storage */
1476static void
Chris Wilson05394f32010-11-08 19:18:58 +00001477i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001478{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001479 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001480
Chris Wilsonae9fed62010-08-07 11:01:30 +01001481 /* Our goal here is to return as much of the memory as
1482 * is possible back to the system as we are called from OOM.
1483 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001484 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001485 */
Chris Wilson05394f32010-11-08 19:18:58 +00001486 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001487 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001488
Chris Wilsona14917e2012-02-24 21:13:38 +00001489 if (obj->base.map_list.map)
1490 drm_gem_free_mmap_offset(&obj->base);
1491
Chris Wilson05394f32010-11-08 19:18:58 +00001492 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001493}
1494
1495static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001496i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001497{
Chris Wilson05394f32010-11-08 19:18:58 +00001498 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001499}
1500
Eric Anholt673a3942008-07-30 12:06:12 -07001501static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001502i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1503 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001504{
Chris Wilson05394f32010-11-08 19:18:58 +00001505 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001506
Chris Wilson05394f32010-11-08 19:18:58 +00001507 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001508 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001509 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001510 if (obj->base.write_domain & flush_domains) {
1511 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001512
Chris Wilson05394f32010-11-08 19:18:58 +00001513 obj->base.write_domain = 0;
1514 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001515 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001516 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001517
Daniel Vetter63560392010-02-19 11:51:59 +01001518 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001519 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001520 old_write_domain);
1521 }
1522 }
1523}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001524
Daniel Vetter53d227f2012-01-25 16:32:49 +01001525static u32
1526i915_gem_get_seqno(struct drm_device *dev)
1527{
1528 drm_i915_private_t *dev_priv = dev->dev_private;
1529 u32 seqno = dev_priv->next_seqno;
1530
1531 /* reserve 0 for non-seqno */
1532 if (++dev_priv->next_seqno == 0)
1533 dev_priv->next_seqno = 1;
1534
1535 return seqno;
1536}
1537
1538u32
1539i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1540{
1541 if (ring->outstanding_lazy_request == 0)
1542 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1543
1544 return ring->outstanding_lazy_request;
1545}
1546
Chris Wilson3cce4692010-10-27 16:11:02 +01001547int
Chris Wilsondb53a302011-02-03 11:57:46 +00001548i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001549 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001550 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001551{
Chris Wilsondb53a302011-02-03 11:57:46 +00001552 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001553 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001554 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001555 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001556 int ret;
1557
1558 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001559 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001560
Chris Wilsona71d8d92012-02-15 11:25:36 +00001561 /* Record the position of the start of the request so that
1562 * should we detect the updated seqno part-way through the
1563 * GPU processing the request, we never over-estimate the
1564 * position of the head.
1565 */
1566 request_ring_position = intel_ring_get_tail(ring);
1567
Chris Wilson3cce4692010-10-27 16:11:02 +01001568 ret = ring->add_request(ring, &seqno);
1569 if (ret)
1570 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001571
Chris Wilsondb53a302011-02-03 11:57:46 +00001572 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001573
1574 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001575 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001576 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001577 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001578 was_empty = list_empty(&ring->request_list);
1579 list_add_tail(&request->list, &ring->request_list);
1580
Chris Wilsondb53a302011-02-03 11:57:46 +00001581 if (file) {
1582 struct drm_i915_file_private *file_priv = file->driver_priv;
1583
Chris Wilson1c255952010-09-26 11:03:27 +01001584 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001585 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001586 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001587 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001588 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001589 }
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001591 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001592
Ben Gamarif65d9422009-09-14 17:48:44 -04001593 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001594 if (i915_enable_hangcheck) {
1595 mod_timer(&dev_priv->hangcheck_timer,
1596 jiffies +
1597 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1598 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001599 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001600 queue_delayed_work(dev_priv->wq,
1601 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001602 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001603 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001604}
1605
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001606static inline void
1607i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001608{
Chris Wilson1c255952010-09-26 11:03:27 +01001609 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001610
Chris Wilson1c255952010-09-26 11:03:27 +01001611 if (!file_priv)
1612 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001613
Chris Wilson1c255952010-09-26 11:03:27 +01001614 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001615 if (request->file_priv) {
1616 list_del(&request->client_list);
1617 request->file_priv = NULL;
1618 }
Chris Wilson1c255952010-09-26 11:03:27 +01001619 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001620}
1621
Chris Wilsondfaae392010-09-22 10:31:52 +01001622static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1623 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001624{
Chris Wilsondfaae392010-09-22 10:31:52 +01001625 while (!list_empty(&ring->request_list)) {
1626 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001627
Chris Wilsondfaae392010-09-22 10:31:52 +01001628 request = list_first_entry(&ring->request_list,
1629 struct drm_i915_gem_request,
1630 list);
1631
1632 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001633 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001634 kfree(request);
1635 }
1636
1637 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001638 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 obj = list_first_entry(&ring->active_list,
1641 struct drm_i915_gem_object,
1642 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001643
Chris Wilson05394f32010-11-08 19:18:58 +00001644 obj->base.write_domain = 0;
1645 list_del_init(&obj->gpu_write_list);
1646 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001647 }
Eric Anholt673a3942008-07-30 12:06:12 -07001648}
1649
Chris Wilson312817a2010-11-22 11:50:11 +00001650static void i915_gem_reset_fences(struct drm_device *dev)
1651{
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 int i;
1654
Daniel Vetter4b9de732011-10-09 21:52:02 +02001655 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001656 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001657
Chris Wilsonada726c2012-04-17 15:31:32 +01001658 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001659
Chris Wilsonada726c2012-04-17 15:31:32 +01001660 if (reg->obj)
1661 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001662
Chris Wilsonada726c2012-04-17 15:31:32 +01001663 reg->pin_count = 0;
1664 reg->obj = NULL;
1665 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001666 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001667
1668 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001669}
1670
Chris Wilson069efc12010-09-30 16:53:18 +01001671void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001672{
Chris Wilsondfaae392010-09-22 10:31:52 +01001673 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001674 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001675 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001676
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001677 for (i = 0; i < I915_NUM_RINGS; i++)
1678 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001679
1680 /* Remove anything from the flushing lists. The GPU cache is likely
1681 * to be lost on reset along with the data, so simply move the
1682 * lost bo to the inactive list.
1683 */
1684 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001685 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001686 struct drm_i915_gem_object,
1687 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001688
Chris Wilson05394f32010-11-08 19:18:58 +00001689 obj->base.write_domain = 0;
1690 list_del_init(&obj->gpu_write_list);
1691 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001692 }
Chris Wilson9375e442010-09-19 12:21:28 +01001693
Chris Wilsondfaae392010-09-22 10:31:52 +01001694 /* Move everything out of the GPU domains to ensure we do any
1695 * necessary invalidation upon reuse.
1696 */
Chris Wilson05394f32010-11-08 19:18:58 +00001697 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001698 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001699 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001700 {
Chris Wilson05394f32010-11-08 19:18:58 +00001701 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001702 }
Chris Wilson069efc12010-09-30 16:53:18 +01001703
1704 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001705 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001706}
1707
1708/**
1709 * This function clears the request list as sequence numbers are passed.
1710 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001711void
Chris Wilsondb53a302011-02-03 11:57:46 +00001712i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001713{
Eric Anholt673a3942008-07-30 12:06:12 -07001714 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001715 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001716
Chris Wilsondb53a302011-02-03 11:57:46 +00001717 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001718 return;
1719
Chris Wilsondb53a302011-02-03 11:57:46 +00001720 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001721
Chris Wilson78501ea2010-10-27 12:18:21 +01001722 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001723
Chris Wilson076e2c02011-01-21 10:07:18 +00001724 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001725 if (seqno >= ring->sync_seqno[i])
1726 ring->sync_seqno[i] = 0;
1727
Zou Nan hai852835f2010-05-21 09:08:56 +08001728 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001729 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001730
Zou Nan hai852835f2010-05-21 09:08:56 +08001731 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001732 struct drm_i915_gem_request,
1733 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Chris Wilsondfaae392010-09-22 10:31:52 +01001735 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001736 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001737
Chris Wilsondb53a302011-02-03 11:57:46 +00001738 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001739 /* We know the GPU must have read the request to have
1740 * sent us the seqno + interrupt, so use the position
1741 * of tail of the request to update the last known position
1742 * of the GPU head.
1743 */
1744 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001745
1746 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001747 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001748 kfree(request);
1749 }
1750
1751 /* Move any buffers on the active list that are no longer referenced
1752 * by the ringbuffer to the flushing/inactive lists as appropriate.
1753 */
1754 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001755 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001756
Akshay Joshi0206e352011-08-16 15:34:10 -04001757 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001758 struct drm_i915_gem_object,
1759 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001760
Chris Wilson05394f32010-11-08 19:18:58 +00001761 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001762 break;
1763
Chris Wilson05394f32010-11-08 19:18:58 +00001764 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001765 i915_gem_object_move_to_flushing(obj);
1766 else
1767 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001768 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001769
Chris Wilsondb53a302011-02-03 11:57:46 +00001770 if (unlikely(ring->trace_irq_seqno &&
1771 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001772 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001773 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001774 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001775
Chris Wilsondb53a302011-02-03 11:57:46 +00001776 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001777}
1778
1779void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001780i915_gem_retire_requests(struct drm_device *dev)
1781{
1782 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001783 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001784
Chris Wilsonbe726152010-07-23 23:18:50 +01001785 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001787
1788 /* We must be careful that during unbind() we do not
1789 * accidentally infinitely recurse into retire requests.
1790 * Currently:
1791 * retire -> free -> unbind -> wait -> retire_ring
1792 */
Chris Wilson05394f32010-11-08 19:18:58 +00001793 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001794 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001795 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001796 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001797 }
1798
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001799 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001800 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001801}
1802
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001803static void
Eric Anholt673a3942008-07-30 12:06:12 -07001804i915_gem_retire_work_handler(struct work_struct *work)
1805{
1806 drm_i915_private_t *dev_priv;
1807 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001808 bool idle;
1809 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001810
1811 dev_priv = container_of(work, drm_i915_private_t,
1812 mm.retire_work.work);
1813 dev = dev_priv->dev;
1814
Chris Wilson891b48c2010-09-29 12:26:37 +01001815 /* Come back later if the device is busy... */
1816 if (!mutex_trylock(&dev->struct_mutex)) {
1817 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1818 return;
1819 }
1820
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001821 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001822
Chris Wilson0a587052011-01-09 21:05:44 +00001823 /* Send a periodic flush down the ring so we don't hold onto GEM
1824 * objects indefinitely.
1825 */
1826 idle = true;
1827 for (i = 0; i < I915_NUM_RINGS; i++) {
1828 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1829
1830 if (!list_empty(&ring->gpu_write_list)) {
1831 struct drm_i915_gem_request *request;
1832 int ret;
1833
Chris Wilsondb53a302011-02-03 11:57:46 +00001834 ret = i915_gem_flush_ring(ring,
1835 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001836 request = kzalloc(sizeof(*request), GFP_KERNEL);
1837 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001838 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001839 kfree(request);
1840 }
1841
1842 idle &= list_empty(&ring->request_list);
1843 }
1844
1845 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001846 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001847
Eric Anholt673a3942008-07-30 12:06:12 -07001848 mutex_unlock(&dev->struct_mutex);
1849}
1850
Chris Wilsondb53a302011-02-03 11:57:46 +00001851/**
1852 * Waits for a sequence number to be signaled, and cleans up the
1853 * request and object lists appropriately for that event.
1854 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001855int
Chris Wilsondb53a302011-02-03 11:57:46 +00001856i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001857 uint32_t seqno,
1858 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001859{
Chris Wilsondb53a302011-02-03 11:57:46 +00001860 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001861 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001862 int ret = 0;
1863
1864 BUG_ON(seqno == 0);
1865
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001866 if (atomic_read(&dev_priv->mm.wedged)) {
1867 struct completion *x = &dev_priv->error_completion;
1868 bool recovery_complete;
1869 unsigned long flags;
1870
1871 /* Give the error handler a chance to run. */
1872 spin_lock_irqsave(&x->wait.lock, flags);
1873 recovery_complete = x->done > 0;
1874 spin_unlock_irqrestore(&x->wait.lock, flags);
1875
1876 return recovery_complete ? -EIO : -EAGAIN;
1877 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001878
Chris Wilson5d97eb62010-11-10 20:40:02 +00001879 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001880 struct drm_i915_gem_request *request;
1881
1882 request = kzalloc(sizeof(*request), GFP_KERNEL);
1883 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001884 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001885
Chris Wilsondb53a302011-02-03 11:57:46 +00001886 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001887 if (ret) {
1888 kfree(request);
1889 return ret;
1890 }
1891
1892 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001893 }
1894
Chris Wilson78501ea2010-10-27 12:18:21 +01001895 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001896 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001897 ier = I915_READ(DEIER) | I915_READ(GTIER);
Jesse Barnes23e3f9b2012-03-28 13:39:39 -07001898 else if (IS_VALLEYVIEW(ring->dev))
1899 ier = I915_READ(GTIER) | I915_READ(VLV_IER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001900 else
1901 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001902 if (!ier) {
1903 DRM_ERROR("something (likely vbetool) disabled "
1904 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001905 ring->dev->driver->irq_preinstall(ring->dev);
1906 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001907 }
1908
Chris Wilsondb53a302011-02-03 11:57:46 +00001909 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001910
Chris Wilsonb2223492010-10-27 15:27:33 +01001911 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001912 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001913 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001914 ret = wait_event_interruptible(ring->irq_queue,
1915 i915_seqno_passed(ring->get_seqno(ring), seqno)
1916 || atomic_read(&dev_priv->mm.wedged));
1917 else
1918 wait_event(ring->irq_queue,
1919 i915_seqno_passed(ring->get_seqno(ring), seqno)
1920 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001921
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001922 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001923 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1924 seqno) ||
1925 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001926 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001927 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001928
Chris Wilsondb53a302011-02-03 11:57:46 +00001929 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001930 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001931 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001932 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001933
Eric Anholt673a3942008-07-30 12:06:12 -07001934 /* Directly dispatch request retiring. While we have the work queue
1935 * to handle this, the waiter on a request often wants an associated
1936 * buffer to have made it to the inactive list, and we would need
1937 * a separate wait queue to handle that.
1938 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001939 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001940 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001941
1942 return ret;
1943}
1944
Daniel Vetter48764bf2009-09-15 22:57:32 +02001945/**
Eric Anholt673a3942008-07-30 12:06:12 -07001946 * Ensures that all rendering to the object has completed and the object is
1947 * safe to unbind from the GTT or access from the CPU.
1948 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001949int
Chris Wilsonce453d82011-02-21 14:43:56 +00001950i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001951{
Eric Anholt673a3942008-07-30 12:06:12 -07001952 int ret;
1953
Eric Anholte47c68e2008-11-14 13:35:19 -08001954 /* This function only exists to support waiting for existing rendering,
1955 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001956 */
Chris Wilson05394f32010-11-08 19:18:58 +00001957 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001958
1959 /* If there is rendering queued on the buffer being evicted, wait for
1960 * it.
1961 */
Chris Wilson05394f32010-11-08 19:18:58 +00001962 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001963 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
1964 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01001965 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001966 return ret;
1967 }
1968
1969 return 0;
1970}
1971
Ben Widawsky5816d642012-04-11 11:18:19 -07001972/**
1973 * i915_gem_object_sync - sync an object to a ring.
1974 *
1975 * @obj: object which may be in use on another ring.
1976 * @to: ring we wish to use the object on. May be NULL.
1977 *
1978 * This code is meant to abstract object synchronization with the GPU.
1979 * Calling with NULL implies synchronizing the object with the CPU
1980 * rather than a particular GPU ring.
1981 *
1982 * Returns 0 if successful, else propagates up the lower layer error.
1983 */
Ben Widawsky2911a352012-04-05 14:47:36 -07001984int
1985i915_gem_object_sync(struct drm_i915_gem_object *obj,
1986 struct intel_ring_buffer *to)
1987{
1988 struct intel_ring_buffer *from = obj->ring;
1989 u32 seqno;
1990 int ret, idx;
1991
1992 if (from == NULL || to == from)
1993 return 0;
1994
Ben Widawsky5816d642012-04-11 11:18:19 -07001995 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07001996 return i915_gem_object_wait_rendering(obj);
1997
1998 idx = intel_ring_sync_index(from, to);
1999
2000 seqno = obj->last_rendering_seqno;
2001 if (seqno <= from->sync_seqno[idx])
2002 return 0;
2003
2004 if (seqno == from->outstanding_lazy_request) {
2005 struct drm_i915_gem_request *request;
2006
2007 request = kzalloc(sizeof(*request), GFP_KERNEL);
2008 if (request == NULL)
2009 return -ENOMEM;
2010
2011 ret = i915_add_request(from, NULL, request);
2012 if (ret) {
2013 kfree(request);
2014 return ret;
2015 }
2016
2017 seqno = request->seqno;
2018 }
2019
Ben Widawsky2911a352012-04-05 14:47:36 -07002020
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002021 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002022 if (!ret)
2023 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002024
Ben Widawskye3a5a222012-04-11 11:18:20 -07002025 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002026}
2027
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002028static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2029{
2030 u32 old_write_domain, old_read_domains;
2031
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002032 /* Act a barrier for all accesses through the GTT */
2033 mb();
2034
2035 /* Force a pagefault for domain tracking on next user access */
2036 i915_gem_release_mmap(obj);
2037
Keith Packardb97c3d92011-06-24 21:02:59 -07002038 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2039 return;
2040
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002041 old_read_domains = obj->base.read_domains;
2042 old_write_domain = obj->base.write_domain;
2043
2044 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2045 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2046
2047 trace_i915_gem_object_change_domain(obj,
2048 old_read_domains,
2049 old_write_domain);
2050}
2051
Eric Anholt673a3942008-07-30 12:06:12 -07002052/**
2053 * Unbinds an object from the GTT aperture.
2054 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002055int
Chris Wilson05394f32010-11-08 19:18:58 +00002056i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002057{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002058 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002059 int ret = 0;
2060
Chris Wilson05394f32010-11-08 19:18:58 +00002061 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002062 return 0;
2063
Chris Wilson05394f32010-11-08 19:18:58 +00002064 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002065 DRM_ERROR("Attempting to unbind pinned buffer\n");
2066 return -EINVAL;
2067 }
2068
Chris Wilsona8198ee2011-04-13 22:04:09 +01002069 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002070 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002071 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002072 /* Continue on if we fail due to EIO, the GPU is hung so we
2073 * should be safe and we need to cleanup or else we might
2074 * cause memory corruption through use-after-free.
2075 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002076
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002077 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002078
2079 /* Move the object to the CPU domain to ensure that
2080 * any possible CPU writes while it's not in the GTT
2081 * are flushed when we go to remap it.
2082 */
2083 if (ret == 0)
2084 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2085 if (ret == -ERESTARTSYS)
2086 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002087 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002088 /* In the event of a disaster, abandon all caches and
2089 * hope for the best.
2090 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002091 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002092 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002093 }
Eric Anholt673a3942008-07-30 12:06:12 -07002094
Daniel Vetter96b47b62009-12-15 17:50:00 +01002095 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002096 ret = i915_gem_object_put_fence(obj);
2097 if (ret == -ERESTARTSYS)
2098 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002099
Chris Wilsondb53a302011-02-03 11:57:46 +00002100 trace_i915_gem_object_unbind(obj);
2101
Daniel Vetter74898d72012-02-15 23:50:22 +01002102 if (obj->has_global_gtt_mapping)
2103 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002104 if (obj->has_aliasing_ppgtt_mapping) {
2105 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2106 obj->has_aliasing_ppgtt_mapping = 0;
2107 }
Daniel Vetter74163902012-02-15 23:50:21 +01002108 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002109
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002111
Chris Wilson6299f992010-11-24 12:23:44 +00002112 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002113 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002114 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002115 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002116
Chris Wilson05394f32010-11-08 19:18:58 +00002117 drm_mm_put_block(obj->gtt_space);
2118 obj->gtt_space = NULL;
2119 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002120
Chris Wilson05394f32010-11-08 19:18:58 +00002121 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002122 i915_gem_object_truncate(obj);
2123
Chris Wilson8dc17752010-07-23 23:18:51 +01002124 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002125}
2126
Chris Wilson88241782011-01-07 17:09:48 +00002127int
Chris Wilsondb53a302011-02-03 11:57:46 +00002128i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002129 uint32_t invalidate_domains,
2130 uint32_t flush_domains)
2131{
Chris Wilson88241782011-01-07 17:09:48 +00002132 int ret;
2133
Chris Wilson36d527d2011-03-19 22:26:49 +00002134 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2135 return 0;
2136
Chris Wilsondb53a302011-02-03 11:57:46 +00002137 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2138
Chris Wilson88241782011-01-07 17:09:48 +00002139 ret = ring->flush(ring, invalidate_domains, flush_domains);
2140 if (ret)
2141 return ret;
2142
Chris Wilson36d527d2011-03-19 22:26:49 +00002143 if (flush_domains & I915_GEM_GPU_DOMAINS)
2144 i915_gem_process_flushing_list(ring, flush_domains);
2145
Chris Wilson88241782011-01-07 17:09:48 +00002146 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002147}
2148
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002149static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002150{
Chris Wilson88241782011-01-07 17:09:48 +00002151 int ret;
2152
Chris Wilson395b70b2010-10-28 21:28:46 +01002153 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002154 return 0;
2155
Chris Wilson88241782011-01-07 17:09:48 +00002156 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002157 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002158 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002159 if (ret)
2160 return ret;
2161 }
2162
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002163 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2164 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002165}
2166
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002167int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002168{
2169 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002170 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002171
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002172 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002173 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002174 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002175 if (ret)
2176 return ret;
2177 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002178
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002179 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002180}
2181
Chris Wilson9ce079e2012-04-17 15:31:30 +01002182static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2183 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002184{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002185 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002186 uint64_t val;
2187
Chris Wilson9ce079e2012-04-17 15:31:30 +01002188 if (obj) {
2189 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002190
Chris Wilson9ce079e2012-04-17 15:31:30 +01002191 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2192 0xfffff000) << 32;
2193 val |= obj->gtt_offset & 0xfffff000;
2194 val |= (uint64_t)((obj->stride / 128) - 1) <<
2195 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002196
Chris Wilson9ce079e2012-04-17 15:31:30 +01002197 if (obj->tiling_mode == I915_TILING_Y)
2198 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2199 val |= I965_FENCE_REG_VALID;
2200 } else
2201 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002202
Chris Wilson9ce079e2012-04-17 15:31:30 +01002203 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2204 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002205}
2206
Chris Wilson9ce079e2012-04-17 15:31:30 +01002207static void i965_write_fence_reg(struct drm_device *dev, int reg,
2208 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002209{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002210 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211 uint64_t val;
2212
Chris Wilson9ce079e2012-04-17 15:31:30 +01002213 if (obj) {
2214 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215
Chris Wilson9ce079e2012-04-17 15:31:30 +01002216 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2217 0xfffff000) << 32;
2218 val |= obj->gtt_offset & 0xfffff000;
2219 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2220 if (obj->tiling_mode == I915_TILING_Y)
2221 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2222 val |= I965_FENCE_REG_VALID;
2223 } else
2224 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002225
Chris Wilson9ce079e2012-04-17 15:31:30 +01002226 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2227 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002228}
2229
Chris Wilson9ce079e2012-04-17 15:31:30 +01002230static void i915_write_fence_reg(struct drm_device *dev, int reg,
2231 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002232{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002234 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002235
Chris Wilson9ce079e2012-04-17 15:31:30 +01002236 if (obj) {
2237 u32 size = obj->gtt_space->size;
2238 int pitch_val;
2239 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002240
Chris Wilson9ce079e2012-04-17 15:31:30 +01002241 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2242 (size & -size) != size ||
2243 (obj->gtt_offset & (size - 1)),
2244 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2245 obj->gtt_offset, obj->map_and_fenceable, size);
2246
2247 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2248 tile_width = 128;
2249 else
2250 tile_width = 512;
2251
2252 /* Note: pitch better be a power of two tile widths */
2253 pitch_val = obj->stride / tile_width;
2254 pitch_val = ffs(pitch_val) - 1;
2255
2256 val = obj->gtt_offset;
2257 if (obj->tiling_mode == I915_TILING_Y)
2258 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2259 val |= I915_FENCE_SIZE_BITS(size);
2260 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2261 val |= I830_FENCE_REG_VALID;
2262 } else
2263 val = 0;
2264
2265 if (reg < 8)
2266 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002267 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002268 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002269
Chris Wilson9ce079e2012-04-17 15:31:30 +01002270 I915_WRITE(reg, val);
2271 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002272}
2273
Chris Wilson9ce079e2012-04-17 15:31:30 +01002274static void i830_write_fence_reg(struct drm_device *dev, int reg,
2275 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002276{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002277 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002278 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002279
Chris Wilson9ce079e2012-04-17 15:31:30 +01002280 if (obj) {
2281 u32 size = obj->gtt_space->size;
2282 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002283
Chris Wilson9ce079e2012-04-17 15:31:30 +01002284 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2285 (size & -size) != size ||
2286 (obj->gtt_offset & (size - 1)),
2287 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2288 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002289
Chris Wilson9ce079e2012-04-17 15:31:30 +01002290 pitch_val = obj->stride / 128;
2291 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002292
Chris Wilson9ce079e2012-04-17 15:31:30 +01002293 val = obj->gtt_offset;
2294 if (obj->tiling_mode == I915_TILING_Y)
2295 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2296 val |= I830_FENCE_SIZE_BITS(size);
2297 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2298 val |= I830_FENCE_REG_VALID;
2299 } else
2300 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002301
Chris Wilson9ce079e2012-04-17 15:31:30 +01002302 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2303 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2304}
2305
2306static void i915_gem_write_fence(struct drm_device *dev, int reg,
2307 struct drm_i915_gem_object *obj)
2308{
2309 switch (INTEL_INFO(dev)->gen) {
2310 case 7:
2311 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2312 case 5:
2313 case 4: i965_write_fence_reg(dev, reg, obj); break;
2314 case 3: i915_write_fence_reg(dev, reg, obj); break;
2315 case 2: i830_write_fence_reg(dev, reg, obj); break;
2316 default: break;
2317 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318}
2319
Chris Wilson61050802012-04-17 15:31:31 +01002320static inline int fence_number(struct drm_i915_private *dev_priv,
2321 struct drm_i915_fence_reg *fence)
2322{
2323 return fence - dev_priv->fence_regs;
2324}
2325
2326static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2327 struct drm_i915_fence_reg *fence,
2328 bool enable)
2329{
2330 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2331 int reg = fence_number(dev_priv, fence);
2332
2333 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2334
2335 if (enable) {
2336 obj->fence_reg = reg;
2337 fence->obj = obj;
2338 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2339 } else {
2340 obj->fence_reg = I915_FENCE_REG_NONE;
2341 fence->obj = NULL;
2342 list_del_init(&fence->lru_list);
2343 }
2344}
2345
Chris Wilsond9e86c02010-11-10 16:40:20 +00002346static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002347i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002348{
2349 int ret;
2350
2351 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002352 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002353 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002354 0, obj->base.write_domain);
2355 if (ret)
2356 return ret;
2357 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002358
2359 obj->fenced_gpu_access = false;
2360 }
2361
Chris Wilson1c293ea2012-04-17 15:31:27 +01002362 if (obj->last_fenced_seqno) {
Chris Wilson18991842012-04-17 15:31:29 +01002363 ret = i915_wait_request(obj->ring,
2364 obj->last_fenced_seqno,
Chris Wilson14415742012-04-17 15:31:33 +01002365 false);
Chris Wilson18991842012-04-17 15:31:29 +01002366 if (ret)
2367 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002368
2369 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002370 }
2371
Chris Wilson63256ec2011-01-04 18:42:07 +00002372 /* Ensure that all CPU reads are completed before installing a fence
2373 * and all writes before removing the fence.
2374 */
2375 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2376 mb();
2377
Chris Wilsond9e86c02010-11-10 16:40:20 +00002378 return 0;
2379}
2380
2381int
2382i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2383{
Chris Wilson61050802012-04-17 15:31:31 +01002384 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002385 int ret;
2386
Chris Wilsona360bb12012-04-17 15:31:25 +01002387 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002388 if (ret)
2389 return ret;
2390
Chris Wilson61050802012-04-17 15:31:31 +01002391 if (obj->fence_reg == I915_FENCE_REG_NONE)
2392 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002393
Chris Wilson61050802012-04-17 15:31:31 +01002394 i915_gem_object_update_fence(obj,
2395 &dev_priv->fence_regs[obj->fence_reg],
2396 false);
2397 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002398
2399 return 0;
2400}
2401
2402static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002403i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002404{
Daniel Vetterae3db242010-02-19 11:51:58 +01002405 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002406 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002407 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002408
2409 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002410 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002411 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2412 reg = &dev_priv->fence_regs[i];
2413 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002414 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002415
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002417 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002418 }
2419
Chris Wilsond9e86c02010-11-10 16:40:20 +00002420 if (avail == NULL)
2421 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002422
2423 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002424 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002426 continue;
2427
Chris Wilson8fe301a2012-04-17 15:31:28 +01002428 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002429 }
2430
Chris Wilson8fe301a2012-04-17 15:31:28 +01002431 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002432}
2433
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002435 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436 * @obj: object to map through a fence reg
2437 *
2438 * When mapping objects through the GTT, userspace wants to be able to write
2439 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002440 * This function walks the fence regs looking for a free one for @obj,
2441 * stealing one if it can't find any.
2442 *
2443 * It then sets up the reg based on the object's properties: address, pitch
2444 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002445 *
2446 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002448int
Chris Wilson06d98132012-04-17 15:31:24 +01002449i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002450{
Chris Wilson05394f32010-11-08 19:18:58 +00002451 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002452 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002453 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002454 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002455 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002456
Chris Wilson14415742012-04-17 15:31:33 +01002457 /* Have we updated the tiling parameters upon the object and so
2458 * will need to serialise the write to the associated fence register?
2459 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002460 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002461 ret = i915_gem_object_flush_fence(obj);
2462 if (ret)
2463 return ret;
2464 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002465
Chris Wilsond9e86c02010-11-10 16:40:20 +00002466 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002467 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2468 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002469 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002470 list_move_tail(&reg->lru_list,
2471 &dev_priv->mm.fence_list);
2472 return 0;
2473 }
2474 } else if (enable) {
2475 reg = i915_find_fence_reg(dev);
2476 if (reg == NULL)
2477 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002478
Chris Wilson14415742012-04-17 15:31:33 +01002479 if (reg->obj) {
2480 struct drm_i915_gem_object *old = reg->obj;
2481
2482 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002483 if (ret)
2484 return ret;
2485
Chris Wilson14415742012-04-17 15:31:33 +01002486 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002487 }
Chris Wilson14415742012-04-17 15:31:33 +01002488 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002489 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002490
Chris Wilson14415742012-04-17 15:31:33 +01002491 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002492 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002493
Chris Wilson9ce079e2012-04-17 15:31:30 +01002494 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002495}
2496
2497/**
Eric Anholt673a3942008-07-30 12:06:12 -07002498 * Finds free space in the GTT aperture and binds the object there.
2499 */
2500static int
Chris Wilson05394f32010-11-08 19:18:58 +00002501i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002502 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002503 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002504{
Chris Wilson05394f32010-11-08 19:18:58 +00002505 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002506 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002507 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002508 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002509 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002510 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002511 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002512
Chris Wilson05394f32010-11-08 19:18:58 +00002513 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002514 DRM_ERROR("Attempting to bind a purgeable object\n");
2515 return -EINVAL;
2516 }
2517
Chris Wilsone28f8712011-07-18 13:11:49 -07002518 fence_size = i915_gem_get_gtt_size(dev,
2519 obj->base.size,
2520 obj->tiling_mode);
2521 fence_alignment = i915_gem_get_gtt_alignment(dev,
2522 obj->base.size,
2523 obj->tiling_mode);
2524 unfenced_alignment =
2525 i915_gem_get_unfenced_gtt_alignment(dev,
2526 obj->base.size,
2527 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002528
Eric Anholt673a3942008-07-30 12:06:12 -07002529 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002530 alignment = map_and_fenceable ? fence_alignment :
2531 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002532 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002533 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2534 return -EINVAL;
2535 }
2536
Chris Wilson05394f32010-11-08 19:18:58 +00002537 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002538
Chris Wilson654fc602010-05-27 13:18:21 +01002539 /* If the object is bigger than the entire aperture, reject it early
2540 * before evicting everything in a vain attempt to find space.
2541 */
Chris Wilson05394f32010-11-08 19:18:58 +00002542 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002543 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002544 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2545 return -E2BIG;
2546 }
2547
Eric Anholt673a3942008-07-30 12:06:12 -07002548 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002549 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002550 free_space =
2551 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002552 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002553 dev_priv->mm.gtt_mappable_end,
2554 0);
2555 else
2556 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002557 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002558
2559 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002560 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002561 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002562 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002563 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002564 dev_priv->mm.gtt_mappable_end,
2565 0);
2566 else
Chris Wilson05394f32010-11-08 19:18:58 +00002567 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002568 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002569 }
Chris Wilson05394f32010-11-08 19:18:58 +00002570 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002571 /* If the gtt is empty and we're still having trouble
2572 * fitting our object in, we're out of memory.
2573 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002574 ret = i915_gem_evict_something(dev, size, alignment,
2575 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002576 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002577 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002578
Eric Anholt673a3942008-07-30 12:06:12 -07002579 goto search_free;
2580 }
2581
Chris Wilsone5281cc2010-10-28 13:45:36 +01002582 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002583 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002584 drm_mm_put_block(obj->gtt_space);
2585 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002586
2587 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002588 /* first try to reclaim some memory by clearing the GTT */
2589 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002590 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002591 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002592 if (gfpmask) {
2593 gfpmask = 0;
2594 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002595 }
2596
Chris Wilson809b6332011-01-10 17:33:15 +00002597 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002598 }
2599
2600 goto search_free;
2601 }
2602
Eric Anholt673a3942008-07-30 12:06:12 -07002603 return ret;
2604 }
2605
Daniel Vetter74163902012-02-15 23:50:21 +01002606 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002607 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002608 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002609 drm_mm_put_block(obj->gtt_space);
2610 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002611
Chris Wilson809b6332011-01-10 17:33:15 +00002612 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002613 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002614
2615 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002616 }
Eric Anholt673a3942008-07-30 12:06:12 -07002617
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002618 if (!dev_priv->mm.aliasing_ppgtt)
2619 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002620
Chris Wilson6299f992010-11-24 12:23:44 +00002621 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002622 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002623
Eric Anholt673a3942008-07-30 12:06:12 -07002624 /* Assert that the object is not currently in any GPU domain. As it
2625 * wasn't in the GTT, there shouldn't be any way it could have been in
2626 * a GPU cache
2627 */
Chris Wilson05394f32010-11-08 19:18:58 +00002628 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2629 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002630
Chris Wilson6299f992010-11-24 12:23:44 +00002631 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002632
Daniel Vetter75e9e912010-11-04 17:11:09 +01002633 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002634 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002635 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002636
Daniel Vetter75e9e912010-11-04 17:11:09 +01002637 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002638 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002639
Chris Wilson05394f32010-11-08 19:18:58 +00002640 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002641
Chris Wilsondb53a302011-02-03 11:57:46 +00002642 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002643 return 0;
2644}
2645
2646void
Chris Wilson05394f32010-11-08 19:18:58 +00002647i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002648{
Eric Anholt673a3942008-07-30 12:06:12 -07002649 /* If we don't have a page list set up, then we're not pinned
2650 * to GPU, and we can ignore the cache flush because it'll happen
2651 * again at bind time.
2652 */
Chris Wilson05394f32010-11-08 19:18:58 +00002653 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002654 return;
2655
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002656 /* If the GPU is snooping the contents of the CPU cache,
2657 * we do not need to manually clear the CPU cache lines. However,
2658 * the caches are only snooped when the render cache is
2659 * flushed/invalidated. As we always have to emit invalidations
2660 * and flushes when moving into and out of the RENDER domain, correct
2661 * snooping behaviour occurs naturally as the result of our domain
2662 * tracking.
2663 */
2664 if (obj->cache_level != I915_CACHE_NONE)
2665 return;
2666
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002667 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002668
Chris Wilson05394f32010-11-08 19:18:58 +00002669 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002670}
2671
Eric Anholte47c68e2008-11-14 13:35:19 -08002672/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002673static int
Chris Wilson3619df02010-11-28 15:37:17 +00002674i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002675{
Chris Wilson05394f32010-11-08 19:18:58 +00002676 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002677 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002678
2679 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002680 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002681}
2682
2683/** Flushes the GTT write domain for the object if it's dirty. */
2684static void
Chris Wilson05394f32010-11-08 19:18:58 +00002685i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002686{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002687 uint32_t old_write_domain;
2688
Chris Wilson05394f32010-11-08 19:18:58 +00002689 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002690 return;
2691
Chris Wilson63256ec2011-01-04 18:42:07 +00002692 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002693 * to it immediately go to main memory as far as we know, so there's
2694 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002695 *
2696 * However, we do have to enforce the order so that all writes through
2697 * the GTT land before any writes to the device, such as updates to
2698 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002699 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002700 wmb();
2701
Chris Wilson05394f32010-11-08 19:18:58 +00002702 old_write_domain = obj->base.write_domain;
2703 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002704
2705 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002706 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002707 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002708}
2709
2710/** Flushes the CPU write domain for the object if it's dirty. */
2711static void
Chris Wilson05394f32010-11-08 19:18:58 +00002712i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002713{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002714 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002715
Chris Wilson05394f32010-11-08 19:18:58 +00002716 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002717 return;
2718
2719 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002720 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002721 old_write_domain = obj->base.write_domain;
2722 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002723
2724 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002725 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002726 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002727}
2728
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002729/**
2730 * Moves a single object to the GTT read, and possibly write domain.
2731 *
2732 * This function returns when the move is complete, including waiting on
2733 * flushes to occur.
2734 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002735int
Chris Wilson20217462010-11-23 15:26:33 +00002736i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002737{
Chris Wilson8325a092012-04-24 15:52:35 +01002738 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002739 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002740 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002741
Eric Anholt02354392008-11-26 13:58:13 -08002742 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002743 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002744 return -EINVAL;
2745
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002746 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2747 return 0;
2748
Chris Wilson88241782011-01-07 17:09:48 +00002749 ret = i915_gem_object_flush_gpu_write_domain(obj);
2750 if (ret)
2751 return ret;
2752
Chris Wilson87ca9c82010-12-02 09:42:56 +00002753 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002754 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002755 if (ret)
2756 return ret;
2757 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002758
Chris Wilson72133422010-09-13 23:56:38 +01002759 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002760
Chris Wilson05394f32010-11-08 19:18:58 +00002761 old_write_domain = obj->base.write_domain;
2762 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002763
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002764 /* It should now be out of any other write domains, and we can update
2765 * the domain values for our changes.
2766 */
Chris Wilson05394f32010-11-08 19:18:58 +00002767 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2768 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002769 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002770 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2771 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2772 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002773 }
2774
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002775 trace_i915_gem_object_change_domain(obj,
2776 old_read_domains,
2777 old_write_domain);
2778
Chris Wilson8325a092012-04-24 15:52:35 +01002779 /* And bump the LRU for this access */
2780 if (i915_gem_object_is_inactive(obj))
2781 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2782
Eric Anholte47c68e2008-11-14 13:35:19 -08002783 return 0;
2784}
2785
Chris Wilsone4ffd172011-04-04 09:44:39 +01002786int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2787 enum i915_cache_level cache_level)
2788{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002789 struct drm_device *dev = obj->base.dev;
2790 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002791 int ret;
2792
2793 if (obj->cache_level == cache_level)
2794 return 0;
2795
2796 if (obj->pin_count) {
2797 DRM_DEBUG("can not change the cache level of pinned objects\n");
2798 return -EBUSY;
2799 }
2800
2801 if (obj->gtt_space) {
2802 ret = i915_gem_object_finish_gpu(obj);
2803 if (ret)
2804 return ret;
2805
2806 i915_gem_object_finish_gtt(obj);
2807
2808 /* Before SandyBridge, you could not use tiling or fence
2809 * registers with snooped memory, so relinquish any fences
2810 * currently pointing to our region in the aperture.
2811 */
2812 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2813 ret = i915_gem_object_put_fence(obj);
2814 if (ret)
2815 return ret;
2816 }
2817
Daniel Vetter74898d72012-02-15 23:50:22 +01002818 if (obj->has_global_gtt_mapping)
2819 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002820 if (obj->has_aliasing_ppgtt_mapping)
2821 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2822 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002823 }
2824
2825 if (cache_level == I915_CACHE_NONE) {
2826 u32 old_read_domains, old_write_domain;
2827
2828 /* If we're coming from LLC cached, then we haven't
2829 * actually been tracking whether the data is in the
2830 * CPU cache or not, since we only allow one bit set
2831 * in obj->write_domain and have been skipping the clflushes.
2832 * Just set it to the CPU cache for now.
2833 */
2834 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2835 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2836
2837 old_read_domains = obj->base.read_domains;
2838 old_write_domain = obj->base.write_domain;
2839
2840 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2841 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2842
2843 trace_i915_gem_object_change_domain(obj,
2844 old_read_domains,
2845 old_write_domain);
2846 }
2847
2848 obj->cache_level = cache_level;
2849 return 0;
2850}
2851
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002852/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002853 * Prepare buffer for display plane (scanout, cursors, etc).
2854 * Can be called from an uninterruptible phase (modesetting) and allows
2855 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002856 */
2857int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002858i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2859 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00002860 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002861{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002862 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002863 int ret;
2864
Chris Wilson88241782011-01-07 17:09:48 +00002865 ret = i915_gem_object_flush_gpu_write_domain(obj);
2866 if (ret)
2867 return ret;
2868
Chris Wilson0be73282010-12-06 14:36:27 +00002869 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07002870 ret = i915_gem_object_sync(obj, pipelined);
2871 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002872 return ret;
2873 }
2874
Eric Anholta7ef0642011-03-29 16:59:54 -07002875 /* The display engine is not coherent with the LLC cache on gen6. As
2876 * a result, we make sure that the pinning that is about to occur is
2877 * done with uncached PTEs. This is lowest common denominator for all
2878 * chipsets.
2879 *
2880 * However for gen6+, we could do better by using the GFDT bit instead
2881 * of uncaching, which would allow us to flush all the LLC-cached data
2882 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
2883 */
2884 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
2885 if (ret)
2886 return ret;
2887
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002888 /* As the user may map the buffer once pinned in the display plane
2889 * (e.g. libkms for the bootup splash), we have to ensure that we
2890 * always use map_and_fenceable for all scanout buffers.
2891 */
2892 ret = i915_gem_object_pin(obj, alignment, true);
2893 if (ret)
2894 return ret;
2895
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002896 i915_gem_object_flush_cpu_write_domain(obj);
2897
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002898 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00002899 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002900
2901 /* It should now be out of any other write domains, and we can update
2902 * the domain values for our changes.
2903 */
2904 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00002905 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002906
2907 trace_i915_gem_object_change_domain(obj,
2908 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002909 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002910
2911 return 0;
2912}
2913
Chris Wilson85345512010-11-13 09:49:11 +00002914int
Chris Wilsona8198ee2011-04-13 22:04:09 +01002915i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00002916{
Chris Wilson88241782011-01-07 17:09:48 +00002917 int ret;
2918
Chris Wilsona8198ee2011-04-13 22:04:09 +01002919 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00002920 return 0;
2921
Chris Wilson88241782011-01-07 17:09:48 +00002922 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002923 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00002924 if (ret)
2925 return ret;
2926 }
Chris Wilson85345512010-11-13 09:49:11 +00002927
Chris Wilsonc501ae72011-12-14 13:57:23 +01002928 ret = i915_gem_object_wait_rendering(obj);
2929 if (ret)
2930 return ret;
2931
Chris Wilsona8198ee2011-04-13 22:04:09 +01002932 /* Ensure that we invalidate the GPU's caches and TLBs. */
2933 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01002934 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00002935}
2936
Eric Anholte47c68e2008-11-14 13:35:19 -08002937/**
2938 * Moves a single object to the CPU read, and possibly write domain.
2939 *
2940 * This function returns when the move is complete, including waiting on
2941 * flushes to occur.
2942 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02002943int
Chris Wilson919926a2010-11-12 13:42:53 +00002944i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002945{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002946 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002947 int ret;
2948
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002949 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
2950 return 0;
2951
Chris Wilson88241782011-01-07 17:09:48 +00002952 ret = i915_gem_object_flush_gpu_write_domain(obj);
2953 if (ret)
2954 return ret;
2955
Chris Wilsonf8413192012-04-10 11:52:50 +01002956 if (write || obj->pending_gpu_write) {
2957 ret = i915_gem_object_wait_rendering(obj);
2958 if (ret)
2959 return ret;
2960 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002961
2962 i915_gem_object_flush_gtt_write_domain(obj);
2963
Chris Wilson05394f32010-11-08 19:18:58 +00002964 old_write_domain = obj->base.write_domain;
2965 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002966
Eric Anholte47c68e2008-11-14 13:35:19 -08002967 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00002968 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08002969 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002970
Chris Wilson05394f32010-11-08 19:18:58 +00002971 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002972 }
2973
2974 /* It should now be out of any other write domains, and we can update
2975 * the domain values for our changes.
2976 */
Chris Wilson05394f32010-11-08 19:18:58 +00002977 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08002978
2979 /* If we're writing through the CPU, then the GPU read domains will
2980 * need to be invalidated at next use.
2981 */
2982 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002983 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2984 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002985 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002986
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002987 trace_i915_gem_object_change_domain(obj,
2988 old_read_domains,
2989 old_write_domain);
2990
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002991 return 0;
2992}
2993
Eric Anholt673a3942008-07-30 12:06:12 -07002994/* Throttle our rendering by waiting until the ring has completed our requests
2995 * emitted over 20 msec ago.
2996 *
Eric Anholtb9624422009-06-03 07:27:35 +00002997 * Note that if we were to use the current jiffies each time around the loop,
2998 * we wouldn't escape the function with any frames outstanding if the time to
2999 * render a frame was over 20ms.
3000 *
Eric Anholt673a3942008-07-30 12:06:12 -07003001 * This should get us reasonable parallelism between CPU and GPU but also
3002 * relatively low latency when blocking on a particular request to finish.
3003 */
3004static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003005i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003006{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003009 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003010 struct drm_i915_gem_request *request;
3011 struct intel_ring_buffer *ring = NULL;
3012 u32 seqno = 0;
3013 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003014
Chris Wilsone110e8d2011-01-26 15:39:14 +00003015 if (atomic_read(&dev_priv->mm.wedged))
3016 return -EIO;
3017
Chris Wilson1c255952010-09-26 11:03:27 +01003018 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003019 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003020 if (time_after_eq(request->emitted_jiffies, recent_enough))
3021 break;
3022
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003023 ring = request->ring;
3024 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003025 }
Chris Wilson1c255952010-09-26 11:03:27 +01003026 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003027
3028 if (seqno == 0)
3029 return 0;
3030
3031 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003032 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003033 /* And wait for the seqno passing without holding any locks and
3034 * causing extra latency for others. This is safe as the irq
3035 * generation is designed to be run atomically and so is
3036 * lockless.
3037 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003038 if (ring->irq_get(ring)) {
3039 ret = wait_event_interruptible(ring->irq_queue,
3040 i915_seqno_passed(ring->get_seqno(ring), seqno)
3041 || atomic_read(&dev_priv->mm.wedged));
3042 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003043
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003044 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3045 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003046 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3047 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003048 atomic_read(&dev_priv->mm.wedged), 3000)) {
3049 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003050 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003051 }
3052
3053 if (ret == 0)
3054 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003055
Eric Anholt673a3942008-07-30 12:06:12 -07003056 return ret;
3057}
3058
Eric Anholt673a3942008-07-30 12:06:12 -07003059int
Chris Wilson05394f32010-11-08 19:18:58 +00003060i915_gem_object_pin(struct drm_i915_gem_object *obj,
3061 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003062 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003063{
Eric Anholt673a3942008-07-30 12:06:12 -07003064 int ret;
3065
Chris Wilson05394f32010-11-08 19:18:58 +00003066 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003067
Chris Wilson05394f32010-11-08 19:18:58 +00003068 if (obj->gtt_space != NULL) {
3069 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3070 (map_and_fenceable && !obj->map_and_fenceable)) {
3071 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003072 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003073 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3074 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003075 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003076 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003077 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003078 ret = i915_gem_object_unbind(obj);
3079 if (ret)
3080 return ret;
3081 }
3082 }
3083
Chris Wilson05394f32010-11-08 19:18:58 +00003084 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003085 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003086 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003087 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003088 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003089 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003090
Daniel Vetter74898d72012-02-15 23:50:22 +01003091 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3092 i915_gem_gtt_bind_object(obj, obj->cache_level);
3093
Chris Wilson1b502472012-04-24 15:47:30 +01003094 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003095 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003096
3097 return 0;
3098}
3099
3100void
Chris Wilson05394f32010-11-08 19:18:58 +00003101i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003102{
Chris Wilson05394f32010-11-08 19:18:58 +00003103 BUG_ON(obj->pin_count == 0);
3104 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003105
Chris Wilson1b502472012-04-24 15:47:30 +01003106 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003107 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003108}
3109
3110int
3111i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003112 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003113{
3114 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003115 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003116 int ret;
3117
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003118 ret = i915_mutex_lock_interruptible(dev);
3119 if (ret)
3120 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003121
Chris Wilson05394f32010-11-08 19:18:58 +00003122 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003123 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003124 ret = -ENOENT;
3125 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003126 }
Eric Anholt673a3942008-07-30 12:06:12 -07003127
Chris Wilson05394f32010-11-08 19:18:58 +00003128 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003129 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003130 ret = -EINVAL;
3131 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003132 }
3133
Chris Wilson05394f32010-11-08 19:18:58 +00003134 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003135 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3136 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003137 ret = -EINVAL;
3138 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003139 }
3140
Chris Wilson05394f32010-11-08 19:18:58 +00003141 obj->user_pin_count++;
3142 obj->pin_filp = file;
3143 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003144 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003145 if (ret)
3146 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003147 }
3148
3149 /* XXX - flush the CPU caches for pinned objects
3150 * as the X server doesn't manage domains yet
3151 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003153 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003154out:
Chris Wilson05394f32010-11-08 19:18:58 +00003155 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003156unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003157 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003158 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003159}
3160
3161int
3162i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003163 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003164{
3165 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003166 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003167 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003169 ret = i915_mutex_lock_interruptible(dev);
3170 if (ret)
3171 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003172
Chris Wilson05394f32010-11-08 19:18:58 +00003173 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003174 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003175 ret = -ENOENT;
3176 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003177 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003178
Chris Wilson05394f32010-11-08 19:18:58 +00003179 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003180 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3181 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003182 ret = -EINVAL;
3183 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003184 }
Chris Wilson05394f32010-11-08 19:18:58 +00003185 obj->user_pin_count--;
3186 if (obj->user_pin_count == 0) {
3187 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003188 i915_gem_object_unpin(obj);
3189 }
Eric Anholt673a3942008-07-30 12:06:12 -07003190
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003191out:
Chris Wilson05394f32010-11-08 19:18:58 +00003192 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003193unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003194 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003195 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003196}
3197
3198int
3199i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003200 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003201{
3202 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003203 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003204 int ret;
3205
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003206 ret = i915_mutex_lock_interruptible(dev);
3207 if (ret)
3208 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003209
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003211 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003212 ret = -ENOENT;
3213 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003214 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003215
Chris Wilson0be555b2010-08-04 15:36:30 +01003216 /* Count all active objects as busy, even if they are currently not used
3217 * by the gpu. Users of this interface expect objects to eventually
3218 * become non-busy without any further actions, therefore emit any
3219 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003220 */
Chris Wilson05394f32010-11-08 19:18:58 +00003221 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003222 if (args->busy) {
3223 /* Unconditionally flush objects, even when the gpu still uses this
3224 * object. Userspace calling this function indicates that it wants to
3225 * use this buffer rather sooner than later, so issuing the required
3226 * flush earlier is beneficial.
3227 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003228 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003229 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003230 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003231 } else if (obj->ring->outstanding_lazy_request ==
3232 obj->last_rendering_seqno) {
3233 struct drm_i915_gem_request *request;
3234
Chris Wilson7a194872010-12-07 10:38:40 +00003235 /* This ring is not being cleared by active usage,
3236 * so emit a request to do so.
3237 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003238 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003239 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003240 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003241 if (ret)
3242 kfree(request);
3243 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003244 ret = -ENOMEM;
3245 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003246
3247 /* Update the active list for the hardware's current position.
3248 * Otherwise this only updates on a delayed timer or when irqs
3249 * are actually unmasked, and our working set ends up being
3250 * larger than required.
3251 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003252 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003253
Chris Wilson05394f32010-11-08 19:18:58 +00003254 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003255 }
Eric Anholt673a3942008-07-30 12:06:12 -07003256
Chris Wilson05394f32010-11-08 19:18:58 +00003257 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003258unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003259 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003260 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003261}
3262
3263int
3264i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3265 struct drm_file *file_priv)
3266{
Akshay Joshi0206e352011-08-16 15:34:10 -04003267 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003268}
3269
Chris Wilson3ef94da2009-09-14 16:50:29 +01003270int
3271i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3272 struct drm_file *file_priv)
3273{
3274 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003275 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003276 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003277
3278 switch (args->madv) {
3279 case I915_MADV_DONTNEED:
3280 case I915_MADV_WILLNEED:
3281 break;
3282 default:
3283 return -EINVAL;
3284 }
3285
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003286 ret = i915_mutex_lock_interruptible(dev);
3287 if (ret)
3288 return ret;
3289
Chris Wilson05394f32010-11-08 19:18:58 +00003290 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003291 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003292 ret = -ENOENT;
3293 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003294 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003295
Chris Wilson05394f32010-11-08 19:18:58 +00003296 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003297 ret = -EINVAL;
3298 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003299 }
3300
Chris Wilson05394f32010-11-08 19:18:58 +00003301 if (obj->madv != __I915_MADV_PURGED)
3302 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003303
Chris Wilson2d7ef392009-09-20 23:13:10 +01003304 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003305 if (i915_gem_object_is_purgeable(obj) &&
3306 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003307 i915_gem_object_truncate(obj);
3308
Chris Wilson05394f32010-11-08 19:18:58 +00003309 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003310
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003311out:
Chris Wilson05394f32010-11-08 19:18:58 +00003312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003313unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003314 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003315 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003316}
3317
Chris Wilson05394f32010-11-08 19:18:58 +00003318struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3319 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003320{
Chris Wilson73aa8082010-09-30 11:46:12 +01003321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003322 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003323 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003324
3325 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3326 if (obj == NULL)
3327 return NULL;
3328
3329 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3330 kfree(obj);
3331 return NULL;
3332 }
3333
Hugh Dickins5949eac2011-06-27 16:18:18 -07003334 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3335 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3336
Chris Wilson73aa8082010-09-30 11:46:12 +01003337 i915_gem_info_add_obj(dev_priv, size);
3338
Daniel Vetterc397b902010-04-09 19:05:07 +00003339 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3340 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3341
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003342 if (HAS_LLC(dev)) {
3343 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003344 * cache) for about a 10% performance improvement
3345 * compared to uncached. Graphics requests other than
3346 * display scanout are coherent with the CPU in
3347 * accessing this cache. This means in this mode we
3348 * don't need to clflush on the CPU side, and on the
3349 * GPU side we only need to flush internal caches to
3350 * get data visible to the CPU.
3351 *
3352 * However, we maintain the display planes as UC, and so
3353 * need to rebind when first used as such.
3354 */
3355 obj->cache_level = I915_CACHE_LLC;
3356 } else
3357 obj->cache_level = I915_CACHE_NONE;
3358
Daniel Vetter62b8b212010-04-09 19:05:08 +00003359 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003360 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003361 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003362 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003363 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003364 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003365 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003366 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003367 /* Avoid an unnecessary call to unbind on the first bind. */
3368 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003369
Chris Wilson05394f32010-11-08 19:18:58 +00003370 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003371}
3372
Eric Anholt673a3942008-07-30 12:06:12 -07003373int i915_gem_init_object(struct drm_gem_object *obj)
3374{
Daniel Vetterc397b902010-04-09 19:05:07 +00003375 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003376
Eric Anholt673a3942008-07-30 12:06:12 -07003377 return 0;
3378}
3379
Chris Wilson05394f32010-11-08 19:18:58 +00003380static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003381{
Chris Wilson05394f32010-11-08 19:18:58 +00003382 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003383 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003384 int ret;
3385
3386 ret = i915_gem_object_unbind(obj);
3387 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003388 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003389 &dev_priv->mm.deferred_free_list);
3390 return;
3391 }
3392
Chris Wilson26e12f82011-03-20 11:20:19 +00003393 trace_i915_gem_object_destroy(obj);
3394
Chris Wilson05394f32010-11-08 19:18:58 +00003395 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003396 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003397
Chris Wilson05394f32010-11-08 19:18:58 +00003398 drm_gem_object_release(&obj->base);
3399 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003400
Chris Wilson05394f32010-11-08 19:18:58 +00003401 kfree(obj->bit_17);
3402 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003403}
3404
Chris Wilson05394f32010-11-08 19:18:58 +00003405void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003406{
Chris Wilson05394f32010-11-08 19:18:58 +00003407 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3408 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003409
Chris Wilson05394f32010-11-08 19:18:58 +00003410 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003411 i915_gem_detach_phys_object(dev, obj);
3412
Chris Wilson1b502472012-04-24 15:47:30 +01003413 obj->pin_count = 0;
Chris Wilsonbe726152010-07-23 23:18:50 +01003414 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003415}
3416
Jesse Barnes5669fca2009-02-17 15:13:31 -08003417int
Eric Anholt673a3942008-07-30 12:06:12 -07003418i915_gem_idle(struct drm_device *dev)
3419{
3420 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003421 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003422
Keith Packard6dbe2772008-10-14 21:41:13 -07003423 mutex_lock(&dev->struct_mutex);
3424
Chris Wilson87acb0a2010-10-19 10:13:00 +01003425 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003426 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003427 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003428 }
Eric Anholt673a3942008-07-30 12:06:12 -07003429
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003430 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003431 if (ret) {
3432 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003433 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003434 }
Eric Anholt673a3942008-07-30 12:06:12 -07003435
Chris Wilson29105cc2010-01-07 10:39:13 +00003436 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003437 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3438 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003439
Chris Wilson312817a2010-11-22 11:50:11 +00003440 i915_gem_reset_fences(dev);
3441
Chris Wilson29105cc2010-01-07 10:39:13 +00003442 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3443 * We need to replace this with a semaphore, or something.
3444 * And not confound mm.suspended!
3445 */
3446 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003447 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003448
3449 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003450 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003451
Keith Packard6dbe2772008-10-14 21:41:13 -07003452 mutex_unlock(&dev->struct_mutex);
3453
Chris Wilson29105cc2010-01-07 10:39:13 +00003454 /* Cancel the retire work handler, which should be idle now. */
3455 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3456
Eric Anholt673a3942008-07-30 12:06:12 -07003457 return 0;
3458}
3459
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003460void i915_gem_init_swizzling(struct drm_device *dev)
3461{
3462 drm_i915_private_t *dev_priv = dev->dev_private;
3463
Daniel Vetter11782b02012-01-31 16:47:55 +01003464 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003465 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3466 return;
3467
3468 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3469 DISP_TILE_SURFACE_SWIZZLING);
3470
Daniel Vetter11782b02012-01-31 16:47:55 +01003471 if (IS_GEN5(dev))
3472 return;
3473
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003474 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3475 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003476 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003477 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003478 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003479}
Daniel Vettere21af882012-02-09 20:53:27 +01003480
3481void i915_gem_init_ppgtt(struct drm_device *dev)
3482{
3483 drm_i915_private_t *dev_priv = dev->dev_private;
3484 uint32_t pd_offset;
3485 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003486 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3487 uint32_t __iomem *pd_addr;
3488 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003489 int i;
3490
3491 if (!dev_priv->mm.aliasing_ppgtt)
3492 return;
3493
Daniel Vetter55a254a2012-03-22 00:14:43 +01003494
3495 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3496 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3497 dma_addr_t pt_addr;
3498
3499 if (dev_priv->mm.gtt->needs_dmar)
3500 pt_addr = ppgtt->pt_dma_addr[i];
3501 else
3502 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3503
3504 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3505 pd_entry |= GEN6_PDE_VALID;
3506
3507 writel(pd_entry, pd_addr + i);
3508 }
3509 readl(pd_addr);
3510
3511 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003512 pd_offset /= 64; /* in cachelines, */
3513 pd_offset <<= 16;
3514
3515 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003516 uint32_t ecochk, gab_ctl, ecobits;
3517
3518 ecobits = I915_READ(GAC_ECO_BITS);
3519 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003520
3521 gab_ctl = I915_READ(GAB_CTL);
3522 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3523
3524 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003525 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3526 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003527 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003528 } else if (INTEL_INFO(dev)->gen >= 7) {
3529 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3530 /* GFX_MODE is per-ring on gen7+ */
3531 }
3532
3533 for (i = 0; i < I915_NUM_RINGS; i++) {
3534 ring = &dev_priv->ring[i];
3535
3536 if (INTEL_INFO(dev)->gen >= 7)
3537 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003538 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003539
3540 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3541 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3542 }
3543}
3544
Eric Anholt673a3942008-07-30 12:06:12 -07003545int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003546i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003547{
3548 drm_i915_private_t *dev_priv = dev->dev_private;
3549 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003550
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003551 i915_gem_init_swizzling(dev);
3552
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003553 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003554 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003555 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003556
3557 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003558 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003559 if (ret)
3560 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003561 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003562
Chris Wilson549f7362010-10-19 11:19:32 +01003563 if (HAS_BLT(dev)) {
3564 ret = intel_init_blt_ring_buffer(dev);
3565 if (ret)
3566 goto cleanup_bsd_ring;
3567 }
3568
Chris Wilson6f392d52010-08-07 11:01:22 +01003569 dev_priv->next_seqno = 1;
3570
Daniel Vettere21af882012-02-09 20:53:27 +01003571 i915_gem_init_ppgtt(dev);
3572
Chris Wilson68f95ba2010-05-27 13:18:22 +01003573 return 0;
3574
Chris Wilson549f7362010-10-19 11:19:32 +01003575cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003576 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003577cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003578 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003579 return ret;
3580}
3581
3582void
3583i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3584{
3585 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003586 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003587
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003588 for (i = 0; i < I915_NUM_RINGS; i++)
3589 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003590}
3591
3592int
Eric Anholt673a3942008-07-30 12:06:12 -07003593i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3594 struct drm_file *file_priv)
3595{
3596 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003597 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003598
Jesse Barnes79e53942008-11-07 14:24:08 -08003599 if (drm_core_check_feature(dev, DRIVER_MODESET))
3600 return 0;
3601
Ben Gamariba1234d2009-09-14 17:48:47 -04003602 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003603 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003604 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003605 }
3606
Eric Anholt673a3942008-07-30 12:06:12 -07003607 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003608 dev_priv->mm.suspended = 0;
3609
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003610 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003611 if (ret != 0) {
3612 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003613 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003614 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003615
Chris Wilson69dc4982010-10-19 10:36:51 +01003616 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003617 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3618 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003619 for (i = 0; i < I915_NUM_RINGS; i++) {
3620 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3621 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3622 }
Eric Anholt673a3942008-07-30 12:06:12 -07003623 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003624
Chris Wilson5f353082010-06-07 14:03:03 +01003625 ret = drm_irq_install(dev);
3626 if (ret)
3627 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003628
Eric Anholt673a3942008-07-30 12:06:12 -07003629 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003630
3631cleanup_ringbuffer:
3632 mutex_lock(&dev->struct_mutex);
3633 i915_gem_cleanup_ringbuffer(dev);
3634 dev_priv->mm.suspended = 1;
3635 mutex_unlock(&dev->struct_mutex);
3636
3637 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003638}
3639
3640int
3641i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3642 struct drm_file *file_priv)
3643{
Jesse Barnes79e53942008-11-07 14:24:08 -08003644 if (drm_core_check_feature(dev, DRIVER_MODESET))
3645 return 0;
3646
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003647 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003648 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003649}
3650
3651void
3652i915_gem_lastclose(struct drm_device *dev)
3653{
3654 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003655
Eric Anholte806b492009-01-22 09:56:58 -08003656 if (drm_core_check_feature(dev, DRIVER_MODESET))
3657 return;
3658
Keith Packard6dbe2772008-10-14 21:41:13 -07003659 ret = i915_gem_idle(dev);
3660 if (ret)
3661 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003662}
3663
Chris Wilson64193402010-10-24 12:38:05 +01003664static void
3665init_ring_lists(struct intel_ring_buffer *ring)
3666{
3667 INIT_LIST_HEAD(&ring->active_list);
3668 INIT_LIST_HEAD(&ring->request_list);
3669 INIT_LIST_HEAD(&ring->gpu_write_list);
3670}
3671
Eric Anholt673a3942008-07-30 12:06:12 -07003672void
3673i915_gem_load(struct drm_device *dev)
3674{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003675 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003676 drm_i915_private_t *dev_priv = dev->dev_private;
3677
Chris Wilson69dc4982010-10-19 10:36:51 +01003678 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003679 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3680 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003681 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003682 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003683 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003684 for (i = 0; i < I915_NUM_RINGS; i++)
3685 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003686 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003687 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003688 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3689 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003690 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003691
Dave Airlie94400122010-07-20 13:15:31 +10003692 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3693 if (IS_GEN3(dev)) {
3694 u32 tmp = I915_READ(MI_ARB_STATE);
3695 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3696 /* arb state is a masked write, so set bit + bit in mask */
3697 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3698 I915_WRITE(MI_ARB_STATE, tmp);
3699 }
3700 }
3701
Chris Wilson72bfa192010-12-19 11:42:05 +00003702 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3703
Jesse Barnesde151cf2008-11-12 10:03:55 -08003704 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003705 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3706 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003707
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003708 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003709 dev_priv->num_fence_regs = 16;
3710 else
3711 dev_priv->num_fence_regs = 8;
3712
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003713 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003714 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003715
Eric Anholt673a3942008-07-30 12:06:12 -07003716 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003717 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003718
Chris Wilsonce453d82011-02-21 14:43:56 +00003719 dev_priv->mm.interruptible = true;
3720
Chris Wilson17250b72010-10-28 12:51:39 +01003721 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3722 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3723 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003724}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003725
3726/*
3727 * Create a physically contiguous memory object for this object
3728 * e.g. for cursor + overlay regs
3729 */
Chris Wilson995b6762010-08-20 13:23:26 +01003730static int i915_gem_init_phys_object(struct drm_device *dev,
3731 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003732{
3733 drm_i915_private_t *dev_priv = dev->dev_private;
3734 struct drm_i915_gem_phys_object *phys_obj;
3735 int ret;
3736
3737 if (dev_priv->mm.phys_objs[id - 1] || !size)
3738 return 0;
3739
Eric Anholt9a298b22009-03-24 12:23:04 -07003740 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003741 if (!phys_obj)
3742 return -ENOMEM;
3743
3744 phys_obj->id = id;
3745
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003746 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003747 if (!phys_obj->handle) {
3748 ret = -ENOMEM;
3749 goto kfree_obj;
3750 }
3751#ifdef CONFIG_X86
3752 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3753#endif
3754
3755 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3756
3757 return 0;
3758kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003759 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003760 return ret;
3761}
3762
Chris Wilson995b6762010-08-20 13:23:26 +01003763static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003764{
3765 drm_i915_private_t *dev_priv = dev->dev_private;
3766 struct drm_i915_gem_phys_object *phys_obj;
3767
3768 if (!dev_priv->mm.phys_objs[id - 1])
3769 return;
3770
3771 phys_obj = dev_priv->mm.phys_objs[id - 1];
3772 if (phys_obj->cur_obj) {
3773 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3774 }
3775
3776#ifdef CONFIG_X86
3777 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3778#endif
3779 drm_pci_free(dev, phys_obj->handle);
3780 kfree(phys_obj);
3781 dev_priv->mm.phys_objs[id - 1] = NULL;
3782}
3783
3784void i915_gem_free_all_phys_object(struct drm_device *dev)
3785{
3786 int i;
3787
Dave Airlie260883c2009-01-22 17:58:49 +10003788 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003789 i915_gem_free_phys_object(dev, i);
3790}
3791
3792void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003793 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003794{
Chris Wilson05394f32010-11-08 19:18:58 +00003795 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003796 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003797 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003798 int page_count;
3799
Chris Wilson05394f32010-11-08 19:18:58 +00003800 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003801 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003802 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003803
Chris Wilson05394f32010-11-08 19:18:58 +00003804 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003805 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07003806 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003807 if (!IS_ERR(page)) {
3808 char *dst = kmap_atomic(page);
3809 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3810 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003811
Chris Wilsone5281cc2010-10-28 13:45:36 +01003812 drm_clflush_pages(&page, 1);
3813
3814 set_page_dirty(page);
3815 mark_page_accessed(page);
3816 page_cache_release(page);
3817 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003818 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003819 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003820
Chris Wilson05394f32010-11-08 19:18:58 +00003821 obj->phys_obj->cur_obj = NULL;
3822 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003823}
3824
3825int
3826i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003827 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003828 int id,
3829 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003830{
Chris Wilson05394f32010-11-08 19:18:58 +00003831 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003832 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003833 int ret = 0;
3834 int page_count;
3835 int i;
3836
3837 if (id > I915_MAX_PHYS_OBJECT)
3838 return -EINVAL;
3839
Chris Wilson05394f32010-11-08 19:18:58 +00003840 if (obj->phys_obj) {
3841 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003842 return 0;
3843 i915_gem_detach_phys_object(dev, obj);
3844 }
3845
Dave Airlie71acb5e2008-12-30 20:31:46 +10003846 /* create a new object */
3847 if (!dev_priv->mm.phys_objs[id - 1]) {
3848 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003849 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003850 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003851 DRM_ERROR("failed to init phys object %d size: %zu\n",
3852 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003853 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003854 }
3855 }
3856
3857 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00003858 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
3859 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003860
Chris Wilson05394f32010-11-08 19:18:58 +00003861 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003862
3863 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003864 struct page *page;
3865 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003866
Hugh Dickins5949eac2011-06-27 16:18:18 -07003867 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003868 if (IS_ERR(page))
3869 return PTR_ERR(page);
3870
Chris Wilsonff75b9b2010-10-30 22:52:31 +01003871 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00003872 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003873 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07003874 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003875
3876 mark_page_accessed(page);
3877 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003878 }
3879
3880 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003881}
3882
3883static int
Chris Wilson05394f32010-11-08 19:18:58 +00003884i915_gem_phys_pwrite(struct drm_device *dev,
3885 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10003886 struct drm_i915_gem_pwrite *args,
3887 struct drm_file *file_priv)
3888{
Chris Wilson05394f32010-11-08 19:18:58 +00003889 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003890 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003891
Chris Wilsonb47b30c2010-11-08 01:12:29 +00003892 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
3893 unsigned long unwritten;
3894
3895 /* The physical object once assigned is fixed for the lifetime
3896 * of the obj, so we can safely drop the lock and continue
3897 * to access vaddr.
3898 */
3899 mutex_unlock(&dev->struct_mutex);
3900 unwritten = copy_from_user(vaddr, user_data, args->size);
3901 mutex_lock(&dev->struct_mutex);
3902 if (unwritten)
3903 return -EFAULT;
3904 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003905
Daniel Vetter40ce6572010-11-05 18:12:18 +01003906 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10003907 return 0;
3908}
Eric Anholtb9624422009-06-03 07:27:35 +00003909
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003910void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00003911{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003912 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003913
3914 /* Clean up our request list when the client is going away, so that
3915 * later retire_requests won't dereference our soon-to-be-gone
3916 * file_priv.
3917 */
Chris Wilson1c255952010-09-26 11:03:27 +01003918 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003919 while (!list_empty(&file_priv->mm.request_list)) {
3920 struct drm_i915_gem_request *request;
3921
3922 request = list_first_entry(&file_priv->mm.request_list,
3923 struct drm_i915_gem_request,
3924 client_list);
3925 list_del(&request->client_list);
3926 request->file_priv = NULL;
3927 }
Chris Wilson1c255952010-09-26 11:03:27 +01003928 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00003929}
Chris Wilson31169712009-09-14 16:50:28 +01003930
Chris Wilson31169712009-09-14 16:50:28 +01003931static int
Chris Wilson1637ef42010-04-20 17:10:35 +01003932i915_gpu_is_active(struct drm_device *dev)
3933{
3934 drm_i915_private_t *dev_priv = dev->dev_private;
3935 int lists_empty;
3936
Chris Wilson1637ef42010-04-20 17:10:35 +01003937 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01003938 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01003939
3940 return !lists_empty;
3941}
3942
3943static int
Ying Han1495f232011-05-24 17:12:27 -07003944i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01003945{
Chris Wilson17250b72010-10-28 12:51:39 +01003946 struct drm_i915_private *dev_priv =
3947 container_of(shrinker,
3948 struct drm_i915_private,
3949 mm.inactive_shrinker);
3950 struct drm_device *dev = dev_priv->dev;
3951 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07003952 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01003953 int cnt;
3954
3955 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01003956 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01003957
3958 /* "fast-path" to count number of available objects */
3959 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01003960 cnt = 0;
3961 list_for_each_entry(obj,
3962 &dev_priv->mm.inactive_list,
3963 mm_list)
3964 cnt++;
3965 mutex_unlock(&dev->struct_mutex);
3966 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01003967 }
3968
Chris Wilson1637ef42010-04-20 17:10:35 +01003969rescan:
Chris Wilson31169712009-09-14 16:50:28 +01003970 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01003971 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01003972
Chris Wilson17250b72010-10-28 12:51:39 +01003973 list_for_each_entry_safe(obj, next,
3974 &dev_priv->mm.inactive_list,
3975 mm_list) {
3976 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00003977 if (i915_gem_object_unbind(obj) == 0 &&
3978 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01003979 break;
Chris Wilson31169712009-09-14 16:50:28 +01003980 }
Chris Wilson31169712009-09-14 16:50:28 +01003981 }
3982
3983 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01003984 cnt = 0;
3985 list_for_each_entry_safe(obj, next,
3986 &dev_priv->mm.inactive_list,
3987 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00003988 if (nr_to_scan &&
3989 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01003990 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00003991 else
Chris Wilson17250b72010-10-28 12:51:39 +01003992 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01003993 }
3994
Chris Wilson17250b72010-10-28 12:51:39 +01003995 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01003996 /*
3997 * We are desperate for pages, so as a last resort, wait
3998 * for the GPU to finish and discard whatever we can.
3999 * This has a dramatic impact to reduce the number of
4000 * OOM-killer events whilst running the GPU aggressively.
4001 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004002 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004003 goto rescan;
4004 }
Chris Wilson17250b72010-10-28 12:51:39 +01004005 mutex_unlock(&dev->struct_mutex);
4006 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004007}