blob: 0a16366efaacba43045204d17ce1928a012d5774 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
43 bool write);
44static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000048static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
49 unsigned alignment,
50 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000051static void i915_gem_clear_fence_reg(struct drm_device *dev,
52 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000053static int i915_gem_phys_pwrite(struct drm_device *dev,
54 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100055 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000056 struct drm_file *file);
57static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070058
Chris Wilson17250b72010-10-28 12:51:39 +010059static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070060 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
67 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
69}
70
71static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
72 size_t size)
73{
74 dev_priv->mm.object_count--;
75 dev_priv->mm.object_memory -= size;
76}
77
Chris Wilson21dd3732011-01-26 15:55:56 +000078static int
79i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010080{
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 struct completion *x = &dev_priv->error_completion;
83 unsigned long flags;
84 int ret;
85
86 if (!atomic_read(&dev_priv->mm.wedged))
87 return 0;
88
89 ret = wait_for_completion_interruptible(x);
90 if (ret)
91 return ret;
92
Chris Wilson21dd3732011-01-26 15:55:56 +000093 if (atomic_read(&dev_priv->mm.wedged)) {
94 /* GPU is hung, bump the completion count to account for
95 * the token we just consumed so that we never hit zero and
96 * end up waiting upon a subsequent completion event that
97 * will never happen.
98 */
99 spin_lock_irqsave(&x->wait.lock, flags);
100 x->done++;
101 spin_unlock_irqrestore(&x->wait.lock, flags);
102 }
103 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104}
105
Chris Wilson54cf91d2010-11-25 18:00:26 +0000106int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108 int ret;
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 if (ret)
112 return ret;
113
114 ret = mutex_lock_interruptible(&dev->struct_mutex);
115 if (ret)
116 return ret;
117
Chris Wilson23bc5982010-09-29 16:10:57 +0100118 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119 return 0;
120}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000123i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124{
Chris Wilson05394f32010-11-08 19:18:58 +0000125 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100126}
127
Chris Wilson20217462010-11-23 15:26:33 +0000128void i915_gem_do_init(struct drm_device *dev,
129 unsigned long start,
130 unsigned long mappable_end,
131 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Chris Wilsonbee4a182011-01-21 10:54:32 +0000137 dev_priv->mm.gtt_start = start;
138 dev_priv->mm.gtt_mappable_end = mappable_end;
139 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200141 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000142
143 /* Take over this portion of the GTT */
144 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800145}
Keith Packard6dbe2772008-10-14 21:41:13 -0700146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
153 if (args->gtt_start >= args->gtt_end ||
154 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
155 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000158 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Chris Wilson20217462010-11-23 15:26:33 +0000161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700167{
Chris Wilson73aa8082010-09-30 11:46:12 +0100168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000170 struct drm_i915_gem_object *obj;
171 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700172
173 if (!(dev->driver->driver_features & DRIVER_GEM))
174 return -ENODEV;
175
Chris Wilson6299f992010-11-24 12:23:44 +0000176 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000178 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
179 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100180 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000184
Eric Anholt5a125c32008-10-22 21:40:13 -0700185 return 0;
186}
187
Dave Airlieff72145b2011-02-07 12:16:14 +1000188static int
189i915_gem_create(struct drm_file *file,
190 struct drm_device *dev,
191 uint64_t size,
192 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700193{
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300195 int ret;
196 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
Dave Airlieff72145b2011-02-07 12:16:14 +1000198 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200199 if (size == 0)
200 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700201
202 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000203 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700204 if (obj == NULL)
205 return -ENOMEM;
206
Chris Wilson05394f32010-11-08 19:18:58 +0000207 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100208 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000209 drm_gem_object_release(&obj->base);
210 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100213 }
214
Chris Wilson202f2fe2010-10-14 13:20:40 +0100215 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 trace_i915_gem_object_create(obj);
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return 0;
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223int
224i915_gem_dumb_create(struct drm_file *file,
225 struct drm_device *dev,
226 struct drm_mode_create_dumb *args)
227{
228 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000229 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000230 args->size = args->pitch * args->height;
231 return i915_gem_create(file, dev,
232 args->size, &args->handle);
233}
234
235int i915_gem_dumb_destroy(struct drm_file *file,
236 struct drm_device *dev,
237 uint32_t handle)
238{
239 return drm_gem_handle_delete(file, handle);
240}
241
242/**
243 * Creates a new mm object and returns a handle to it.
244 */
245int
246i915_gem_create_ioctl(struct drm_device *dev, void *data,
247 struct drm_file *file)
248{
249 struct drm_i915_gem_create *args = data;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
Chris Wilson05394f32010-11-08 19:18:58 +0000254static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700255{
Chris Wilson05394f32010-11-08 19:18:58 +0000256 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700257
258 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000259 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700260}
261
Eric Anholt673a3942008-07-30 12:06:12 -0700262/**
Eric Anholteb014592009-03-10 11:44:52 -0700263 * This is the fast shmem pread path, which attempts to copy_from_user directly
264 * from the backing pages of the object to the user's address space. On a
265 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
266 */
267static int
Chris Wilson05394f32010-11-08 19:18:58 +0000268i915_gem_shmem_pread_fast(struct drm_device *dev,
269 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700270 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000271 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700272{
Chris Wilson05394f32010-11-08 19:18:58 +0000273 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700274 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100275 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700276 char __user *user_data;
277 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700278
279 user_data = (char __user *) (uintptr_t) args->data_ptr;
280 remain = args->size;
281
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100285 struct page *page;
286 char *vaddr;
287 int ret;
288
Eric Anholteb014592009-03-10 11:44:52 -0700289 /* Operation in this page
290 *
Eric Anholteb014592009-03-10 11:44:52 -0700291 * page_offset = offset within page
292 * page_length = bytes to copy for this page
293 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100294 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700295 page_length = remain;
296 if ((page_offset + remain) > PAGE_SIZE)
297 page_length = PAGE_SIZE - page_offset;
298
Hugh Dickins5949eac2011-06-27 16:18:18 -0700299 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100300 if (IS_ERR(page))
301 return PTR_ERR(page);
302
303 vaddr = kmap_atomic(page);
304 ret = __copy_to_user_inatomic(user_data,
305 vaddr + page_offset,
306 page_length);
307 kunmap_atomic(vaddr);
308
309 mark_page_accessed(page);
310 page_cache_release(page);
311 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100312 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700313
314 remain -= page_length;
315 user_data += page_length;
316 offset += page_length;
317 }
318
Chris Wilson4f27b752010-10-14 15:26:45 +0100319 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700320}
321
Daniel Vetter8c599672011-12-14 13:57:31 +0100322static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100323__copy_to_user_swizzled(char __user *cpu_vaddr,
324 const char *gpu_vaddr, int gpu_offset,
325 int length)
326{
327 int ret, cpu_offset = 0;
328
329 while (length > 0) {
330 int cacheline_end = ALIGN(gpu_offset + 1, 64);
331 int this_length = min(cacheline_end - gpu_offset, length);
332 int swizzled_gpu_offset = gpu_offset ^ 64;
333
334 ret = __copy_to_user(cpu_vaddr + cpu_offset,
335 gpu_vaddr + swizzled_gpu_offset,
336 this_length);
337 if (ret)
338 return ret + length;
339
340 cpu_offset += this_length;
341 gpu_offset += this_length;
342 length -= this_length;
343 }
344
345 return 0;
346}
347
348static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100349__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
350 const char *cpu_vaddr,
351 int length)
352{
353 int ret, cpu_offset = 0;
354
355 while (length > 0) {
356 int cacheline_end = ALIGN(gpu_offset + 1, 64);
357 int this_length = min(cacheline_end - gpu_offset, length);
358 int swizzled_gpu_offset = gpu_offset ^ 64;
359
360 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
361 cpu_vaddr + cpu_offset,
362 this_length);
363 if (ret)
364 return ret + length;
365
366 cpu_offset += this_length;
367 gpu_offset += this_length;
368 length -= this_length;
369 }
370
371 return 0;
372}
373
Eric Anholteb014592009-03-10 11:44:52 -0700374/**
375 * This is the fallback shmem pread path, which allocates temporary storage
376 * in kernel space to copy_to_user into outside of the struct_mutex, so we
377 * can copy out of the object's backing pages while holding the struct mutex
378 * and not take page faults.
379 */
380static int
Chris Wilson05394f32010-11-08 19:18:58 +0000381i915_gem_shmem_pread_slow(struct drm_device *dev,
382 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700383 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000384 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700385{
Chris Wilson05394f32010-11-08 19:18:58 +0000386 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100387 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700388 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100389 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100390 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100391 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter8461d222011-12-14 13:57:32 +0100393 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700394 remain = args->size;
395
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700397
Eric Anholteb014592009-03-10 11:44:52 -0700398 offset = args->offset;
399
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 mutex_unlock(&dev->struct_mutex);
401
Eric Anholteb014592009-03-10 11:44:52 -0700402 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100403 struct page *page;
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100405
Eric Anholteb014592009-03-10 11:44:52 -0700406 /* Operation in this page
407 *
Eric Anholteb014592009-03-10 11:44:52 -0700408 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700409 * page_length = bytes to copy for this page
410 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100411 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700412 page_length = remain;
413 if ((shmem_page_offset + page_length) > PAGE_SIZE)
414 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Hugh Dickins5949eac2011-06-27 16:18:18 -0700416 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Jesper Juhlb65552f2011-06-12 20:53:44 +0000417 if (IS_ERR(page)) {
418 ret = PTR_ERR(page);
419 goto out;
420 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
423 (page_to_phys(page) & (1 << 17)) != 0;
424
425 vaddr = kmap(page);
426 if (page_do_bit17_swizzling)
427 ret = __copy_to_user_swizzled(user_data,
428 vaddr, shmem_page_offset,
429 page_length);
430 else
431 ret = __copy_to_user(user_data,
432 vaddr + shmem_page_offset,
433 page_length);
434 kunmap(page);
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsone5281cc2010-10-28 13:45:36 +0100436 mark_page_accessed(page);
437 page_cache_release(page);
438
Daniel Vetter8461d222011-12-14 13:57:32 +0100439 if (ret) {
440 ret = -EFAULT;
441 goto out;
442 }
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset += page_length;
447 }
448
Chris Wilson4f27b752010-10-14 15:26:45 +0100449out:
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 mutex_lock(&dev->struct_mutex);
451 /* Fixup: Kill any reinstated backing storage pages */
452 if (obj->madv == __I915_MADV_PURGED)
453 i915_gem_object_truncate(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700466{
467 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100469 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700470
Chris Wilson51311d02010-11-17 09:10:42 +0000471 if (args->size == 0)
472 return 0;
473
474 if (!access_ok(VERIFY_WRITE,
475 (char __user *)(uintptr_t)args->data_ptr,
476 args->size))
477 return -EFAULT;
478
479 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
480 args->size);
481 if (ret)
482 return -EFAULT;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100485 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700487
Chris Wilson05394f32010-11-08 19:18:58 +0000488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100490 ret = -ENOENT;
491 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 }
Eric Anholt673a3942008-07-30 12:06:12 -0700493
Chris Wilson7dcd2492010-09-26 20:21:44 +0100494 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000495 if (args->offset > obj->base.size ||
496 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100497 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100498 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100499 }
500
Chris Wilsondb53a302011-02-03 11:57:46 +0000501 trace_i915_gem_object_pread(obj, args->offset, args->size);
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503 ret = i915_gem_object_set_cpu_read_domain_range(obj,
504 args->offset,
505 args->size);
506 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100507 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100508
509 ret = -EFAULT;
510 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000511 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100512 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000513 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700514
Chris Wilson35b62a82010-09-26 20:23:38 +0100515out:
Chris Wilson05394f32010-11-08 19:18:58 +0000516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100517unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100518 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700520}
521
Keith Packard0839ccb2008-10-30 19:38:48 -0700522/* This is the fast write path which cannot handle
523 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700524 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700525
Keith Packard0839ccb2008-10-30 19:38:48 -0700526static inline int
527fast_user_write(struct io_mapping *mapping,
528 loff_t page_base, int page_offset,
529 char __user *user_data,
530 int length)
531{
532 char *vaddr_atomic;
533 unsigned long unwritten;
534
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700535 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700536 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
537 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700538 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100539 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700540}
541
542/* Here's the write path which can sleep for
543 * page faults
544 */
545
Chris Wilsonab34c222010-05-27 14:15:35 +0100546static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700547slow_kernel_write(struct io_mapping *mapping,
548 loff_t gtt_base, int gtt_offset,
549 struct page *user_page, int user_offset,
550 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700551{
Chris Wilsonab34c222010-05-27 14:15:35 +0100552 char __iomem *dst_vaddr;
553 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700554
Chris Wilsonab34c222010-05-27 14:15:35 +0100555 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
556 src_vaddr = kmap(user_page);
557
558 memcpy_toio(dst_vaddr + gtt_offset,
559 src_vaddr + user_offset,
560 length);
561
562 kunmap(user_page);
563 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Chris Wilson05394f32010-11-08 19:18:58 +0000571i915_gem_gtt_pwrite_fast(struct drm_device *dev,
572 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700573 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700581
582 user_data = (char __user *) (uintptr_t) args->data_ptr;
583 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700584
Chris Wilson05394f32010-11-08 19:18:58 +0000585 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700586
587 while (remain > 0) {
588 /* Operation in this page
589 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 * page_base = page offset within aperture
591 * page_offset = offset within page
592 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700593 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100594 page_base = offset & PAGE_MASK;
595 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 page_length = remain;
597 if ((page_offset + remain) > PAGE_SIZE)
598 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 * source page isn't available. Return the error and we'll
602 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100604 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
605 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100606 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Keith Packard0839ccb2008-10-30 19:38:48 -0700608 remain -= page_length;
609 user_data += page_length;
610 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700611 }
Eric Anholt673a3942008-07-30 12:06:12 -0700612
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100613 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700614}
615
Eric Anholt3de09aa2009-03-09 09:42:23 -0700616/**
617 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
618 * the memory and maps it using kmap_atomic for copying.
619 *
620 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
621 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
622 */
Eric Anholt3043c602008-10-02 12:24:47 -0700623static int
Chris Wilson05394f32010-11-08 19:18:58 +0000624i915_gem_gtt_pwrite_slow(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700626 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000627 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700628{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700629 drm_i915_private_t *dev_priv = dev->dev_private;
630 ssize_t remain;
631 loff_t gtt_page_base, offset;
632 loff_t first_data_page, last_data_page, num_pages;
633 loff_t pinned_pages, i;
634 struct page **user_pages;
635 struct mm_struct *mm = current->mm;
636 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700637 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638 uint64_t data_ptr = args->data_ptr;
639
640 remain = args->size;
641
642 /* Pin the user pages containing the data. We can't fault while
643 * holding the struct mutex, and all of the pwrite implementations
644 * want to hold it while dereferencing the user data.
645 */
646 first_data_page = data_ptr / PAGE_SIZE;
647 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
648 num_pages = last_data_page - first_data_page + 1;
649
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100650 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 if (user_pages == NULL)
652 return -ENOMEM;
653
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100654 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 down_read(&mm->mmap_sem);
656 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
657 num_pages, 0, 0, user_pages, NULL);
658 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100659 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 if (pinned_pages < num_pages) {
661 ret = -EFAULT;
662 goto out_unpin_pages;
663 }
664
Chris Wilsond9e86c02010-11-10 16:40:20 +0000665 ret = i915_gem_object_set_to_gtt_domain(obj, true);
666 if (ret)
667 goto out_unpin_pages;
668
669 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100671 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
675 while (remain > 0) {
676 /* Operation in this page
677 *
678 * gtt_page_base = page offset within aperture
679 * gtt_page_offset = offset within page in aperture
680 * data_page_index = page number in get_user_pages return
681 * data_page_offset = offset with data_page_index page.
682 * page_length = bytes to copy for this page
683 */
684 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100685 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100687 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 page_length = remain;
690 if ((gtt_page_offset + page_length) > PAGE_SIZE)
691 page_length = PAGE_SIZE - gtt_page_offset;
692 if ((data_page_offset + page_length) > PAGE_SIZE)
693 page_length = PAGE_SIZE - data_page_offset;
694
Chris Wilsonab34c222010-05-27 14:15:35 +0100695 slow_kernel_write(dev_priv->mm.gtt_mapping,
696 gtt_page_base, gtt_page_offset,
697 user_pages[data_page_index],
698 data_page_offset,
699 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700700
701 remain -= page_length;
702 offset += page_length;
703 data_ptr += page_length;
704 }
705
Eric Anholt3de09aa2009-03-09 09:42:23 -0700706out_unpin_pages:
707 for (i = 0; i < pinned_pages; i++)
708 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700709 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700710
711 return ret;
712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714/**
715 * This is the fast shmem pwrite path, which attempts to directly
716 * copy_from_user into the kmapped pages backing the object.
717 */
Eric Anholt673a3942008-07-30 12:06:12 -0700718static int
Chris Wilson05394f32010-11-08 19:18:58 +0000719i915_gem_shmem_pwrite_fast(struct drm_device *dev,
720 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700721 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000722 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700723{
Chris Wilson05394f32010-11-08 19:18:58 +0000724 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700727 char __user *user_data;
728 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 user_data = (char __user *) (uintptr_t) args->data_ptr;
731 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000734 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700735
Eric Anholt40123c12009-03-09 13:42:30 -0700736 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100737 struct page *page;
738 char *vaddr;
739 int ret;
740
Eric Anholt40123c12009-03-09 13:42:30 -0700741 /* Operation in this page
742 *
Eric Anholt40123c12009-03-09 13:42:30 -0700743 * page_offset = offset within page
744 * page_length = bytes to copy for this page
745 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100746 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700747 page_length = remain;
748 if ((page_offset + remain) > PAGE_SIZE)
749 page_length = PAGE_SIZE - page_offset;
750
Hugh Dickins5949eac2011-06-27 16:18:18 -0700751 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100752 if (IS_ERR(page))
753 return PTR_ERR(page);
754
Daniel Vetter130c2562011-09-17 20:55:46 +0200755 vaddr = kmap_atomic(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100756 ret = __copy_from_user_inatomic(vaddr + page_offset,
757 user_data,
758 page_length);
Daniel Vetter130c2562011-09-17 20:55:46 +0200759 kunmap_atomic(vaddr);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760
761 set_page_dirty(page);
762 mark_page_accessed(page);
763 page_cache_release(page);
764
765 /* If we get a fault while copying data, then (presumably) our
766 * source page isn't available. Return the error and we'll
767 * retry in the slow path.
768 */
769 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100770 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700771
772 remain -= page_length;
773 user_data += page_length;
774 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700775 }
776
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100777 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700778}
779
780/**
781 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
782 * the memory and maps it using kmap_atomic for copying.
783 *
784 * This avoids taking mmap_sem for faulting on the user's address while the
785 * struct_mutex is held.
786 */
787static int
Chris Wilson05394f32010-11-08 19:18:58 +0000788i915_gem_shmem_pwrite_slow(struct drm_device *dev,
789 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700790 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000791 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700792{
Chris Wilson05394f32010-11-08 19:18:58 +0000793 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700794 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100795 loff_t offset;
796 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100797 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100798 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700799
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700801 remain = args->size;
802
Daniel Vetter8c599672011-12-14 13:57:31 +0100803 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Eric Anholt40123c12009-03-09 13:42:30 -0700805 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 mutex_unlock(&dev->struct_mutex);
809
Eric Anholt40123c12009-03-09 13:42:30 -0700810 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 struct page *page;
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Eric Anholt40123c12009-03-09 13:42:30 -0700814 /* Operation in this page
815 *
Eric Anholt40123c12009-03-09 13:42:30 -0700816 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700817 * page_length = bytes to copy for this page
818 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100819 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
821 page_length = remain;
822 if ((shmem_page_offset + page_length) > PAGE_SIZE)
823 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700824
Hugh Dickins5949eac2011-06-27 16:18:18 -0700825 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 if (IS_ERR(page)) {
827 ret = PTR_ERR(page);
828 goto out;
829 }
830
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
832 (page_to_phys(page) & (1 << 17)) != 0;
833
834 vaddr = kmap(page);
835 if (page_do_bit17_swizzling)
836 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
837 user_data,
838 page_length);
839 else
840 ret = __copy_from_user(vaddr + shmem_page_offset,
841 user_data,
842 page_length);
843 kunmap(page);
Eric Anholt40123c12009-03-09 13:42:30 -0700844
Chris Wilsone5281cc2010-10-28 13:45:36 +0100845 set_page_dirty(page);
846 mark_page_accessed(page);
847 page_cache_release(page);
848
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 if (ret) {
850 ret = -EFAULT;
851 goto out;
852 }
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100855 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700856 offset += page_length;
857 }
858
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100859out:
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 mutex_lock(&dev->struct_mutex);
861 /* Fixup: Kill any reinstated backing storage pages */
862 if (obj->madv == __I915_MADV_PURGED)
863 i915_gem_object_truncate(obj);
864 /* and flush dirty cachelines in case the object isn't in the cpu write
865 * domain anymore. */
866 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
867 i915_gem_clflush_object(obj);
868 intel_gtt_chipset_flush();
869 }
Eric Anholt40123c12009-03-09 13:42:30 -0700870
871 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700872}
873
874/**
875 * Writes data to the object referenced by handle.
876 *
877 * On error, the contents of the buffer that were to be modified are undefined.
878 */
879int
880i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100881 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700882{
883 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000884 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000885 int ret;
886
887 if (args->size == 0)
888 return 0;
889
890 if (!access_ok(VERIFY_READ,
891 (char __user *)(uintptr_t)args->data_ptr,
892 args->size))
893 return -EFAULT;
894
895 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
896 args->size);
897 if (ret)
898 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100900 ret = i915_mutex_lock_interruptible(dev);
901 if (ret)
902 return ret;
903
Chris Wilson05394f32010-11-08 19:18:58 +0000904 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000905 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100906 ret = -ENOENT;
907 goto unlock;
908 }
Eric Anholt673a3942008-07-30 12:06:12 -0700909
Chris Wilson7dcd2492010-09-26 20:21:44 +0100910 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000911 if (args->offset > obj->base.size ||
912 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100913 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100914 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100915 }
916
Chris Wilsondb53a302011-02-03 11:57:46 +0000917 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
918
Eric Anholt673a3942008-07-30 12:06:12 -0700919 /* We can only do the GTT pwrite on untiled buffers, as otherwise
920 * it would end up going through the fenced access, and we'll get
921 * different detiling behavior between reading and writing.
922 * pread/pwrite currently are reading and writing from the CPU
923 * perspective, requiring manual detiling by the client.
924 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 goto out;
928 }
929
930 if (obj->gtt_space &&
931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +0100932 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 if (ret)
934 goto out;
935
Chris Wilsond9e86c02010-11-10 16:40:20 +0000936 ret = i915_gem_object_set_to_gtt_domain(obj, true);
937 if (ret)
938 goto out_unpin;
939
940 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100941 if (ret)
942 goto out_unpin;
943
944 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
945 if (ret == -EFAULT)
946 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
947
948out_unpin:
949 i915_gem_object_unpin(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100951 if (ret != -EFAULT)
952 goto out;
953 /* Fall through to the shmfs paths because the gtt paths might
954 * fail with non-page-backed user pointers (e.g. gtt mappings
955 * when moving data between textures). */
Eric Anholt40123c12009-03-09 13:42:30 -0700956 }
Eric Anholt673a3942008-07-30 12:06:12 -0700957
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100958 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
959 if (ret)
960 goto out;
961
962 ret = -EFAULT;
963 if (!i915_gem_object_needs_bit17_swizzle(obj))
964 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
965 if (ret == -EFAULT)
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
967
Chris Wilson35b62a82010-09-26 20:23:38 +0100968out:
Chris Wilson05394f32010-11-08 19:18:58 +0000969 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100970unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100971 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700972 return ret;
973}
974
975/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800976 * Called when user space prepares to use an object with the CPU, either
977 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
979int
980i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800985 uint32_t read_domains = args->read_domains;
986 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700987 int ret;
988
989 if (!(dev->driver->driver_features & DRIVER_GEM))
990 return -ENODEV;
991
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100993 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800994 return -EINVAL;
995
Chris Wilson21d509e2009-06-06 09:46:02 +0100996 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 return -EINVAL;
998
999 /* Having something in the write domain implies it's in the read
1000 * domain, and only that read domain. Enforce that in the request.
1001 */
1002 if (write_domain != 0 && read_domains != write_domain)
1003 return -EINVAL;
1004
Chris Wilson76c1dec2010-09-25 11:22:51 +01001005 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001006 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001010 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001011 ret = -ENOENT;
1012 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001014
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001015 if (read_domains & I915_GEM_DOMAIN_GTT) {
1016 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001017
1018 /* Silently promote "you're not bound, there was nothing to do"
1019 * to success, since the client was just asking us to
1020 * make sure everything was done.
1021 */
1022 if (ret == -EINVAL)
1023 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001024 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001025 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001026 }
1027
Chris Wilson05394f32010-11-08 19:18:58 +00001028 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001029unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001030 mutex_unlock(&dev->struct_mutex);
1031 return ret;
1032}
1033
1034/**
1035 * Called when user space has done writes to this buffer
1036 */
1037int
1038i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
1041 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 int ret = 0;
1044
1045 if (!(dev->driver->driver_features & DRIVER_GEM))
1046 return -ENODEV;
1047
Chris Wilson76c1dec2010-09-25 11:22:51 +01001048 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001049 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001050 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001056 }
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001060 i915_gem_object_flush_cpu_write_domain(obj);
1061
Chris Wilson05394f32010-11-08 19:18:58 +00001062 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001063unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001064 mutex_unlock(&dev->struct_mutex);
1065 return ret;
1066}
1067
1068/**
1069 * Maps the contents of an object, returning the address it is mapped
1070 * into.
1071 *
1072 * While the mapping holds a reference on the contents of the object, it doesn't
1073 * imply a ref on the object itself.
1074 */
1075int
1076i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001077 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001078{
1079 struct drm_i915_gem_mmap *args = data;
1080 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 unsigned long addr;
1082
1083 if (!(dev->driver->driver_features & DRIVER_GEM))
1084 return -ENODEV;
1085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001087 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001088 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001089
Eric Anholt673a3942008-07-30 12:06:12 -07001090 down_write(&current->mm->mmap_sem);
1091 addr = do_mmap(obj->filp, 0, args->size,
1092 PROT_READ | PROT_WRITE, MAP_SHARED,
1093 args->offset);
1094 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001095 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001096 if (IS_ERR((void *)addr))
1097 return addr;
1098
1099 args->addr_ptr = (uint64_t) addr;
1100
1101 return 0;
1102}
1103
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104/**
1105 * i915_gem_fault - fault a page into the GTT
1106 * vma: VMA in question
1107 * vmf: fault info
1108 *
1109 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1110 * from userspace. The fault handler takes care of binding the object to
1111 * the GTT (if needed), allocating and programming a fence register (again,
1112 * only if needed based on whether the old reg is still valid or the object
1113 * is tiled) and inserting a new PTE into the faulting process.
1114 *
1115 * Note that the faulting process may involve evicting existing objects
1116 * from the GTT and/or fence registers to make room. So performance may
1117 * suffer if the GTT working set is large or there are few fence registers
1118 * left.
1119 */
1120int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1121{
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1123 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001124 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001125 pgoff_t page_offset;
1126 unsigned long pfn;
1127 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001128 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001129
1130 /* We don't use vmf->pgoff since that has the fake offset */
1131 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1132 PAGE_SHIFT;
1133
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 ret = i915_mutex_lock_interruptible(dev);
1135 if (ret)
1136 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001137
Chris Wilsondb53a302011-02-03 11:57:46 +00001138 trace_i915_gem_object_fault(obj, page_offset, true, write);
1139
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001140 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001141 if (!obj->map_and_fenceable) {
1142 ret = i915_gem_object_unbind(obj);
1143 if (ret)
1144 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001145 }
Chris Wilson05394f32010-11-08 19:18:58 +00001146 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001147 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001148 if (ret)
1149 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150
Eric Anholte92d03b2011-06-14 16:43:09 -07001151 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1152 if (ret)
1153 goto unlock;
1154 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001155
Daniel Vetter74898d72012-02-15 23:50:22 +01001156 if (!obj->has_global_gtt_mapping)
1157 i915_gem_gtt_bind_object(obj, obj->cache_level);
1158
Chris Wilsond9e86c02010-11-10 16:40:20 +00001159 if (obj->tiling_mode == I915_TILING_NONE)
1160 ret = i915_gem_object_put_fence(obj);
1161 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001162 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001163 if (ret)
1164 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001165
Chris Wilson05394f32010-11-08 19:18:58 +00001166 if (i915_gem_object_is_inactive(obj))
1167 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001168
Chris Wilson6299f992010-11-24 12:23:44 +00001169 obj->fault_mappable = true;
1170
Chris Wilson05394f32010-11-08 19:18:58 +00001171 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001172 page_offset;
1173
1174 /* Finally, remap it using the new GTT offset */
1175 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001176unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001177 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001178out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001179 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001180 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001181 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001182 /* Give the error handler a chance to run and move the
1183 * objects off the GPU active list. Next time we service the
1184 * fault, we should be able to transition the page into the
1185 * GTT without touching the GPU (and so avoid further
1186 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1187 * with coherency, just lost writes.
1188 */
Chris Wilson045e7692010-11-07 09:18:22 +00001189 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001190 case 0:
1191 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001192 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001193 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001194 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001196 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001197 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 }
1199}
1200
1201/**
Chris Wilson901782b2009-07-10 08:18:50 +01001202 * i915_gem_release_mmap - remove physical page mappings
1203 * @obj: obj in question
1204 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001205 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001206 * relinquish ownership of the pages back to the system.
1207 *
1208 * It is vital that we remove the page mapping if we have mapped a tiled
1209 * object through the GTT and then lose the fence register due to
1210 * resource pressure. Similarly if the object has been moved out of the
1211 * aperture, than pages mapped into userspace must be revoked. Removing the
1212 * mapping will then trigger a page fault on the next user access, allowing
1213 * fixup by i915_gem_fault().
1214 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001215void
Chris Wilson05394f32010-11-08 19:18:58 +00001216i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001217{
Chris Wilson6299f992010-11-24 12:23:44 +00001218 if (!obj->fault_mappable)
1219 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001220
Chris Wilsonf6e47882011-03-20 21:09:12 +00001221 if (obj->base.dev->dev_mapping)
1222 unmap_mapping_range(obj->base.dev->dev_mapping,
1223 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1224 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001225
Chris Wilson6299f992010-11-24 12:23:44 +00001226 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001227}
1228
Chris Wilson92b88ae2010-11-09 11:47:32 +00001229static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001230i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001231{
Chris Wilsone28f8712011-07-18 13:11:49 -07001232 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001233
1234 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001235 tiling_mode == I915_TILING_NONE)
1236 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001237
1238 /* Previous chips need a power-of-two fence region when tiling */
1239 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001240 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001241 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001242 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001243
Chris Wilsone28f8712011-07-18 13:11:49 -07001244 while (gtt_size < size)
1245 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001246
Chris Wilsone28f8712011-07-18 13:11:49 -07001247 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001248}
1249
Jesse Barnesde151cf2008-11-12 10:03:55 -08001250/**
1251 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1252 * @obj: object to check
1253 *
1254 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001255 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001256 */
1257static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001258i915_gem_get_gtt_alignment(struct drm_device *dev,
1259 uint32_t size,
1260 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001262 /*
1263 * Minimum alignment is 4k (GTT page size), but might be greater
1264 * if a fence register is needed for the object.
1265 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001266 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001267 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268 return 4096;
1269
1270 /*
1271 * Previous chips need to be aligned to the size of the smallest
1272 * fence register that can contain the object.
1273 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001274 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001275}
1276
Daniel Vetter5e783302010-11-14 22:32:36 +01001277/**
1278 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1279 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001280 * @dev: the device
1281 * @size: size of the object
1282 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001283 *
1284 * Return the required GTT alignment for an object, only taking into account
1285 * unfenced tiled surface requirements.
1286 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001287uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001288i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1289 uint32_t size,
1290 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001291{
Daniel Vetter5e783302010-11-14 22:32:36 +01001292 /*
1293 * Minimum alignment is 4k (GTT page size) for sane hw.
1294 */
1295 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001296 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001297 return 4096;
1298
Chris Wilsone28f8712011-07-18 13:11:49 -07001299 /* Previous hardware however needs to be aligned to a power-of-two
1300 * tile height. The simplest method for determining this is to reuse
1301 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001302 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001303 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001304}
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306int
Dave Airlieff72145b2011-02-07 12:16:14 +10001307i915_gem_mmap_gtt(struct drm_file *file,
1308 struct drm_device *dev,
1309 uint32_t handle,
1310 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311{
Chris Wilsonda761a62010-10-27 17:37:08 +01001312 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001313 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001314 int ret;
1315
1316 if (!(dev->driver->driver_features & DRIVER_GEM))
1317 return -ENODEV;
1318
Chris Wilson76c1dec2010-09-25 11:22:51 +01001319 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001321 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001322
Dave Airlieff72145b2011-02-07 12:16:14 +10001323 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001324 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001325 ret = -ENOENT;
1326 goto unlock;
1327 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001328
Chris Wilson05394f32010-11-08 19:18:58 +00001329 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001330 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001331 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001332 }
1333
Chris Wilson05394f32010-11-08 19:18:58 +00001334 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001335 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001336 ret = -EINVAL;
1337 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001338 }
1339
Chris Wilson05394f32010-11-08 19:18:58 +00001340 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001341 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001342 if (ret)
1343 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344 }
1345
Dave Airlieff72145b2011-02-07 12:16:14 +10001346 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001348out:
Chris Wilson05394f32010-11-08 19:18:58 +00001349 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001350unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001352 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001353}
1354
Dave Airlieff72145b2011-02-07 12:16:14 +10001355/**
1356 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1357 * @dev: DRM device
1358 * @data: GTT mapping ioctl data
1359 * @file: GEM object info
1360 *
1361 * Simply returns the fake offset to userspace so it can mmap it.
1362 * The mmap call will end up in drm_gem_mmap(), which will set things
1363 * up so we can get faults in the handler above.
1364 *
1365 * The fault handler will take care of binding the object into the GTT
1366 * (since it may have been evicted to make room for something), allocating
1367 * a fence register, and mapping the appropriate aperture address into
1368 * userspace.
1369 */
1370int
1371i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1372 struct drm_file *file)
1373{
1374 struct drm_i915_gem_mmap_gtt *args = data;
1375
1376 if (!(dev->driver->driver_features & DRIVER_GEM))
1377 return -ENODEV;
1378
1379 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1380}
1381
1382
Chris Wilsone5281cc2010-10-28 13:45:36 +01001383static int
Chris Wilson05394f32010-11-08 19:18:58 +00001384i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001385 gfp_t gfpmask)
1386{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001387 int page_count, i;
1388 struct address_space *mapping;
1389 struct inode *inode;
1390 struct page *page;
1391
1392 /* Get the list of pages out of our struct file. They'll be pinned
1393 * at this point until we release them.
1394 */
Chris Wilson05394f32010-11-08 19:18:58 +00001395 page_count = obj->base.size / PAGE_SIZE;
1396 BUG_ON(obj->pages != NULL);
1397 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1398 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001399 return -ENOMEM;
1400
Chris Wilson05394f32010-11-08 19:18:58 +00001401 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001402 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001403 gfpmask |= mapping_gfp_mask(mapping);
1404
Chris Wilsone5281cc2010-10-28 13:45:36 +01001405 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001406 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001407 if (IS_ERR(page))
1408 goto err_pages;
1409
Chris Wilson05394f32010-11-08 19:18:58 +00001410 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001411 }
1412
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001413 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001414 i915_gem_object_do_bit_17_swizzle(obj);
1415
1416 return 0;
1417
1418err_pages:
1419 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001420 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001421
Chris Wilson05394f32010-11-08 19:18:58 +00001422 drm_free_large(obj->pages);
1423 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001424 return PTR_ERR(page);
1425}
1426
Chris Wilson5cdf5882010-09-27 15:51:07 +01001427static void
Chris Wilson05394f32010-11-08 19:18:58 +00001428i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001429{
Chris Wilson05394f32010-11-08 19:18:58 +00001430 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001431 int i;
1432
Chris Wilson05394f32010-11-08 19:18:58 +00001433 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001434
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001435 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001436 i915_gem_object_save_bit_17_swizzle(obj);
1437
Chris Wilson05394f32010-11-08 19:18:58 +00001438 if (obj->madv == I915_MADV_DONTNEED)
1439 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001440
1441 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001442 if (obj->dirty)
1443 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001444
Chris Wilson05394f32010-11-08 19:18:58 +00001445 if (obj->madv == I915_MADV_WILLNEED)
1446 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001447
Chris Wilson05394f32010-11-08 19:18:58 +00001448 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001449 }
Chris Wilson05394f32010-11-08 19:18:58 +00001450 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001451
Chris Wilson05394f32010-11-08 19:18:58 +00001452 drm_free_large(obj->pages);
1453 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001454}
1455
Chris Wilson54cf91d2010-11-25 18:00:26 +00001456void
Chris Wilson05394f32010-11-08 19:18:58 +00001457i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001458 struct intel_ring_buffer *ring,
1459 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001460{
Chris Wilson05394f32010-11-08 19:18:58 +00001461 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001462 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001463
Zou Nan hai852835f2010-05-21 09:08:56 +08001464 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001465 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001466
1467 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001468 if (!obj->active) {
1469 drm_gem_object_reference(&obj->base);
1470 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001472
Eric Anholt673a3942008-07-30 12:06:12 -07001473 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001474 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1475 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001476
Chris Wilson05394f32010-11-08 19:18:58 +00001477 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001478 if (obj->fenced_gpu_access) {
1479 struct drm_i915_fence_reg *reg;
1480
1481 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1482
1483 obj->last_fenced_seqno = seqno;
1484 obj->last_fenced_ring = ring;
1485
1486 reg = &dev_priv->fence_regs[obj->fence_reg];
1487 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1488 }
1489}
1490
1491static void
1492i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1493{
1494 list_del_init(&obj->ring_list);
1495 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001496}
1497
Eric Anholtce44b0e2008-11-06 16:00:31 -08001498static void
Chris Wilson05394f32010-11-08 19:18:58 +00001499i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001500{
Chris Wilson05394f32010-11-08 19:18:58 +00001501 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001502 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001503
Chris Wilson05394f32010-11-08 19:18:58 +00001504 BUG_ON(!obj->active);
1505 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001506
1507 i915_gem_object_move_off_active(obj);
1508}
1509
1510static void
1511i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1512{
1513 struct drm_device *dev = obj->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515
1516 if (obj->pin_count != 0)
1517 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1518 else
1519 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1520
1521 BUG_ON(!list_empty(&obj->gpu_write_list));
1522 BUG_ON(!obj->active);
1523 obj->ring = NULL;
1524
1525 i915_gem_object_move_off_active(obj);
1526 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001527
1528 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001529 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001530 drm_gem_object_unreference(&obj->base);
1531
1532 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001533}
Eric Anholt673a3942008-07-30 12:06:12 -07001534
Chris Wilson963b4832009-09-20 23:03:54 +01001535/* Immediately discard the backing storage */
1536static void
Chris Wilson05394f32010-11-08 19:18:58 +00001537i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001538{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001539 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001540
Chris Wilsonae9fed62010-08-07 11:01:30 +01001541 /* Our goal here is to return as much of the memory as
1542 * is possible back to the system as we are called from OOM.
1543 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001544 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001545 */
Chris Wilson05394f32010-11-08 19:18:58 +00001546 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001547 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001548
Chris Wilsona14917e2012-02-24 21:13:38 +00001549 if (obj->base.map_list.map)
1550 drm_gem_free_mmap_offset(&obj->base);
1551
Chris Wilson05394f32010-11-08 19:18:58 +00001552 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001553}
1554
1555static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001556i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001557{
Chris Wilson05394f32010-11-08 19:18:58 +00001558 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001559}
1560
Eric Anholt673a3942008-07-30 12:06:12 -07001561static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001562i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1563 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001564{
Chris Wilson05394f32010-11-08 19:18:58 +00001565 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001566
Chris Wilson05394f32010-11-08 19:18:58 +00001567 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001568 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001569 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001570 if (obj->base.write_domain & flush_domains) {
1571 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001572
Chris Wilson05394f32010-11-08 19:18:58 +00001573 obj->base.write_domain = 0;
1574 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001575 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001576 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001577
Daniel Vetter63560392010-02-19 11:51:59 +01001578 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001579 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001580 old_write_domain);
1581 }
1582 }
1583}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001584
Daniel Vetter53d227f2012-01-25 16:32:49 +01001585static u32
1586i915_gem_get_seqno(struct drm_device *dev)
1587{
1588 drm_i915_private_t *dev_priv = dev->dev_private;
1589 u32 seqno = dev_priv->next_seqno;
1590
1591 /* reserve 0 for non-seqno */
1592 if (++dev_priv->next_seqno == 0)
1593 dev_priv->next_seqno = 1;
1594
1595 return seqno;
1596}
1597
1598u32
1599i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1600{
1601 if (ring->outstanding_lazy_request == 0)
1602 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1603
1604 return ring->outstanding_lazy_request;
1605}
1606
Chris Wilson3cce4692010-10-27 16:11:02 +01001607int
Chris Wilsondb53a302011-02-03 11:57:46 +00001608i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001609 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001610 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001611{
Chris Wilsondb53a302011-02-03 11:57:46 +00001612 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001613 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001614 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001615 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001616 int ret;
1617
1618 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001619 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Chris Wilsona71d8d92012-02-15 11:25:36 +00001621 /* Record the position of the start of the request so that
1622 * should we detect the updated seqno part-way through the
1623 * GPU processing the request, we never over-estimate the
1624 * position of the head.
1625 */
1626 request_ring_position = intel_ring_get_tail(ring);
1627
Chris Wilson3cce4692010-10-27 16:11:02 +01001628 ret = ring->add_request(ring, &seqno);
1629 if (ret)
1630 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001631
Chris Wilsondb53a302011-02-03 11:57:46 +00001632 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001633
1634 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001635 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001636 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001637 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001638 was_empty = list_empty(&ring->request_list);
1639 list_add_tail(&request->list, &ring->request_list);
1640
Chris Wilsondb53a302011-02-03 11:57:46 +00001641 if (file) {
1642 struct drm_i915_file_private *file_priv = file->driver_priv;
1643
Chris Wilson1c255952010-09-26 11:03:27 +01001644 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001645 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001646 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001647 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001648 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001649 }
Eric Anholt673a3942008-07-30 12:06:12 -07001650
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001651 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001652
Ben Gamarif65d9422009-09-14 17:48:44 -04001653 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001654 if (i915_enable_hangcheck) {
1655 mod_timer(&dev_priv->hangcheck_timer,
1656 jiffies +
1657 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1658 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001659 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001660 queue_delayed_work(dev_priv->wq,
1661 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001662 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001663 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001664}
1665
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001666static inline void
1667i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001668{
Chris Wilson1c255952010-09-26 11:03:27 +01001669 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001670
Chris Wilson1c255952010-09-26 11:03:27 +01001671 if (!file_priv)
1672 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001673
Chris Wilson1c255952010-09-26 11:03:27 +01001674 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001675 if (request->file_priv) {
1676 list_del(&request->client_list);
1677 request->file_priv = NULL;
1678 }
Chris Wilson1c255952010-09-26 11:03:27 +01001679 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001680}
1681
Chris Wilsondfaae392010-09-22 10:31:52 +01001682static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1683 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001684{
Chris Wilsondfaae392010-09-22 10:31:52 +01001685 while (!list_empty(&ring->request_list)) {
1686 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001687
Chris Wilsondfaae392010-09-22 10:31:52 +01001688 request = list_first_entry(&ring->request_list,
1689 struct drm_i915_gem_request,
1690 list);
1691
1692 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001693 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001694 kfree(request);
1695 }
1696
1697 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001698 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001699
Chris Wilson05394f32010-11-08 19:18:58 +00001700 obj = list_first_entry(&ring->active_list,
1701 struct drm_i915_gem_object,
1702 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001703
Chris Wilson05394f32010-11-08 19:18:58 +00001704 obj->base.write_domain = 0;
1705 list_del_init(&obj->gpu_write_list);
1706 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001707 }
Eric Anholt673a3942008-07-30 12:06:12 -07001708}
1709
Chris Wilson312817a2010-11-22 11:50:11 +00001710static void i915_gem_reset_fences(struct drm_device *dev)
1711{
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 int i;
1714
Daniel Vetter4b9de732011-10-09 21:52:02 +02001715 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001716 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001717 struct drm_i915_gem_object *obj = reg->obj;
1718
1719 if (!obj)
1720 continue;
1721
1722 if (obj->tiling_mode)
1723 i915_gem_release_mmap(obj);
1724
Chris Wilsond9e86c02010-11-10 16:40:20 +00001725 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1726 reg->obj->fenced_gpu_access = false;
1727 reg->obj->last_fenced_seqno = 0;
1728 reg->obj->last_fenced_ring = NULL;
1729 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001730 }
1731}
1732
Chris Wilson069efc12010-09-30 16:53:18 +01001733void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001734{
Chris Wilsondfaae392010-09-22 10:31:52 +01001735 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001736 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001737 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001738
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001739 for (i = 0; i < I915_NUM_RINGS; i++)
1740 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001741
1742 /* Remove anything from the flushing lists. The GPU cache is likely
1743 * to be lost on reset along with the data, so simply move the
1744 * lost bo to the inactive list.
1745 */
1746 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001747 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001748 struct drm_i915_gem_object,
1749 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001750
Chris Wilson05394f32010-11-08 19:18:58 +00001751 obj->base.write_domain = 0;
1752 list_del_init(&obj->gpu_write_list);
1753 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001754 }
Chris Wilson9375e442010-09-19 12:21:28 +01001755
Chris Wilsondfaae392010-09-22 10:31:52 +01001756 /* Move everything out of the GPU domains to ensure we do any
1757 * necessary invalidation upon reuse.
1758 */
Chris Wilson05394f32010-11-08 19:18:58 +00001759 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001760 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001761 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001762 {
Chris Wilson05394f32010-11-08 19:18:58 +00001763 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001764 }
Chris Wilson069efc12010-09-30 16:53:18 +01001765
1766 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001767 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001768}
1769
1770/**
1771 * This function clears the request list as sequence numbers are passed.
1772 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001773void
Chris Wilsondb53a302011-02-03 11:57:46 +00001774i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001775{
Eric Anholt673a3942008-07-30 12:06:12 -07001776 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001777 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001778
Chris Wilsondb53a302011-02-03 11:57:46 +00001779 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001780 return;
1781
Chris Wilsondb53a302011-02-03 11:57:46 +00001782 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001783
Chris Wilson78501ea2010-10-27 12:18:21 +01001784 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001785
Chris Wilson076e2c02011-01-21 10:07:18 +00001786 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001787 if (seqno >= ring->sync_seqno[i])
1788 ring->sync_seqno[i] = 0;
1789
Zou Nan hai852835f2010-05-21 09:08:56 +08001790 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001791 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001792
Zou Nan hai852835f2010-05-21 09:08:56 +08001793 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001794 struct drm_i915_gem_request,
1795 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001796
Chris Wilsondfaae392010-09-22 10:31:52 +01001797 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001798 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001799
Chris Wilsondb53a302011-02-03 11:57:46 +00001800 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001801 /* We know the GPU must have read the request to have
1802 * sent us the seqno + interrupt, so use the position
1803 * of tail of the request to update the last known position
1804 * of the GPU head.
1805 */
1806 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001807
1808 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001809 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001810 kfree(request);
1811 }
1812
1813 /* Move any buffers on the active list that are no longer referenced
1814 * by the ringbuffer to the flushing/inactive lists as appropriate.
1815 */
1816 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001817 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001818
Akshay Joshi0206e352011-08-16 15:34:10 -04001819 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001820 struct drm_i915_gem_object,
1821 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001822
Chris Wilson05394f32010-11-08 19:18:58 +00001823 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001824 break;
1825
Chris Wilson05394f32010-11-08 19:18:58 +00001826 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001827 i915_gem_object_move_to_flushing(obj);
1828 else
1829 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001830 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001831
Chris Wilsondb53a302011-02-03 11:57:46 +00001832 if (unlikely(ring->trace_irq_seqno &&
1833 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001834 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001835 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001836 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001837
Chris Wilsondb53a302011-02-03 11:57:46 +00001838 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001839}
1840
1841void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001842i915_gem_retire_requests(struct drm_device *dev)
1843{
1844 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001845 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001846
Chris Wilsonbe726152010-07-23 23:18:50 +01001847 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001848 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001849
1850 /* We must be careful that during unbind() we do not
1851 * accidentally infinitely recurse into retire requests.
1852 * Currently:
1853 * retire -> free -> unbind -> wait -> retire_ring
1854 */
Chris Wilson05394f32010-11-08 19:18:58 +00001855 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001856 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001857 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001858 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001859 }
1860
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001862 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001863}
1864
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001865static void
Eric Anholt673a3942008-07-30 12:06:12 -07001866i915_gem_retire_work_handler(struct work_struct *work)
1867{
1868 drm_i915_private_t *dev_priv;
1869 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001870 bool idle;
1871 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001872
1873 dev_priv = container_of(work, drm_i915_private_t,
1874 mm.retire_work.work);
1875 dev = dev_priv->dev;
1876
Chris Wilson891b48c2010-09-29 12:26:37 +01001877 /* Come back later if the device is busy... */
1878 if (!mutex_trylock(&dev->struct_mutex)) {
1879 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1880 return;
1881 }
1882
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001883 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001884
Chris Wilson0a587052011-01-09 21:05:44 +00001885 /* Send a periodic flush down the ring so we don't hold onto GEM
1886 * objects indefinitely.
1887 */
1888 idle = true;
1889 for (i = 0; i < I915_NUM_RINGS; i++) {
1890 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1891
1892 if (!list_empty(&ring->gpu_write_list)) {
1893 struct drm_i915_gem_request *request;
1894 int ret;
1895
Chris Wilsondb53a302011-02-03 11:57:46 +00001896 ret = i915_gem_flush_ring(ring,
1897 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001898 request = kzalloc(sizeof(*request), GFP_KERNEL);
1899 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001900 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001901 kfree(request);
1902 }
1903
1904 idle &= list_empty(&ring->request_list);
1905 }
1906
1907 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001908 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001909
Eric Anholt673a3942008-07-30 12:06:12 -07001910 mutex_unlock(&dev->struct_mutex);
1911}
1912
Chris Wilsondb53a302011-02-03 11:57:46 +00001913/**
1914 * Waits for a sequence number to be signaled, and cleans up the
1915 * request and object lists appropriately for that event.
1916 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001917int
Chris Wilsondb53a302011-02-03 11:57:46 +00001918i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001919 uint32_t seqno,
1920 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001921{
Chris Wilsondb53a302011-02-03 11:57:46 +00001922 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001923 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001924 int ret = 0;
1925
1926 BUG_ON(seqno == 0);
1927
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001928 if (atomic_read(&dev_priv->mm.wedged)) {
1929 struct completion *x = &dev_priv->error_completion;
1930 bool recovery_complete;
1931 unsigned long flags;
1932
1933 /* Give the error handler a chance to run. */
1934 spin_lock_irqsave(&x->wait.lock, flags);
1935 recovery_complete = x->done > 0;
1936 spin_unlock_irqrestore(&x->wait.lock, flags);
1937
1938 return recovery_complete ? -EIO : -EAGAIN;
1939 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001940
Chris Wilson5d97eb62010-11-10 20:40:02 +00001941 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001942 struct drm_i915_gem_request *request;
1943
1944 request = kzalloc(sizeof(*request), GFP_KERNEL);
1945 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001946 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001947
Chris Wilsondb53a302011-02-03 11:57:46 +00001948 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001949 if (ret) {
1950 kfree(request);
1951 return ret;
1952 }
1953
1954 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001955 }
1956
Chris Wilson78501ea2010-10-27 12:18:21 +01001957 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001958 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001959 ier = I915_READ(DEIER) | I915_READ(GTIER);
1960 else
1961 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001962 if (!ier) {
1963 DRM_ERROR("something (likely vbetool) disabled "
1964 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001965 ring->dev->driver->irq_preinstall(ring->dev);
1966 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001967 }
1968
Chris Wilsondb53a302011-02-03 11:57:46 +00001969 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001970
Chris Wilsonb2223492010-10-27 15:27:33 +01001971 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001972 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001973 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001974 ret = wait_event_interruptible(ring->irq_queue,
1975 i915_seqno_passed(ring->get_seqno(ring), seqno)
1976 || atomic_read(&dev_priv->mm.wedged));
1977 else
1978 wait_event(ring->irq_queue,
1979 i915_seqno_passed(ring->get_seqno(ring), seqno)
1980 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001981
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001982 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001983 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1984 seqno) ||
1985 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001986 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001987 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001988
Chris Wilsondb53a302011-02-03 11:57:46 +00001989 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001990 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001991 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001992 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001993
Eric Anholt673a3942008-07-30 12:06:12 -07001994 /* Directly dispatch request retiring. While we have the work queue
1995 * to handle this, the waiter on a request often wants an associated
1996 * buffer to have made it to the inactive list, and we would need
1997 * a separate wait queue to handle that.
1998 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001999 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00002000 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002001
2002 return ret;
2003}
2004
Daniel Vetter48764bf2009-09-15 22:57:32 +02002005/**
Eric Anholt673a3942008-07-30 12:06:12 -07002006 * Ensures that all rendering to the object has completed and the object is
2007 * safe to unbind from the GTT or access from the CPU.
2008 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002009int
Chris Wilsonce453d82011-02-21 14:43:56 +00002010i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002011{
Eric Anholt673a3942008-07-30 12:06:12 -07002012 int ret;
2013
Eric Anholte47c68e2008-11-14 13:35:19 -08002014 /* This function only exists to support waiting for existing rendering,
2015 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002016 */
Chris Wilson05394f32010-11-08 19:18:58 +00002017 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002018
2019 /* If there is rendering queued on the buffer being evicted, wait for
2020 * it.
2021 */
Chris Wilson05394f32010-11-08 19:18:58 +00002022 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002023 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
2024 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002025 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002026 return ret;
2027 }
2028
2029 return 0;
2030}
2031
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002032static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2033{
2034 u32 old_write_domain, old_read_domains;
2035
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002036 /* Act a barrier for all accesses through the GTT */
2037 mb();
2038
2039 /* Force a pagefault for domain tracking on next user access */
2040 i915_gem_release_mmap(obj);
2041
Keith Packardb97c3d92011-06-24 21:02:59 -07002042 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2043 return;
2044
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002045 old_read_domains = obj->base.read_domains;
2046 old_write_domain = obj->base.write_domain;
2047
2048 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2049 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2050
2051 trace_i915_gem_object_change_domain(obj,
2052 old_read_domains,
2053 old_write_domain);
2054}
2055
Eric Anholt673a3942008-07-30 12:06:12 -07002056/**
2057 * Unbinds an object from the GTT aperture.
2058 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002059int
Chris Wilson05394f32010-11-08 19:18:58 +00002060i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002061{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002062 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002063 int ret = 0;
2064
Chris Wilson05394f32010-11-08 19:18:58 +00002065 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002066 return 0;
2067
Chris Wilson05394f32010-11-08 19:18:58 +00002068 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002069 DRM_ERROR("Attempting to unbind pinned buffer\n");
2070 return -EINVAL;
2071 }
2072
Chris Wilsona8198ee2011-04-13 22:04:09 +01002073 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002074 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002075 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002076 /* Continue on if we fail due to EIO, the GPU is hung so we
2077 * should be safe and we need to cleanup or else we might
2078 * cause memory corruption through use-after-free.
2079 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002080
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002081 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002082
2083 /* Move the object to the CPU domain to ensure that
2084 * any possible CPU writes while it's not in the GTT
2085 * are flushed when we go to remap it.
2086 */
2087 if (ret == 0)
2088 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2089 if (ret == -ERESTARTSYS)
2090 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002091 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002092 /* In the event of a disaster, abandon all caches and
2093 * hope for the best.
2094 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002095 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002096 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002097 }
Eric Anholt673a3942008-07-30 12:06:12 -07002098
Daniel Vetter96b47b62009-12-15 17:50:00 +01002099 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002100 ret = i915_gem_object_put_fence(obj);
2101 if (ret == -ERESTARTSYS)
2102 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002103
Chris Wilsondb53a302011-02-03 11:57:46 +00002104 trace_i915_gem_object_unbind(obj);
2105
Daniel Vetter74898d72012-02-15 23:50:22 +01002106 if (obj->has_global_gtt_mapping)
2107 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002108 if (obj->has_aliasing_ppgtt_mapping) {
2109 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2110 obj->has_aliasing_ppgtt_mapping = 0;
2111 }
Daniel Vetter74163902012-02-15 23:50:21 +01002112 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002113
Chris Wilsone5281cc2010-10-28 13:45:36 +01002114 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002115
Chris Wilson6299f992010-11-24 12:23:44 +00002116 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002117 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002118 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002119 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002120
Chris Wilson05394f32010-11-08 19:18:58 +00002121 drm_mm_put_block(obj->gtt_space);
2122 obj->gtt_space = NULL;
2123 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002124
Chris Wilson05394f32010-11-08 19:18:58 +00002125 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002126 i915_gem_object_truncate(obj);
2127
Chris Wilson8dc17752010-07-23 23:18:51 +01002128 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002129}
2130
Chris Wilson88241782011-01-07 17:09:48 +00002131int
Chris Wilsondb53a302011-02-03 11:57:46 +00002132i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002133 uint32_t invalidate_domains,
2134 uint32_t flush_domains)
2135{
Chris Wilson88241782011-01-07 17:09:48 +00002136 int ret;
2137
Chris Wilson36d527d2011-03-19 22:26:49 +00002138 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2139 return 0;
2140
Chris Wilsondb53a302011-02-03 11:57:46 +00002141 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2142
Chris Wilson88241782011-01-07 17:09:48 +00002143 ret = ring->flush(ring, invalidate_domains, flush_domains);
2144 if (ret)
2145 return ret;
2146
Chris Wilson36d527d2011-03-19 22:26:49 +00002147 if (flush_domains & I915_GEM_GPU_DOMAINS)
2148 i915_gem_process_flushing_list(ring, flush_domains);
2149
Chris Wilson88241782011-01-07 17:09:48 +00002150 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002151}
2152
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002153static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002154{
Chris Wilson88241782011-01-07 17:09:48 +00002155 int ret;
2156
Chris Wilson395b70b2010-10-28 21:28:46 +01002157 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002158 return 0;
2159
Chris Wilson88241782011-01-07 17:09:48 +00002160 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002161 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002162 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002163 if (ret)
2164 return ret;
2165 }
2166
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002167 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2168 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002169}
2170
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002171int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002172{
2173 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002174 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002175
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002176 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002177 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002178 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002179 if (ret)
2180 return ret;
2181 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002182
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002183 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002184}
2185
Daniel Vetterc6642782010-11-12 13:46:18 +00002186static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2187 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002188{
Chris Wilson05394f32010-11-08 19:18:58 +00002189 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002190 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002191 u32 size = obj->gtt_space->size;
2192 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002193 uint64_t val;
2194
Chris Wilson05394f32010-11-08 19:18:58 +00002195 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002196 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002197 val |= obj->gtt_offset & 0xfffff000;
2198 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002199 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2200
Chris Wilson05394f32010-11-08 19:18:58 +00002201 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002202 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2203 val |= I965_FENCE_REG_VALID;
2204
Daniel Vetterc6642782010-11-12 13:46:18 +00002205 if (pipelined) {
2206 int ret = intel_ring_begin(pipelined, 6);
2207 if (ret)
2208 return ret;
2209
2210 intel_ring_emit(pipelined, MI_NOOP);
2211 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2212 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2213 intel_ring_emit(pipelined, (u32)val);
2214 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2215 intel_ring_emit(pipelined, (u32)(val >> 32));
2216 intel_ring_advance(pipelined);
2217 } else
2218 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2219
2220 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002221}
2222
Daniel Vetterc6642782010-11-12 13:46:18 +00002223static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2224 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002225{
Chris Wilson05394f32010-11-08 19:18:58 +00002226 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002227 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002228 u32 size = obj->gtt_space->size;
2229 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002230 uint64_t val;
2231
Chris Wilson05394f32010-11-08 19:18:58 +00002232 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002234 val |= obj->gtt_offset & 0xfffff000;
2235 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2236 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002237 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2238 val |= I965_FENCE_REG_VALID;
2239
Daniel Vetterc6642782010-11-12 13:46:18 +00002240 if (pipelined) {
2241 int ret = intel_ring_begin(pipelined, 6);
2242 if (ret)
2243 return ret;
2244
2245 intel_ring_emit(pipelined, MI_NOOP);
2246 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2247 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2248 intel_ring_emit(pipelined, (u32)val);
2249 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2250 intel_ring_emit(pipelined, (u32)(val >> 32));
2251 intel_ring_advance(pipelined);
2252 } else
2253 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2254
2255 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002256}
2257
Daniel Vetterc6642782010-11-12 13:46:18 +00002258static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2259 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002260{
Chris Wilson05394f32010-11-08 19:18:58 +00002261 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002262 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002263 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002264 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002265 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002266
Daniel Vetterc6642782010-11-12 13:46:18 +00002267 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2268 (size & -size) != size ||
2269 (obj->gtt_offset & (size - 1)),
2270 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2271 obj->gtt_offset, obj->map_and_fenceable, size))
2272 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273
Daniel Vetterc6642782010-11-12 13:46:18 +00002274 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002275 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002276 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002277 tile_width = 512;
2278
2279 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002280 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002281 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002282
Chris Wilson05394f32010-11-08 19:18:58 +00002283 val = obj->gtt_offset;
2284 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002285 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002286 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002287 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2288 val |= I830_FENCE_REG_VALID;
2289
Chris Wilson05394f32010-11-08 19:18:58 +00002290 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002291 if (fence_reg < 8)
2292 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002293 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002294 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002295
2296 if (pipelined) {
2297 int ret = intel_ring_begin(pipelined, 4);
2298 if (ret)
2299 return ret;
2300
2301 intel_ring_emit(pipelined, MI_NOOP);
2302 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2303 intel_ring_emit(pipelined, fence_reg);
2304 intel_ring_emit(pipelined, val);
2305 intel_ring_advance(pipelined);
2306 } else
2307 I915_WRITE(fence_reg, val);
2308
2309 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310}
2311
Daniel Vetterc6642782010-11-12 13:46:18 +00002312static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2313 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002314{
Chris Wilson05394f32010-11-08 19:18:58 +00002315 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002317 u32 size = obj->gtt_space->size;
2318 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319 uint32_t val;
2320 uint32_t pitch_val;
2321
Daniel Vetterc6642782010-11-12 13:46:18 +00002322 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2323 (size & -size) != size ||
2324 (obj->gtt_offset & (size - 1)),
2325 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2326 obj->gtt_offset, size))
2327 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002328
Chris Wilson05394f32010-11-08 19:18:58 +00002329 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002330 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002331
Chris Wilson05394f32010-11-08 19:18:58 +00002332 val = obj->gtt_offset;
2333 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002335 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002336 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2337 val |= I830_FENCE_REG_VALID;
2338
Daniel Vetterc6642782010-11-12 13:46:18 +00002339 if (pipelined) {
2340 int ret = intel_ring_begin(pipelined, 4);
2341 if (ret)
2342 return ret;
2343
2344 intel_ring_emit(pipelined, MI_NOOP);
2345 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2346 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2347 intel_ring_emit(pipelined, val);
2348 intel_ring_advance(pipelined);
2349 } else
2350 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2351
2352 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002353}
2354
Chris Wilsond9e86c02010-11-10 16:40:20 +00002355static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2356{
2357 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2358}
2359
2360static int
2361i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002362 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002363{
2364 int ret;
2365
2366 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002367 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002368 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002369 0, obj->base.write_domain);
2370 if (ret)
2371 return ret;
2372 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002373
2374 obj->fenced_gpu_access = false;
2375 }
2376
2377 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2378 if (!ring_passed_seqno(obj->last_fenced_ring,
2379 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002380 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002381 obj->last_fenced_seqno,
2382 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002383 if (ret)
2384 return ret;
2385 }
2386
2387 obj->last_fenced_seqno = 0;
2388 obj->last_fenced_ring = NULL;
2389 }
2390
Chris Wilson63256ec2011-01-04 18:42:07 +00002391 /* Ensure that all CPU reads are completed before installing a fence
2392 * and all writes before removing the fence.
2393 */
2394 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2395 mb();
2396
Chris Wilsond9e86c02010-11-10 16:40:20 +00002397 return 0;
2398}
2399
2400int
2401i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2402{
2403 int ret;
2404
2405 if (obj->tiling_mode)
2406 i915_gem_release_mmap(obj);
2407
Chris Wilsonce453d82011-02-21 14:43:56 +00002408 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002409 if (ret)
2410 return ret;
2411
2412 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2413 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002414
2415 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002416 i915_gem_clear_fence_reg(obj->base.dev,
2417 &dev_priv->fence_regs[obj->fence_reg]);
2418
2419 obj->fence_reg = I915_FENCE_REG_NONE;
2420 }
2421
2422 return 0;
2423}
2424
2425static struct drm_i915_fence_reg *
2426i915_find_fence_reg(struct drm_device *dev,
2427 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002428{
Daniel Vetterae3db242010-02-19 11:51:58 +01002429 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002430 struct drm_i915_fence_reg *reg, *first, *avail;
2431 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002432
2433 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002434 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002435 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2436 reg = &dev_priv->fence_regs[i];
2437 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002438 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002439
Chris Wilson1690e1e2011-12-14 13:57:08 +01002440 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002441 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002442 }
2443
Chris Wilsond9e86c02010-11-10 16:40:20 +00002444 if (avail == NULL)
2445 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002446
2447 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002448 avail = first = NULL;
2449 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002450 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002451 continue;
2452
Chris Wilsond9e86c02010-11-10 16:40:20 +00002453 if (first == NULL)
2454 first = reg;
2455
2456 if (!pipelined ||
2457 !reg->obj->last_fenced_ring ||
2458 reg->obj->last_fenced_ring == pipelined) {
2459 avail = reg;
2460 break;
2461 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002462 }
2463
Chris Wilsond9e86c02010-11-10 16:40:20 +00002464 if (avail == NULL)
2465 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002466
Chris Wilsona00b10c2010-09-24 21:15:47 +01002467 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002468}
2469
Jesse Barnesde151cf2008-11-12 10:03:55 -08002470/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002471 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002472 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002473 * @pipelined: ring on which to queue the change, or NULL for CPU access
2474 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002475 *
2476 * When mapping objects through the GTT, userspace wants to be able to write
2477 * to them without having to worry about swizzling if the object is tiled.
2478 *
2479 * This function walks the fence regs looking for a free one for @obj,
2480 * stealing one if it can't find any.
2481 *
2482 * It then sets up the reg based on the object's properties: address, pitch
2483 * and tiling format.
2484 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002485int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002486i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002487 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002488{
Chris Wilson05394f32010-11-08 19:18:58 +00002489 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002490 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002491 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002492 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493
Chris Wilson6bda10d2010-12-05 21:04:18 +00002494 /* XXX disable pipelining. There are bugs. Shocking. */
2495 pipelined = NULL;
2496
Chris Wilsond9e86c02010-11-10 16:40:20 +00002497 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002498 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2499 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002500 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002501
Chris Wilson29c5a582011-03-17 15:23:22 +00002502 if (obj->tiling_changed) {
2503 ret = i915_gem_object_flush_fence(obj, pipelined);
2504 if (ret)
2505 return ret;
2506
2507 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2508 pipelined = NULL;
2509
2510 if (pipelined) {
2511 reg->setup_seqno =
2512 i915_gem_next_request_seqno(pipelined);
2513 obj->last_fenced_seqno = reg->setup_seqno;
2514 obj->last_fenced_ring = pipelined;
2515 }
2516
2517 goto update;
2518 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002519
2520 if (!pipelined) {
2521 if (reg->setup_seqno) {
2522 if (!ring_passed_seqno(obj->last_fenced_ring,
2523 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002524 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002525 reg->setup_seqno,
2526 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002527 if (ret)
2528 return ret;
2529 }
2530
2531 reg->setup_seqno = 0;
2532 }
2533 } else if (obj->last_fenced_ring &&
2534 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002535 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002536 if (ret)
2537 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002538 }
2539
Eric Anholta09ba7f2009-08-29 12:49:51 -07002540 return 0;
2541 }
2542
Chris Wilsond9e86c02010-11-10 16:40:20 +00002543 reg = i915_find_fence_reg(dev, pipelined);
2544 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002545 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546
Chris Wilsonce453d82011-02-21 14:43:56 +00002547 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002548 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002549 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002550
Chris Wilsond9e86c02010-11-10 16:40:20 +00002551 if (reg->obj) {
2552 struct drm_i915_gem_object *old = reg->obj;
2553
2554 drm_gem_object_reference(&old->base);
2555
2556 if (old->tiling_mode)
2557 i915_gem_release_mmap(old);
2558
Chris Wilsonce453d82011-02-21 14:43:56 +00002559 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002560 if (ret) {
2561 drm_gem_object_unreference(&old->base);
2562 return ret;
2563 }
2564
2565 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2566 pipelined = NULL;
2567
2568 old->fence_reg = I915_FENCE_REG_NONE;
2569 old->last_fenced_ring = pipelined;
2570 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002571 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002572
2573 drm_gem_object_unreference(&old->base);
2574 } else if (obj->last_fenced_seqno == 0)
2575 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002576
Jesse Barnesde151cf2008-11-12 10:03:55 -08002577 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002578 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2579 obj->fence_reg = reg - dev_priv->fence_regs;
2580 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002581
Chris Wilsond9e86c02010-11-10 16:40:20 +00002582 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002583 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002584 obj->last_fenced_seqno = reg->setup_seqno;
2585
2586update:
2587 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002588 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002589 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002590 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002591 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002592 break;
2593 case 5:
2594 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002595 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002596 break;
2597 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002598 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002599 break;
2600 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002601 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002602 break;
2603 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002604
Daniel Vetterc6642782010-11-12 13:46:18 +00002605 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002606}
2607
2608/**
2609 * i915_gem_clear_fence_reg - clear out fence register info
2610 * @obj: object to clear
2611 *
2612 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002613 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002614 */
2615static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616i915_gem_clear_fence_reg(struct drm_device *dev,
2617 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002618{
Jesse Barnes79e53942008-11-07 14:24:08 -08002619 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002620 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002621
Chris Wilsone259bef2010-09-17 00:32:02 +01002622 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002623 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002624 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002625 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002626 break;
2627 case 5:
2628 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002629 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002630 break;
2631 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002632 if (fence_reg >= 8)
2633 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002634 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002635 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002636 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002637
2638 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002639 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002640 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002641
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002642 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002643 reg->obj = NULL;
2644 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002645 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002646}
2647
2648/**
Eric Anholt673a3942008-07-30 12:06:12 -07002649 * Finds free space in the GTT aperture and binds the object there.
2650 */
2651static int
Chris Wilson05394f32010-11-08 19:18:58 +00002652i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002653 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002654 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002655{
Chris Wilson05394f32010-11-08 19:18:58 +00002656 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002657 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002658 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002659 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002660 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002661 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002662 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002663
Chris Wilson05394f32010-11-08 19:18:58 +00002664 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002665 DRM_ERROR("Attempting to bind a purgeable object\n");
2666 return -EINVAL;
2667 }
2668
Chris Wilsone28f8712011-07-18 13:11:49 -07002669 fence_size = i915_gem_get_gtt_size(dev,
2670 obj->base.size,
2671 obj->tiling_mode);
2672 fence_alignment = i915_gem_get_gtt_alignment(dev,
2673 obj->base.size,
2674 obj->tiling_mode);
2675 unfenced_alignment =
2676 i915_gem_get_unfenced_gtt_alignment(dev,
2677 obj->base.size,
2678 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002679
Eric Anholt673a3942008-07-30 12:06:12 -07002680 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002681 alignment = map_and_fenceable ? fence_alignment :
2682 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002683 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002684 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2685 return -EINVAL;
2686 }
2687
Chris Wilson05394f32010-11-08 19:18:58 +00002688 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002689
Chris Wilson654fc602010-05-27 13:18:21 +01002690 /* If the object is bigger than the entire aperture, reject it early
2691 * before evicting everything in a vain attempt to find space.
2692 */
Chris Wilson05394f32010-11-08 19:18:58 +00002693 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002694 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002695 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2696 return -E2BIG;
2697 }
2698
Eric Anholt673a3942008-07-30 12:06:12 -07002699 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002700 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002701 free_space =
2702 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002703 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002704 dev_priv->mm.gtt_mappable_end,
2705 0);
2706 else
2707 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002708 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002709
2710 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002711 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002712 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002713 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002714 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002715 dev_priv->mm.gtt_mappable_end,
2716 0);
2717 else
Chris Wilson05394f32010-11-08 19:18:58 +00002718 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002719 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002720 }
Chris Wilson05394f32010-11-08 19:18:58 +00002721 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002722 /* If the gtt is empty and we're still having trouble
2723 * fitting our object in, we're out of memory.
2724 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002725 ret = i915_gem_evict_something(dev, size, alignment,
2726 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002727 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002728 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002729
Eric Anholt673a3942008-07-30 12:06:12 -07002730 goto search_free;
2731 }
2732
Chris Wilsone5281cc2010-10-28 13:45:36 +01002733 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002734 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002735 drm_mm_put_block(obj->gtt_space);
2736 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002737
2738 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002739 /* first try to reclaim some memory by clearing the GTT */
2740 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002741 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002742 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002743 if (gfpmask) {
2744 gfpmask = 0;
2745 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 }
2747
Chris Wilson809b6332011-01-10 17:33:15 +00002748 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002749 }
2750
2751 goto search_free;
2752 }
2753
Eric Anholt673a3942008-07-30 12:06:12 -07002754 return ret;
2755 }
2756
Daniel Vetter74163902012-02-15 23:50:21 +01002757 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002758 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002759 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002760 drm_mm_put_block(obj->gtt_space);
2761 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002762
Chris Wilson809b6332011-01-10 17:33:15 +00002763 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002764 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002765
2766 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002767 }
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002768
2769 if (!dev_priv->mm.aliasing_ppgtt)
2770 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002771
Chris Wilson6299f992010-11-24 12:23:44 +00002772 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002773 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002774
Eric Anholt673a3942008-07-30 12:06:12 -07002775 /* Assert that the object is not currently in any GPU domain. As it
2776 * wasn't in the GTT, there shouldn't be any way it could have been in
2777 * a GPU cache
2778 */
Chris Wilson05394f32010-11-08 19:18:58 +00002779 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2780 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002781
Chris Wilson6299f992010-11-24 12:23:44 +00002782 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002783
Daniel Vetter75e9e912010-11-04 17:11:09 +01002784 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002785 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002786 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002787
Daniel Vetter75e9e912010-11-04 17:11:09 +01002788 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002789 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002790
Chris Wilson05394f32010-11-08 19:18:58 +00002791 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002792
Chris Wilsondb53a302011-02-03 11:57:46 +00002793 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002794 return 0;
2795}
2796
2797void
Chris Wilson05394f32010-11-08 19:18:58 +00002798i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002799{
Eric Anholt673a3942008-07-30 12:06:12 -07002800 /* If we don't have a page list set up, then we're not pinned
2801 * to GPU, and we can ignore the cache flush because it'll happen
2802 * again at bind time.
2803 */
Chris Wilson05394f32010-11-08 19:18:58 +00002804 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002805 return;
2806
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002807 /* If the GPU is snooping the contents of the CPU cache,
2808 * we do not need to manually clear the CPU cache lines. However,
2809 * the caches are only snooped when the render cache is
2810 * flushed/invalidated. As we always have to emit invalidations
2811 * and flushes when moving into and out of the RENDER domain, correct
2812 * snooping behaviour occurs naturally as the result of our domain
2813 * tracking.
2814 */
2815 if (obj->cache_level != I915_CACHE_NONE)
2816 return;
2817
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002818 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002819
Chris Wilson05394f32010-11-08 19:18:58 +00002820 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002821}
2822
Eric Anholte47c68e2008-11-14 13:35:19 -08002823/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002824static int
Chris Wilson3619df02010-11-28 15:37:17 +00002825i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002826{
Chris Wilson05394f32010-11-08 19:18:58 +00002827 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002828 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002829
2830 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002831 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002832}
2833
2834/** Flushes the GTT write domain for the object if it's dirty. */
2835static void
Chris Wilson05394f32010-11-08 19:18:58 +00002836i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002837{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002838 uint32_t old_write_domain;
2839
Chris Wilson05394f32010-11-08 19:18:58 +00002840 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002841 return;
2842
Chris Wilson63256ec2011-01-04 18:42:07 +00002843 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002844 * to it immediately go to main memory as far as we know, so there's
2845 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002846 *
2847 * However, we do have to enforce the order so that all writes through
2848 * the GTT land before any writes to the device, such as updates to
2849 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002850 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002851 wmb();
2852
Chris Wilson05394f32010-11-08 19:18:58 +00002853 old_write_domain = obj->base.write_domain;
2854 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002855
2856 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002857 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002858 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002859}
2860
2861/** Flushes the CPU write domain for the object if it's dirty. */
2862static void
Chris Wilson05394f32010-11-08 19:18:58 +00002863i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002864{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002865 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002866
Chris Wilson05394f32010-11-08 19:18:58 +00002867 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002868 return;
2869
2870 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002871 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002872 old_write_domain = obj->base.write_domain;
2873 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002874
2875 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002876 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002877 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002878}
2879
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002880/**
2881 * Moves a single object to the GTT read, and possibly write domain.
2882 *
2883 * This function returns when the move is complete, including waiting on
2884 * flushes to occur.
2885 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002886int
Chris Wilson20217462010-11-23 15:26:33 +00002887i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002888{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002889 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002890 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002891
Eric Anholt02354392008-11-26 13:58:13 -08002892 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002893 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002894 return -EINVAL;
2895
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002896 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2897 return 0;
2898
Chris Wilson88241782011-01-07 17:09:48 +00002899 ret = i915_gem_object_flush_gpu_write_domain(obj);
2900 if (ret)
2901 return ret;
2902
Chris Wilson87ca9c82010-12-02 09:42:56 +00002903 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002904 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002905 if (ret)
2906 return ret;
2907 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002908
Chris Wilson72133422010-09-13 23:56:38 +01002909 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002910
Chris Wilson05394f32010-11-08 19:18:58 +00002911 old_write_domain = obj->base.write_domain;
2912 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002913
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002914 /* It should now be out of any other write domains, and we can update
2915 * the domain values for our changes.
2916 */
Chris Wilson05394f32010-11-08 19:18:58 +00002917 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2918 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002919 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002920 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2921 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2922 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002923 }
2924
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002925 trace_i915_gem_object_change_domain(obj,
2926 old_read_domains,
2927 old_write_domain);
2928
Eric Anholte47c68e2008-11-14 13:35:19 -08002929 return 0;
2930}
2931
Chris Wilsone4ffd172011-04-04 09:44:39 +01002932int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2933 enum i915_cache_level cache_level)
2934{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002935 struct drm_device *dev = obj->base.dev;
2936 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002937 int ret;
2938
2939 if (obj->cache_level == cache_level)
2940 return 0;
2941
2942 if (obj->pin_count) {
2943 DRM_DEBUG("can not change the cache level of pinned objects\n");
2944 return -EBUSY;
2945 }
2946
2947 if (obj->gtt_space) {
2948 ret = i915_gem_object_finish_gpu(obj);
2949 if (ret)
2950 return ret;
2951
2952 i915_gem_object_finish_gtt(obj);
2953
2954 /* Before SandyBridge, you could not use tiling or fence
2955 * registers with snooped memory, so relinquish any fences
2956 * currently pointing to our region in the aperture.
2957 */
2958 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2959 ret = i915_gem_object_put_fence(obj);
2960 if (ret)
2961 return ret;
2962 }
2963
Daniel Vetter74898d72012-02-15 23:50:22 +01002964 if (obj->has_global_gtt_mapping)
2965 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002966 if (obj->has_aliasing_ppgtt_mapping)
2967 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2968 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002969 }
2970
2971 if (cache_level == I915_CACHE_NONE) {
2972 u32 old_read_domains, old_write_domain;
2973
2974 /* If we're coming from LLC cached, then we haven't
2975 * actually been tracking whether the data is in the
2976 * CPU cache or not, since we only allow one bit set
2977 * in obj->write_domain and have been skipping the clflushes.
2978 * Just set it to the CPU cache for now.
2979 */
2980 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2981 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2982
2983 old_read_domains = obj->base.read_domains;
2984 old_write_domain = obj->base.write_domain;
2985
2986 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2987 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2988
2989 trace_i915_gem_object_change_domain(obj,
2990 old_read_domains,
2991 old_write_domain);
2992 }
2993
2994 obj->cache_level = cache_level;
2995 return 0;
2996}
2997
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002998/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002999 * Prepare buffer for display plane (scanout, cursors, etc).
3000 * Can be called from an uninterruptible phase (modesetting) and allows
3001 * any flushes to be pipelined (for pageflips).
3002 *
3003 * For the display plane, we want to be in the GTT but out of any write
3004 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
3005 * ability to pipeline the waits, pinning and any additional subtleties
3006 * that may differentiate the display plane from ordinary buffers.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003007 */
3008int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003009i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3010 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003011 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003012{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003013 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003014 int ret;
3015
Chris Wilson88241782011-01-07 17:09:48 +00003016 ret = i915_gem_object_flush_gpu_write_domain(obj);
3017 if (ret)
3018 return ret;
3019
Chris Wilson0be73282010-12-06 14:36:27 +00003020 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003021 ret = i915_gem_object_wait_rendering(obj);
Keith Packardf0b69ef2011-07-19 16:21:40 -07003022 if (ret == -ERESTARTSYS)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003023 return ret;
3024 }
3025
Eric Anholta7ef0642011-03-29 16:59:54 -07003026 /* The display engine is not coherent with the LLC cache on gen6. As
3027 * a result, we make sure that the pinning that is about to occur is
3028 * done with uncached PTEs. This is lowest common denominator for all
3029 * chipsets.
3030 *
3031 * However for gen6+, we could do better by using the GFDT bit instead
3032 * of uncaching, which would allow us to flush all the LLC-cached data
3033 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3034 */
3035 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3036 if (ret)
3037 return ret;
3038
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003039 /* As the user may map the buffer once pinned in the display plane
3040 * (e.g. libkms for the bootup splash), we have to ensure that we
3041 * always use map_and_fenceable for all scanout buffers.
3042 */
3043 ret = i915_gem_object_pin(obj, alignment, true);
3044 if (ret)
3045 return ret;
3046
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003047 i915_gem_object_flush_cpu_write_domain(obj);
3048
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003049 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003050 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003051
3052 /* It should now be out of any other write domains, and we can update
3053 * the domain values for our changes.
3054 */
3055 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003056 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003057
3058 trace_i915_gem_object_change_domain(obj,
3059 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003060 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003061
3062 return 0;
3063}
3064
Chris Wilson85345512010-11-13 09:49:11 +00003065int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003066i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003067{
Chris Wilson88241782011-01-07 17:09:48 +00003068 int ret;
3069
Chris Wilsona8198ee2011-04-13 22:04:09 +01003070 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003071 return 0;
3072
Chris Wilson88241782011-01-07 17:09:48 +00003073 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003074 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003075 if (ret)
3076 return ret;
3077 }
Chris Wilson85345512010-11-13 09:49:11 +00003078
Chris Wilsonc501ae72011-12-14 13:57:23 +01003079 ret = i915_gem_object_wait_rendering(obj);
3080 if (ret)
3081 return ret;
3082
Chris Wilsona8198ee2011-04-13 22:04:09 +01003083 /* Ensure that we invalidate the GPU's caches and TLBs. */
3084 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003085 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003086}
3087
Eric Anholte47c68e2008-11-14 13:35:19 -08003088/**
3089 * Moves a single object to the CPU read, and possibly write domain.
3090 *
3091 * This function returns when the move is complete, including waiting on
3092 * flushes to occur.
3093 */
3094static int
Chris Wilson919926a2010-11-12 13:42:53 +00003095i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003096{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 int ret;
3099
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003100 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3101 return 0;
3102
Chris Wilson88241782011-01-07 17:09:48 +00003103 ret = i915_gem_object_flush_gpu_write_domain(obj);
3104 if (ret)
3105 return ret;
3106
Chris Wilsonce453d82011-02-21 14:43:56 +00003107 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003108 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003109 return ret;
3110
3111 i915_gem_object_flush_gtt_write_domain(obj);
3112
3113 /* If we have a partially-valid cache of the object in the CPU,
3114 * finish invalidating it and free the per-page flags.
3115 */
3116 i915_gem_object_set_to_full_cpu_read_domain(obj);
3117
Chris Wilson05394f32010-11-08 19:18:58 +00003118 old_write_domain = obj->base.write_domain;
3119 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003120
Eric Anholte47c68e2008-11-14 13:35:19 -08003121 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003122 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003124
Chris Wilson05394f32010-11-08 19:18:58 +00003125 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003126 }
3127
3128 /* It should now be out of any other write domains, and we can update
3129 * the domain values for our changes.
3130 */
Chris Wilson05394f32010-11-08 19:18:58 +00003131 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003132
3133 /* If we're writing through the CPU, then the GPU read domains will
3134 * need to be invalidated at next use.
3135 */
3136 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003137 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3138 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003139 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003140
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003141 trace_i915_gem_object_change_domain(obj,
3142 old_read_domains,
3143 old_write_domain);
3144
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003145 return 0;
3146}
3147
Eric Anholt673a3942008-07-30 12:06:12 -07003148/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003149 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003150 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3152 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3153 */
3154static void
Chris Wilson05394f32010-11-08 19:18:58 +00003155i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003156{
Chris Wilson05394f32010-11-08 19:18:58 +00003157 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003158 return;
3159
3160 /* If we're partially in the CPU read domain, finish moving it in.
3161 */
Chris Wilson05394f32010-11-08 19:18:58 +00003162 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003163 int i;
3164
Chris Wilson05394f32010-11-08 19:18:58 +00003165 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3166 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003167 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003168 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003169 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003170 }
3171
3172 /* Free the page_cpu_valid mappings which are now stale, whether
3173 * or not we've got I915_GEM_DOMAIN_CPU.
3174 */
Chris Wilson05394f32010-11-08 19:18:58 +00003175 kfree(obj->page_cpu_valid);
3176 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003177}
3178
3179/**
3180 * Set the CPU read domain on a range of the object.
3181 *
3182 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3183 * not entirely valid. The page_cpu_valid member of the object flags which
3184 * pages have been flushed, and will be respected by
3185 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3186 * of the whole object.
3187 *
3188 * This function returns when the move is complete, including waiting on
3189 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003190 */
3191static int
Chris Wilson05394f32010-11-08 19:18:58 +00003192i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003193 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003194{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003195 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003196 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003197
Chris Wilson05394f32010-11-08 19:18:58 +00003198 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 return i915_gem_object_set_to_cpu_domain(obj, 0);
3200
Chris Wilson88241782011-01-07 17:09:48 +00003201 ret = i915_gem_object_flush_gpu_write_domain(obj);
3202 if (ret)
3203 return ret;
3204
Chris Wilsonce453d82011-02-21 14:43:56 +00003205 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003206 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003208
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 i915_gem_object_flush_gtt_write_domain(obj);
3210
3211 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003212 if (obj->page_cpu_valid == NULL &&
3213 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003214 return 0;
3215
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3217 * newly adding I915_GEM_DOMAIN_CPU
3218 */
Chris Wilson05394f32010-11-08 19:18:58 +00003219 if (obj->page_cpu_valid == NULL) {
3220 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3221 GFP_KERNEL);
3222 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003223 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003224 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3225 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003226
3227 /* Flush the cache on any pages that are still invalid from the CPU's
3228 * perspective.
3229 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003230 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3231 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003232 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003233 continue;
3234
Chris Wilson05394f32010-11-08 19:18:58 +00003235 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003236
Chris Wilson05394f32010-11-08 19:18:58 +00003237 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003238 }
3239
Eric Anholte47c68e2008-11-14 13:35:19 -08003240 /* It should now be out of any other write domains, and we can update
3241 * the domain values for our changes.
3242 */
Chris Wilson05394f32010-11-08 19:18:58 +00003243 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003244
Chris Wilson05394f32010-11-08 19:18:58 +00003245 old_read_domains = obj->base.read_domains;
3246 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003247
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248 trace_i915_gem_object_change_domain(obj,
3249 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003250 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003251
Eric Anholt673a3942008-07-30 12:06:12 -07003252 return 0;
3253}
3254
Eric Anholt673a3942008-07-30 12:06:12 -07003255/* Throttle our rendering by waiting until the ring has completed our requests
3256 * emitted over 20 msec ago.
3257 *
Eric Anholtb9624422009-06-03 07:27:35 +00003258 * Note that if we were to use the current jiffies each time around the loop,
3259 * we wouldn't escape the function with any frames outstanding if the time to
3260 * render a frame was over 20ms.
3261 *
Eric Anholt673a3942008-07-30 12:06:12 -07003262 * This should get us reasonable parallelism between CPU and GPU but also
3263 * relatively low latency when blocking on a particular request to finish.
3264 */
3265static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003266i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003267{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003270 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003271 struct drm_i915_gem_request *request;
3272 struct intel_ring_buffer *ring = NULL;
3273 u32 seqno = 0;
3274 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003275
Chris Wilsone110e8d2011-01-26 15:39:14 +00003276 if (atomic_read(&dev_priv->mm.wedged))
3277 return -EIO;
3278
Chris Wilson1c255952010-09-26 11:03:27 +01003279 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003280 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003281 if (time_after_eq(request->emitted_jiffies, recent_enough))
3282 break;
3283
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003284 ring = request->ring;
3285 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003286 }
Chris Wilson1c255952010-09-26 11:03:27 +01003287 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003288
3289 if (seqno == 0)
3290 return 0;
3291
3292 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003293 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003294 /* And wait for the seqno passing without holding any locks and
3295 * causing extra latency for others. This is safe as the irq
3296 * generation is designed to be run atomically and so is
3297 * lockless.
3298 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003299 if (ring->irq_get(ring)) {
3300 ret = wait_event_interruptible(ring->irq_queue,
3301 i915_seqno_passed(ring->get_seqno(ring), seqno)
3302 || atomic_read(&dev_priv->mm.wedged));
3303 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003304
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003305 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3306 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003307 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3308 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003309 atomic_read(&dev_priv->mm.wedged), 3000)) {
3310 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003311 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003312 }
3313
3314 if (ret == 0)
3315 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003316
Eric Anholt673a3942008-07-30 12:06:12 -07003317 return ret;
3318}
3319
Eric Anholt673a3942008-07-30 12:06:12 -07003320int
Chris Wilson05394f32010-11-08 19:18:58 +00003321i915_gem_object_pin(struct drm_i915_gem_object *obj,
3322 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003323 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003324{
Chris Wilson05394f32010-11-08 19:18:58 +00003325 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003326 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003327 int ret;
3328
Chris Wilson05394f32010-11-08 19:18:58 +00003329 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003330 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003331
Chris Wilson05394f32010-11-08 19:18:58 +00003332 if (obj->gtt_space != NULL) {
3333 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3334 (map_and_fenceable && !obj->map_and_fenceable)) {
3335 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003336 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003337 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3338 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003339 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003340 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003341 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003342 ret = i915_gem_object_unbind(obj);
3343 if (ret)
3344 return ret;
3345 }
3346 }
3347
Chris Wilson05394f32010-11-08 19:18:58 +00003348 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003349 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003350 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003351 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003352 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003353 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003354
Daniel Vetter74898d72012-02-15 23:50:22 +01003355 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3356 i915_gem_gtt_bind_object(obj, obj->cache_level);
3357
Chris Wilson05394f32010-11-08 19:18:58 +00003358 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003359 if (!obj->active)
3360 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003361 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003362 }
Chris Wilson6299f992010-11-24 12:23:44 +00003363 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003364
Chris Wilson23bc5982010-09-29 16:10:57 +01003365 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003366 return 0;
3367}
3368
3369void
Chris Wilson05394f32010-11-08 19:18:58 +00003370i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003371{
Chris Wilson05394f32010-11-08 19:18:58 +00003372 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003373 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003374
Chris Wilson23bc5982010-09-29 16:10:57 +01003375 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003376 BUG_ON(obj->pin_count == 0);
3377 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003378
Chris Wilson05394f32010-11-08 19:18:58 +00003379 if (--obj->pin_count == 0) {
3380 if (!obj->active)
3381 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003382 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003383 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003384 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003385 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003386}
3387
3388int
3389i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003390 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003391{
3392 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003393 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003394 int ret;
3395
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003396 ret = i915_mutex_lock_interruptible(dev);
3397 if (ret)
3398 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003399
Chris Wilson05394f32010-11-08 19:18:58 +00003400 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003401 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003402 ret = -ENOENT;
3403 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003404 }
Eric Anholt673a3942008-07-30 12:06:12 -07003405
Chris Wilson05394f32010-11-08 19:18:58 +00003406 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003407 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003408 ret = -EINVAL;
3409 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003410 }
3411
Chris Wilson05394f32010-11-08 19:18:58 +00003412 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003413 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3414 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003415 ret = -EINVAL;
3416 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003417 }
3418
Chris Wilson05394f32010-11-08 19:18:58 +00003419 obj->user_pin_count++;
3420 obj->pin_filp = file;
3421 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003422 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003423 if (ret)
3424 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003425 }
3426
3427 /* XXX - flush the CPU caches for pinned objects
3428 * as the X server doesn't manage domains yet
3429 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003430 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003431 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003432out:
Chris Wilson05394f32010-11-08 19:18:58 +00003433 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003434unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003435 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003436 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003437}
3438
3439int
3440i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003441 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003442{
3443 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003444 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003445 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003446
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003447 ret = i915_mutex_lock_interruptible(dev);
3448 if (ret)
3449 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003450
Chris Wilson05394f32010-11-08 19:18:58 +00003451 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003452 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003453 ret = -ENOENT;
3454 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003455 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003456
Chris Wilson05394f32010-11-08 19:18:58 +00003457 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003458 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3459 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003460 ret = -EINVAL;
3461 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003462 }
Chris Wilson05394f32010-11-08 19:18:58 +00003463 obj->user_pin_count--;
3464 if (obj->user_pin_count == 0) {
3465 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003466 i915_gem_object_unpin(obj);
3467 }
Eric Anholt673a3942008-07-30 12:06:12 -07003468
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003469out:
Chris Wilson05394f32010-11-08 19:18:58 +00003470 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003471unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003472 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003473 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003474}
3475
3476int
3477i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003478 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003479{
3480 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003481 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003482 int ret;
3483
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003484 ret = i915_mutex_lock_interruptible(dev);
3485 if (ret)
3486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003487
Chris Wilson05394f32010-11-08 19:18:58 +00003488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003490 ret = -ENOENT;
3491 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003492 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003493
Chris Wilson0be555b2010-08-04 15:36:30 +01003494 /* Count all active objects as busy, even if they are currently not used
3495 * by the gpu. Users of this interface expect objects to eventually
3496 * become non-busy without any further actions, therefore emit any
3497 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003498 */
Chris Wilson05394f32010-11-08 19:18:58 +00003499 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003500 if (args->busy) {
3501 /* Unconditionally flush objects, even when the gpu still uses this
3502 * object. Userspace calling this function indicates that it wants to
3503 * use this buffer rather sooner than later, so issuing the required
3504 * flush earlier is beneficial.
3505 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003506 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003507 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003508 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003509 } else if (obj->ring->outstanding_lazy_request ==
3510 obj->last_rendering_seqno) {
3511 struct drm_i915_gem_request *request;
3512
Chris Wilson7a194872010-12-07 10:38:40 +00003513 /* This ring is not being cleared by active usage,
3514 * so emit a request to do so.
3515 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003516 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003517 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003518 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003519 if (ret)
3520 kfree(request);
3521 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003522 ret = -ENOMEM;
3523 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003524
3525 /* Update the active list for the hardware's current position.
3526 * Otherwise this only updates on a delayed timer or when irqs
3527 * are actually unmasked, and our working set ends up being
3528 * larger than required.
3529 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003530 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003531
Chris Wilson05394f32010-11-08 19:18:58 +00003532 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003533 }
Eric Anholt673a3942008-07-30 12:06:12 -07003534
Chris Wilson05394f32010-11-08 19:18:58 +00003535 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003537 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003538 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003539}
3540
3541int
3542i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3543 struct drm_file *file_priv)
3544{
Akshay Joshi0206e352011-08-16 15:34:10 -04003545 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003546}
3547
Chris Wilson3ef94da2009-09-14 16:50:29 +01003548int
3549i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3550 struct drm_file *file_priv)
3551{
3552 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003553 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003554 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003555
3556 switch (args->madv) {
3557 case I915_MADV_DONTNEED:
3558 case I915_MADV_WILLNEED:
3559 break;
3560 default:
3561 return -EINVAL;
3562 }
3563
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003564 ret = i915_mutex_lock_interruptible(dev);
3565 if (ret)
3566 return ret;
3567
Chris Wilson05394f32010-11-08 19:18:58 +00003568 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003569 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003570 ret = -ENOENT;
3571 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003572 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003573
Chris Wilson05394f32010-11-08 19:18:58 +00003574 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003575 ret = -EINVAL;
3576 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003577 }
3578
Chris Wilson05394f32010-11-08 19:18:58 +00003579 if (obj->madv != __I915_MADV_PURGED)
3580 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003581
Chris Wilson2d7ef392009-09-20 23:13:10 +01003582 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003583 if (i915_gem_object_is_purgeable(obj) &&
3584 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003585 i915_gem_object_truncate(obj);
3586
Chris Wilson05394f32010-11-08 19:18:58 +00003587 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003588
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003589out:
Chris Wilson05394f32010-11-08 19:18:58 +00003590 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003591unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003592 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003593 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003594}
3595
Chris Wilson05394f32010-11-08 19:18:58 +00003596struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3597 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003598{
Chris Wilson73aa8082010-09-30 11:46:12 +01003599 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003600 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003601 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003602
3603 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3604 if (obj == NULL)
3605 return NULL;
3606
3607 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3608 kfree(obj);
3609 return NULL;
3610 }
3611
Hugh Dickins5949eac2011-06-27 16:18:18 -07003612 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3613 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3614
Chris Wilson73aa8082010-09-30 11:46:12 +01003615 i915_gem_info_add_obj(dev_priv, size);
3616
Daniel Vetterc397b902010-04-09 19:05:07 +00003617 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3618 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3619
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003620 if (HAS_LLC(dev)) {
3621 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003622 * cache) for about a 10% performance improvement
3623 * compared to uncached. Graphics requests other than
3624 * display scanout are coherent with the CPU in
3625 * accessing this cache. This means in this mode we
3626 * don't need to clflush on the CPU side, and on the
3627 * GPU side we only need to flush internal caches to
3628 * get data visible to the CPU.
3629 *
3630 * However, we maintain the display planes as UC, and so
3631 * need to rebind when first used as such.
3632 */
3633 obj->cache_level = I915_CACHE_LLC;
3634 } else
3635 obj->cache_level = I915_CACHE_NONE;
3636
Daniel Vetter62b8b212010-04-09 19:05:08 +00003637 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003638 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003639 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003640 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003641 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003642 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003643 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003644 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003645 /* Avoid an unnecessary call to unbind on the first bind. */
3646 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003647
Chris Wilson05394f32010-11-08 19:18:58 +00003648 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003649}
3650
Eric Anholt673a3942008-07-30 12:06:12 -07003651int i915_gem_init_object(struct drm_gem_object *obj)
3652{
Daniel Vetterc397b902010-04-09 19:05:07 +00003653 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003654
Eric Anholt673a3942008-07-30 12:06:12 -07003655 return 0;
3656}
3657
Chris Wilson05394f32010-11-08 19:18:58 +00003658static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003659{
Chris Wilson05394f32010-11-08 19:18:58 +00003660 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003661 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003662 int ret;
3663
3664 ret = i915_gem_object_unbind(obj);
3665 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003666 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003667 &dev_priv->mm.deferred_free_list);
3668 return;
3669 }
3670
Chris Wilson26e12f82011-03-20 11:20:19 +00003671 trace_i915_gem_object_destroy(obj);
3672
Chris Wilson05394f32010-11-08 19:18:58 +00003673 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003674 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003675
Chris Wilson05394f32010-11-08 19:18:58 +00003676 drm_gem_object_release(&obj->base);
3677 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003678
Chris Wilson05394f32010-11-08 19:18:58 +00003679 kfree(obj->page_cpu_valid);
3680 kfree(obj->bit_17);
3681 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003682}
3683
Chris Wilson05394f32010-11-08 19:18:58 +00003684void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003685{
Chris Wilson05394f32010-11-08 19:18:58 +00003686 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3687 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003688
Chris Wilson05394f32010-11-08 19:18:58 +00003689 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003690 i915_gem_object_unpin(obj);
3691
Chris Wilson05394f32010-11-08 19:18:58 +00003692 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003693 i915_gem_detach_phys_object(dev, obj);
3694
Chris Wilsonbe726152010-07-23 23:18:50 +01003695 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003696}
3697
Jesse Barnes5669fca2009-02-17 15:13:31 -08003698int
Eric Anholt673a3942008-07-30 12:06:12 -07003699i915_gem_idle(struct drm_device *dev)
3700{
3701 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003702 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003703
Keith Packard6dbe2772008-10-14 21:41:13 -07003704 mutex_lock(&dev->struct_mutex);
3705
Chris Wilson87acb0a2010-10-19 10:13:00 +01003706 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003707 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003708 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003709 }
Eric Anholt673a3942008-07-30 12:06:12 -07003710
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003711 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003712 if (ret) {
3713 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003714 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003715 }
Eric Anholt673a3942008-07-30 12:06:12 -07003716
Chris Wilson29105cc2010-01-07 10:39:13 +00003717 /* Under UMS, be paranoid and evict. */
3718 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003719 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003720 if (ret) {
3721 mutex_unlock(&dev->struct_mutex);
3722 return ret;
3723 }
3724 }
3725
Chris Wilson312817a2010-11-22 11:50:11 +00003726 i915_gem_reset_fences(dev);
3727
Chris Wilson29105cc2010-01-07 10:39:13 +00003728 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3729 * We need to replace this with a semaphore, or something.
3730 * And not confound mm.suspended!
3731 */
3732 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003733 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003734
3735 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003736 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003737
Keith Packard6dbe2772008-10-14 21:41:13 -07003738 mutex_unlock(&dev->struct_mutex);
3739
Chris Wilson29105cc2010-01-07 10:39:13 +00003740 /* Cancel the retire work handler, which should be idle now. */
3741 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3742
Eric Anholt673a3942008-07-30 12:06:12 -07003743 return 0;
3744}
3745
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003746void i915_gem_init_swizzling(struct drm_device *dev)
3747{
3748 drm_i915_private_t *dev_priv = dev->dev_private;
3749
Daniel Vetter11782b02012-01-31 16:47:55 +01003750 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003751 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3752 return;
3753
3754 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3755 DISP_TILE_SURFACE_SWIZZLING);
3756
Daniel Vetter11782b02012-01-31 16:47:55 +01003757 if (IS_GEN5(dev))
3758 return;
3759
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003760 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3761 if (IS_GEN6(dev))
3762 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3763 else
3764 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3765}
Daniel Vettere21af882012-02-09 20:53:27 +01003766
3767void i915_gem_init_ppgtt(struct drm_device *dev)
3768{
3769 drm_i915_private_t *dev_priv = dev->dev_private;
3770 uint32_t pd_offset;
3771 struct intel_ring_buffer *ring;
3772 int i;
3773
3774 if (!dev_priv->mm.aliasing_ppgtt)
3775 return;
3776
3777 pd_offset = dev_priv->mm.aliasing_ppgtt->pd_offset;
3778 pd_offset /= 64; /* in cachelines, */
3779 pd_offset <<= 16;
3780
3781 if (INTEL_INFO(dev)->gen == 6) {
3782 uint32_t ecochk = I915_READ(GAM_ECOCHK);
3783 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3784 ECOCHK_PPGTT_CACHE64B);
3785 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3786 } else if (INTEL_INFO(dev)->gen >= 7) {
3787 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3788 /* GFX_MODE is per-ring on gen7+ */
3789 }
3790
3791 for (i = 0; i < I915_NUM_RINGS; i++) {
3792 ring = &dev_priv->ring[i];
3793
3794 if (INTEL_INFO(dev)->gen >= 7)
3795 I915_WRITE(RING_MODE_GEN7(ring),
3796 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3797
3798 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3799 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3800 }
3801}
3802
Eric Anholt673a3942008-07-30 12:06:12 -07003803int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003804i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003805{
3806 drm_i915_private_t *dev_priv = dev->dev_private;
3807 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003808
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003809 i915_gem_init_swizzling(dev);
3810
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003811 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003812 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003813 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003814
3815 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003816 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003817 if (ret)
3818 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003819 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003820
Chris Wilson549f7362010-10-19 11:19:32 +01003821 if (HAS_BLT(dev)) {
3822 ret = intel_init_blt_ring_buffer(dev);
3823 if (ret)
3824 goto cleanup_bsd_ring;
3825 }
3826
Chris Wilson6f392d52010-08-07 11:01:22 +01003827 dev_priv->next_seqno = 1;
3828
Daniel Vettere21af882012-02-09 20:53:27 +01003829 i915_gem_init_ppgtt(dev);
3830
Chris Wilson68f95ba2010-05-27 13:18:22 +01003831 return 0;
3832
Chris Wilson549f7362010-10-19 11:19:32 +01003833cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003834 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003835cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003836 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003837 return ret;
3838}
3839
3840void
3841i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3842{
3843 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003844 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003845
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003846 for (i = 0; i < I915_NUM_RINGS; i++)
3847 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003848}
3849
3850int
Eric Anholt673a3942008-07-30 12:06:12 -07003851i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3852 struct drm_file *file_priv)
3853{
3854 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003855 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003856
Jesse Barnes79e53942008-11-07 14:24:08 -08003857 if (drm_core_check_feature(dev, DRIVER_MODESET))
3858 return 0;
3859
Ben Gamariba1234d2009-09-14 17:48:47 -04003860 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003861 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003862 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003863 }
3864
Eric Anholt673a3942008-07-30 12:06:12 -07003865 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003866 dev_priv->mm.suspended = 0;
3867
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003868 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003869 if (ret != 0) {
3870 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003871 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003872 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003873
Chris Wilson69dc4982010-10-19 10:36:51 +01003874 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003875 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3876 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003877 for (i = 0; i < I915_NUM_RINGS; i++) {
3878 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3879 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3880 }
Eric Anholt673a3942008-07-30 12:06:12 -07003881 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003882
Chris Wilson5f353082010-06-07 14:03:03 +01003883 ret = drm_irq_install(dev);
3884 if (ret)
3885 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003886
Eric Anholt673a3942008-07-30 12:06:12 -07003887 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003888
3889cleanup_ringbuffer:
3890 mutex_lock(&dev->struct_mutex);
3891 i915_gem_cleanup_ringbuffer(dev);
3892 dev_priv->mm.suspended = 1;
3893 mutex_unlock(&dev->struct_mutex);
3894
3895 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003896}
3897
3898int
3899i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3900 struct drm_file *file_priv)
3901{
Jesse Barnes79e53942008-11-07 14:24:08 -08003902 if (drm_core_check_feature(dev, DRIVER_MODESET))
3903 return 0;
3904
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003905 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003906 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003907}
3908
3909void
3910i915_gem_lastclose(struct drm_device *dev)
3911{
3912 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003913
Eric Anholte806b492009-01-22 09:56:58 -08003914 if (drm_core_check_feature(dev, DRIVER_MODESET))
3915 return;
3916
Keith Packard6dbe2772008-10-14 21:41:13 -07003917 ret = i915_gem_idle(dev);
3918 if (ret)
3919 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003920}
3921
Chris Wilson64193402010-10-24 12:38:05 +01003922static void
3923init_ring_lists(struct intel_ring_buffer *ring)
3924{
3925 INIT_LIST_HEAD(&ring->active_list);
3926 INIT_LIST_HEAD(&ring->request_list);
3927 INIT_LIST_HEAD(&ring->gpu_write_list);
3928}
3929
Eric Anholt673a3942008-07-30 12:06:12 -07003930void
3931i915_gem_load(struct drm_device *dev)
3932{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003933 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003934 drm_i915_private_t *dev_priv = dev->dev_private;
3935
Chris Wilson69dc4982010-10-19 10:36:51 +01003936 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003937 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3938 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003939 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003940 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003941 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003942 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003943 for (i = 0; i < I915_NUM_RINGS; i++)
3944 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003945 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003946 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003947 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3948 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003949 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003950
Dave Airlie94400122010-07-20 13:15:31 +10003951 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3952 if (IS_GEN3(dev)) {
3953 u32 tmp = I915_READ(MI_ARB_STATE);
3954 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3955 /* arb state is a masked write, so set bit + bit in mask */
3956 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3957 I915_WRITE(MI_ARB_STATE, tmp);
3958 }
3959 }
3960
Chris Wilson72bfa192010-12-19 11:42:05 +00003961 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3962
Jesse Barnesde151cf2008-11-12 10:03:55 -08003963 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003964 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3965 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003966
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003967 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003968 dev_priv->num_fence_regs = 16;
3969 else
3970 dev_priv->num_fence_regs = 8;
3971
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003972 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003973 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3974 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003975 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003976
Eric Anholt673a3942008-07-30 12:06:12 -07003977 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003978 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003979
Chris Wilsonce453d82011-02-21 14:43:56 +00003980 dev_priv->mm.interruptible = true;
3981
Chris Wilson17250b72010-10-28 12:51:39 +01003982 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3983 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3984 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003985}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003986
3987/*
3988 * Create a physically contiguous memory object for this object
3989 * e.g. for cursor + overlay regs
3990 */
Chris Wilson995b6762010-08-20 13:23:26 +01003991static int i915_gem_init_phys_object(struct drm_device *dev,
3992 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003993{
3994 drm_i915_private_t *dev_priv = dev->dev_private;
3995 struct drm_i915_gem_phys_object *phys_obj;
3996 int ret;
3997
3998 if (dev_priv->mm.phys_objs[id - 1] || !size)
3999 return 0;
4000
Eric Anholt9a298b22009-03-24 12:23:04 -07004001 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004002 if (!phys_obj)
4003 return -ENOMEM;
4004
4005 phys_obj->id = id;
4006
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004007 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004008 if (!phys_obj->handle) {
4009 ret = -ENOMEM;
4010 goto kfree_obj;
4011 }
4012#ifdef CONFIG_X86
4013 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4014#endif
4015
4016 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4017
4018 return 0;
4019kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004020 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004021 return ret;
4022}
4023
Chris Wilson995b6762010-08-20 13:23:26 +01004024static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004025{
4026 drm_i915_private_t *dev_priv = dev->dev_private;
4027 struct drm_i915_gem_phys_object *phys_obj;
4028
4029 if (!dev_priv->mm.phys_objs[id - 1])
4030 return;
4031
4032 phys_obj = dev_priv->mm.phys_objs[id - 1];
4033 if (phys_obj->cur_obj) {
4034 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4035 }
4036
4037#ifdef CONFIG_X86
4038 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4039#endif
4040 drm_pci_free(dev, phys_obj->handle);
4041 kfree(phys_obj);
4042 dev_priv->mm.phys_objs[id - 1] = NULL;
4043}
4044
4045void i915_gem_free_all_phys_object(struct drm_device *dev)
4046{
4047 int i;
4048
Dave Airlie260883c2009-01-22 17:58:49 +10004049 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004050 i915_gem_free_phys_object(dev, i);
4051}
4052
4053void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004054 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004055{
Chris Wilson05394f32010-11-08 19:18:58 +00004056 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004057 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004058 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004059 int page_count;
4060
Chris Wilson05394f32010-11-08 19:18:58 +00004061 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004062 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004063 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004064
Chris Wilson05394f32010-11-08 19:18:58 +00004065 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004066 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004067 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004068 if (!IS_ERR(page)) {
4069 char *dst = kmap_atomic(page);
4070 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4071 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004072
Chris Wilsone5281cc2010-10-28 13:45:36 +01004073 drm_clflush_pages(&page, 1);
4074
4075 set_page_dirty(page);
4076 mark_page_accessed(page);
4077 page_cache_release(page);
4078 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004079 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004080 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004081
Chris Wilson05394f32010-11-08 19:18:58 +00004082 obj->phys_obj->cur_obj = NULL;
4083 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004084}
4085
4086int
4087i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004088 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004089 int id,
4090 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004091{
Chris Wilson05394f32010-11-08 19:18:58 +00004092 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004093 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004094 int ret = 0;
4095 int page_count;
4096 int i;
4097
4098 if (id > I915_MAX_PHYS_OBJECT)
4099 return -EINVAL;
4100
Chris Wilson05394f32010-11-08 19:18:58 +00004101 if (obj->phys_obj) {
4102 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004103 return 0;
4104 i915_gem_detach_phys_object(dev, obj);
4105 }
4106
Dave Airlie71acb5e2008-12-30 20:31:46 +10004107 /* create a new object */
4108 if (!dev_priv->mm.phys_objs[id - 1]) {
4109 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004110 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004111 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004112 DRM_ERROR("failed to init phys object %d size: %zu\n",
4113 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004114 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004115 }
4116 }
4117
4118 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004119 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4120 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004121
Chris Wilson05394f32010-11-08 19:18:58 +00004122 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004123
4124 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004125 struct page *page;
4126 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004127
Hugh Dickins5949eac2011-06-27 16:18:18 -07004128 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004129 if (IS_ERR(page))
4130 return PTR_ERR(page);
4131
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004132 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004133 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004134 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004135 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004136
4137 mark_page_accessed(page);
4138 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004139 }
4140
4141 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004142}
4143
4144static int
Chris Wilson05394f32010-11-08 19:18:58 +00004145i915_gem_phys_pwrite(struct drm_device *dev,
4146 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004147 struct drm_i915_gem_pwrite *args,
4148 struct drm_file *file_priv)
4149{
Chris Wilson05394f32010-11-08 19:18:58 +00004150 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004151 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004152
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004153 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4154 unsigned long unwritten;
4155
4156 /* The physical object once assigned is fixed for the lifetime
4157 * of the obj, so we can safely drop the lock and continue
4158 * to access vaddr.
4159 */
4160 mutex_unlock(&dev->struct_mutex);
4161 unwritten = copy_from_user(vaddr, user_data, args->size);
4162 mutex_lock(&dev->struct_mutex);
4163 if (unwritten)
4164 return -EFAULT;
4165 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004166
Daniel Vetter40ce6572010-11-05 18:12:18 +01004167 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004168 return 0;
4169}
Eric Anholtb9624422009-06-03 07:27:35 +00004170
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004171void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004172{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004173 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004174
4175 /* Clean up our request list when the client is going away, so that
4176 * later retire_requests won't dereference our soon-to-be-gone
4177 * file_priv.
4178 */
Chris Wilson1c255952010-09-26 11:03:27 +01004179 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004180 while (!list_empty(&file_priv->mm.request_list)) {
4181 struct drm_i915_gem_request *request;
4182
4183 request = list_first_entry(&file_priv->mm.request_list,
4184 struct drm_i915_gem_request,
4185 client_list);
4186 list_del(&request->client_list);
4187 request->file_priv = NULL;
4188 }
Chris Wilson1c255952010-09-26 11:03:27 +01004189 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004190}
Chris Wilson31169712009-09-14 16:50:28 +01004191
Chris Wilson31169712009-09-14 16:50:28 +01004192static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004193i915_gpu_is_active(struct drm_device *dev)
4194{
4195 drm_i915_private_t *dev_priv = dev->dev_private;
4196 int lists_empty;
4197
Chris Wilson1637ef42010-04-20 17:10:35 +01004198 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004199 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004200
4201 return !lists_empty;
4202}
4203
4204static int
Ying Han1495f232011-05-24 17:12:27 -07004205i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004206{
Chris Wilson17250b72010-10-28 12:51:39 +01004207 struct drm_i915_private *dev_priv =
4208 container_of(shrinker,
4209 struct drm_i915_private,
4210 mm.inactive_shrinker);
4211 struct drm_device *dev = dev_priv->dev;
4212 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004213 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004214 int cnt;
4215
4216 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004217 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004218
4219 /* "fast-path" to count number of available objects */
4220 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004221 cnt = 0;
4222 list_for_each_entry(obj,
4223 &dev_priv->mm.inactive_list,
4224 mm_list)
4225 cnt++;
4226 mutex_unlock(&dev->struct_mutex);
4227 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004228 }
4229
Chris Wilson1637ef42010-04-20 17:10:35 +01004230rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004231 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004232 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004233
Chris Wilson17250b72010-10-28 12:51:39 +01004234 list_for_each_entry_safe(obj, next,
4235 &dev_priv->mm.inactive_list,
4236 mm_list) {
4237 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004238 if (i915_gem_object_unbind(obj) == 0 &&
4239 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004240 break;
Chris Wilson31169712009-09-14 16:50:28 +01004241 }
Chris Wilson31169712009-09-14 16:50:28 +01004242 }
4243
4244 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004245 cnt = 0;
4246 list_for_each_entry_safe(obj, next,
4247 &dev_priv->mm.inactive_list,
4248 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004249 if (nr_to_scan &&
4250 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004251 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004252 else
Chris Wilson17250b72010-10-28 12:51:39 +01004253 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004254 }
4255
Chris Wilson17250b72010-10-28 12:51:39 +01004256 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004257 /*
4258 * We are desperate for pages, so as a last resort, wait
4259 * for the GPU to finish and discard whatever we can.
4260 * This has a dramatic impact to reduce the number of
4261 * OOM-killer events whilst running the GPU aggressively.
4262 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004263 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004264 goto rescan;
4265 }
Chris Wilson17250b72010-10-28 12:51:39 +01004266 mutex_unlock(&dev->struct_mutex);
4267 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004268}