blob: 36cbe4b5d7ebab2a74dc8464e46adda218f1e093 [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_ringbuffer.h"
27#include "intel_lrc.h"
28
29static const struct engine_info {
30 const char *name;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000031 unsigned int exec_id;
32 unsigned int hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010033 u32 mmio_base;
34 unsigned irq_shift;
35 int (*init_legacy)(struct intel_engine_cs *engine);
36 int (*init_execlists)(struct intel_engine_cs *engine);
37} intel_engines[] = {
38 [RCS] = {
39 .name = "render ring",
40 .exec_id = I915_EXEC_RENDER,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010041 .hw_id = RCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010042 .mmio_base = RENDER_RING_BASE,
43 .irq_shift = GEN8_RCS_IRQ_SHIFT,
44 .init_execlists = logical_render_ring_init,
45 .init_legacy = intel_init_render_ring_buffer,
46 },
47 [BCS] = {
48 .name = "blitter ring",
49 .exec_id = I915_EXEC_BLT,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010050 .hw_id = BCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010051 .mmio_base = BLT_RING_BASE,
52 .irq_shift = GEN8_BCS_IRQ_SHIFT,
53 .init_execlists = logical_xcs_ring_init,
54 .init_legacy = intel_init_blt_ring_buffer,
55 },
56 [VCS] = {
57 .name = "bsd ring",
58 .exec_id = I915_EXEC_BSD,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010059 .hw_id = VCS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010060 .mmio_base = GEN6_BSD_RING_BASE,
61 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
62 .init_execlists = logical_xcs_ring_init,
63 .init_legacy = intel_init_bsd_ring_buffer,
64 },
65 [VCS2] = {
66 .name = "bsd2 ring",
67 .exec_id = I915_EXEC_BSD,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010068 .hw_id = VCS2_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010069 .mmio_base = GEN8_BSD2_RING_BASE,
70 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
71 .init_execlists = logical_xcs_ring_init,
72 .init_legacy = intel_init_bsd2_ring_buffer,
73 },
74 [VECS] = {
75 .name = "video enhancement ring",
76 .exec_id = I915_EXEC_VEBOX,
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010077 .hw_id = VECS_HW,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010078 .mmio_base = VEBOX_RING_BASE,
79 .irq_shift = GEN8_VECS_IRQ_SHIFT,
80 .init_execlists = logical_xcs_ring_init,
81 .init_legacy = intel_init_vebox_ring_buffer,
82 },
83};
84
Akash Goel3b3f1652016-10-13 22:44:48 +053085static int
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010086intel_engine_setup(struct drm_i915_private *dev_priv,
87 enum intel_engine_id id)
88{
89 const struct engine_info *info = &intel_engines[id];
Akash Goel3b3f1652016-10-13 22:44:48 +053090 struct intel_engine_cs *engine;
91
92 GEM_BUG_ON(dev_priv->engine[id]);
93 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
94 if (!engine)
95 return -ENOMEM;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010096
97 engine->id = id;
98 engine->i915 = dev_priv;
99 engine->name = info->name;
100 engine->exec_id = info->exec_id;
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100101 engine->hw_id = engine->guc_id = info->hw_id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100102 engine->mmio_base = info->mmio_base;
103 engine->irq_shift = info->irq_shift;
104
Chris Wilson0de91362016-11-14 20:41:01 +0000105 /* Nothing to do here, execute in order of dependencies */
106 engine->schedule = NULL;
107
Akash Goel3b3f1652016-10-13 22:44:48 +0530108 dev_priv->engine[id] = engine;
109 return 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100110}
111
112/**
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000113 * intel_engines_init_early() - allocate the Engine Command Streamers
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000114 * @dev_priv: i915 device private
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100115 *
116 * Return: non-zero if the initialization failed.
117 */
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000118int intel_engines_init_early(struct drm_i915_private *dev_priv)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100119{
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100120 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100121 unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100122 unsigned int mask = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530123 struct intel_engine_cs *engine;
124 enum intel_engine_id id;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100125 unsigned int i;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000126 int err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100127
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100128 WARN_ON(ring_mask == 0);
129 WARN_ON(ring_mask &
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100130 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
131
132 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
133 if (!HAS_ENGINE(dev_priv, i))
134 continue;
135
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000136 err = intel_engine_setup(dev_priv, i);
137 if (err)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100138 goto cleanup;
139
140 mask |= ENGINE_MASK(i);
141 }
142
143 /*
144 * Catch failures to update intel_engines table when the new engines
145 * are added to the driver by a warning and disabling the forgotten
146 * engines.
147 */
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100148 if (WARN_ON(mask != ring_mask))
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100149 device_info->ring_mask = mask;
150
151 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100152
153 return 0;
154
155cleanup:
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000156 for_each_engine(engine, dev_priv, id)
157 kfree(engine);
158 return err;
159}
160
161/**
162 * intel_engines_init() - allocate, populate and init the Engine Command Streamers
163 * @dev_priv: i915 device private
164 *
165 * Return: non-zero if the initialization failed.
166 */
167int intel_engines_init(struct drm_i915_private *dev_priv)
168{
169 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
170 struct intel_engine_cs *engine;
171 enum intel_engine_id id, err_id;
172 unsigned int mask = 0;
173 int err = 0;
174
Akash Goel3b3f1652016-10-13 22:44:48 +0530175 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000176 int (*init)(struct intel_engine_cs *engine);
177
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100178 if (i915.enable_execlists)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000179 init = intel_engines[id].init_execlists;
180 else
181 init = intel_engines[id].init_legacy;
182 if (!init) {
183 kfree(engine);
184 dev_priv->engine[id] = NULL;
185 continue;
186 }
187
188 err = init(engine);
189 if (err) {
190 err_id = id;
191 goto cleanup;
192 }
193
194 mask |= ENGINE_MASK(id);
195 }
196
197 /*
198 * Catch failures to update intel_engines table when the new engines
199 * are added to the driver by a warning and disabling the forgotten
200 * engines.
201 */
202 if (WARN_ON(mask != INTEL_INFO(dev_priv)->ring_mask))
203 device_info->ring_mask = mask;
204
205 device_info->num_rings = hweight32(mask);
206
207 return 0;
208
209cleanup:
210 for_each_engine(engine, dev_priv, id) {
211 if (id >= err_id)
212 kfree(engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100213 else
Tvrtko Ursulin8ee7c6e2017-02-16 12:23:22 +0000214 dev_priv->gt.cleanup_engine(engine);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100215 }
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000216 return err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100217}
218
Chris Wilson73cb9702016-10-28 13:58:46 +0100219void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson57f275a2016-08-15 10:49:00 +0100220{
221 struct drm_i915_private *dev_priv = engine->i915;
222
223 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
224 * so long as the semaphore value in the register/page is greater
225 * than the sync value), so whenever we reset the seqno,
226 * so long as we reset the tracking semaphore value to 0, it will
227 * always be before the next request's seqno. If we don't reset
228 * the semaphore value, then when the seqno moves backwards all
229 * future waits will complete instantly (causing rendering corruption).
230 */
231 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
232 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
233 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
234 if (HAS_VEBOX(dev_priv))
235 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
236 }
Chris Wilson51d545d2016-08-15 10:49:02 +0100237 if (dev_priv->semaphore) {
238 struct page *page = i915_vma_first_page(dev_priv->semaphore);
239 void *semaphores;
240
241 /* Semaphores are in noncoherent memory, flush to be safe */
242 semaphores = kmap(page);
Chris Wilson57f275a2016-08-15 10:49:00 +0100243 memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
244 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson51d545d2016-08-15 10:49:02 +0100245 drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
246 I915_NUM_ENGINES * gen8_semaphore_seqno_size);
Chris Wilson57f275a2016-08-15 10:49:00 +0100247 kunmap(page);
248 }
Chris Wilson57f275a2016-08-15 10:49:00 +0100249
250 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Chris Wilson14a6bbf2017-03-14 11:14:52 +0000251 clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson73cb9702016-10-28 13:58:46 +0100252
253 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
Chris Wilson57f275a2016-08-15 10:49:00 +0100254 engine->hangcheck.seqno = seqno;
255
256 /* After manually advancing the seqno, fake the interrupt in case
257 * there are any waiters for that seqno.
258 */
259 intel_engine_wakeup(engine);
260}
261
Chris Wilson73cb9702016-10-28 13:58:46 +0100262static void intel_engine_init_timeline(struct intel_engine_cs *engine)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100263{
Chris Wilson73cb9702016-10-28 13:58:46 +0100264 engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
Chris Wilsondcff85c2016-08-05 10:14:11 +0100265}
266
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100267/**
268 * intel_engines_setup_common - setup engine state not requiring hw access
269 * @engine: Engine to setup.
270 *
271 * Initializes @engine@ structure members shared between legacy and execlists
272 * submission modes which do not require hardware access.
273 *
274 * Typically done early in the submission mode specific engine setup stage.
275 */
276void intel_engine_setup_common(struct intel_engine_cs *engine)
277{
Chris Wilson20311bd2016-11-14 20:41:03 +0000278 engine->execlist_queue = RB_ROOT;
279 engine->execlist_first = NULL;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100280
Chris Wilson73cb9702016-10-28 13:58:46 +0100281 intel_engine_init_timeline(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100282 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100283 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100284
285 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100286}
287
Chris Wilsonadc320c2016-08-15 10:48:59 +0100288int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
289{
290 struct drm_i915_gem_object *obj;
291 struct i915_vma *vma;
292 int ret;
293
294 WARN_ON(engine->scratch);
295
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000296 obj = i915_gem_object_create_stolen(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100297 if (!obj)
Chris Wilson920cf412016-10-28 13:58:30 +0100298 obj = i915_gem_object_create_internal(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100299 if (IS_ERR(obj)) {
300 DRM_ERROR("Failed to allocate scratch page\n");
301 return PTR_ERR(obj);
302 }
303
Chris Wilsona01cb372017-01-16 15:21:30 +0000304 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100305 if (IS_ERR(vma)) {
306 ret = PTR_ERR(vma);
307 goto err_unref;
308 }
309
310 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
311 if (ret)
312 goto err_unref;
313
314 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100315 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
316 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100317 return 0;
318
319err_unref:
320 i915_gem_object_put(obj);
321 return ret;
322}
323
324static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
325{
Chris Wilson19880c42016-08-15 10:49:05 +0100326 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100327}
328
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100329/**
330 * intel_engines_init_common - initialize cengine state which might require hw access
331 * @engine: Engine to initialize.
332 *
333 * Initializes @engine@ structure members shared between legacy and execlists
334 * submission modes which do require hardware access.
335 *
336 * Typcally done at later stages of submission mode specific engine setup.
337 *
338 * Returns zero on success or an error code on failure.
339 */
340int intel_engine_init_common(struct intel_engine_cs *engine)
341{
342 int ret;
343
Chris Wilsone8a9c582016-12-18 15:37:20 +0000344 /* We may need to do things with the shrinker which
345 * require us to immediately switch back to the default
346 * context. This can cause a problem as pinning the
347 * default context also requires GTT space which may not
348 * be available. To avoid this we always pin the default
349 * context.
350 */
351 ret = engine->context_pin(engine, engine->i915->kernel_context);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100352 if (ret)
353 return ret;
354
Chris Wilsone8a9c582016-12-18 15:37:20 +0000355 ret = intel_engine_init_breadcrumbs(engine);
356 if (ret)
357 goto err_unpin;
358
Chris Wilson4e50f082016-10-28 13:58:31 +0100359 ret = i915_gem_render_state_init(engine);
360 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000361 goto err_unpin;
Chris Wilson4e50f082016-10-28 13:58:31 +0100362
Chris Wilson7756e452016-08-18 17:17:10 +0100363 return 0;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000364
365err_unpin:
366 engine->context_unpin(engine, engine->i915->kernel_context);
367 return ret;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100368}
Chris Wilson96a945a2016-08-03 13:19:16 +0100369
370/**
371 * intel_engines_cleanup_common - cleans up the engine state created by
372 * the common initiailizers.
373 * @engine: Engine to cleanup.
374 *
375 * This cleans up everything created by the common helpers.
376 */
377void intel_engine_cleanup_common(struct intel_engine_cs *engine)
378{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100379 intel_engine_cleanup_scratch(engine);
380
Chris Wilson4e50f082016-10-28 13:58:31 +0100381 i915_gem_render_state_fini(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100382 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100383 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100384 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000385
386 engine->context_unpin(engine, engine->i915->kernel_context);
Chris Wilson96a945a2016-08-03 13:19:16 +0100387}
Chris Wilson1b365952016-10-04 21:11:31 +0100388
389u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
390{
391 struct drm_i915_private *dev_priv = engine->i915;
392 u64 acthd;
393
394 if (INTEL_GEN(dev_priv) >= 8)
395 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
396 RING_ACTHD_UDW(engine->mmio_base));
397 else if (INTEL_GEN(dev_priv) >= 4)
398 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
399 else
400 acthd = I915_READ(ACTHD);
401
402 return acthd;
403}
404
405u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
406{
407 struct drm_i915_private *dev_priv = engine->i915;
408 u64 bbaddr;
409
410 if (INTEL_GEN(dev_priv) >= 8)
411 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
412 RING_BBADDR_UDW(engine->mmio_base));
413 else
414 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
415
416 return bbaddr;
417}
Chris Wilson0e704472016-10-12 10:05:17 +0100418
419const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
420{
421 switch (type) {
422 case I915_CACHE_NONE: return " uncached";
423 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
424 case I915_CACHE_L3_LLC: return " L3+LLC";
425 case I915_CACHE_WT: return " WT";
426 default: return "";
427 }
428}
429
430static inline uint32_t
431read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
432 int subslice, i915_reg_t reg)
433{
434 uint32_t mcr;
435 uint32_t ret;
436 enum forcewake_domains fw_domains;
437
438 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
439 FW_REG_READ);
440 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
441 GEN8_MCR_SELECTOR,
442 FW_REG_READ | FW_REG_WRITE);
443
444 spin_lock_irq(&dev_priv->uncore.lock);
445 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
446
447 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
448 /*
449 * The HW expects the slice and sublice selectors to be reset to 0
450 * after reading out the registers.
451 */
452 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
453 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
454 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
455 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
456
457 ret = I915_READ_FW(reg);
458
459 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
460 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
461
462 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
463 spin_unlock_irq(&dev_priv->uncore.lock);
464
465 return ret;
466}
467
468/* NB: please notice the memset */
469void intel_engine_get_instdone(struct intel_engine_cs *engine,
470 struct intel_instdone *instdone)
471{
472 struct drm_i915_private *dev_priv = engine->i915;
473 u32 mmio_base = engine->mmio_base;
474 int slice;
475 int subslice;
476
477 memset(instdone, 0, sizeof(*instdone));
478
479 switch (INTEL_GEN(dev_priv)) {
480 default:
481 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
482
483 if (engine->id != RCS)
484 break;
485
486 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
487 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
488 instdone->sampler[slice][subslice] =
489 read_subslice_reg(dev_priv, slice, subslice,
490 GEN7_SAMPLER_INSTDONE);
491 instdone->row[slice][subslice] =
492 read_subslice_reg(dev_priv, slice, subslice,
493 GEN7_ROW_INSTDONE);
494 }
495 break;
496 case 7:
497 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
498
499 if (engine->id != RCS)
500 break;
501
502 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
503 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
504 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
505
506 break;
507 case 6:
508 case 5:
509 case 4:
510 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
511
512 if (engine->id == RCS)
513 /* HACK: Using the wrong struct member */
514 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
515 break;
516 case 3:
517 case 2:
518 instdone->instdone = I915_READ(GEN2_INSTDONE);
519 break;
520 }
521}
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000522
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000523static int wa_add(struct drm_i915_private *dev_priv,
524 i915_reg_t addr,
525 const u32 mask, const u32 val)
526{
527 const u32 idx = dev_priv->workarounds.count;
528
529 if (WARN_ON(idx >= I915_MAX_WA_REGS))
530 return -ENOSPC;
531
532 dev_priv->workarounds.reg[idx].addr = addr;
533 dev_priv->workarounds.reg[idx].value = val;
534 dev_priv->workarounds.reg[idx].mask = mask;
535
536 dev_priv->workarounds.count++;
537
538 return 0;
539}
540
541#define WA_REG(addr, mask, val) do { \
542 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
543 if (r) \
544 return r; \
545 } while (0)
546
547#define WA_SET_BIT_MASKED(addr, mask) \
548 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
549
550#define WA_CLR_BIT_MASKED(addr, mask) \
551 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
552
553#define WA_SET_FIELD_MASKED(addr, mask, value) \
554 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
555
556#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
557#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
558
559#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
560
561static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
562 i915_reg_t reg)
563{
564 struct drm_i915_private *dev_priv = engine->i915;
565 struct i915_workarounds *wa = &dev_priv->workarounds;
566 const uint32_t index = wa->hw_whitelist_count[engine->id];
567
568 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
569 return -EINVAL;
570
571 WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
572 i915_mmio_reg_offset(reg));
573 wa->hw_whitelist_count[engine->id]++;
574
575 return 0;
576}
577
578static int gen8_init_workarounds(struct intel_engine_cs *engine)
579{
580 struct drm_i915_private *dev_priv = engine->i915;
581
582 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
583
584 /* WaDisableAsyncFlipPerfMode:bdw,chv */
585 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
586
587 /* WaDisablePartialInstShootdown:bdw,chv */
588 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
589 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
590
591 /* Use Force Non-Coherent whenever executing a 3D context. This is a
592 * workaround for for a possible hang in the unlikely event a TLB
593 * invalidation occurs during a PSD flush.
594 */
595 /* WaForceEnableNonCoherent:bdw,chv */
596 /* WaHdcDisableFetchWhenMasked:bdw,chv */
597 WA_SET_BIT_MASKED(HDC_CHICKEN0,
598 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
599 HDC_FORCE_NON_COHERENT);
600
601 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
602 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
603 * polygons in the same 8x4 pixel/sample area to be processed without
604 * stalling waiting for the earlier ones to write to Hierarchical Z
605 * buffer."
606 *
607 * This optimization is off by default for BDW and CHV; turn it on.
608 */
609 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
610
611 /* Wa4x4STCOptimizationDisable:bdw,chv */
612 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
613
614 /*
615 * BSpec recommends 8x4 when MSAA is used,
616 * however in practice 16x4 seems fastest.
617 *
618 * Note that PS/WM thread counts depend on the WIZ hashing
619 * disable bit, which we don't touch here, but it's good
620 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
621 */
622 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
623 GEN6_WIZ_HASHING_MASK,
624 GEN6_WIZ_HASHING_16x4);
625
626 return 0;
627}
628
629static int bdw_init_workarounds(struct intel_engine_cs *engine)
630{
631 struct drm_i915_private *dev_priv = engine->i915;
632 int ret;
633
634 ret = gen8_init_workarounds(engine);
635 if (ret)
636 return ret;
637
638 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
639 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
640
641 /* WaDisableDopClockGating:bdw
642 *
643 * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
644 * to disable EUTC clock gating.
645 */
646 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
647 DOP_CLOCK_GATING_DISABLE);
648
649 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
650 GEN8_SAMPLER_POWER_BYPASS_DIS);
651
652 WA_SET_BIT_MASKED(HDC_CHICKEN0,
653 /* WaForceContextSaveRestoreNonCoherent:bdw */
654 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
655 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
656 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
657
658 return 0;
659}
660
661static int chv_init_workarounds(struct intel_engine_cs *engine)
662{
663 struct drm_i915_private *dev_priv = engine->i915;
664 int ret;
665
666 ret = gen8_init_workarounds(engine);
667 if (ret)
668 return ret;
669
670 /* WaDisableThreadStallDopClockGating:chv */
671 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
672
673 /* Improve HiZ throughput on CHV. */
674 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
675
676 return 0;
677}
678
679static int gen9_init_workarounds(struct intel_engine_cs *engine)
680{
681 struct drm_i915_private *dev_priv = engine->i915;
682 int ret;
683
684 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk */
685 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
686
687 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk */
688 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
689 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
690
691 /* WaDisableKillLogic:bxt,skl,kbl */
692 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
693 ECOCHK_DIS_TLB);
694
695 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk */
696 /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk */
697 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
698 FLOW_CONTROL_ENABLE |
699 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
700
701 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
702 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
703 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
704
705 /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
706 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
707 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
708 GEN9_DG_MIRROR_FIX_ENABLE);
709
710 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
711 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
712 WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
713 GEN9_RHWO_OPTIMIZATION_DISABLE);
714 /*
715 * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
716 * but we do that in per ctx batchbuffer as there is an issue
717 * with this register not getting restored on ctx restore
718 */
719 }
720
721 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
722 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
723 GEN9_ENABLE_GPGPU_PREEMPTION);
724
725 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk */
726 /* WaDisablePartialResolveInVc:skl,bxt,kbl */
727 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
728 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
729
730 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk */
731 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
732 GEN9_CCS_TLB_PREFETCH_ENABLE);
733
734 /* WaDisableMaskBasedCammingInRCC:bxt */
735 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
736 WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
737 PIXEL_MASK_CAMMING_DISABLE);
738
739 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
740 WA_SET_BIT_MASKED(HDC_CHICKEN0,
741 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
742 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
743
744 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
745 * both tied to WaForceContextSaveRestoreNonCoherent
746 * in some hsds for skl. We keep the tie for all gen9. The
747 * documentation is a bit hazy and so we want to get common behaviour,
748 * even though there is no clear evidence we would need both on kbl/bxt.
749 * This area has been source of system hangs so we play it safe
750 * and mimic the skl regardless of what bspec says.
751 *
752 * Use Force Non-Coherent whenever executing a 3D context. This
753 * is a workaround for a possible hang in the unlikely event
754 * a TLB invalidation occurs during a PSD flush.
755 */
756
757 /* WaForceEnableNonCoherent:skl,bxt,kbl */
758 WA_SET_BIT_MASKED(HDC_CHICKEN0,
759 HDC_FORCE_NON_COHERENT);
760
761 /* WaDisableHDCInvalidation:skl,bxt,kbl */
762 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
763 BDW_DISABLE_HDC_INVALIDATION);
764
765 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
766 if (IS_SKYLAKE(dev_priv) ||
767 IS_KABYLAKE(dev_priv) ||
768 IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
769 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
770 GEN8_SAMPLER_POWER_BYPASS_DIS);
771
772 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk */
773 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
774
775 /* WaOCLCoherentLineFlush:skl,bxt,kbl */
776 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
777 GEN8_LQSC_FLUSH_COHERENT_LINES));
778
779 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk */
780 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
781 if (ret)
782 return ret;
783
784 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
785 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
786 if (ret)
787 return ret;
788
789 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk */
790 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
791 if (ret)
792 return ret;
793
794 return 0;
795}
796
797static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
798{
799 struct drm_i915_private *dev_priv = engine->i915;
800 u8 vals[3] = { 0, 0, 0 };
801 unsigned int i;
802
803 for (i = 0; i < 3; i++) {
804 u8 ss;
805
806 /*
807 * Only consider slices where one, and only one, subslice has 7
808 * EUs
809 */
810 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
811 continue;
812
813 /*
814 * subslice_7eu[i] != 0 (because of the check above) and
815 * ss_max == 4 (maximum number of subslices possible per slice)
816 *
817 * -> 0 <= ss <= 3;
818 */
819 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
820 vals[i] = 3 - ss;
821 }
822
823 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
824 return 0;
825
826 /* Tune IZ hashing. See intel_device_info_runtime_init() */
827 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
828 GEN9_IZ_HASHING_MASK(2) |
829 GEN9_IZ_HASHING_MASK(1) |
830 GEN9_IZ_HASHING_MASK(0),
831 GEN9_IZ_HASHING(2, vals[2]) |
832 GEN9_IZ_HASHING(1, vals[1]) |
833 GEN9_IZ_HASHING(0, vals[0]));
834
835 return 0;
836}
837
838static int skl_init_workarounds(struct intel_engine_cs *engine)
839{
840 struct drm_i915_private *dev_priv = engine->i915;
841 int ret;
842
843 ret = gen9_init_workarounds(engine);
844 if (ret)
845 return ret;
846
847 /*
848 * Actual WA is to disable percontext preemption granularity control
849 * until D0 which is the default case so this is equivalent to
850 * !WaDisablePerCtxtPreemptionGranularityControl:skl
851 */
852 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
853 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
854
855 /* WaEnableGapsTsvCreditFix:skl */
856 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
857 GEN9_GAPS_TSV_CREDIT_DISABLE));
858
859 /* WaDisableGafsUnitClkGating:skl */
860 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
861
862 /* WaInPlaceDecompressionHang:skl */
863 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
864 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
865 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
866
867 /* WaDisableLSQCROPERFforOCL:skl */
868 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
869 if (ret)
870 return ret;
871
872 return skl_tune_iz_hashing(engine);
873}
874
875static int bxt_init_workarounds(struct intel_engine_cs *engine)
876{
877 struct drm_i915_private *dev_priv = engine->i915;
878 int ret;
879
880 ret = gen9_init_workarounds(engine);
881 if (ret)
882 return ret;
883
884 /* WaStoreMultiplePTEenable:bxt */
885 /* This is a requirement according to Hardware specification */
886 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
887 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
888
889 /* WaSetClckGatingDisableMedia:bxt */
890 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
891 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
892 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
893 }
894
895 /* WaDisableThreadStallDopClockGating:bxt */
896 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
897 STALL_DOP_GATING_DISABLE);
898
899 /* WaDisablePooledEuLoadBalancingFix:bxt */
900 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
901 WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
902 GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
903 }
904
905 /* WaDisableSbeCacheDispatchPortSharing:bxt */
906 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
907 WA_SET_BIT_MASKED(
908 GEN7_HALF_SLICE_CHICKEN1,
909 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
910 }
911
912 /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
913 /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
914 /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
915 /* WaDisableLSQCROPERFforOCL:bxt */
916 if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
917 ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
918 if (ret)
919 return ret;
920
921 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
922 if (ret)
923 return ret;
924 }
925
926 /* WaProgramL3SqcReg1DefaultForPerf:bxt */
927 if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
928 I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
929 L3_HIGH_PRIO_CREDITS(2));
930
931 /* WaToEnableHwFixForPushConstHWBug:bxt */
932 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
933 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
934 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
935
936 /* WaInPlaceDecompressionHang:bxt */
937 if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
938 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
939 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
940
941 return 0;
942}
943
944static int kbl_init_workarounds(struct intel_engine_cs *engine)
945{
946 struct drm_i915_private *dev_priv = engine->i915;
947 int ret;
948
949 ret = gen9_init_workarounds(engine);
950 if (ret)
951 return ret;
952
953 /* WaEnableGapsTsvCreditFix:kbl */
954 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
955 GEN9_GAPS_TSV_CREDIT_DISABLE));
956
957 /* WaDisableDynamicCreditSharing:kbl */
958 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
959 WA_SET_BIT(GAMT_CHKN_BIT_REG,
960 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
961
962 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
963 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
964 WA_SET_BIT_MASKED(HDC_CHICKEN0,
965 HDC_FENCE_DEST_SLM_DISABLE);
966
967 /* WaToEnableHwFixForPushConstHWBug:kbl */
968 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
969 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
970 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
971
972 /* WaDisableGafsUnitClkGating:kbl */
973 WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
974
975 /* WaDisableSbeCacheDispatchPortSharing:kbl */
976 WA_SET_BIT_MASKED(
977 GEN7_HALF_SLICE_CHICKEN1,
978 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
979
980 /* WaInPlaceDecompressionHang:kbl */
981 WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
982 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
983
984 /* WaDisableLSQCROPERFforOCL:kbl */
985 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
986 if (ret)
987 return ret;
988
989 return 0;
990}
991
992static int glk_init_workarounds(struct intel_engine_cs *engine)
993{
994 struct drm_i915_private *dev_priv = engine->i915;
995 int ret;
996
997 ret = gen9_init_workarounds(engine);
998 if (ret)
999 return ret;
1000
1001 /* WaToEnableHwFixForPushConstHWBug:glk */
1002 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1003 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1004
1005 return 0;
1006}
1007
1008int init_workarounds_ring(struct intel_engine_cs *engine)
1009{
1010 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson02e012f2017-03-01 12:11:31 +00001011 int err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001012
1013 WARN_ON(engine->id != RCS);
1014
1015 dev_priv->workarounds.count = 0;
Chris Wilson02e012f2017-03-01 12:11:31 +00001016 dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001017
1018 if (IS_BROADWELL(dev_priv))
Chris Wilson02e012f2017-03-01 12:11:31 +00001019 err = bdw_init_workarounds(engine);
1020 else if (IS_CHERRYVIEW(dev_priv))
1021 err = chv_init_workarounds(engine);
1022 else if (IS_SKYLAKE(dev_priv))
1023 err = skl_init_workarounds(engine);
1024 else if (IS_BROXTON(dev_priv))
1025 err = bxt_init_workarounds(engine);
1026 else if (IS_KABYLAKE(dev_priv))
1027 err = kbl_init_workarounds(engine);
1028 else if (IS_GEMINILAKE(dev_priv))
1029 err = glk_init_workarounds(engine);
1030 else
1031 err = 0;
1032 if (err)
1033 return err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001034
Chris Wilson02e012f2017-03-01 12:11:31 +00001035 DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
1036 engine->name, dev_priv->workarounds.count);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001037 return 0;
1038}
1039
1040int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
1041{
1042 struct i915_workarounds *w = &req->i915->workarounds;
1043 u32 *cs;
1044 int ret, i;
1045
1046 if (w->count == 0)
1047 return 0;
1048
1049 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1050 if (ret)
1051 return ret;
1052
1053 cs = intel_ring_begin(req, (w->count * 2 + 2));
1054 if (IS_ERR(cs))
1055 return PTR_ERR(cs);
1056
1057 *cs++ = MI_LOAD_REGISTER_IMM(w->count);
1058 for (i = 0; i < w->count; i++) {
1059 *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
1060 *cs++ = w->reg[i].value;
1061 }
1062 *cs++ = MI_NOOP;
1063
1064 intel_ring_advance(req, cs);
1065
1066 ret = req->engine->emit_flush(req, EMIT_BARRIER);
1067 if (ret)
1068 return ret;
1069
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001070 return 0;
1071}
1072
Chris Wilson54003672017-03-03 12:19:46 +00001073/**
1074 * intel_engine_is_idle() - Report if the engine has finished process all work
1075 * @engine: the intel_engine_cs
1076 *
1077 * Return true if there are no requests pending, nothing left to be submitted
1078 * to hardware, and that the engine is idle.
1079 */
1080bool intel_engine_is_idle(struct intel_engine_cs *engine)
1081{
1082 struct drm_i915_private *dev_priv = engine->i915;
1083
1084 /* Any inflight/incomplete requests? */
1085 if (!i915_seqno_passed(intel_engine_get_seqno(engine),
1086 intel_engine_last_submit(engine)))
1087 return false;
1088
1089 /* Interrupt/tasklet pending? */
1090 if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
1091 return false;
1092
1093 /* Both ports drained, no more ELSP submission? */
1094 if (engine->execlist_port[0].request)
1095 return false;
1096
1097 /* Ring stopped? */
1098 if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
1099 return false;
1100
1101 return true;
1102}
1103
Chris Wilson05425242017-03-03 12:19:47 +00001104bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
1105{
1106 struct intel_engine_cs *engine;
1107 enum intel_engine_id id;
1108
1109 for_each_engine(engine, dev_priv, id) {
1110 if (!intel_engine_is_idle(engine))
1111 return false;
1112 }
1113
1114 return true;
1115}
1116
Chris Wilsonf97fbf92017-02-13 17:15:14 +00001117#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1118#include "selftests/mock_engine.c"
1119#endif