blob: fa47a39fac86bfcae04d1a069acab39b665d1878 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020029#include <linux/platform_data/davinci_asp.h>
Jyri Sarhaa75a0532015-03-20 13:31:08 +020030#include <linux/math64.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031
Daniel Mack64792852014-03-27 11:27:40 +010032#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040033#include <sound/core.h>
34#include <sound/pcm.h>
35#include <sound/pcm_params.h>
36#include <sound/initval.h>
37#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020038#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030039#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040040
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030041#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040042#include "davinci-mcasp.h"
43
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030044#define MCASP_MAX_AFIFO_DEPTH 64
45
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030046static u32 context_regs[] = {
47 DAVINCI_MCASP_TXFMCTL_REG,
48 DAVINCI_MCASP_RXFMCTL_REG,
49 DAVINCI_MCASP_TXFMT_REG,
50 DAVINCI_MCASP_RXFMT_REG,
51 DAVINCI_MCASP_ACLKXCTL_REG,
52 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030053 DAVINCI_MCASP_AHCLKXCTL_REG,
54 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030055 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030056 DAVINCI_MCASP_RXMASK_REG,
57 DAVINCI_MCASP_TXMASK_REG,
58 DAVINCI_MCASP_RXTDM_REG,
59 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030060};
61
Peter Ujfalusi790bb942014-02-03 14:51:52 +020062struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030063 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030064 u32 afifo_regs[2]; /* for read/write fifo control registers */
65 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +020066 bool pm_state;
Peter Ujfalusi790bb942014-02-03 14:51:52 +020067};
68
Jyri Sarhaa75a0532015-03-20 13:31:08 +020069struct davinci_mcasp_ruledata {
70 struct davinci_mcasp *mcasp;
71 int serializers;
72};
73
Peter Ujfalusi70091a32013-11-14 11:35:29 +020074struct davinci_mcasp {
Peter Ujfalusi453c4992013-11-14 11:35:34 +020075 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020076 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020077 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020079 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020080
81 /* McASP specific data */
82 int tdm_slots;
Jyri Sarhadd55ff82015-09-09 21:27:44 +030083 u32 tdm_mask[2];
84 int slot_width;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020085 u8 op_mode;
86 u8 num_serializer;
87 u8 *serial_dir;
88 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020089 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020090 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020091 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020092 u32 irq_request[2];
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +020093 int dma_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020094
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020095 int sysclk_freq;
96 bool bclk_master;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098 /* McASP FIFO related */
99 u8 txnumevt;
100 u8 rxnumevt;
101
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200102 bool dat_port;
103
Peter Ujfalusi11277832014-11-10 12:32:16 +0200104 /* Used for comstraint setting on the second stream */
105 u32 channels;
106
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200107#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200108 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200109#endif
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200110
111 struct davinci_mcasp_ruledata ruledata[2];
Jyri Sarha5935a052015-04-23 16:16:05 +0300112 struct snd_pcm_hw_constraint_list chconstr[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200113};
114
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
116 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119 __raw_writel(__raw_readl(reg) | val, reg);
120}
121
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
123 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400124{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126 __raw_writel((__raw_readl(reg) & ~(val)), reg);
127}
128
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200129static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
130 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
134}
135
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200136static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
137 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400138{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140}
141
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400143{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145}
146
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200147static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400148{
149 int i = 0;
150
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400152
153 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
154 /* loop count is to avoid the lock-up */
155 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157 break;
158 }
159
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200160 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161 printk(KERN_ERR "GBLCTL write error\n");
162}
163
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200164static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
165{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
167 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200168
169 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
170}
171
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200172static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400173{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200174 if (mcasp->rxnumevt) { /* enable FIFO */
175 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
176
177 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
178 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
179 }
180
Peter Ujfalusi44982732014-10-29 13:55:45 +0200181 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200184 /*
185 * When ASYNC == 0 the transmit and receive sections operate
186 * synchronously from the transmit clock and frame sync. We need to make
187 * sure that the TX signlas are enabled when starting reception.
188 */
189 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200190 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
191 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200192 }
193
Peter Ujfalusi44982732014-10-29 13:55:45 +0200194 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200195 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200196 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200197 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200198 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200200 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200201 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200202
203 /* enable receive IRQs */
204 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
205 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400206}
207
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400209{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400210 u32 cnt;
211
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200212 if (mcasp->txnumevt) { /* enable FIFO */
213 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
214
215 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
216 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
217 }
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
221 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200222 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200223 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200225 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400226 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200227 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
228 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400229 cnt++;
230
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200231 /* Release TX state machine */
232 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
233 /* Release Frame Sync generator */
234 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200235
236 /* enable transmit IRQs */
237 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
238 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239}
240
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200241static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200243 mcasp->streams++;
244
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200245 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200246 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200247 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400249}
250
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200251static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400252{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200253 /* disable IRQ sources */
254 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
255 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
256
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200257 /*
258 * In synchronous mode stop the TX clocks if no other stream is
259 * running
260 */
261 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200262 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200263
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200264 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
265 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200266
267 if (mcasp->rxnumevt) { /* disable FIFO */
268 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
269
270 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
271 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400272}
273
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400275{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200276 u32 val = 0;
277
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200278 /* disable IRQ sources */
279 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
280 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
281
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200282 /*
283 * In synchronous mode keep TX clocks running if the capture stream is
284 * still running.
285 */
286 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
287 val = TXHCLKRST | TXCLKRST | TXFSRST;
288
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
290 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291
292 if (mcasp->txnumevt) { /* disable FIFO */
293 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
294
295 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
296 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400297}
298
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200299static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400300{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200301 mcasp->streams--;
302
Peter Ujfalusi03808662014-10-29 13:55:46 +0200303 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200304 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200305 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200306 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400307}
308
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200309static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
310{
311 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
312 struct snd_pcm_substream *substream;
313 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
314 u32 handled_mask = 0;
315 u32 stat;
316
317 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
318 if (stat & XUNDRN & irq_mask) {
319 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
320 handled_mask |= XUNDRN;
321
322 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
323 if (substream) {
324 snd_pcm_stream_lock_irq(substream);
325 if (snd_pcm_running(substream))
326 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
327 snd_pcm_stream_unlock_irq(substream);
328 }
329 }
330
331 if (!handled_mask)
332 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
333 stat);
334
335 if (stat & XRERR)
336 handled_mask |= XRERR;
337
338 /* Ack the handled event only */
339 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
340
341 return IRQ_RETVAL(handled_mask);
342}
343
344static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
345{
346 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
347 struct snd_pcm_substream *substream;
348 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
349 u32 handled_mask = 0;
350 u32 stat;
351
352 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
353 if (stat & ROVRN & irq_mask) {
354 dev_warn(mcasp->dev, "Receive buffer overflow\n");
355 handled_mask |= ROVRN;
356
357 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
358 if (substream) {
359 snd_pcm_stream_lock_irq(substream);
360 if (snd_pcm_running(substream))
361 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
362 snd_pcm_stream_unlock_irq(substream);
363 }
364 }
365
366 if (!handled_mask)
367 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
368 stat);
369
370 if (stat & XRERR)
371 handled_mask |= XRERR;
372
373 /* Ack the handled event only */
374 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
375
376 return IRQ_RETVAL(handled_mask);
377}
378
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200379static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
380{
381 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
382 irqreturn_t ret = IRQ_NONE;
383
384 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
385 ret = davinci_mcasp_tx_irq_handler(irq, data);
386
387 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
388 ret |= davinci_mcasp_rx_irq_handler(irq, data);
389
390 return ret;
391}
392
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400393static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
394 unsigned int fmt)
395{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200396 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200397 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300398 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300399 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300400 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400401
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200402 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200403 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300404 case SND_SOC_DAIFMT_DSP_A:
405 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
406 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300407 /* 1st data bit occur one ACLK cycle after the frame sync */
408 data_delay = 1;
409 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200410 case SND_SOC_DAIFMT_DSP_B:
411 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200412 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
413 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300414 /* No delay after FS */
415 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200416 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300417 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200418 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200419 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
420 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300421 /* 1st data bit occur one ACLK cycle after the frame sync */
422 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300423 /* FS need to be inverted */
424 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200425 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300426 case SND_SOC_DAIFMT_LEFT_J:
427 /* configure a full-word SYNC pulse (LRCLK) */
428 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
429 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
430 /* No delay after FS */
431 data_delay = 0;
432 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300433 default:
434 ret = -EINVAL;
435 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200436 }
437
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300438 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
439 FSXDLY(3));
440 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
441 FSRDLY(3));
442
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400443 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
444 case SND_SOC_DAIFMT_CBS_CFS:
445 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200446 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
447 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400448
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200449 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
450 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400451
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200452 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
453 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200454 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400455 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200456 case SND_SOC_DAIFMT_CBS_CFM:
457 /* codec is clock slave and frame master */
458 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
459 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
460
461 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
462 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
463
464 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
465 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
466 mcasp->bclk_master = 1;
467 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400468 case SND_SOC_DAIFMT_CBM_CFS:
469 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200470 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
471 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400472
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200473 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
474 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400475
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
477 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200478 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400479 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 case SND_SOC_DAIFMT_CBM_CFM:
481 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200482 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
483 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400484
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200485 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
486 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400487
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200488 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
489 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200490 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400491 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400492 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200493 ret = -EINVAL;
494 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400495 }
496
497 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
498 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200499 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300500 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300501 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400502 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400503 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200504 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300505 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300506 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400507 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200509 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300510 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300511 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400513 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200515 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300516 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400517 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400518 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200519 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300520 goto out;
521 }
522
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300523 if (inv_fs)
524 fs_pol_rising = !fs_pol_rising;
525
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300526 if (fs_pol_rising) {
527 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
528 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
529 } else {
530 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
531 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400532 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200533out:
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200534 pm_runtime_put(mcasp->dev);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200535 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400536}
537
Jyri Sarha88135432014-08-06 16:47:16 +0300538static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
539 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200540{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200541 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200542
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200543 pm_runtime_get_sync(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200544 switch (div_id) {
545 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200546 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200547 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200549 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
550 break;
551
552 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200553 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200554 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200555 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200556 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300557 if (explicit)
558 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200559 break;
560
Daniel Mack1b3bc062012-12-05 18:20:38 +0100561 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200562 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100563 break;
564
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200565 default:
566 return -EINVAL;
567 }
568
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200569 pm_runtime_put(mcasp->dev);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200570 return 0;
571}
572
Jyri Sarha88135432014-08-06 16:47:16 +0300573static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
574 int div)
575{
576 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
577}
578
Daniel Mack5b66aa22012-10-04 15:08:41 +0200579static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
580 unsigned int freq, int dir)
581{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200582 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200583
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200584 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200585 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200586 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
587 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
588 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200589 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200590 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
591 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
592 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200593 }
594
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200595 mcasp->sysclk_freq = freq;
596
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +0200597 pm_runtime_put(mcasp->dev);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200598 return 0;
599}
600
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300601/* All serializers must have equal number of channels */
602static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
603 int serializers)
604{
605 struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
606 unsigned int *list = (unsigned int *) cl->list;
607 int slots = mcasp->tdm_slots;
608 int i, count = 0;
609
610 if (mcasp->tdm_mask[stream])
611 slots = hweight32(mcasp->tdm_mask[stream]);
612
613 for (i = 2; i <= slots; i++)
614 list[count++] = i;
615
616 for (i = 2; i <= serializers; i++)
617 list[count++] = i*slots;
618
619 cl->count = count;
620
621 return 0;
622}
623
624static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
625{
626 int rx_serializers = 0, tx_serializers = 0, ret, i;
627
628 for (i = 0; i < mcasp->num_serializer; i++)
629 if (mcasp->serial_dir[i] == TX_MODE)
630 tx_serializers++;
631 else if (mcasp->serial_dir[i] == RX_MODE)
632 rx_serializers++;
633
634 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
635 tx_serializers);
636 if (ret)
637 return ret;
638
639 ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
640 rx_serializers);
641
642 return ret;
643}
644
645
646static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
647 unsigned int tx_mask,
648 unsigned int rx_mask,
649 int slots, int slot_width)
650{
651 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
652
653 dev_dbg(mcasp->dev,
654 "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
655 __func__, tx_mask, rx_mask, slots, slot_width);
656
657 if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
658 dev_err(mcasp->dev,
659 "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
660 tx_mask, rx_mask, slots);
661 return -EINVAL;
662 }
663
664 if (slot_width &&
665 (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
666 dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
667 __func__, slot_width);
668 return -EINVAL;
669 }
670
671 mcasp->tdm_slots = slots;
672 mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = rx_mask;
673 mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = tx_mask;
674 mcasp->slot_width = slot_width;
675
676 return davinci_mcasp_set_ch_constraints(mcasp);
677}
678
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200679static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100680 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400681{
Daniel Mackba764b32012-12-05 18:20:37 +0100682 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200683 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100684 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300685 /*
686 * For captured data we should not rotate, inversion and masking is
687 * enoguh to get the data to the right position:
688 * Format data from bus after reverse (XRBUF)
689 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
690 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
691 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
692 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
693 */
694 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400695
Daniel Mack1b3bc062012-12-05 18:20:38 +0100696 /*
697 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
698 * callback, take it into account here. That allows us to for example
699 * send 32 bits per channel to the codec, while only 16 of them carry
700 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200701 * The clock ratio is given for a full period of data (for I2S format
702 * both left and right channels), so it has to be divided by number of
703 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100704 */
Peter Ujfalusid742b922014-11-10 12:32:19 +0200705 if (mcasp->bclk_lrclk_ratio) {
706 u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
707
708 /*
709 * When we have more bclk then it is needed for the data, we
710 * need to use the rotation to move the received samples to have
711 * correct alignment.
712 */
713 rx_rotate = (slot_length - word_length) / 4;
714 word_length = slot_length;
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300715 } else if (mcasp->slot_width) {
716 rx_rotate = (mcasp->slot_width - word_length) / 4;
717 word_length = mcasp->slot_width;
Peter Ujfalusid742b922014-11-10 12:32:19 +0200718 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100719
Daniel Mackba764b32012-12-05 18:20:37 +0100720 /* mapping of the XSSZ bit-field as described in the datasheet */
721 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400722
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200723 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200724 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
725 RXSSZ(0x0F));
726 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
727 TXSSZ(0x0F));
728 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
729 TXROT(7));
730 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
731 RXROT(7));
732 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200733 }
734
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200735 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400736
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400737 return 0;
738}
739
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200740static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300741 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400742{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300743 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400744 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400745 u8 tx_ser = 0;
746 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200747 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100748 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300749 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200750 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400751 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300752 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200753 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400754
755 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200756 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400757
758 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200759 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
760 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400761 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200762 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
763 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400764 }
765
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200766 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200767 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
768 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200769 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100770 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200771 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Misael Lopez Cruz19db62e2015-06-08 16:03:47 +0300772 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
773 DISMOD_LOW, DISMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400774 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200775 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100776 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200777 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400778 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100779 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200780 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
781 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400782 }
783 }
784
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300785 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
786 active_serializers = tx_ser;
787 numevt = mcasp->txnumevt;
788 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
789 } else {
790 active_serializers = rx_ser;
791 numevt = mcasp->rxnumevt;
792 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
793 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100794
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300795 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200796 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300797 "enabled in mcasp (%d)\n", channels,
798 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100799 return -EINVAL;
800 }
801
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300802 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300803 if (!numevt) {
804 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300805 if (active_serializers > 1) {
806 /*
807 * If more than one serializers are in use we have one
808 * DMA request to provide data for all serializers.
809 * For example if three serializers are enabled the DMA
810 * need to transfer three words per DMA request.
811 */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300812 dma_data->maxburst = active_serializers;
813 } else {
Peter Ujfalusi33445642014-04-01 15:55:12 +0300814 dma_data->maxburst = 0;
815 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300816 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300817 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400818
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300819 if (period_words % active_serializers) {
820 dev_err(mcasp->dev, "Invalid combination of period words and "
821 "active serializers: %d, %d\n", period_words,
822 active_serializers);
823 return -EINVAL;
824 }
825
826 /*
827 * Calculate the optimal AFIFO depth for platform side:
828 * The number of words for numevt need to be in steps of active
829 * serializers.
830 */
831 n = numevt % active_serializers;
832 if (n)
833 numevt += (active_serializers - n);
834 while (period_words % numevt && numevt > 0)
835 numevt -= active_serializers;
836 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300837 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400838
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300839 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
840 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100841
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300842 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300843 if (numevt == 1)
844 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300845 dma_data->maxburst = numevt;
846
Michal Bachraty2952b272013-02-28 16:07:08 +0100847 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400848}
849
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200850static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
851 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852{
853 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200854 int total_slots;
855 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400856 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200857 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400858
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200859 total_slots = mcasp->tdm_slots;
860
861 /*
862 * If more than one serializer is needed, then use them with
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300863 * all the specified tdm_slots. Otherwise, one serializer can
864 * cope with the transaction using just as many slots as there
865 * are channels in the stream.
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200866 */
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300867 if (mcasp->tdm_mask[stream]) {
868 active_slots = hweight32(mcasp->tdm_mask[stream]);
869 active_serializers = (channels + active_slots - 1) /
870 active_slots;
871 if (active_serializers == 1) {
872 active_slots = channels;
873 for (i = 0; i < total_slots; i++) {
874 if ((1 << i) & mcasp->tdm_mask[stream]) {
875 mask |= (1 << i);
876 if (--active_slots <= 0)
877 break;
878 }
879 }
880 }
881 } else {
882 active_serializers = (channels + total_slots - 1) / total_slots;
883 if (active_serializers == 1)
884 active_slots = channels;
885 else
886 active_slots = total_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200887
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300888 for (i = 0; i < active_slots; i++)
889 mask |= (1 << i);
890 }
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200891 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400892
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200893 if (!mcasp->dat_port)
894 busel = TXSEL;
895
Jyri Sarhadd55ff82015-09-09 21:27:44 +0300896 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
897 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
898 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
899 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
900 FSXMOD(total_slots), FSXMOD(0x1FF));
901 } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
902 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
903 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
904 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
905 FSRMOD(total_slots), FSRMOD(0x1FF));
906 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400907
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200908 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400909}
910
911/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100912static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
913 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400914{
Daniel Mack64792852014-03-27 11:27:40 +0100915 u32 cs_value = 0;
916 u8 *cs_bytes = (u8*) &cs_value;
917
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400918 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
919 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200920 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400921
922 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200923 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400924
925 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200926 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400927
928 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200929 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400930
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200931 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400932
933 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200934 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400935
936 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200937 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200938
Daniel Mack64792852014-03-27 11:27:40 +0100939 /* Set S/PDIF channel status bits */
940 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
941 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
942
943 switch (rate) {
944 case 22050:
945 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
946 break;
947 case 24000:
948 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
949 break;
950 case 32000:
951 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
952 break;
953 case 44100:
954 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
955 break;
956 case 48000:
957 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
958 break;
959 case 88200:
960 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
961 break;
962 case 96000:
963 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
964 break;
965 case 176400:
966 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
967 break;
968 case 192000:
969 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
970 break;
971 default:
972 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
973 return -EINVAL;
974 }
975
976 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
977 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
978
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200979 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400980}
981
Jyri Sarhaa75a0532015-03-20 13:31:08 +0200982static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
983 unsigned int bclk_freq,
984 int *error_ppm)
985{
986 int div = mcasp->sysclk_freq / bclk_freq;
987 int rem = mcasp->sysclk_freq % bclk_freq;
988
989 if (rem != 0) {
990 if (div == 0 ||
991 ((mcasp->sysclk_freq / div) - bclk_freq) >
992 (bclk_freq - (mcasp->sysclk_freq / (div+1)))) {
993 div++;
994 rem = rem - bclk_freq;
995 }
996 }
997 if (error_ppm)
998 *error_ppm =
999 (div*1000000 + (int)div64_long(1000000LL*rem,
1000 (int)bclk_freq))
1001 /div - 1000000;
1002
1003 return div;
1004}
1005
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001006static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
1007 struct snd_pcm_hw_params *params,
1008 struct snd_soc_dai *cpu_dai)
1009{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001010 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001011 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +02001012 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001013 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001014 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001015
Daniel Mack82675252014-07-16 14:04:41 +02001016 /*
1017 * If mcasp is BCLK master, and a BCLK divider was not provided by
1018 * the machine driver, we need to calculate the ratio.
1019 */
1020 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001021 int slots = mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001022 int rate = params_rate(params);
1023 int sbits = params_width(params);
1024 int ppm, div;
1025
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001026 if (mcasp->slot_width)
1027 sbits = mcasp->slot_width;
1028
Jyri Sarha1f114f72015-04-23 16:16:04 +03001029 div = davinci_mcasp_calc_clk_div(mcasp, rate*sbits*slots,
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001030 &ppm);
1031 if (ppm)
1032 dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
1033 ppm);
1034
Jyri Sarha88135432014-08-06 16:47:16 +03001035 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +02001036 }
1037
Peter Ujfalusidd093a02014-04-01 15:55:11 +03001038 ret = mcasp_common_hw_param(mcasp, substream->stream,
1039 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +02001040 if (ret)
1041 return ret;
1042
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001043 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +01001044 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001045 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +02001046 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
1047 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +02001048
1049 if (ret)
1050 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001051
1052 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001053 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001054 case SNDRV_PCM_FORMAT_S8:
Daniel Mackba764b32012-12-05 18:20:37 +01001055 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001056 break;
1057
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001058 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001059 case SNDRV_PCM_FORMAT_S16_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001060 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001061 break;
1062
Daniel Mack21eb24d2012-10-09 09:35:16 +02001063 case SNDRV_PCM_FORMAT_U24_3LE:
1064 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001065 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +02001066 break;
1067
Daniel Mack6b7fa012012-10-09 11:56:40 +02001068 case SNDRV_PCM_FORMAT_U24_LE:
1069 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +03001070 word_length = 24;
1071 break;
1072
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001073 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001074 case SNDRV_PCM_FORMAT_S32_LE:
Daniel Mackba764b32012-12-05 18:20:37 +01001075 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001076 break;
1077
1078 default:
1079 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
1080 return -EINVAL;
1081 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001082
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001083 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001084
Peter Ujfalusi11277832014-11-10 12:32:16 +02001085 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
1086 mcasp->channels = channels;
1087
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001088 return 0;
1089}
1090
1091static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
1092 int cmd, struct snd_soc_dai *cpu_dai)
1093{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001094 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001095 int ret = 0;
1096
1097 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001098 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +05301099 case SNDRV_PCM_TRIGGER_START:
1100 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001101 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001102 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001103 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +05301104 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001105 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001106 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001107 break;
1108
1109 default:
1110 ret = -EINVAL;
1111 }
1112
1113 return ret;
1114}
1115
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001116static const unsigned int davinci_mcasp_dai_rates[] = {
1117 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
1118 88200, 96000, 176400, 192000,
1119};
1120
1121#define DAVINCI_MAX_RATE_ERROR_PPM 1000
1122
1123static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
1124 struct snd_pcm_hw_rule *rule)
1125{
1126 struct davinci_mcasp_ruledata *rd = rule->private;
1127 struct snd_interval *ri =
1128 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
1129 int sbits = params_width(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001130 int slots = rd->mcasp->tdm_slots;
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001131 struct snd_interval range;
1132 int i;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001133
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001134 if (rd->mcasp->slot_width)
1135 sbits = rd->mcasp->slot_width;
1136
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001137 snd_interval_any(&range);
1138 range.empty = 1;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001139
1140 for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001141 if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
Jyri Sarha1f114f72015-04-23 16:16:04 +03001142 uint bclk_freq = sbits*slots*
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001143 davinci_mcasp_dai_rates[i];
1144 int ppm;
1145
1146 davinci_mcasp_calc_clk_div(rd->mcasp, bclk_freq, &ppm);
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001147 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1148 if (range.empty) {
1149 range.min = davinci_mcasp_dai_rates[i];
1150 range.empty = 0;
1151 }
1152 range.max = davinci_mcasp_dai_rates[i];
1153 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001154 }
1155 }
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001156
Jyri Sarha518f6ba2015-04-23 16:16:06 +03001157 dev_dbg(rd->mcasp->dev,
1158 "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
1159 ri->min, ri->max, range.min, range.max, sbits, slots);
1160
1161 return snd_interval_refine(hw_param_interval(params, rule->var),
1162 &range);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001163}
1164
1165static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
1166 struct snd_pcm_hw_rule *rule)
1167{
1168 struct davinci_mcasp_ruledata *rd = rule->private;
1169 struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
1170 struct snd_mask nfmt;
1171 int rate = params_rate(params);
Jyri Sarha1f114f72015-04-23 16:16:04 +03001172 int slots = rd->mcasp->tdm_slots;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001173 int i, count = 0;
1174
1175 snd_mask_none(&nfmt);
1176
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001177 for (i = 0; i < SNDRV_PCM_FORMAT_LAST; i++) {
1178 if (snd_mask_test(fmt, i)) {
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001179 uint sbits = snd_pcm_format_width(i);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001180 int ppm;
1181
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001182 if (rd->mcasp->slot_width)
1183 sbits = rd->mcasp->slot_width;
1184
1185 davinci_mcasp_calc_clk_div(rd->mcasp, sbits*slots*rate,
1186 &ppm);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001187 if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
1188 snd_mask_set(&nfmt, i);
1189 count++;
1190 }
1191 }
1192 }
1193 dev_dbg(rd->mcasp->dev,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001194 "%d possible sample format for %d Hz and %d tdm slots\n",
1195 count, rate, slots);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001196
1197 return snd_mask_refine(fmt, &nfmt);
1198}
1199
Peter Ujfalusi11277832014-11-10 12:32:16 +02001200static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
1201 struct snd_soc_dai *cpu_dai)
1202{
1203 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001204 struct davinci_mcasp_ruledata *ruledata =
1205 &mcasp->ruledata[substream->stream];
Peter Ujfalusi11277832014-11-10 12:32:16 +02001206 u32 max_channels = 0;
1207 int i, dir;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001208 int tdm_slots = mcasp->tdm_slots;
1209
1210 if (mcasp->tdm_mask[substream->stream])
1211 tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
Peter Ujfalusi11277832014-11-10 12:32:16 +02001212
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001213 mcasp->substreams[substream->stream] = substream;
1214
Peter Ujfalusi11277832014-11-10 12:32:16 +02001215 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1216 return 0;
1217
1218 /*
1219 * Limit the maximum allowed channels for the first stream:
1220 * number of serializers for the direction * tdm slots per serializer
1221 */
1222 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1223 dir = TX_MODE;
1224 else
1225 dir = RX_MODE;
1226
1227 for (i = 0; i < mcasp->num_serializer; i++) {
1228 if (mcasp->serial_dir[i] == dir)
1229 max_channels++;
1230 }
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001231 ruledata->serializers = max_channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001232 max_channels *= tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001233 /*
1234 * If the already active stream has less channels than the calculated
1235 * limnit based on the seirializers * tdm_slots, we need to use that as
1236 * a constraint for the second stream.
1237 * Otherwise (first stream or less allowed channels) we use the
1238 * calculated constraint.
1239 */
1240 if (mcasp->channels && mcasp->channels < max_channels)
1241 max_channels = mcasp->channels;
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001242 /*
1243 * But we can always allow channels upto the amount of
1244 * the available tdm_slots.
1245 */
1246 if (max_channels < tdm_slots)
1247 max_channels = tdm_slots;
Peter Ujfalusi11277832014-11-10 12:32:16 +02001248
1249 snd_pcm_hw_constraint_minmax(substream->runtime,
1250 SNDRV_PCM_HW_PARAM_CHANNELS,
1251 2, max_channels);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001252
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001253 snd_pcm_hw_constraint_list(substream->runtime,
1254 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1255 &mcasp->chconstr[substream->stream]);
1256
1257 if (mcasp->slot_width)
1258 snd_pcm_hw_constraint_minmax(substream->runtime,
1259 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1260 8, mcasp->slot_width);
Jyri Sarha5935a052015-04-23 16:16:05 +03001261
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001262 /*
1263 * If we rely on implicit BCLK divider setting we should
1264 * set constraints based on what we can provide.
1265 */
1266 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
1267 int ret;
1268
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001269 ruledata->mcasp = mcasp;
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001270
1271 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1272 SNDRV_PCM_HW_PARAM_RATE,
1273 davinci_mcasp_hw_rule_rate,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001274 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001275 SNDRV_PCM_HW_PARAM_FORMAT, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001276 if (ret)
1277 return ret;
1278 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
1279 SNDRV_PCM_HW_PARAM_FORMAT,
1280 davinci_mcasp_hw_rule_format,
Peter Ujfalusi4cd9db02015-04-07 14:03:53 +03001281 ruledata,
Jyri Sarha1f114f72015-04-23 16:16:04 +03001282 SNDRV_PCM_HW_PARAM_RATE, -1);
Jyri Sarhaa75a0532015-03-20 13:31:08 +02001283 if (ret)
1284 return ret;
1285 }
1286
Peter Ujfalusi11277832014-11-10 12:32:16 +02001287 return 0;
1288}
1289
1290static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1291 struct snd_soc_dai *cpu_dai)
1292{
1293 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1294
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001295 mcasp->substreams[substream->stream] = NULL;
1296
Peter Ujfalusi11277832014-11-10 12:32:16 +02001297 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1298 return;
1299
1300 if (!cpu_dai->active)
1301 mcasp->channels = 0;
1302}
1303
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001304static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001305 .startup = davinci_mcasp_startup,
1306 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001307 .trigger = davinci_mcasp_trigger,
1308 .hw_params = davinci_mcasp_hw_params,
1309 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001310 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001311 .set_sysclk = davinci_mcasp_set_sysclk,
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001312 .set_tdm_slot = davinci_mcasp_set_tdm_slot,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001313};
1314
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001315static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1316{
1317 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1318
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001319 dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1320 dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001321
1322 return 0;
1323}
1324
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001325#ifdef CONFIG_PM_SLEEP
1326static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1327{
1328 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001329 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001330 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001331 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001332
Peter Ujfalusi27796e72015-04-30 11:57:41 +03001333 context->pm_state = pm_runtime_active(mcasp->dev);
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001334 if (!context->pm_state)
1335 pm_runtime_get_sync(mcasp->dev);
1336
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001337 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1338 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001339
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001340 if (mcasp->txnumevt) {
1341 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1342 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1343 }
1344 if (mcasp->rxnumevt) {
1345 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1346 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1347 }
1348
1349 for (i = 0; i < mcasp->num_serializer; i++)
1350 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1351 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001352
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001353 pm_runtime_put_sync(mcasp->dev);
1354
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001355 return 0;
1356}
1357
1358static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1359{
1360 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001361 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001362 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001363 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001364
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001365 pm_runtime_get_sync(mcasp->dev);
1366
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001367 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1368 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001369
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001370 if (mcasp->txnumevt) {
1371 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1372 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1373 }
1374 if (mcasp->rxnumevt) {
1375 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1376 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1377 }
1378
1379 for (i = 0; i < mcasp->num_serializer; i++)
1380 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1381 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001382
Peter Ujfalusi6afda7f2015-03-05 16:55:21 +02001383 if (!context->pm_state)
1384 pm_runtime_put_sync(mcasp->dev);
1385
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001386 return 0;
1387}
1388#else
1389#define davinci_mcasp_suspend NULL
1390#define davinci_mcasp_resume NULL
1391#endif
1392
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001393#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1394
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001395#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1396 SNDRV_PCM_FMTBIT_U8 | \
1397 SNDRV_PCM_FMTBIT_S16_LE | \
1398 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001399 SNDRV_PCM_FMTBIT_S24_LE | \
1400 SNDRV_PCM_FMTBIT_U24_LE | \
1401 SNDRV_PCM_FMTBIT_S24_3LE | \
1402 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001403 SNDRV_PCM_FMTBIT_S32_LE | \
1404 SNDRV_PCM_FMTBIT_U32_LE)
1405
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001406static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001407 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001408 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001409 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001410 .suspend = davinci_mcasp_suspend,
1411 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001412 .playback = {
1413 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001414 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001415 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001416 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001417 },
1418 .capture = {
1419 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001420 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001421 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001422 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001423 },
1424 .ops = &davinci_mcasp_dai_ops,
1425
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001426 .symmetric_samplebits = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001427 },
1428 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001429 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +03001430 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001431 .playback = {
1432 .channels_min = 1,
1433 .channels_max = 384,
1434 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001435 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001436 },
1437 .ops = &davinci_mcasp_dai_ops,
1438 },
1439
1440};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001441
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001442static const struct snd_soc_component_driver davinci_mcasp_component = {
1443 .name = "davinci-mcasp",
1444};
1445
Jyri Sarha256ba182013-10-18 18:37:42 +03001446/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001447static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001448 .tx_dma_offset = 0x400,
1449 .rx_dma_offset = 0x400,
Jyri Sarha256ba182013-10-18 18:37:42 +03001450 .version = MCASP_VERSION_1,
1451};
1452
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001453static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001454 .tx_dma_offset = 0x2000,
1455 .rx_dma_offset = 0x2000,
Jyri Sarha256ba182013-10-18 18:37:42 +03001456 .version = MCASP_VERSION_2,
1457};
1458
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001459static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001460 .tx_dma_offset = 0,
1461 .rx_dma_offset = 0,
Jyri Sarha256ba182013-10-18 18:37:42 +03001462 .version = MCASP_VERSION_3,
1463};
1464
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001465static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001466 .tx_dma_offset = 0x200,
1467 .rx_dma_offset = 0x284,
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001468 .version = MCASP_VERSION_4,
1469};
1470
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301471static const struct of_device_id mcasp_dt_ids[] = {
1472 {
1473 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001474 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301475 },
1476 {
1477 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001478 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301479 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301480 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001481 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001482 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301483 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001484 {
1485 .compatible = "ti,dra7-mcasp-audio",
1486 .data = &dra7_mcasp_pdata,
1487 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301488 { /* sentinel */ }
1489};
1490MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1491
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001492static int mcasp_reparent_fck(struct platform_device *pdev)
1493{
1494 struct device_node *node = pdev->dev.of_node;
1495 struct clk *gfclk, *parent_clk;
1496 const char *parent_name;
1497 int ret;
1498
1499 if (!node)
1500 return 0;
1501
1502 parent_name = of_get_property(node, "fck_parent", NULL);
1503 if (!parent_name)
1504 return 0;
1505
1506 gfclk = clk_get(&pdev->dev, "fck");
1507 if (IS_ERR(gfclk)) {
1508 dev_err(&pdev->dev, "failed to get fck\n");
1509 return PTR_ERR(gfclk);
1510 }
1511
1512 parent_clk = clk_get(NULL, parent_name);
1513 if (IS_ERR(parent_clk)) {
1514 dev_err(&pdev->dev, "failed to get parent clock\n");
1515 ret = PTR_ERR(parent_clk);
1516 goto err1;
1517 }
1518
1519 ret = clk_set_parent(gfclk, parent_clk);
1520 if (ret) {
1521 dev_err(&pdev->dev, "failed to reparent fck\n");
1522 goto err2;
1523 }
1524
1525err2:
1526 clk_put(parent_clk);
1527err1:
1528 clk_put(gfclk);
1529 return ret;
1530}
1531
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001532static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301533 struct platform_device *pdev)
1534{
1535 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001536 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301537 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301538 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001539 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301540
1541 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301542 u32 val;
1543 int i, ret = 0;
1544
1545 if (pdev->dev.platform_data) {
1546 pdata = pdev->dev.platform_data;
1547 return pdata;
1548 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001549 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301550 } else {
1551 /* control shouldn't reach here. something is wrong */
1552 ret = -EINVAL;
1553 goto nodata;
1554 }
1555
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301556 ret = of_property_read_u32(np, "op-mode", &val);
1557 if (ret >= 0)
1558 pdata->op_mode = val;
1559
1560 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001561 if (ret >= 0) {
1562 if (val < 2 || val > 32) {
1563 dev_err(&pdev->dev,
1564 "tdm-slots must be in rage [2-32]\n");
1565 ret = -EINVAL;
1566 goto nodata;
1567 }
1568
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301569 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001570 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301571
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301572 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1573 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301574 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001575 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1576 (sizeof(*of_serial_dir) * val),
1577 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301578 if (!of_serial_dir) {
1579 ret = -ENOMEM;
1580 goto nodata;
1581 }
1582
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001583 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301584 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1585
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001586 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301587 pdata->serial_dir = of_serial_dir;
1588 }
1589
Jyri Sarha4023fe62013-10-18 18:37:43 +03001590 ret = of_property_match_string(np, "dma-names", "tx");
1591 if (ret < 0)
1592 goto nodata;
1593
1594 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1595 &dma_spec);
1596 if (ret < 0)
1597 goto nodata;
1598
1599 pdata->tx_dma_channel = dma_spec.args[0];
1600
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001601 /* RX is not valid in DIT mode */
1602 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1603 ret = of_property_match_string(np, "dma-names", "rx");
1604 if (ret < 0)
1605 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001606
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001607 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1608 &dma_spec);
1609 if (ret < 0)
1610 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001611
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001612 pdata->rx_dma_channel = dma_spec.args[0];
1613 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001614
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301615 ret = of_property_read_u32(np, "tx-num-evt", &val);
1616 if (ret >= 0)
1617 pdata->txnumevt = val;
1618
1619 ret = of_property_read_u32(np, "rx-num-evt", &val);
1620 if (ret >= 0)
1621 pdata->rxnumevt = val;
1622
1623 ret = of_property_read_u32(np, "sram-size-playback", &val);
1624 if (ret >= 0)
1625 pdata->sram_size_playback = val;
1626
1627 ret = of_property_read_u32(np, "sram-size-capture", &val);
1628 if (ret >= 0)
1629 pdata->sram_size_capture = val;
1630
1631 return pdata;
1632
1633nodata:
1634 if (ret < 0) {
1635 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1636 ret);
1637 pdata = NULL;
1638 }
1639 return pdata;
1640}
1641
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001642enum {
1643 PCM_EDMA,
1644 PCM_SDMA,
1645};
1646static const char *sdma_prefix = "ti,omap";
1647
1648static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
1649{
1650 struct dma_chan *chan;
1651 const char *tmp;
1652 int ret = PCM_EDMA;
1653
1654 if (!mcasp->dev->of_node)
1655 return PCM_EDMA;
1656
1657 tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
1658 chan = dma_request_slave_channel_reason(mcasp->dev, tmp);
1659 if (IS_ERR(chan)) {
1660 if (PTR_ERR(chan) != -EPROBE_DEFER)
1661 dev_err(mcasp->dev,
1662 "Can't verify DMA configuration (%ld)\n",
1663 PTR_ERR(chan));
1664 return PTR_ERR(chan);
1665 }
1666 BUG_ON(!chan->device || !chan->device->dev);
1667
1668 if (chan->device->dev->of_node)
1669 ret = of_property_read_string(chan->device->dev->of_node,
1670 "compatible", &tmp);
1671 else
1672 dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
1673
1674 dma_release_channel(chan);
1675 if (ret)
1676 return ret;
1677
1678 dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
1679 if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
1680 return PCM_SDMA;
1681
1682 return PCM_EDMA;
1683}
1684
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001685static int davinci_mcasp_probe(struct platform_device *pdev)
1686{
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001687 struct snd_dmaengine_dai_dma_data *dma_data;
Axel Lin508a43f2015-08-24 16:47:36 +08001688 struct resource *mem, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001689 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001690 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001691 char *irq_name;
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001692 int *dma;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001693 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001694 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001695
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301696 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1697 dev_err(&pdev->dev, "No platform data supplied\n");
1698 return -EINVAL;
1699 }
1700
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001701 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001702 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001703 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001704 return -ENOMEM;
1705
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301706 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1707 if (!pdata) {
1708 dev_err(&pdev->dev, "no platform data\n");
1709 return -EINVAL;
1710 }
1711
Jyri Sarha256ba182013-10-18 18:37:42 +03001712 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001713 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001714 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001715 "\"mpu\" mem resource not found, using index 0\n");
1716 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1717 if (!mem) {
1718 dev_err(&pdev->dev, "no mem resource?\n");
1719 return -ENODEV;
1720 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001721 }
1722
Axel Lin508a43f2015-08-24 16:47:36 +08001723 mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
1724 if (IS_ERR(mcasp->base))
1725 return PTR_ERR(mcasp->base);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001726
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301727 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001728
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001729 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001730 /* sanity check for tdm slots parameter */
1731 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1732 if (pdata->tdm_slots < 2) {
1733 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1734 pdata->tdm_slots);
1735 mcasp->tdm_slots = 2;
1736 } else if (pdata->tdm_slots > 32) {
1737 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1738 pdata->tdm_slots);
1739 mcasp->tdm_slots = 32;
1740 } else {
1741 mcasp->tdm_slots = pdata->tdm_slots;
1742 }
1743 }
1744
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001745 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001746#ifdef CONFIG_PM_SLEEP
1747 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1748 sizeof(u32) * mcasp->num_serializer,
1749 GFP_KERNEL);
1750#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001751 mcasp->serial_dir = pdata->serial_dir;
1752 mcasp->version = pdata->version;
1753 mcasp->txnumevt = pdata->txnumevt;
1754 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001755
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001756 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001757
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001758 irq = platform_get_irq_byname(pdev, "common");
1759 if (irq >= 0) {
1760 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
1761 dev_name(&pdev->dev));
1762 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1763 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02001764 IRQF_ONESHOT | IRQF_SHARED,
1765 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001766 if (ret) {
1767 dev_err(&pdev->dev, "common IRQ request failed\n");
1768 goto err;
1769 }
1770
1771 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1772 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1773 }
1774
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001775 irq = platform_get_irq_byname(pdev, "rx");
1776 if (irq >= 0) {
1777 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
1778 dev_name(&pdev->dev));
1779 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1780 davinci_mcasp_rx_irq_handler,
1781 IRQF_ONESHOT, irq_name, mcasp);
1782 if (ret) {
1783 dev_err(&pdev->dev, "RX IRQ request failed\n");
1784 goto err;
1785 }
1786
1787 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1788 }
1789
1790 irq = platform_get_irq_byname(pdev, "tx");
1791 if (irq >= 0) {
1792 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
1793 dev_name(&pdev->dev));
1794 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1795 davinci_mcasp_tx_irq_handler,
1796 IRQF_ONESHOT, irq_name, mcasp);
1797 if (ret) {
1798 dev_err(&pdev->dev, "TX IRQ request failed\n");
1799 goto err;
1800 }
1801
1802 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1803 }
1804
Jyri Sarha256ba182013-10-18 18:37:42 +03001805 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001806 if (dat)
1807 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001808
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001809 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001810 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001811 dma_data->addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001812 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001813 dma_data->addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001814
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001815 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001816 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001817 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001818 *dma = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001819 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001820 *dma = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001821
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001822 /* dmaengine filter data for DT and non-DT boot */
1823 if (pdev->dev.of_node)
1824 dma_data->filter_data = "tx";
1825 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001826 dma_data->filter_data = dma;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001827
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001828 /* RX is not valid in DIT mode */
1829 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001830 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001831 if (dat)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001832 dma_data->addr = dat->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001833 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001834 dma_data->addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001835
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001836 dma = &mcasp->dma_request[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001837 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1838 if (res)
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001839 *dma = res->start;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001840 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001841 *dma = pdata->rx_dma_channel;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001842
1843 /* dmaengine filter data for DT and non-DT boot */
1844 if (pdev->dev.of_node)
1845 dma_data->filter_data = "rx";
1846 else
Peter Ujfalusi9759e7e2015-03-03 16:45:20 +02001847 dma_data->filter_data = dma;
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001848 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001849
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001850 if (mcasp->version < MCASP_VERSION_3) {
1851 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001852 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001853 mcasp->dat_port = true;
1854 } else {
1855 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1856 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001857
Jyri Sarhadd55ff82015-09-09 21:27:44 +03001858 /* Allocate memory for long enough list for all possible
1859 * scenarios. Maximum number tdm slots is 32 and there cannot
1860 * be more serializers than given in the configuration. The
1861 * serializer directions could be taken into account, but it
1862 * would make code much more complex and save only couple of
1863 * bytes.
1864 */
1865 mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
1866 devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
1867 (32 + mcasp->num_serializer - 2),
1868 GFP_KERNEL);
1869
1870 mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
1871 devm_kzalloc(mcasp->dev, sizeof(unsigned int) *
1872 (32 + mcasp->num_serializer - 2),
1873 GFP_KERNEL);
1874
1875 if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
1876 !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list)
1877 return -ENOMEM;
1878
1879 ret = davinci_mcasp_set_ch_constraints(mcasp);
Jyri Sarha5935a052015-04-23 16:16:05 +03001880 if (ret)
1881 goto err;
1882
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001883 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001884
1885 mcasp_reparent_fck(pdev);
1886
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001887 ret = devm_snd_soc_register_component(&pdev->dev,
1888 &davinci_mcasp_component,
1889 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001890
1891 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001892 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301893
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001894 ret = davinci_mcasp_get_dma_type(mcasp);
1895 switch (ret) {
1896 case PCM_EDMA:
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001897#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1898 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1899 IS_MODULE(CONFIG_SND_EDMA_SOC))
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001900 ret = edma_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001901#else
1902 dev_err(&pdev->dev, "Missing SND_EDMA_SOC\n");
1903 ret = -EINVAL;
1904 goto err;
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001905#endif
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001906 break;
1907 case PCM_SDMA:
Jyri Sarha7f28f352014-06-13 12:49:59 +03001908#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1909 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1910 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001911 ret = omap_pcm_platform_register(&pdev->dev);
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001912#else
1913 dev_err(&pdev->dev, "Missing SND_SDMA_SOC\n");
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001914 ret = -EINVAL;
Jyri Sarha9fbd58c2015-06-02 23:09:34 +03001915 goto err;
1916#endif
1917 break;
1918 default:
1919 dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
1920 case -EPROBE_DEFER:
1921 goto err;
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001922 break;
1923 }
1924
1925 if (ret) {
1926 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001927 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301928 }
1929
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001930 return 0;
1931
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001932err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301933 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001934 return ret;
1935}
1936
1937static int davinci_mcasp_remove(struct platform_device *pdev)
1938{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301939 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001940
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001941 return 0;
1942}
1943
1944static struct platform_driver davinci_mcasp_driver = {
1945 .probe = davinci_mcasp_probe,
1946 .remove = davinci_mcasp_remove,
1947 .driver = {
1948 .name = "davinci-mcasp",
Sachin Kamatea421eb2013-05-22 16:53:37 +05301949 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001950 },
1951};
1952
Axel Linf9b8a512011-11-25 10:09:27 +08001953module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001954
1955MODULE_AUTHOR("Steve Chen");
1956MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1957MODULE_LICENSE("GPL");