blob: 2baa0fa75e36ec215d129fe9e15252837e908645 [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucher1c71bda2013-09-09 19:11:52 -040070 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
71 mutex_lock(&rdev->pm.mutex);
72 if (power_supply_is_system_supplied() > 0)
73 rdev->pm.dpm.ac_power = true;
74 else
75 rdev->pm.dpm.ac_power = false;
76 if (rdev->asic->dpm.enable_bapm)
77 radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
78 mutex_unlock(&rdev->pm.mutex);
79 } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
Alex Deucherc4917072012-07-31 17:14:35 -040080 if (rdev->pm.profile == PM_PROFILE_AUTO) {
81 mutex_lock(&rdev->pm.mutex);
82 radeon_pm_update_profile(rdev);
83 radeon_pm_set_clocks(rdev);
84 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040085 }
86 }
Alex Deucherce8f5372010-05-07 15:10:16 -040087}
Alex Deucherce8f5372010-05-07 15:10:16 -040088
89static void radeon_pm_update_profile(struct radeon_device *rdev)
90{
91 switch (rdev->pm.profile) {
92 case PM_PROFILE_DEFAULT:
93 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
94 break;
95 case PM_PROFILE_AUTO:
96 if (power_supply_is_system_supplied() > 0) {
97 if (rdev->pm.active_crtc_count > 1)
98 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
99 else
100 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
101 } else {
102 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -0400103 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400104 else
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400106 }
107 break;
108 case PM_PROFILE_LOW:
109 if (rdev->pm.active_crtc_count > 1)
110 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
111 else
112 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
113 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400114 case PM_PROFILE_MID:
115 if (rdev->pm.active_crtc_count > 1)
116 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117 else
118 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400120 case PM_PROFILE_HIGH:
121 if (rdev->pm.active_crtc_count > 1)
122 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
123 else
124 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
125 break;
126 }
127
128 if (rdev->pm.active_crtc_count == 0) {
129 rdev->pm.requested_power_state_index =
130 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
131 rdev->pm.requested_clock_mode_index =
132 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
133 } else {
134 rdev->pm.requested_power_state_index =
135 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
136 rdev->pm.requested_clock_mode_index =
137 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
138 }
139}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100140
Matthew Garrett5876dd22010-04-26 15:52:20 -0400141static void radeon_unmap_vram_bos(struct radeon_device *rdev)
142{
143 struct radeon_bo *bo, *n;
144
145 if (list_empty(&rdev->gem.objects))
146 return;
147
148 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
149 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
150 ttm_bo_unmap_virtual(&bo->tbo);
151 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400152}
153
Alex Deucherce8f5372010-05-07 15:10:16 -0400154static void radeon_sync_with_vblank(struct radeon_device *rdev)
155{
156 if (rdev->pm.active_crtcs) {
157 rdev->pm.vblank_sync = false;
158 wait_event_timeout(
159 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
160 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
161 }
162}
163
164static void radeon_set_power_state(struct radeon_device *rdev)
165{
166 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400167 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400168
169 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
170 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
171 return;
172
173 if (radeon_gui_idle(rdev)) {
174 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
175 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500176 if (sclk > rdev->pm.default_sclk)
177 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178
Alex Deucher27810fb2012-10-01 19:25:11 -0400179 /* starting with BTC, there is one state that is used for both
180 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500181 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400182 */
183 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
184 (rdev->family >= CHIP_BARTS) &&
185 rdev->pm.active_crtc_count &&
186 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
187 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
188 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
190 else
191 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192 clock_info[rdev->pm.requested_clock_mode_index].mclk;
193
Alex Deucher9ace9f72011-01-06 21:19:26 -0500194 if (mclk > rdev->pm.default_mclk)
195 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400196
Alex Deucher92645872010-05-27 17:01:41 -0400197 /* upvolt before raising clocks, downvolt after lowering clocks */
198 if (sclk < rdev->pm.current_sclk)
199 misc_after = true;
200
201 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400202
203 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 if (!radeon_pm_in_vbl(rdev))
205 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400206 }
207
Alex Deucher92645872010-05-27 17:01:41 -0400208 radeon_pm_prepare(rdev);
209
210 if (!misc_after)
211 /* voltage, pcie lanes, etc.*/
212 radeon_pm_misc(rdev);
213
214 /* set engine clock */
215 if (sclk != rdev->pm.current_sclk) {
216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_engine_clock(rdev, sclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500224 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400225 radeon_pm_debug_check_in_vbl(rdev, false);
226 radeon_set_memory_clock(rdev, mclk);
227 radeon_pm_debug_check_in_vbl(rdev, true);
228 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000229 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400230 }
231
232 if (misc_after)
233 /* voltage, pcie lanes, etc.*/
234 radeon_pm_misc(rdev);
235
236 radeon_pm_finish(rdev);
237
Alex Deucherce8f5372010-05-07 15:10:16 -0400238 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000241 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400242}
243
244static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400245{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500246 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400247
Alex Deucher4e186b22010-08-13 10:53:35 -0400248 /* no need to take locks, etc. if nothing's going to change */
249 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
250 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
251 return;
252
Matthew Garrett612e06c2010-04-27 17:16:58 -0400253 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200254 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200255 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400256
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400257 /* wait for the rings to drain */
258 for (i = 0; i < RADEON_NUM_RINGS; i++) {
259 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500260 if (!ring->ready) {
261 continue;
262 }
263 r = radeon_fence_wait_empty_locked(rdev, i);
264 if (r) {
265 /* needs a GPU reset dont reset here */
266 mutex_unlock(&rdev->ring_lock);
267 up_write(&rdev->pm.mclk_lock);
268 mutex_unlock(&rdev->ddev->struct_mutex);
269 return;
270 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400271 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400272
Matthew Garrett5876dd22010-04-26 15:52:20 -0400273 radeon_unmap_vram_bos(rdev);
274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400276 for (i = 0; i < rdev->num_crtc; i++) {
277 if (rdev->pm.active_crtcs & (1 << i)) {
278 rdev->pm.req_vblank |= (1 << i);
279 drm_vblank_get(rdev->ddev, i);
280 }
281 }
282 }
Alex Deucher539d2412010-04-29 00:22:43 -0400283
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400285
Alex Deucherce8f5372010-05-07 15:10:16 -0400286 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400287 for (i = 0; i < rdev->num_crtc; i++) {
288 if (rdev->pm.req_vblank & (1 << i)) {
289 rdev->pm.req_vblank &= ~(1 << i);
290 drm_vblank_put(rdev->ddev, i);
291 }
292 }
293 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400294
Alex Deuchera4248162010-04-24 14:50:23 -0400295 /* update display watermarks based on new power state */
296 radeon_update_bandwidth_info(rdev);
297 if (rdev->pm.active_crtc_count)
298 radeon_bandwidth_update(rdev);
299
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400301
Christian Königd6999bc2012-05-09 15:34:45 +0200302 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200303 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400304 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400305}
306
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400307static void radeon_pm_print_states(struct radeon_device *rdev)
308{
309 int i, j;
310 struct radeon_power_state *power_state;
311 struct radeon_pm_clock_info *clock_info;
312
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000313 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400314 for (i = 0; i < rdev->pm.num_power_states; i++) {
315 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000316 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400317 radeon_pm_state_type_name[power_state->type]);
318 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000319 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400320 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000321 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000323 DRM_DEBUG_DRIVER("\tSingle display only\n");
324 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400325 for (j = 0; j < power_state->num_clock_modes; j++) {
326 clock_info = &(power_state->clock_info[j]);
327 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400328 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329 j,
330 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400331 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400332 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333 j,
334 clock_info->sclk * 10,
335 clock_info->mclk * 10,
336 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400337 }
338 }
339}
340
Alex Deucherce8f5372010-05-07 15:10:16 -0400341static ssize_t radeon_get_pm_profile(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400344{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200345 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400346 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400347 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400348
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 return snprintf(buf, PAGE_SIZE, "%s\n",
350 (cp == PM_PROFILE_AUTO) ? "auto" :
351 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100352 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400353 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400354}
355
Alex Deucherce8f5372010-05-07 15:10:16 -0400356static ssize_t radeon_set_pm_profile(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400360{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200361 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400362 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400363
364 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400365 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
366 if (strncmp("default", buf, strlen("default")) == 0)
367 rdev->pm.profile = PM_PROFILE_DEFAULT;
368 else if (strncmp("auto", buf, strlen("auto")) == 0)
369 rdev->pm.profile = PM_PROFILE_AUTO;
370 else if (strncmp("low", buf, strlen("low")) == 0)
371 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400372 else if (strncmp("mid", buf, strlen("mid")) == 0)
373 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400374 else if (strncmp("high", buf, strlen("high")) == 0)
375 rdev->pm.profile = PM_PROFILE_HIGH;
376 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000377 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400378 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400379 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400380 radeon_pm_update_profile(rdev);
381 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000382 } else
383 count = -EINVAL;
384
Alex Deucherce8f5372010-05-07 15:10:16 -0400385fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400386 mutex_unlock(&rdev->pm.mutex);
387
388 return count;
389}
390
Alex Deucherce8f5372010-05-07 15:10:16 -0400391static ssize_t radeon_get_pm_method(struct device *dev,
392 struct device_attribute *attr,
393 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400394{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200395 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400396 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400398
399 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400400 (pm == PM_METHOD_DYNPM) ? "dynpm" :
401 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400402}
403
Alex Deucherce8f5372010-05-07 15:10:16 -0400404static ssize_t radeon_set_pm_method(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400408{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200409 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400410 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400411
Alex Deucherda321c82013-04-12 13:55:22 -0400412 /* we don't support the legacy modes with dpm */
413 if (rdev->pm.pm_method == PM_METHOD_DPM) {
414 count = -EINVAL;
415 goto fail;
416 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400417
418 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400419 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400420 rdev->pm.pm_method = PM_METHOD_DYNPM;
421 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
422 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400423 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400424 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
425 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* disable dynpm */
427 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
428 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000429 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400430 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100431 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000433 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400434 goto fail;
435 }
436 radeon_pm_compute_clocks(rdev);
437fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400438 return count;
439}
440
Alex Deucherda321c82013-04-12 13:55:22 -0400441static ssize_t radeon_get_dpm_state(struct device *dev,
442 struct device_attribute *attr,
443 char *buf)
444{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200445 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400446 struct radeon_device *rdev = ddev->dev_private;
447 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
448
449 return snprintf(buf, PAGE_SIZE, "%s\n",
450 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
451 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
452}
453
454static ssize_t radeon_set_dpm_state(struct device *dev,
455 struct device_attribute *attr,
456 const char *buf,
457 size_t count)
458{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200459 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400460 struct radeon_device *rdev = ddev->dev_private;
461
462 mutex_lock(&rdev->pm.mutex);
463 if (strncmp("battery", buf, strlen("battery")) == 0)
464 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
465 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
466 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
467 else if (strncmp("performance", buf, strlen("performance")) == 0)
468 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
469 else {
470 mutex_unlock(&rdev->pm.mutex);
471 count = -EINVAL;
472 goto fail;
473 }
474 mutex_unlock(&rdev->pm.mutex);
475 radeon_pm_compute_clocks(rdev);
476fail:
477 return count;
478}
479
Alex Deucher70d01a52013-07-02 18:38:02 -0400480static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
481 struct device_attribute *attr,
482 char *buf)
483{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200484 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400485 struct radeon_device *rdev = ddev->dev_private;
486 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
487
488 return snprintf(buf, PAGE_SIZE, "%s\n",
489 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
490 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
491}
492
493static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
494 struct device_attribute *attr,
495 const char *buf,
496 size_t count)
497{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200498 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400499 struct radeon_device *rdev = ddev->dev_private;
500 enum radeon_dpm_forced_level level;
501 int ret = 0;
502
503 mutex_lock(&rdev->pm.mutex);
504 if (strncmp("low", buf, strlen("low")) == 0) {
505 level = RADEON_DPM_FORCED_LEVEL_LOW;
506 } else if (strncmp("high", buf, strlen("high")) == 0) {
507 level = RADEON_DPM_FORCED_LEVEL_HIGH;
508 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
509 level = RADEON_DPM_FORCED_LEVEL_AUTO;
510 } else {
Alex Deucher70d01a52013-07-02 18:38:02 -0400511 count = -EINVAL;
512 goto fail;
513 }
514 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher0a17af372013-10-23 17:22:29 -0400515 if (rdev->pm.dpm.thermal_active) {
516 count = -EINVAL;
517 goto fail;
518 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400519 ret = radeon_dpm_force_performance_level(rdev, level);
520 if (ret)
521 count = -EINVAL;
522 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400523fail:
Alex Deucher0a17af372013-10-23 17:22:29 -0400524 mutex_unlock(&rdev->pm.mutex);
525
Alex Deucher70d01a52013-07-02 18:38:02 -0400526 return count;
527}
528
Alex Deucherce8f5372010-05-07 15:10:16 -0400529static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
530static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400531static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400532static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
533 radeon_get_dpm_forced_performance_level,
534 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400535
Alex Deucher21a81222010-07-02 12:58:16 -0400536static ssize_t radeon_hwmon_show_temp(struct device *dev,
537 struct device_attribute *attr,
538 char *buf)
539{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200540 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher21a81222010-07-02 12:58:16 -0400541 struct radeon_device *rdev = ddev->dev_private;
Alex Deucher20d391d2011-02-01 16:12:34 -0500542 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400543
Alex Deucher6bd1c382013-06-21 14:38:03 -0400544 if (rdev->asic->pm.get_temperature)
545 temp = radeon_get_temperature(rdev);
546 else
Alex Deucher21a81222010-07-02 12:58:16 -0400547 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400548
549 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
550}
551
Jean Delvare6ea4e842013-09-10 10:32:41 +0200552static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
553 struct device_attribute *attr,
554 char *buf)
555{
556 struct drm_device *ddev = dev_get_drvdata(dev);
557 struct radeon_device *rdev = ddev->dev_private;
558 int hyst = to_sensor_dev_attr(attr)->index;
559 int temp;
560
561 if (hyst)
562 temp = rdev->pm.dpm.thermal.min_temp;
563 else
564 temp = rdev->pm.dpm.thermal.max_temp;
565
566 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
567}
568
Alex Deucher21a81222010-07-02 12:58:16 -0400569static ssize_t radeon_hwmon_show_name(struct device *dev,
570 struct device_attribute *attr,
571 char *buf)
572{
573 return sprintf(buf, "radeon\n");
574}
575
576static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200577static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
578static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
Alex Deucher21a81222010-07-02 12:58:16 -0400579static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
580
581static struct attribute *hwmon_attributes[] = {
582 &sensor_dev_attr_temp1_input.dev_attr.attr,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200583 &sensor_dev_attr_temp1_crit.dev_attr.attr,
584 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Alex Deucher21a81222010-07-02 12:58:16 -0400585 &sensor_dev_attr_name.dev_attr.attr,
586 NULL
587};
588
Jean Delvare6ea4e842013-09-10 10:32:41 +0200589static umode_t hwmon_attributes_visible(struct kobject *kobj,
590 struct attribute *attr, int index)
591{
592 struct device *dev = container_of(kobj, struct device, kobj);
593 struct drm_device *ddev = dev_get_drvdata(dev);
594 struct radeon_device *rdev = ddev->dev_private;
595
596 /* Skip limit attributes if DPM is not enabled */
597 if (rdev->pm.pm_method != PM_METHOD_DPM &&
598 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
599 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
600 return 0;
601
602 return attr->mode;
603}
604
Alex Deucher21a81222010-07-02 12:58:16 -0400605static const struct attribute_group hwmon_attrgroup = {
606 .attrs = hwmon_attributes,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200607 .is_visible = hwmon_attributes_visible,
Alex Deucher21a81222010-07-02 12:58:16 -0400608};
609
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200610static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400611{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200612 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400613
614 rdev->pm.int_hwmon_dev = NULL;
615
616 switch (rdev->pm.int_thermal_type) {
617 case THERMAL_TYPE_RV6XX:
618 case THERMAL_TYPE_RV770:
619 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400620 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500621 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400622 case THERMAL_TYPE_SI:
Alex Deucher286d9cc2013-06-21 15:50:47 -0400623 case THERMAL_TYPE_CI:
624 case THERMAL_TYPE_KV:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400625 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400626 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400627 rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200628 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
629 err = PTR_ERR(rdev->pm.int_hwmon_dev);
630 dev_err(rdev->dev,
631 "Unable to register hwmon device: %d\n", err);
632 break;
633 }
Alex Deucher21a81222010-07-02 12:58:16 -0400634 dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
635 err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
636 &hwmon_attrgroup);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200637 if (err) {
638 dev_err(rdev->dev,
639 "Unable to create hwmon sysfs file: %d\n", err);
640 hwmon_device_unregister(rdev->dev);
641 }
Alex Deucher21a81222010-07-02 12:58:16 -0400642 break;
643 default:
644 break;
645 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200646
647 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400648}
649
650static void radeon_hwmon_fini(struct radeon_device *rdev)
651{
652 if (rdev->pm.int_hwmon_dev) {
653 sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
654 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
655 }
656}
657
Alex Deucherda321c82013-04-12 13:55:22 -0400658static void radeon_dpm_thermal_work_handler(struct work_struct *work)
659{
660 struct radeon_device *rdev =
661 container_of(work, struct radeon_device,
662 pm.dpm.thermal.work);
663 /* switch to the thermal state */
664 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
665
666 if (!rdev->pm.dpm_enabled)
667 return;
668
669 if (rdev->asic->pm.get_temperature) {
670 int temp = radeon_get_temperature(rdev);
671
672 if (temp < rdev->pm.dpm.thermal.min_temp)
673 /* switch back the user state */
674 dpm_state = rdev->pm.dpm.user_state;
675 } else {
676 if (rdev->pm.dpm.thermal.high_to_low)
677 /* switch back the user state */
678 dpm_state = rdev->pm.dpm.user_state;
679 }
Alex Deucher60320342013-07-24 14:59:48 -0400680 mutex_lock(&rdev->pm.mutex);
681 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
682 rdev->pm.dpm.thermal_active = true;
683 else
684 rdev->pm.dpm.thermal_active = false;
685 rdev->pm.dpm.state = dpm_state;
686 mutex_unlock(&rdev->pm.mutex);
687
688 radeon_pm_compute_clocks(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400689}
690
691static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
692 enum radeon_pm_state_type dpm_state)
693{
694 int i;
695 struct radeon_ps *ps;
696 u32 ui_class;
Alex Deucher48783062013-07-08 11:35:06 -0400697 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
698 true : false;
699
700 /* check if the vblank period is too short to adjust the mclk */
701 if (single_display && rdev->asic->dpm.vblank_too_short) {
702 if (radeon_dpm_vblank_too_short(rdev))
703 single_display = false;
704 }
Alex Deucherda321c82013-04-12 13:55:22 -0400705
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400706 /* certain older asics have a separare 3D performance state,
707 * so try that first if the user selected performance
708 */
709 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
710 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400711 /* balanced states don't exist at the moment */
712 if (dpm_state == POWER_STATE_TYPE_BALANCED)
713 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
714
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400715restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400716 /* Pick the best power state based on current conditions */
717 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
718 ps = &rdev->pm.dpm.ps[i];
719 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
720 switch (dpm_state) {
721 /* user states */
722 case POWER_STATE_TYPE_BATTERY:
723 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
724 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400725 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400726 return ps;
727 } else
728 return ps;
729 }
730 break;
731 case POWER_STATE_TYPE_BALANCED:
732 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
733 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400734 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400735 return ps;
736 } else
737 return ps;
738 }
739 break;
740 case POWER_STATE_TYPE_PERFORMANCE:
741 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
742 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400743 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400744 return ps;
745 } else
746 return ps;
747 }
748 break;
749 /* internal states */
750 case POWER_STATE_TYPE_INTERNAL_UVD:
Alex Deucherd4d32782013-06-11 17:55:39 -0400751 if (rdev->pm.dpm.uvd_ps)
752 return rdev->pm.dpm.uvd_ps;
753 else
754 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400755 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
756 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
757 return ps;
758 break;
759 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
760 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
761 return ps;
762 break;
763 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
764 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
765 return ps;
766 break;
767 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
768 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
769 return ps;
770 break;
771 case POWER_STATE_TYPE_INTERNAL_BOOT:
772 return rdev->pm.dpm.boot_ps;
773 case POWER_STATE_TYPE_INTERNAL_THERMAL:
774 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
775 return ps;
776 break;
777 case POWER_STATE_TYPE_INTERNAL_ACPI:
778 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
779 return ps;
780 break;
781 case POWER_STATE_TYPE_INTERNAL_ULV:
782 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
783 return ps;
784 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400785 case POWER_STATE_TYPE_INTERNAL_3DPERF:
786 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
787 return ps;
788 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400789 default:
790 break;
791 }
792 }
793 /* use a fallback state if we didn't match */
794 switch (dpm_state) {
795 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
Alex Deucherce3537d2013-07-24 12:12:49 -0400796 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
797 goto restart_search;
Alex Deucherda321c82013-04-12 13:55:22 -0400798 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
799 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
800 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
Alex Deucherd4d32782013-06-11 17:55:39 -0400801 if (rdev->pm.dpm.uvd_ps) {
802 return rdev->pm.dpm.uvd_ps;
803 } else {
804 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
805 goto restart_search;
806 }
Alex Deucherda321c82013-04-12 13:55:22 -0400807 case POWER_STATE_TYPE_INTERNAL_THERMAL:
808 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
809 goto restart_search;
810 case POWER_STATE_TYPE_INTERNAL_ACPI:
811 dpm_state = POWER_STATE_TYPE_BATTERY;
812 goto restart_search;
813 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400814 case POWER_STATE_TYPE_BALANCED:
815 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400816 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
817 goto restart_search;
818 default:
819 break;
820 }
821
822 return NULL;
823}
824
825static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
826{
827 int i;
828 struct radeon_ps *ps;
829 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500830 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400831
832 /* if dpm init failed */
833 if (!rdev->pm.dpm_enabled)
834 return;
835
836 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
837 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400838 if ((!rdev->pm.dpm.thermal_active) &&
839 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400840 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
841 }
842 dpm_state = rdev->pm.dpm.state;
843
844 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
845 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500846 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400847 else
848 return;
849
Alex Deucherd22b7e42012-11-29 19:27:56 -0500850 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400851 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherd22b7e42012-11-29 19:27:56 -0500852 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
853 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
854 * all we need to do is update the display configuration.
855 */
856 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
857 /* update display watermarks based on new power state */
858 radeon_bandwidth_update(rdev);
859 /* update displays */
860 radeon_dpm_display_configuration_changed(rdev);
861 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
862 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
863 }
864 return;
865 } else {
866 /* for BTC+ if the num crtcs hasn't changed and state is the same,
867 * nothing to do, if the num crtcs is > 1 and state is the same,
868 * update display configuration.
869 */
870 if (rdev->pm.dpm.new_active_crtcs ==
871 rdev->pm.dpm.current_active_crtcs) {
872 return;
873 } else {
874 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
875 (rdev->pm.dpm.new_active_crtc_count > 1)) {
876 /* update display watermarks based on new power state */
877 radeon_bandwidth_update(rdev);
878 /* update displays */
879 radeon_dpm_display_configuration_changed(rdev);
880 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
881 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
882 return;
883 }
884 }
Alex Deucherda321c82013-04-12 13:55:22 -0400885 }
Alex Deucherda321c82013-04-12 13:55:22 -0400886 }
887
Alex Deucher033a37d2013-10-23 18:35:43 -0400888 if (radeon_dpm == 1) {
889 printk("switching from power state:\n");
890 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
891 printk("switching to power state:\n");
892 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
893 }
Alex Deucherda321c82013-04-12 13:55:22 -0400894 mutex_lock(&rdev->ddev->struct_mutex);
895 down_write(&rdev->pm.mclk_lock);
896 mutex_lock(&rdev->ring_lock);
897
Alex Deucher89c9bc52013-01-16 14:40:26 -0500898 ret = radeon_dpm_pre_set_power_state(rdev);
899 if (ret)
900 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500901
Alex Deucherda321c82013-04-12 13:55:22 -0400902 /* update display watermarks based on new power state */
903 radeon_bandwidth_update(rdev);
904 /* update displays */
905 radeon_dpm_display_configuration_changed(rdev);
906
907 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
908 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
909
910 /* wait for the rings to drain */
911 for (i = 0; i < RADEON_NUM_RINGS; i++) {
912 struct radeon_ring *ring = &rdev->ring[i];
913 if (ring->ready)
914 radeon_fence_wait_empty_locked(rdev, i);
915 }
916
917 /* program the new power state */
918 radeon_dpm_set_power_state(rdev);
919
920 /* update current power state */
921 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
922
Alex Deucher89c9bc52013-01-16 14:40:26 -0500923 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500924
Alex Deucher1cd8b212013-09-13 14:07:03 -0400925 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher14ac88a2013-10-23 17:31:42 -0400926 if (rdev->pm.dpm.thermal_active) {
927 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
Alex Deucher1cd8b212013-09-13 14:07:03 -0400928 /* force low perf level for thermal */
929 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
Alex Deucher14ac88a2013-10-23 17:31:42 -0400930 /* save the user's level */
931 rdev->pm.dpm.forced_level = level;
932 } else {
933 /* otherwise, user selected level */
934 radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
935 }
Alex Deucher60320342013-07-24 14:59:48 -0400936 }
937
Alex Deucher84dd1922013-01-16 12:52:04 -0500938done:
Alex Deucherda321c82013-04-12 13:55:22 -0400939 mutex_unlock(&rdev->ring_lock);
940 up_write(&rdev->pm.mclk_lock);
941 mutex_unlock(&rdev->ddev->struct_mutex);
942}
943
Alex Deucherce3537d2013-07-24 12:12:49 -0400944void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
945{
946 enum radeon_pm_state_type dpm_state;
947
Alex Deucher9e9d9762013-07-31 18:13:23 -0400948 if (rdev->asic->dpm.powergate_uvd) {
Alex Deucherce3537d2013-07-24 12:12:49 -0400949 mutex_lock(&rdev->pm.mutex);
Alex Deucher9e9d9762013-07-31 18:13:23 -0400950 /* enable/disable UVD */
951 radeon_dpm_powergate_uvd(rdev, !enable);
Alex Deucherce3537d2013-07-24 12:12:49 -0400952 mutex_unlock(&rdev->pm.mutex);
953 } else {
Alex Deucher9e9d9762013-07-31 18:13:23 -0400954 if (enable) {
955 mutex_lock(&rdev->pm.mutex);
956 rdev->pm.dpm.uvd_active = true;
957 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
958 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
959 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
960 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
961 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
962 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
963 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
964 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
965 else
966 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
967 rdev->pm.dpm.state = dpm_state;
968 mutex_unlock(&rdev->pm.mutex);
969 } else {
970 mutex_lock(&rdev->pm.mutex);
971 rdev->pm.dpm.uvd_active = false;
972 mutex_unlock(&rdev->pm.mutex);
973 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400974
Alex Deucher9e9d9762013-07-31 18:13:23 -0400975 radeon_pm_compute_clocks(rdev);
976 }
Alex Deucherce3537d2013-07-24 12:12:49 -0400977}
978
Alex Deucherda321c82013-04-12 13:55:22 -0400979static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -0500980{
Alex Deucherce8f5372010-05-07 15:10:16 -0400981 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000982 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000983 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
984 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000985 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400986 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100987
988 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -0500989}
990
Alex Deucherda321c82013-04-12 13:55:22 -0400991static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
992{
993 mutex_lock(&rdev->pm.mutex);
994 /* disable dpm */
995 radeon_dpm_disable(rdev);
996 /* reset the power state */
997 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
998 rdev->pm.dpm_enabled = false;
999 mutex_unlock(&rdev->pm.mutex);
1000}
1001
1002void radeon_pm_suspend(struct radeon_device *rdev)
1003{
1004 if (rdev->pm.pm_method == PM_METHOD_DPM)
1005 radeon_pm_suspend_dpm(rdev);
1006 else
1007 radeon_pm_suspend_old(rdev);
1008}
1009
1010static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001011{
Alex Deuchered18a362011-01-06 21:19:32 -05001012 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001013 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001014 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001015 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001016 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001017 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1018 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04001019 if (rdev->pm.default_vddci)
1020 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1021 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001022 if (rdev->pm.default_sclk)
1023 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1024 if (rdev->pm.default_mclk)
1025 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1026 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001027 /* asic init will reset the default power state */
1028 mutex_lock(&rdev->pm.mutex);
1029 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1030 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001031 rdev->pm.current_sclk = rdev->pm.default_sclk;
1032 rdev->pm.current_mclk = rdev->pm.default_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -04001033 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04001034 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001035 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1036 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1037 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001038 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1039 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001040 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001041 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001042 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001043}
1044
Alex Deucherda321c82013-04-12 13:55:22 -04001045static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001046{
Dave Airlie26481fb2010-05-18 19:00:14 +10001047 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001048
Alex Deucherda321c82013-04-12 13:55:22 -04001049 /* asic init will reset to the boot state */
1050 mutex_lock(&rdev->pm.mutex);
1051 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1052 radeon_dpm_setup_asic(rdev);
1053 ret = radeon_dpm_enable(rdev);
1054 mutex_unlock(&rdev->pm.mutex);
1055 if (ret) {
1056 DRM_ERROR("radeon: dpm resume failed\n");
1057 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001058 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001059 rdev->mc_fw) {
1060 if (rdev->pm.default_vddc)
1061 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1062 SET_VOLTAGE_TYPE_ASIC_VDDC);
1063 if (rdev->pm.default_vddci)
1064 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1065 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1066 if (rdev->pm.default_sclk)
1067 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1068 if (rdev->pm.default_mclk)
1069 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1070 }
1071 } else {
1072 rdev->pm.dpm_enabled = true;
1073 radeon_pm_compute_clocks(rdev);
1074 }
1075}
1076
1077void radeon_pm_resume(struct radeon_device *rdev)
1078{
1079 if (rdev->pm.pm_method == PM_METHOD_DPM)
1080 radeon_pm_resume_dpm(rdev);
1081 else
1082 radeon_pm_resume_old(rdev);
1083}
1084
1085static int radeon_pm_init_old(struct radeon_device *rdev)
1086{
1087 int ret;
1088
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001089 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -04001090 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1091 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1092 rdev->pm.dynpm_can_upclock = true;
1093 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001094 rdev->pm.default_sclk = rdev->clock.default_sclk;
1095 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001096 rdev->pm.current_sclk = rdev->clock.default_sclk;
1097 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001098 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001099
Alex Deucher56278a82009-12-28 13:58:44 -05001100 if (rdev->bios) {
1101 if (rdev->is_atom_bios)
1102 radeon_atombios_get_power_modes(rdev);
1103 else
1104 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001105 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001106 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001107 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001108 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001109 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001110 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001111 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001112 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1113 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001114 if (rdev->pm.default_vddci)
1115 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1116 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001117 if (rdev->pm.default_sclk)
1118 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1119 if (rdev->pm.default_mclk)
1120 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1121 }
Alex Deucher56278a82009-12-28 13:58:44 -05001122 }
1123
Alex Deucher21a81222010-07-02 12:58:16 -04001124 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001125 ret = radeon_hwmon_init(rdev);
1126 if (ret)
1127 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001128
1129 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1130
Alex Deucherce8f5372010-05-07 15:10:16 -04001131 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001132 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001133 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1134 if (ret)
1135 DRM_ERROR("failed to create device file for power profile\n");
1136 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1137 if (ret)
1138 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001139
Alex Deucherce8f5372010-05-07 15:10:16 -04001140 if (radeon_debugfs_pm_init(rdev)) {
1141 DRM_ERROR("Failed to register debugfs file for PM!\n");
1142 }
1143
1144 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001145 }
1146
1147 return 0;
1148}
1149
Alex Deucherda321c82013-04-12 13:55:22 -04001150static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1151{
1152 int i;
1153
1154 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1155 printk("== power state %d ==\n", i);
1156 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1157 }
1158}
1159
1160static int radeon_pm_init_dpm(struct radeon_device *rdev)
1161{
1162 int ret;
1163
Alex Deucher1cd8b212013-09-13 14:07:03 -04001164 /* default to balanced state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001165 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1166 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucher1cd8b212013-09-13 14:07:03 -04001167 rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
Alex Deucherda321c82013-04-12 13:55:22 -04001168 rdev->pm.default_sclk = rdev->clock.default_sclk;
1169 rdev->pm.default_mclk = rdev->clock.default_mclk;
1170 rdev->pm.current_sclk = rdev->clock.default_sclk;
1171 rdev->pm.current_mclk = rdev->clock.default_mclk;
1172 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1173
1174 if (rdev->bios && rdev->is_atom_bios)
1175 radeon_atombios_get_power_modes(rdev);
1176 else
1177 return -EINVAL;
1178
1179 /* set up the internal thermal sensor if applicable */
1180 ret = radeon_hwmon_init(rdev);
1181 if (ret)
1182 return ret;
1183
1184 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1185 mutex_lock(&rdev->pm.mutex);
1186 radeon_dpm_init(rdev);
1187 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
Alex Deucher033a37d2013-10-23 18:35:43 -04001188 if (radeon_dpm == 1)
1189 radeon_dpm_print_power_states(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001190 radeon_dpm_setup_asic(rdev);
1191 ret = radeon_dpm_enable(rdev);
1192 mutex_unlock(&rdev->pm.mutex);
1193 if (ret) {
1194 rdev->pm.dpm_enabled = false;
1195 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001196 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucherda321c82013-04-12 13:55:22 -04001197 rdev->mc_fw) {
1198 if (rdev->pm.default_vddc)
1199 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1200 SET_VOLTAGE_TYPE_ASIC_VDDC);
1201 if (rdev->pm.default_vddci)
1202 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1203 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1204 if (rdev->pm.default_sclk)
1205 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1206 if (rdev->pm.default_mclk)
1207 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1208 }
1209 DRM_ERROR("radeon: dpm initialization failed\n");
1210 return ret;
1211 }
1212 rdev->pm.dpm_enabled = true;
1213 radeon_pm_compute_clocks(rdev);
1214
1215 if (rdev->pm.num_power_states > 1) {
1216 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1217 if (ret)
1218 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucher70d01a52013-07-02 18:38:02 -04001219 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1220 if (ret)
1221 DRM_ERROR("failed to create device file for dpm state\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001222 /* XXX: these are noops for dpm but are here for backwards compat */
1223 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1224 if (ret)
1225 DRM_ERROR("failed to create device file for power profile\n");
1226 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1227 if (ret)
1228 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001229
1230 if (radeon_debugfs_pm_init(rdev)) {
1231 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1232 }
1233
Alex Deucherda321c82013-04-12 13:55:22 -04001234 DRM_INFO("radeon: dpm initialized\n");
1235 }
1236
1237 return 0;
1238}
1239
1240int radeon_pm_init(struct radeon_device *rdev)
1241{
1242 /* enable dpm on rv6xx+ */
1243 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001244 case CHIP_RV610:
1245 case CHIP_RV630:
1246 case CHIP_RV620:
1247 case CHIP_RV635:
1248 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001249 case CHIP_RS780:
1250 case CHIP_RS880:
Alex Deucher69e0b572013-04-12 16:42:42 -04001251 case CHIP_CAYMAN:
Alex Deucherd70229f2013-04-12 16:40:41 -04001252 case CHIP_ARUBA:
Alex Deuchercc8dbbb2013-08-14 01:03:41 -04001253 case CHIP_BONAIRE:
Alex Deucher41a524a2013-08-14 01:01:40 -04001254 case CHIP_KABINI:
1255 case CHIP_KAVERI:
Alex Deucher8a53fa22013-08-07 16:09:08 -04001256 /* DPM requires the RLC, RV770+ dGPU requires SMC */
Alex Deucher761bfb92013-08-06 13:34:00 -04001257 if (!rdev->rlc_fw)
1258 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher8a53fa22013-08-07 16:09:08 -04001259 else if ((rdev->family >= CHIP_RV770) &&
1260 (!(rdev->flags & RADEON_IS_IGP)) &&
1261 (!rdev->smc_fw))
1262 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher761bfb92013-08-06 13:34:00 -04001263 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001264 rdev->pm.pm_method = PM_METHOD_DPM;
1265 else
1266 rdev->pm.pm_method = PM_METHOD_PROFILE;
1267 break;
Alex Deucherab70b1d2013-11-01 15:16:02 -04001268 case CHIP_RV770:
1269 case CHIP_RV730:
1270 case CHIP_RV710:
1271 case CHIP_RV740:
Alex Deucher59f7a2f2013-11-01 15:11:34 -04001272 case CHIP_CEDAR:
1273 case CHIP_REDWOOD:
1274 case CHIP_JUNIPER:
1275 case CHIP_CYPRESS:
1276 case CHIP_HEMLOCK:
Alex Deucher5a16f762013-10-23 17:11:06 -04001277 case CHIP_PALM:
1278 case CHIP_SUMO:
1279 case CHIP_SUMO2:
Alex Deucher56684ec2013-10-30 10:18:37 -04001280 case CHIP_BARTS:
1281 case CHIP_TURKS:
1282 case CHIP_CAICOS:
Alex Deucher68bc7782013-10-23 17:14:06 -04001283 case CHIP_TAHITI:
1284 case CHIP_PITCAIRN:
1285 case CHIP_VERDE:
1286 case CHIP_OLAND:
1287 case CHIP_HAINAN:
Alex Deucher5a16f762013-10-23 17:11:06 -04001288 /* DPM requires the RLC, RV770+ dGPU requires SMC */
1289 if (!rdev->rlc_fw)
1290 rdev->pm.pm_method = PM_METHOD_PROFILE;
1291 else if ((rdev->family >= CHIP_RV770) &&
1292 (!(rdev->flags & RADEON_IS_IGP)) &&
1293 (!rdev->smc_fw))
1294 rdev->pm.pm_method = PM_METHOD_PROFILE;
1295 else if (radeon_dpm == 0)
1296 rdev->pm.pm_method = PM_METHOD_PROFILE;
1297 else
1298 rdev->pm.pm_method = PM_METHOD_DPM;
1299 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001300 default:
1301 /* default to profile method */
1302 rdev->pm.pm_method = PM_METHOD_PROFILE;
1303 break;
1304 }
1305
1306 if (rdev->pm.pm_method == PM_METHOD_DPM)
1307 return radeon_pm_init_dpm(rdev);
1308 else
1309 return radeon_pm_init_old(rdev);
1310}
1311
1312static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001313{
Alex Deucherce8f5372010-05-07 15:10:16 -04001314 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001315 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001316 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1317 rdev->pm.profile = PM_PROFILE_DEFAULT;
1318 radeon_pm_update_profile(rdev);
1319 radeon_pm_set_clocks(rdev);
1320 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001321 /* reset default clocks */
1322 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1323 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1324 radeon_pm_set_clocks(rdev);
1325 }
Alex Deuchera4248162010-04-24 14:50:23 -04001326 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001327
1328 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001329
Alex Deucherce8f5372010-05-07 15:10:16 -04001330 device_remove_file(rdev->dev, &dev_attr_power_profile);
1331 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001332 }
Alex Deuchera4248162010-04-24 14:50:23 -04001333
Alex Deucher0975b162011-02-02 18:42:03 -05001334 if (rdev->pm.power_state)
1335 kfree(rdev->pm.power_state);
1336
Alex Deucher21a81222010-07-02 12:58:16 -04001337 radeon_hwmon_fini(rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001338}
1339
Alex Deucherda321c82013-04-12 13:55:22 -04001340static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1341{
1342 if (rdev->pm.num_power_states > 1) {
1343 mutex_lock(&rdev->pm.mutex);
1344 radeon_dpm_disable(rdev);
1345 mutex_unlock(&rdev->pm.mutex);
1346
1347 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001348 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001349 /* XXX backwards compat */
1350 device_remove_file(rdev->dev, &dev_attr_power_profile);
1351 device_remove_file(rdev->dev, &dev_attr_power_method);
1352 }
1353 radeon_dpm_fini(rdev);
1354
1355 if (rdev->pm.power_state)
1356 kfree(rdev->pm.power_state);
1357
1358 radeon_hwmon_fini(rdev);
1359}
1360
1361void radeon_pm_fini(struct radeon_device *rdev)
1362{
1363 if (rdev->pm.pm_method == PM_METHOD_DPM)
1364 radeon_pm_fini_dpm(rdev);
1365 else
1366 radeon_pm_fini_old(rdev);
1367}
1368
1369static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001370{
1371 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001372 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001373 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001374
Alex Deucherce8f5372010-05-07 15:10:16 -04001375 if (rdev->pm.num_power_states < 2)
1376 return;
1377
Rafał Miłeckic913e232009-12-22 23:02:16 +01001378 mutex_lock(&rdev->pm.mutex);
1379
1380 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001381 rdev->pm.active_crtc_count = 0;
1382 list_for_each_entry(crtc,
1383 &ddev->mode_config.crtc_list, head) {
1384 radeon_crtc = to_radeon_crtc(crtc);
1385 if (radeon_crtc->enabled) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001386 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
Alex Deuchera48b9b42010-04-22 14:03:55 -04001387 rdev->pm.active_crtc_count++;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001388 }
1389 }
1390
Alex Deucherce8f5372010-05-07 15:10:16 -04001391 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1392 radeon_pm_update_profile(rdev);
1393 radeon_pm_set_clocks(rdev);
1394 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1395 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1396 if (rdev->pm.active_crtc_count > 1) {
1397 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1398 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001399
Alex Deucherce8f5372010-05-07 15:10:16 -04001400 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1401 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1402 radeon_pm_get_dynpm_state(rdev);
1403 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001404
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001405 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001406 }
1407 } else if (rdev->pm.active_crtc_count == 1) {
1408 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001409
Alex Deucherce8f5372010-05-07 15:10:16 -04001410 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1411 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1412 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1413 radeon_pm_get_dynpm_state(rdev);
1414 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001415
Tejun Heo32c87fc2011-01-03 14:49:32 +01001416 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1417 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001418 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1419 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001420 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1421 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001422 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001423 }
1424 } else { /* count == 0 */
1425 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1426 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001427
Alex Deucherce8f5372010-05-07 15:10:16 -04001428 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1429 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1430 radeon_pm_get_dynpm_state(rdev);
1431 radeon_pm_set_clocks(rdev);
1432 }
1433 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001434 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001435 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001436
1437 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001438}
1439
Alex Deucherda321c82013-04-12 13:55:22 -04001440static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1441{
1442 struct drm_device *ddev = rdev->ddev;
1443 struct drm_crtc *crtc;
1444 struct radeon_crtc *radeon_crtc;
1445
1446 mutex_lock(&rdev->pm.mutex);
1447
Alex Deucher5ca302f2012-11-30 10:56:57 -05001448 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001449 rdev->pm.dpm.new_active_crtcs = 0;
1450 rdev->pm.dpm.new_active_crtc_count = 0;
1451 list_for_each_entry(crtc,
1452 &ddev->mode_config.crtc_list, head) {
1453 radeon_crtc = to_radeon_crtc(crtc);
1454 if (crtc->enabled) {
1455 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1456 rdev->pm.dpm.new_active_crtc_count++;
1457 }
1458 }
1459
Alex Deucher5ca302f2012-11-30 10:56:57 -05001460 /* update battery/ac status */
1461 if (power_supply_is_system_supplied() > 0)
1462 rdev->pm.dpm.ac_power = true;
1463 else
1464 rdev->pm.dpm.ac_power = false;
1465
Alex Deucherda321c82013-04-12 13:55:22 -04001466 radeon_dpm_change_power_state_locked(rdev);
1467
1468 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001469
Alex Deucherda321c82013-04-12 13:55:22 -04001470}
1471
1472void radeon_pm_compute_clocks(struct radeon_device *rdev)
1473{
1474 if (rdev->pm.pm_method == PM_METHOD_DPM)
1475 radeon_pm_compute_clocks_dpm(rdev);
1476 else
1477 radeon_pm_compute_clocks_old(rdev);
1478}
1479
Alex Deucherce8f5372010-05-07 15:10:16 -04001480static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001481{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001482 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001483 bool in_vbl = true;
1484
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001485 /* Iterate over all active crtc's. All crtc's must be in vblank,
1486 * otherwise return in_vbl == false.
1487 */
1488 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1489 if (rdev->pm.active_crtcs & (1 << crtc)) {
Mario Kleinerf5a80202010-10-23 04:42:17 +02001490 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1491 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1492 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001493 in_vbl = false;
1494 }
1495 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001496
1497 return in_vbl;
1498}
1499
Alex Deucherce8f5372010-05-07 15:10:16 -04001500static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001501{
1502 u32 stat_crtc = 0;
1503 bool in_vbl = radeon_pm_in_vbl(rdev);
1504
Dave Airlief7352612010-02-18 15:58:36 +10001505 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001506 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001507 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001508 return in_vbl;
1509}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001510
Alex Deucherce8f5372010-05-07 15:10:16 -04001511static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001512{
1513 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001514 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001515 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001516 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001517
Matthew Garrettd9932a32010-04-26 16:02:26 -04001518 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001519 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001520 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001521 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001522 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001523
Alex Deucher74652802011-08-25 13:39:48 -04001524 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001525 struct radeon_ring *ring = &rdev->ring[i];
1526
1527 if (ring->ready) {
1528 not_processed += radeon_fence_count_emitted(rdev, i);
1529 if (not_processed >= 3)
1530 break;
1531 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001532 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001533
1534 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001535 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1536 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1537 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1538 rdev->pm.dynpm_can_upclock) {
1539 rdev->pm.dynpm_planned_action =
1540 DYNPM_ACTION_UPCLOCK;
1541 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001542 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1543 }
1544 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001545 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1546 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1547 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1548 rdev->pm.dynpm_can_downclock) {
1549 rdev->pm.dynpm_planned_action =
1550 DYNPM_ACTION_DOWNCLOCK;
1551 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001552 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1553 }
1554 }
1555
Alex Deucherd7311172010-05-03 01:13:14 -04001556 /* Note, radeon_pm_set_clocks is called with static_switch set
1557 * to false since we want to wait for vbl to avoid flicker.
1558 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001559 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1560 jiffies > rdev->pm.dynpm_action_timeout) {
1561 radeon_pm_get_dynpm_state(rdev);
1562 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001563 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001564
Tejun Heo32c87fc2011-01-03 14:49:32 +01001565 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1566 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001567 }
1568 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001569 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001570}
1571
Rafał Miłecki74338742009-11-03 00:53:02 +01001572/*
1573 * Debugfs info
1574 */
1575#if defined(CONFIG_DEBUG_FS)
1576
1577static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1578{
1579 struct drm_info_node *node = (struct drm_info_node *) m->private;
1580 struct drm_device *dev = node->minor->dev;
1581 struct radeon_device *rdev = dev->dev_private;
1582
Alex Deucher1316b792013-06-28 09:28:39 -04001583 if (rdev->pm.dpm_enabled) {
1584 mutex_lock(&rdev->pm.mutex);
1585 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1586 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1587 else
Alex Deucher71375922013-07-02 09:11:39 -04001588 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001589 mutex_unlock(&rdev->pm.mutex);
1590 } else {
1591 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1592 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1593 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1594 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1595 else
1596 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1597 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1598 if (rdev->asic->pm.get_memory_clock)
1599 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1600 if (rdev->pm.current_vddc)
1601 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1602 if (rdev->asic->pm.get_pcie_lanes)
1603 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1604 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001605
1606 return 0;
1607}
1608
1609static struct drm_info_list radeon_pm_info_list[] = {
1610 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1611};
1612#endif
1613
Rafał Miłeckic913e232009-12-22 23:02:16 +01001614static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001615{
1616#if defined(CONFIG_DEBUG_FS)
1617 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1618#else
1619 return 0;
1620#endif
1621}