blob: c718ab512a979e15eafd4111c83dfc04898edcff [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053092 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94enum buffer_type {
Mohammed Shafi Shajakhan436d0d92011-01-21 14:03:24 +053095 BUF_AMPDU = BIT(0),
96 BUF_AGGR = BIT(1),
97 BUF_XRETRY = BIT(2),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098};
99
Sujith394cf0a2009-02-09 13:26:54 +0530100#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530102#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400104#define ATH_TXSTATUS_RING_SIZE 64
105
Sujith394cf0a2009-02-09 13:26:54 +0530106struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400107 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530111};
112
113int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400115 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530116void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119/***********/
120/* RX / TX */
121/***********/
122
123#define ATH_MAX_ANTENNA 3
124#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530125#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200126#define ATH_TXBUF_RESERVE 5
127#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530130
131#define TID_TO_WME_AC(_tid) \
132 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
133 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
134 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
135 WME_AC_VO)
136
Sujith394cf0a2009-02-09 13:26:54 +0530137#define ATH_AGGR_DELIM_SZ 4
138#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
139/* number of delimiters for encryption padding */
140#define ATH_AGGR_ENCRYPTDELIM 10
141/* minimum h/w qdepth to be sustained to maximize aggregation */
142#define ATH_AGGR_MIN_QDEPTH 2
143#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530144
145#define IEEE80211_SEQ_SEQ_SHIFT 4
146#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530147#define IEEE80211_WEP_IVLEN 3
148#define IEEE80211_WEP_KIDLEN 1
149#define IEEE80211_WEP_CRCLEN 4
150#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
151 (IEEE80211_WEP_IVLEN + \
152 IEEE80211_WEP_KIDLEN + \
153 IEEE80211_WEP_CRCLEN))
154
155/* return whether a bit at index _n in bitmap _bm is set
156 * _sz is the size of the bitmap */
157#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
158 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
159
160/* return block-ack bitmap index given sequence and starting sequence */
161#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
162
163/* returns delimiter padding required given the packet length */
164#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800165 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
166 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530167
168#define BAW_WITHIN(_start, _bawsz, _seqno) \
169 ((((_seqno) - (_start)) & 4095) < (_bawsz))
170
Sujith394cf0a2009-02-09 13:26:54 +0530171#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
172
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400173#define ATH_TX_COMPLETE_POLL_INT 1000
174
Sujith394cf0a2009-02-09 13:26:54 +0530175enum ATH_AGGR_STATUS {
176 ATH_AGGR_DONE,
177 ATH_AGGR_BAW_CLOSED,
178 ATH_AGGR_LIMITED,
179};
180
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400181#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530182struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800183 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
184 u32 axq_qnum; /* ath9k hardware queue number */
Sujith17d79042009-02-09 13:27:03 +0530185 u32 *axq_link;
186 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530187 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530188 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100189 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530190 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400191 bool axq_tx_inprogress;
Vasanthakumar Thiagarajan69081622011-02-19 01:13:42 -0800192 bool txq_flush_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530193 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400194 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
195 struct list_head txq_fifo_pending;
196 u8 txq_headidx;
197 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100198 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530199};
200
Sujith93ef24b2010-05-20 15:34:40 +0530201struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100202 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530203 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530204 struct list_head list;
205 struct list_head tid_q;
206};
207
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100208struct ath_frame_info {
209 int framelen;
210 u32 keyix;
211 enum ath9k_key_type keytype;
212 u8 retries;
213 u16 seqno;
214};
215
Sujith93ef24b2010-05-20 15:34:40 +0530216struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530217 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400218 u8 bfs_paprd;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530219 unsigned long bfs_paprd_timestamp;
Felix Fietkau61117f02010-11-11 03:18:36 +0100220 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530221};
222
223struct ath_buf {
224 struct list_head list;
225 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
226 an aggregate) */
227 struct ath_buf *bf_next; /* next subframe in the aggregate */
228 struct sk_buff *bf_mpdu; /* enclosing frame structure */
229 void *bf_desc; /* virtual addr of desc */
230 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700231 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530232 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530233 u16 bf_flags;
234 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530235};
236
237struct ath_atx_tid {
238 struct list_head list;
239 struct list_head buf_q;
240 struct ath_node *an;
241 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200242 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530243 u16 seq_start;
244 u16 seq_next;
245 u16 baw_size;
246 int tidno;
247 int baw_head; /* first un-acked tx buffer */
248 int baw_tail; /* next unused tx buffer slot */
249 int sched;
250 int paused;
251 u8 state;
252};
253
254struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800255#ifdef CONFIG_ATH9K_DEBUGFS
256 struct list_head list; /* for sc->nodes */
257 struct ieee80211_sta *sta; /* station struct we're part of */
258#endif
Sujith93ef24b2010-05-20 15:34:40 +0530259 struct ath_atx_tid tid[WME_NUM_TID];
260 struct ath_atx_ac ac[WME_NUM_AC];
261 u16 maxampdu;
262 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530263};
264
Sujith394cf0a2009-02-09 13:26:54 +0530265#define AGGR_CLEANUP BIT(1)
266#define AGGR_ADDBA_COMPLETE BIT(2)
267#define AGGR_ADDBA_PROGRESS BIT(3)
268
Sujith394cf0a2009-02-09 13:26:54 +0530269struct ath_tx_control {
270 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100271 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530272 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200273 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400274 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530275};
276
Sujith394cf0a2009-02-09 13:26:54 +0530277#define ATH_TX_ERROR 0x01
278#define ATH_TX_XRETRY 0x02
279#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530280
Ben Greear60f2d1d2011-01-09 23:11:52 -0800281/**
282 * @txq_map: Index is mac80211 queue number. This is
283 * not necessarily the same as the hardware queue number
284 * (axq_qnum).
285 */
Sujith394cf0a2009-02-09 13:26:54 +0530286struct ath_tx {
287 u16 seq_no;
288 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530289 spinlock_t txbuflock;
290 struct list_head txbuf;
291 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
292 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100293 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530294};
295
Felix Fietkaub5c804752010-04-15 17:38:48 -0400296struct ath_rx_edma {
297 struct sk_buff_head rx_fifo;
298 struct sk_buff_head rx_buffers;
299 u32 rx_fifo_hwsize;
300};
301
Sujith394cf0a2009-02-09 13:26:54 +0530302struct ath_rx {
303 u8 defant;
304 u8 rxotherant;
305 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530306 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530307 spinlock_t rxbuflock;
308 struct list_head rxbuf;
309 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400310 struct ath_buf *rx_bufptr;
311 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100312
313 struct sk_buff *frag;
Sujith394cf0a2009-02-09 13:26:54 +0530314};
315
316int ath_startrecv(struct ath_softc *sc);
317bool ath_stoprecv(struct ath_softc *sc);
318void ath_flushrecv(struct ath_softc *sc);
319u32 ath_calcrxfilter(struct ath_softc *sc);
320int ath_rx_init(struct ath_softc *sc, int nbufs);
321void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400322int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530323struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
324void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100325bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530326void ath_draintxq(struct ath_softc *sc,
327 struct ath_txq *txq, bool retry_tx);
328void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
329void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
330void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
331int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530332void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530333int ath_txq_update(struct ath_softc *sc, int qnum,
334 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200335int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530336 struct ath_tx_control *txctl);
337void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400338void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200339int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
340 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530341void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530342void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
343
344/********/
Sujith17d79042009-02-09 13:27:03 +0530345/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530346/********/
347
Sujith17d79042009-02-09 13:27:03 +0530348struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530349 int av_bslot;
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530350 bool is_bslot_active;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200351 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530352 enum nl80211_iftype av_opmode;
353 struct ath_buf *av_bcbuf;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200354 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530355};
356
357/*******************/
358/* Beacon Handling */
359/*******************/
360
361/*
362 * Regardless of the number of beacons we stagger, (i.e. regardless of the
363 * number of BSSIDs) if a given beacon does not go out even after waiting this
364 * number of beacon intervals, the game's up.
365 */
366#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200367#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530368#define ATH_DEFAULT_BINTVAL 100 /* TU */
369#define ATH_DEFAULT_BMISS_LIMIT 10
370#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
371
372struct ath_beacon_config {
Steve Brown9814f6b2011-02-07 17:10:39 -0700373 int beacon_interval;
Sujith394cf0a2009-02-09 13:26:54 +0530374 u16 listen_interval;
375 u16 dtim_period;
376 u16 bmiss_timeout;
377 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530378};
379
Sujith394cf0a2009-02-09 13:26:54 +0530380struct ath_beacon {
381 enum {
382 OK, /* no change needed */
383 UPDATE, /* update pending */
384 COMMIT /* beacon sent, commit change */
385 } updateslot; /* slot time update fsm */
386
387 u32 beaconq;
388 u32 bmisscnt;
389 u32 ast_be_xmit;
390 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200391 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530392 int slottime;
393 int slotupdate;
394 struct ath9k_tx_queue_info beacon_qi;
395 struct ath_descdma bdma;
396 struct ath_txq *cabq;
397 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700398};
399
Sujith9fc9ab02009-03-03 10:16:51 +0530400void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200401void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100402int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530403void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530404int ath_beaconq_config(struct ath_softc *sc);
Rajkumar Manoharan014cf3b2011-02-09 17:46:39 +0530405void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Sujith394cf0a2009-02-09 13:26:54 +0530407/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530408/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530409/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530410
Sujith20977d32009-02-20 15:13:28 +0530411#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
412#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400413#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
414#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200415#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530416#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
417#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530418
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700419#define ATH_PAPRD_TIMEOUT 100 /* msecs */
420
Felix Fietkau347809f2010-07-02 00:09:52 +0200421void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400422void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530423void ath_ani_calibrate(unsigned long data);
424
Sujith0fca65c2010-01-08 10:36:00 +0530425/**********/
426/* BTCOEX */
427/**********/
428
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700429struct ath_btcoex {
430 bool hw_timer_enabled;
431 spinlock_t btcoex_lock;
432 struct timer_list period_timer; /* Timer for BT period */
433 u32 bt_priority_cnt;
434 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700435 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700436 u32 btcoex_no_stomp; /* in usec */
437 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530438 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700439 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700440};
441
Sujith0fca65c2010-01-08 10:36:00 +0530442int ath_init_btcoex_timer(struct ath_softc *sc);
443void ath9k_btcoex_timer_resume(struct ath_softc *sc);
444void ath9k_btcoex_timer_pause(struct ath_softc *sc);
445
Sujith394cf0a2009-02-09 13:26:54 +0530446/********************/
447/* LED Control */
448/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530449
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530450#define ATH_LED_PIN_DEF 1
451#define ATH_LED_PIN_9287 8
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530452#define ATH_LED_PIN_9485 6
Sujithf1dc5602008-10-29 10:16:30 +0530453
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100454#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530455void ath_init_leds(struct ath_softc *sc);
456void ath_deinit_leds(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100457#else
458static inline void ath_init_leds(struct ath_softc *sc)
459{
460}
461
462static inline void ath_deinit_leds(struct ath_softc *sc)
463{
464}
465#endif
466
Sujith0fca65c2010-01-08 10:36:00 +0530467
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700468/* Antenna diversity/combining */
469#define ATH_ANT_RX_CURRENT_SHIFT 4
470#define ATH_ANT_RX_MAIN_SHIFT 2
471#define ATH_ANT_RX_MASK 0x3
472
473#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
474#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
475#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
476#define ATH_ANT_DIV_COMB_INIT_COUNT 95
477#define ATH_ANT_DIV_COMB_MAX_COUNT 100
478#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
479#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
480
481#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
482#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
483#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
484#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
485#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
486
487enum ath9k_ant_div_comb_lna_conf {
488 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
489 ATH_ANT_DIV_COMB_LNA2,
490 ATH_ANT_DIV_COMB_LNA1,
491 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
492};
493
494struct ath_ant_comb {
495 u16 count;
496 u16 total_pkt_count;
497 bool scan;
498 bool scan_not_start;
499 int main_total_rssi;
500 int alt_total_rssi;
501 int alt_recv_cnt;
502 int main_recv_cnt;
503 int rssi_lna1;
504 int rssi_lna2;
505 int rssi_add;
506 int rssi_sub;
507 int rssi_first;
508 int rssi_second;
509 int rssi_third;
510 bool alt_good;
511 int quick_scan_cnt;
512 int main_conf;
513 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
514 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
515 int first_bias;
516 int second_bias;
517 bool first_ratio;
518 bool second_ratio;
519 unsigned long scan_start_time;
520};
521
Sujith394cf0a2009-02-09 13:26:54 +0530522/********************/
523/* Main driver core */
524/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530525
Sujith394cf0a2009-02-09 13:26:54 +0530526/*
527 * Default cache line size, in bytes.
528 * Used when PCI device not fully initialized by bootrom/BIOS
529*/
530#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530531#define ATH_REGCLASSIDS_MAX 10
532#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
533#define ATH_MAX_SW_RETRIES 10
534#define ATH_CHAN_MAX 255
Sujith394cf0a2009-02-09 13:26:54 +0530535
Sujith394cf0a2009-02-09 13:26:54 +0530536#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530537#define ATH_RATE_DUMMY_MARKER 0
538
Sujith1b04b932010-01-08 10:36:05 +0530539#define SC_OP_INVALID BIT(0)
540#define SC_OP_BEACONS BIT(1)
541#define SC_OP_RXAGGR BIT(2)
542#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200543#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530544#define SC_OP_PREAMBLE_SHORT BIT(5)
545#define SC_OP_PROTECT_ENABLE BIT(6)
546#define SC_OP_RXFLUSH BIT(7)
547#define SC_OP_LED_ASSOCIATED BIT(8)
548#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530549#define SC_OP_TSF_RESET BIT(11)
550#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530551#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700552#define SC_OP_ANI_RUN BIT(14)
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530553#define SC_OP_ENABLE_APM BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530554
555/* Powersave flags */
556#define PS_WAIT_FOR_BEACON BIT(0)
557#define PS_WAIT_FOR_CAB BIT(1)
558#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
559#define PS_WAIT_FOR_TX_ACK BIT(3)
560#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530561
Felix Fietkau545750d2009-11-23 22:21:01 +0100562struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200563
Ben Greear48014162011-01-15 19:13:48 +0000564struct ath9k_vif_iter_data {
565 const u8 *hw_macaddr; /* phy's hardware address, set
566 * before starting iteration for
567 * valid bssid mask.
568 */
569 u8 mask[ETH_ALEN]; /* bssid mask */
570 int naps; /* number of AP vifs */
571 int nmeshes; /* number of mesh vifs */
572 int nstations; /* number of station vifs */
573 int nwds; /* number of nwd vifs */
574 int nadhocs; /* number of adhoc vifs */
575 int nothers; /* number of vifs not specified above. */
576};
577
Sujith394cf0a2009-02-09 13:26:54 +0530578struct ath_softc {
579 struct ieee80211_hw *hw;
580 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200581
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200582 int chan_idx;
583 int chan_is_ht;
Felix Fietkau34300982010-10-10 18:21:52 +0200584 struct survey_info *cur_survey;
585 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200586
Sujith394cf0a2009-02-09 13:26:54 +0530587 struct tasklet_struct intr_tq;
588 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530589 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530590 void __iomem *mem;
591 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700592 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400593 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700594 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530595 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400596 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200597 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400598 struct completion paprd_complete;
Sujith394cf0a2009-02-09 13:26:54 +0530599
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100600 unsigned int hw_busy_count;
601
Sujith17d79042009-02-09 13:27:03 +0530602 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530603 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530604 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530605 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200606 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530607 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000608 short nbcnvifs;
609 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400610 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530611
Sujith17d79042009-02-09 13:27:03 +0530612 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530613 struct ath_rx rx;
614 struct ath_tx tx;
615 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530616 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
617
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100618#ifdef CONFIG_MAC80211_LEDS
619 bool led_registered;
620 char led_name[32];
621 struct led_classdev led_cdev;
622#endif
Sujith394cf0a2009-02-09 13:26:54 +0530623
Felix Fietkau9ac586152011-01-24 19:23:18 +0100624 struct ath9k_hw_cal_data caldata;
625 int last_rssi;
626
Felix Fietkaua830df02009-11-23 22:33:27 +0100627#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530628 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800629 spinlock_t nodes_lock;
630 struct list_head nodes; /* basically, stations */
Ben Greear60f2d1d2011-01-09 23:11:52 -0800631 unsigned int tx_complete_poll_work_seen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530633 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400634 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +0530635 struct delayed_work hw_pll_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700636 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400637
638 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700639
640 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530641};
642
Sujith55624202010-01-08 10:36:02 +0530643void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530644int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530645int ath_cabq_update(struct ath_softc *);
646
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700647static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530648{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700649 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530650}
651
Sujith394cf0a2009-02-09 13:26:54 +0530652extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500653extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530654extern int led_blink;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530655extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530656
657irqreturn_t ath_isr(int irq, void *dev);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530658void ath9k_init_crypto(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530659int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700660 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530661void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530662void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200663int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
664 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800665
666void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
667void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530668bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Ben Greear48014162011-01-15 19:13:48 +0000669bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530670
671#ifdef CONFIG_PCI
672int ath_pci_init(void);
673void ath_pci_exit(void);
674#else
675static inline int ath_pci_init(void) { return 0; };
676static inline void ath_pci_exit(void) {};
677#endif
678
679#ifdef CONFIG_ATHEROS_AR71XX
680int ath_ahb_init(void);
681void ath_ahb_exit(void);
682#else
683static inline int ath_ahb_init(void) { return 0; };
684static inline void ath_ahb_exit(void) {};
685#endif
686
Gabor Juhos0bc07982009-07-14 20:17:14 -0400687void ath9k_ps_wakeup(struct ath_softc *sc);
688void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200689
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530690u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
691
Felix Fietkau31a01642010-09-14 18:37:19 +0200692void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800693
Sujith0fca65c2010-01-08 10:36:00 +0530694void ath_start_rfkill_poll(struct ath_softc *sc);
695extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000696void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
697 struct ieee80211_vif *vif,
698 struct ath9k_vif_iter_data *iter_data);
699
Sujith0fca65c2010-01-08 10:36:00 +0530700
Sujith394cf0a2009-02-09 13:26:54 +0530701#endif /* ATH9K_H */