blob: a4766acd0ea208803903e7a1259c5d19ea152ea0 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000028
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000030#include "vmwgfx_drv.h"
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/ttm/ttm_placement.h>
32#include <drm/ttm/ttm_bo_driver.h>
33#include <drm/ttm/ttm_object.h>
34#include <drm/ttm/ttm_module.h>
Thomas Hellstromd92d9852013-10-24 01:49:26 -070035#include <linux/dma_remapping.h>
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000036
37#define VMWGFX_DRIVER_NAME "vmwgfx"
38#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
39#define VMWGFX_CHIP_SVGAII 0
40#define VMW_FB_RESERVATION 0
41
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +010042#define VMW_MIN_INITIAL_WIDTH 800
43#define VMW_MIN_INITIAL_HEIGHT 600
44
45
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000046/**
47 * Fully encoded drm commands. Might move to vmw_drm.h
48 */
49
50#define DRM_IOCTL_VMW_GET_PARAM \
51 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
52 struct drm_vmw_getparam_arg)
53#define DRM_IOCTL_VMW_ALLOC_DMABUF \
54 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
55 union drm_vmw_alloc_dmabuf_arg)
56#define DRM_IOCTL_VMW_UNREF_DMABUF \
57 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
58 struct drm_vmw_unref_dmabuf_arg)
59#define DRM_IOCTL_VMW_CURSOR_BYPASS \
60 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
61 struct drm_vmw_cursor_bypass_arg)
62
63#define DRM_IOCTL_VMW_CONTROL_STREAM \
64 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
65 struct drm_vmw_control_stream_arg)
66#define DRM_IOCTL_VMW_CLAIM_STREAM \
67 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
68 struct drm_vmw_stream_arg)
69#define DRM_IOCTL_VMW_UNREF_STREAM \
70 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
71 struct drm_vmw_stream_arg)
72
73#define DRM_IOCTL_VMW_CREATE_CONTEXT \
74 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
75 struct drm_vmw_context_arg)
76#define DRM_IOCTL_VMW_UNREF_CONTEXT \
77 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
78 struct drm_vmw_context_arg)
79#define DRM_IOCTL_VMW_CREATE_SURFACE \
80 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
81 union drm_vmw_surface_create_arg)
82#define DRM_IOCTL_VMW_UNREF_SURFACE \
83 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
84 struct drm_vmw_surface_arg)
85#define DRM_IOCTL_VMW_REF_SURFACE \
86 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
87 union drm_vmw_surface_reference_arg)
88#define DRM_IOCTL_VMW_EXECBUF \
89 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
90 struct drm_vmw_execbuf_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000091#define DRM_IOCTL_VMW_GET_3D_CAP \
92 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
93 struct drm_vmw_get_3d_cap_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000094#define DRM_IOCTL_VMW_FENCE_WAIT \
95 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
96 struct drm_vmw_fence_wait_arg)
Thomas Hellstromae2a1042011-09-01 20:18:44 +000097#define DRM_IOCTL_VMW_FENCE_SIGNALED \
98 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
99 struct drm_vmw_fence_signaled_arg)
100#define DRM_IOCTL_VMW_FENCE_UNREF \
101 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
102 struct drm_vmw_fence_arg)
Thomas Hellstrom57c5ee72011-10-10 12:23:26 +0200103#define DRM_IOCTL_VMW_FENCE_EVENT \
104 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
105 struct drm_vmw_fence_event_arg)
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200106#define DRM_IOCTL_VMW_PRESENT \
107 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
108 struct drm_vmw_present_arg)
109#define DRM_IOCTL_VMW_PRESENT_READBACK \
110 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
111 struct drm_vmw_present_readback_arg)
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200112#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
113 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
114 struct drm_vmw_update_layout_arg)
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100115#define DRM_IOCTL_VMW_CREATE_SHADER \
116 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
117 struct drm_vmw_shader_create_arg)
118#define DRM_IOCTL_VMW_UNREF_SHADER \
119 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
120 struct drm_vmw_shader_arg)
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100121#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
122 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
123 union drm_vmw_gb_surface_create_arg)
124#define DRM_IOCTL_VMW_GB_SURFACE_REF \
125 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
126 union drm_vmw_gb_surface_reference_arg)
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100127#define DRM_IOCTL_VMW_SYNCCPU \
128 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
129 struct drm_vmw_synccpu_arg)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000130
131/**
132 * The core DRM version of this macro doesn't account for
133 * DRM_COMMAND_BASE.
134 */
135
136#define VMW_IOCTL_DEF(ioctl, func, flags) \
Ville Syrjälä7e7392a2015-03-27 15:51:56 +0200137 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000138
139/**
140 * Ioctl definitions.
141 */
142
Rob Clarkbaa70942013-08-02 13:27:49 -0400143static const struct drm_ioctl_desc vmw_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000144 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100145 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000146 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100147 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000148 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100149 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000150 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100151 vmw_kms_cursor_bypass_ioctl,
152 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000153
Dave Airlie1b2f1482010-08-14 20:20:34 +1000154 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100155 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000156 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100157 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000158 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
Thomas Hellstrome1f78002009-12-08 12:57:51 +0100159 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000160
Dave Airlie1b2f1482010-08-14 20:20:34 +1000161 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100162 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000163 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100164 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000165 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100166 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000167 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100168 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000169 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100170 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +1000171 VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100172 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000173 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200174 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000175 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
176 vmw_fence_obj_signaled_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200177 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000178 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100179 DRM_UNLOCKED | DRM_RENDER_ALLOW),
180 VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
181 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromf63f6a52011-09-01 20:18:41 +0000182 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100183 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantz2fcd5a72011-10-04 20:13:26 +0200184
185 /* these allow direct access to the framebuffers mark as master only */
186 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
187 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
188 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
189 vmw_present_readback_ioctl,
190 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
Thomas Hellstromcd2b89e2011-10-25 23:35:53 +0200191 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
192 vmw_kms_update_layout_ioctl,
193 DRM_MASTER | DRM_UNLOCKED),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100194 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
195 vmw_shader_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100196 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstromc74c1622012-11-21 12:10:26 +0100197 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
198 vmw_shader_destroy_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100199 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100200 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
201 vmw_gb_surface_define_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100202 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstroma97e2192012-11-21 11:45:13 +0100203 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
204 vmw_gb_surface_reference_ioctl,
Thomas Hellstrom03f80262014-03-20 13:06:34 +0100205 DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
Thomas Hellstrom1d7a5cb2012-11-21 12:32:19 +0100206 VMW_IOCTL_DEF(VMW_SYNCCPU,
207 vmw_user_dmabuf_synccpu_ioctl,
Thomas Hellstrom89dcbda2014-03-31 11:01:08 +0200208 DRM_UNLOCKED | DRM_RENDER_ALLOW),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000209};
210
211static struct pci_device_id vmw_pci_id_list[] = {
212 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
213 {0, 0, 0}
214};
Dave Airliec4903422012-08-28 21:40:51 -0400215MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000216
Dave Airlie5d2afab2012-08-28 21:38:49 -0400217static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700218static int vmw_force_iommu;
219static int vmw_restrict_iommu;
220static int vmw_force_coherent;
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100221static int vmw_restrict_dma_mask;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000222
223static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
224static void vmw_master_init(struct vmw_master *);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100225static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
226 void *ptr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000227
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200228MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
229module_param_named(enable_fbdev, enable_fbdev, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700230MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
231module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
232MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
233module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
234MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
235module_param_named(force_coherent, vmw_force_coherent, int, 0600);
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100236MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
237module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700238
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200239
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000240static void vmw_print_capabilities(uint32_t capabilities)
241{
242 DRM_INFO("Capabilities:\n");
243 if (capabilities & SVGA_CAP_RECT_COPY)
244 DRM_INFO(" Rect copy.\n");
245 if (capabilities & SVGA_CAP_CURSOR)
246 DRM_INFO(" Cursor.\n");
247 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
248 DRM_INFO(" Cursor bypass.\n");
249 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
250 DRM_INFO(" Cursor bypass 2.\n");
251 if (capabilities & SVGA_CAP_8BIT_EMULATION)
252 DRM_INFO(" 8bit emulation.\n");
253 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
254 DRM_INFO(" Alpha cursor.\n");
255 if (capabilities & SVGA_CAP_3D)
256 DRM_INFO(" 3D.\n");
257 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
258 DRM_INFO(" Extended Fifo.\n");
259 if (capabilities & SVGA_CAP_MULTIMON)
260 DRM_INFO(" Multimon.\n");
261 if (capabilities & SVGA_CAP_PITCHLOCK)
262 DRM_INFO(" Pitchlock.\n");
263 if (capabilities & SVGA_CAP_IRQMASK)
264 DRM_INFO(" Irq mask.\n");
265 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
266 DRM_INFO(" Display Topology.\n");
267 if (capabilities & SVGA_CAP_GMR)
268 DRM_INFO(" GMR.\n");
269 if (capabilities & SVGA_CAP_TRACES)
270 DRM_INFO(" Traces.\n");
Thomas Hellstromdcca2862011-08-31 07:42:51 +0000271 if (capabilities & SVGA_CAP_GMR2)
272 DRM_INFO(" GMR2.\n");
273 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
274 DRM_INFO(" Screen Object 2.\n");
Thomas Hellstromc1234db2012-11-21 10:35:08 +0100275 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
276 DRM_INFO(" Command Buffers.\n");
277 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
278 DRM_INFO(" Command Buffers 2.\n");
279 if (capabilities & SVGA_CAP_GBOBJECTS)
280 DRM_INFO(" Guest Backed Resources.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000281}
282
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200283/**
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700284 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200285 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700286 * @dev_priv: A device private structure.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200287 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700288 * This function creates a small buffer object that holds the query
289 * result for dummy queries emitted as query barriers.
290 * The function will then map the first page and initialize a pending
291 * occlusion query result structure, Finally it will unmap the buffer.
292 * No interruptible waits are done within this function.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200293 *
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700294 * Returns an error if bo creation or initialization fails.
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200295 */
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700296static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200297{
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700298 int ret;
299 struct ttm_buffer_object *bo;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200300 struct ttm_bo_kmap_obj map;
301 volatile SVGA3dQueryResult *result;
302 bool dummy;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200303
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700304 /*
305 * Create the bo as pinned, so that a tryreserve will
306 * immediately succeed. This is because we're the only
307 * user of the bo currently.
308 */
309 ret = ttm_bo_create(&dev_priv->bdev,
310 PAGE_SIZE,
311 ttm_bo_type_device,
312 &vmw_sys_ne_placement,
313 0, false, NULL,
314 &bo);
315
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200316 if (unlikely(ret != 0))
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700317 return ret;
318
Thierry Redingee3939e2014-07-21 13:15:51 +0200319 ret = ttm_bo_reserve(bo, false, true, false, NULL);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700320 BUG_ON(ret != 0);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200321
322 ret = ttm_bo_kmap(bo, 0, 1, &map);
323 if (likely(ret == 0)) {
324 result = ttm_kmap_obj_virtual(&map, &dummy);
325 result->totalSize = sizeof(*result);
326 result->state = SVGA3D_QUERYSTATE_PENDING;
327 result->result32 = 0xff;
328 ttm_bo_kunmap(&map);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700329 }
330 vmw_bo_pin(bo, false);
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200331 ttm_bo_unreserve(bo);
Thomas Hellstrom4b9e45e2013-10-10 09:52:52 -0700332
333 if (unlikely(ret != 0)) {
334 DRM_ERROR("Dummy query buffer map failed.\n");
335 ttm_bo_unref(&bo);
336 } else
337 dev_priv->dummy_query_bo = bo;
338
339 return ret;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200340}
341
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700342/**
343 * vmw_request_device_late - Perform late device setup
344 *
345 * @dev_priv: Pointer to device private.
346 *
347 * This function performs setup of otables and enables large command
348 * buffer submission. These tasks are split out to a separate function
349 * because it reverts vmw_release_device_early and is intended to be used
350 * by an error path in the hibernation code.
351 */
352static int vmw_request_device_late(struct vmw_private *dev_priv)
353{
354 int ret;
355
356 if (dev_priv->has_mob) {
357 ret = vmw_otables_setup(dev_priv);
358 if (unlikely(ret != 0)) {
359 DRM_ERROR("Unable to initialize "
360 "guest Memory OBjects.\n");
361 return ret;
362 }
363 }
364
365 return 0;
366}
367
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000368static int vmw_request_device(struct vmw_private *dev_priv)
369{
370 int ret;
371
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000372 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
373 if (unlikely(ret != 0)) {
374 DRM_ERROR("Unable to initialize FIFO.\n");
375 return ret;
376 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000377 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700378
379 ret = vmw_request_device_late(dev_priv);
380 if (ret)
381 goto out_no_mob;
382
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200383 ret = vmw_dummy_query_bo_create(dev_priv);
384 if (unlikely(ret != 0))
385 goto out_no_query_bo;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000386
387 return 0;
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200388
389out_no_query_bo:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700390 if (dev_priv->has_mob) {
391 (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100392 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700393 }
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100394out_no_mob:
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200395 vmw_fence_fifo_down(dev_priv->fman);
396 vmw_fifo_release(dev_priv, &dev_priv->fifo);
397 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000398}
399
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700400/**
401 * vmw_release_device_early - Early part of fifo takedown.
402 *
403 * @dev_priv: Pointer to device private struct.
404 *
405 * This is the first part of command submission takedown, to be called before
406 * buffer management is taken down.
407 */
408static void vmw_release_device_early(struct vmw_private *dev_priv)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000409{
Thomas Hellstrome2fa3a72011-10-04 20:13:30 +0200410 /*
411 * Previous destructions should've released
412 * the pinned bo.
413 */
414
415 BUG_ON(dev_priv->pinned_bo != NULL);
416
417 ttm_bo_unref(&dev_priv->dummy_query_bo);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700418 if (dev_priv->has_mob) {
419 ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
Thomas Hellstrom3530bdc2012-11-21 10:49:52 +0100420 vmw_otables_takedown(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700421 }
422}
423
424/**
425 * vmw_release_device_late - Late part of fifo takedown.
426 *
427 * @dev_priv: Pointer to device private struct.
428 *
429 * This is the last part of the command submission takedown, to be called when
430 * command submission is no longer needed. It may wait on pending fences.
431 */
432static void vmw_release_device_late(struct vmw_private *dev_priv)
433{
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000434 vmw_fence_fifo_down(dev_priv->fman);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000435 vmw_fifo_release(dev_priv, &dev_priv->fifo);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000436}
437
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100438/**
439 * Sets the initial_[width|height] fields on the given vmw_private.
440 *
441 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100442 * clamping the value to fb_max_[width|height] fields and the
443 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
444 * If the values appear to be invalid, set them to
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100445 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
446 */
447static void vmw_get_initial_size(struct vmw_private *dev_priv)
448{
449 uint32_t width;
450 uint32_t height;
451
452 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
453 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
454
455 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100456 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
Thomas Hellstrom67d4a872012-02-09 16:56:47 +0100457
458 if (width > dev_priv->fb_max_width ||
459 height > dev_priv->fb_max_height) {
460
461 /*
462 * This is a host error and shouldn't occur.
463 */
464
465 width = VMW_MIN_INITIAL_WIDTH;
466 height = VMW_MIN_INITIAL_HEIGHT;
467 }
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100468
469 dev_priv->initial_width = width;
470 dev_priv->initial_height = height;
471}
472
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700473/**
474 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
475 * system.
476 *
477 * @dev_priv: Pointer to a struct vmw_private
478 *
479 * This functions tries to determine the IOMMU setup and what actions
480 * need to be taken by the driver to make system pages visible to the
481 * device.
482 * If this function decides that DMA is not possible, it returns -EINVAL.
483 * The driver may then try to disable features of the device that require
484 * DMA.
485 */
486static int vmw_dma_select_mode(struct vmw_private *dev_priv)
487{
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700488 static const char *names[vmw_dma_map_max] = {
489 [vmw_dma_phys] = "Using physical TTM page addresses.",
490 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
491 [vmw_dma_map_populate] = "Keeping DMA mappings.",
492 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800493#ifdef CONFIG_X86
494 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700495
496#ifdef CONFIG_INTEL_IOMMU
497 if (intel_iommu_enabled) {
498 dev_priv->map_mode = vmw_dma_map_populate;
499 goto out_fixup;
500 }
501#endif
502
503 if (!(vmw_force_iommu || vmw_force_coherent)) {
504 dev_priv->map_mode = vmw_dma_phys;
505 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
506 return 0;
507 }
508
509 dev_priv->map_mode = vmw_dma_map_populate;
510
511 if (dma_ops->sync_single_for_cpu)
512 dev_priv->map_mode = vmw_dma_alloc_coherent;
513#ifdef CONFIG_SWIOTLB
514 if (swiotlb_nr_tbl() == 0)
515 dev_priv->map_mode = vmw_dma_map_populate;
516#endif
517
Dave Airlie21136942013-11-08 16:12:42 +1000518#ifdef CONFIG_INTEL_IOMMU
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700519out_fixup:
Dave Airlie21136942013-11-08 16:12:42 +1000520#endif
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700521 if (dev_priv->map_mode == vmw_dma_map_populate &&
522 vmw_restrict_iommu)
523 dev_priv->map_mode = vmw_dma_map_bind;
524
525 if (vmw_force_coherent)
526 dev_priv->map_mode = vmw_dma_alloc_coherent;
527
528#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
529 /*
530 * No coherent page pool
531 */
532 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
533 return -EINVAL;
534#endif
535
Thomas Hellstrome14cd952013-11-11 23:49:26 -0800536#else /* CONFIG_X86 */
537 dev_priv->map_mode = vmw_dma_map_populate;
538#endif /* CONFIG_X86 */
539
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700540 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
541
542 return 0;
543}
544
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100545/**
546 * vmw_dma_masks - set required page- and dma masks
547 *
548 * @dev: Pointer to struct drm-device
549 *
550 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
551 * restriction also for 64-bit systems.
552 */
553#ifdef CONFIG_INTEL_IOMMU
554static int vmw_dma_masks(struct vmw_private *dev_priv)
555{
556 struct drm_device *dev = dev_priv->dev;
557
558 if (intel_iommu_enabled &&
559 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
560 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
561 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
562 }
563 return 0;
564}
565#else
566static int vmw_dma_masks(struct vmw_private *dev_priv)
567{
568 return 0;
569}
570#endif
571
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000572static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
573{
574 struct vmw_private *dev_priv;
575 int ret;
Peter Hanzelc1886602010-01-30 03:38:07 +0000576 uint32_t svga_id;
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000577 enum vmw_res_type i;
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700578 bool refuse_dma = false;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000579
580 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
581 if (unlikely(dev_priv == NULL)) {
582 DRM_ERROR("Failed allocating a device private struct.\n");
583 return -ENOMEM;
584 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000585
Dave Airlie466e69b2011-12-19 11:15:29 +0000586 pci_set_master(dev->pdev);
587
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000588 dev_priv->dev = dev;
589 dev_priv->vmw_chipset = chipset;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000590 dev_priv->last_read_seqno = (uint32_t) -100;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000591 mutex_init(&dev_priv->cmdbuf_mutex);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200592 mutex_init(&dev_priv->release_mutex);
Thomas Hellstrom173fb7d2013-10-08 02:32:36 -0700593 mutex_init(&dev_priv->binding_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000594 rwlock_init(&dev_priv->resource_lock);
Thomas Hellstrom294adf72014-02-27 12:34:51 +0100595 ttm_lock_init(&dev_priv->reservation_sem);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800596 spin_lock_init(&dev_priv->hw_lock);
597 spin_lock_init(&dev_priv->waiter_lock);
598 spin_lock_init(&dev_priv->cap_lock);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700599 spin_lock_init(&dev_priv->svga_lock);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000600
601 for (i = vmw_res_context; i < vmw_res_max; ++i) {
602 idr_init(&dev_priv->res_idr[i]);
603 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
604 }
605
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000606 mutex_init(&dev_priv->init_mutex);
607 init_waitqueue_head(&dev_priv->fence_queue);
608 init_waitqueue_head(&dev_priv->fifo_queue);
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000609 dev_priv->fence_queue_waiters = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000610 atomic_set(&dev_priv->fifo_queue_waiters, 0);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000611
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200612 dev_priv->used_memory_size = 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000613
614 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
615 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
616 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
617
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200618 dev_priv->enable_fb = enable_fbdev;
619
Peter Hanzelc1886602010-01-30 03:38:07 +0000620 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
621 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
622 if (svga_id != SVGA_ID_2) {
623 ret = -ENOSYS;
Masanari Iida49625902012-02-05 22:50:36 +0900624 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
Peter Hanzelc1886602010-01-30 03:38:07 +0000625 goto out_err0;
626 }
627
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000628 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
Thomas Hellstromd92d9852013-10-24 01:49:26 -0700629 ret = vmw_dma_select_mode(dev_priv);
630 if (unlikely(ret != 0)) {
631 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
632 refuse_dma = true;
633 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000634
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200635 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
636 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
637 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
638 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
Jakob Bornecrantzeb4f9232012-02-09 16:56:46 +0100639
640 vmw_get_initial_size(dev_priv);
641
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100642 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000643 dev_priv->max_gmr_ids =
644 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000645 dev_priv->max_gmr_pages =
646 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
647 dev_priv->memory_size =
648 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200649 dev_priv->memory_size -= dev_priv->vram_size;
650 } else {
651 /*
652 * An arbitrary limit of 512MiB on surface
653 * memory. But all HWV8 hardware supports GMR2.
654 */
655 dev_priv->memory_size = 512*1024*1024;
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000656 }
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100657 dev_priv->max_mob_pages = 0;
Charmaine Lee857aea12014-02-12 12:07:38 +0100658 dev_priv->max_mob_size = 0;
Thomas Hellstrom6da768a2012-11-21 11:06:22 +0100659 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
660 uint64_t mem_size =
661 vmw_read(dev_priv,
662 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
663
664 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100665 dev_priv->prim_bb_mem =
666 vmw_read(dev_priv,
667 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
Charmaine Lee857aea12014-02-12 12:07:38 +0100668 dev_priv->max_mob_size =
669 vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100670 } else
671 dev_priv->prim_bb_mem = dev_priv->vram_size;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000672
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100673 ret = vmw_dma_masks(dev_priv);
Thomas Hellstrom496eb6f2015-01-14 02:33:39 -0800674 if (unlikely(ret != 0))
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100675 goto out_err0;
676
Sinclair Yeh9a723842014-10-31 09:58:06 +0100677 /*
678 * Limit back buffer size to VRAM size. Remove this once
679 * screen targets are implemented.
680 */
681 if (dev_priv->prim_bb_mem > dev_priv->vram_size)
Thomas Hellstromafb0e502012-11-21 11:09:56 +0100682 dev_priv->prim_bb_mem = dev_priv->vram_size;
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100683
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000684 vmw_print_capabilities(dev_priv->capabilities);
685
Thomas Hellstrom0d00c482014-01-15 20:19:53 +0100686 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000687 DRM_INFO("Max GMR ids is %u\n",
688 (unsigned)dev_priv->max_gmr_ids);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000689 DRM_INFO("Max number of GMR pages is %u\n",
690 (unsigned)dev_priv->max_gmr_pages);
Thomas Hellstrom5bb39e82011-10-04 20:13:33 +0200691 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
692 (unsigned)dev_priv->memory_size / 1024);
Thomas Hellstromfb17f182011-08-31 07:42:53 +0000693 }
Thomas Hellstrombc2d6502012-11-21 10:32:36 +0100694 DRM_INFO("Maximum display memory size is %u kiB\n",
695 dev_priv->prim_bb_mem / 1024);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000696 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
697 dev_priv->vram_start, dev_priv->vram_size / 1024);
698 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
699 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
700
701 ret = vmw_ttm_global_init(dev_priv);
702 if (unlikely(ret != 0))
703 goto out_err0;
704
705
706 vmw_master_init(&dev_priv->fbdev_master);
707 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
708 dev_priv->active_master = &dev_priv->fbdev_master;
709
Dave Airliea2c06ee2011-02-23 14:24:01 +1000710
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000711 dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
712 dev_priv->mmio_size);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000713
714 dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
715 dev_priv->mmio_size);
716
717 if (unlikely(dev_priv->mmio_virt == NULL)) {
718 ret = -ENOMEM;
719 DRM_ERROR("Failed mapping MMIO.\n");
720 goto out_err3;
721 }
722
Jakob Bornecrantzd7e19582010-05-28 11:21:59 +0200723 /* Need mmio memory to check for fifo pitchlock cap. */
724 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
725 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
726 !vmw_fifo_have_pitchlock(dev_priv)) {
727 ret = -ENOSYS;
728 DRM_ERROR("Hardware has no pitchlock\n");
729 goto out_err4;
730 }
731
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000732 dev_priv->tdev = ttm_object_device_init
Thomas Hellstrom69977ff2013-11-13 01:50:46 -0800733 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000734
735 if (unlikely(dev_priv->tdev == NULL)) {
736 DRM_ERROR("Unable to initialize TTM object management.\n");
737 ret = -ENOMEM;
738 goto out_err4;
739 }
740
741 dev->dev_private = dev_priv;
742
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000743 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
744 dev_priv->stealth = (ret != 0);
745 if (dev_priv->stealth) {
746 /**
747 * Request at least the mmio PCI resource.
748 */
749
750 DRM_INFO("It appears like vesafb is loaded. "
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000751 "Ignore above error if any.\n");
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000752 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
753 if (unlikely(ret != 0)) {
754 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
755 goto out_no_device;
756 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000757 }
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000758
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000759 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100760 ret = drm_irq_install(dev, dev->pdev->irq);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000761 if (ret != 0) {
762 DRM_ERROR("Failed installing irq: %d\n", ret);
763 goto out_no_irq;
764 }
765 }
766
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000767 dev_priv->fman = vmw_fence_manager_init(dev_priv);
Wei Yongjun14bbf202013-08-26 15:15:37 +0800768 if (unlikely(dev_priv->fman == NULL)) {
769 ret = -ENOMEM;
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000770 goto out_no_fman;
Wei Yongjun14bbf202013-08-26 15:15:37 +0800771 }
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200772
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700773 ret = ttm_bo_device_init(&dev_priv->bdev,
774 dev_priv->bo_global_ref.ref.object,
775 &vmw_bo_driver,
776 dev->anon_inode->i_mapping,
777 VMWGFX_FILE_PAGE_OFFSET,
778 false);
779 if (unlikely(ret != 0)) {
780 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
781 goto out_no_bdev;
782 }
Thomas Hellstrom34583902015-03-05 02:33:24 -0800783
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700784 /*
785 * Enable VRAM, but initially don't use it until SVGA is enabled and
786 * unhidden.
787 */
Thomas Hellstrom34583902015-03-05 02:33:24 -0800788 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
789 (dev_priv->vram_size >> PAGE_SHIFT));
790 if (unlikely(ret != 0)) {
791 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
792 goto out_no_vram;
793 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700794 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
Thomas Hellstrom34583902015-03-05 02:33:24 -0800795
796 dev_priv->has_gmr = true;
797 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
798 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
799 VMW_PL_GMR) != 0) {
800 DRM_INFO("No GMR memory available. "
801 "Graphics memory resources are very limited.\n");
802 dev_priv->has_gmr = false;
803 }
804
805 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
806 dev_priv->has_mob = true;
807 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
808 VMW_PL_MOB) != 0) {
809 DRM_INFO("No MOB memory available. "
810 "3D will be disabled.\n");
811 dev_priv->has_mob = false;
812 }
813 }
814
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200815 ret = vmw_kms_init(dev_priv);
816 if (unlikely(ret != 0))
817 goto out_no_kms;
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000818 vmw_overlay_init(dev_priv);
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200819
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700820 ret = vmw_request_device(dev_priv);
821 if (ret)
822 goto out_no_fifo;
823
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200824 if (dev_priv->enable_fb) {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700825 vmw_fifo_resource_inc(dev_priv);
826 vmw_svga_enable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200827 vmw_fb_init(dev_priv);
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +0200828 }
829
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100830 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
831 register_pm_notifier(&dev_priv->pm_nb);
832
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000833 return 0;
834
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000835out_no_fifo:
Jakob Bornecrantz56d1c782011-10-04 20:13:22 +0200836 vmw_overlay_close(dev_priv);
837 vmw_kms_close(dev_priv);
838out_no_kms:
Thomas Hellstrom34583902015-03-05 02:33:24 -0800839 if (dev_priv->has_mob)
840 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
841 if (dev_priv->has_gmr)
842 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
843 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
844out_no_vram:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700845 (void)ttm_bo_device_release(&dev_priv->bdev);
846out_no_bdev:
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000847 vmw_fence_manager_takedown(dev_priv->fman);
848out_no_fman:
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000849 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
850 drm_irq_uninstall(dev_priv->dev);
851out_no_irq:
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200852 if (dev_priv->stealth)
853 pci_release_region(dev->pdev, 2);
854 else
855 pci_release_regions(dev->pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000856out_no_device:
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000857 ttm_object_device_release(&dev_priv->tdev);
858out_err4:
859 iounmap(dev_priv->mmio_virt);
860out_err3:
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000861 arch_phys_wc_del(dev_priv->mmio_mtrr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000862 vmw_ttm_global_release(dev_priv);
863out_err0:
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000864 for (i = vmw_res_context; i < vmw_res_max; ++i)
865 idr_destroy(&dev_priv->res_idr[i]);
866
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000867 kfree(dev_priv);
868 return ret;
869}
870
871static int vmw_driver_unload(struct drm_device *dev)
872{
873 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000874 enum vmw_res_type i;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000875
Thomas Hellstromd9f36a02010-01-13 22:28:43 +0100876 unregister_pm_notifier(&dev_priv->pm_nb);
877
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000878 if (dev_priv->ctx.res_ht_initialized)
879 drm_ht_remove(&dev_priv->ctx.res_ht);
Markus Elfringa3a1a662014-11-19 17:50:19 +0100880 vfree(dev_priv->ctx.cmd_bounce);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200881 if (dev_priv->enable_fb) {
882 vmw_fb_close(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700883 vmw_fifo_resource_dec(dev_priv);
884 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +0200885 }
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700886
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000887 vmw_kms_close(dev_priv);
888 vmw_overlay_close(dev_priv);
Thomas Hellstrom34583902015-03-05 02:33:24 -0800889
Thomas Hellstrom34583902015-03-05 02:33:24 -0800890 if (dev_priv->has_gmr)
891 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
892 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
893
Thomas Hellstrom153b3d52015-06-25 10:47:43 -0700894 vmw_release_device_early(dev_priv);
895 if (dev_priv->has_mob)
896 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
897 (void) ttm_bo_device_release(&dev_priv->bdev);
898 vmw_release_device_late(dev_priv);
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000899 vmw_fence_manager_takedown(dev_priv->fman);
Thomas Hellstrom506ff752012-11-09 12:26:14 +0000900 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
901 drm_irq_uninstall(dev_priv->dev);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000902 if (dev_priv->stealth)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000903 pci_release_region(dev->pdev, 2);
Thomas Hellstromf2d12b82010-02-15 14:45:22 +0000904 else
905 pci_release_regions(dev->pdev);
906
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000907 ttm_object_device_release(&dev_priv->tdev);
908 iounmap(dev_priv->mmio_virt);
Andy Lutomirski247d36d2013-05-13 23:58:41 +0000909 arch_phys_wc_del(dev_priv->mmio_mtrr);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000910 (void)ttm_bo_device_release(&dev_priv->bdev);
911 vmw_ttm_global_release(dev_priv);
Thomas Hellstromc0951b72012-11-20 12:19:35 +0000912
913 for (i = vmw_res_context; i < vmw_res_max; ++i)
914 idr_destroy(&dev_priv->res_idr[i]);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000915
916 kfree(dev_priv);
917
918 return 0;
919}
920
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100921static void vmw_preclose(struct drm_device *dev,
922 struct drm_file *file_priv)
923{
924 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
925 struct vmw_private *dev_priv = vmw_priv(dev);
926
927 vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
928}
929
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000930static void vmw_postclose(struct drm_device *dev,
931 struct drm_file *file_priv)
932{
933 struct vmw_fpriv *vmw_fp;
934
935 vmw_fp = vmw_fpriv(file_priv);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700936
937 if (vmw_fp->locked_master) {
938 struct vmw_master *vmaster =
939 vmw_master(vmw_fp->locked_master);
940
941 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
942 ttm_vt_unlock(&vmaster->lock);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000943 drm_master_put(&vmw_fp->locked_master);
Thomas Hellstromc4249852013-10-09 01:42:51 -0700944 }
945
946 ttm_object_file_release(&vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000947 kfree(vmw_fp);
948}
949
950static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
951{
952 struct vmw_private *dev_priv = vmw_priv(dev);
953 struct vmw_fpriv *vmw_fp;
954 int ret = -ENOMEM;
955
956 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
957 if (unlikely(vmw_fp == NULL))
958 return ret;
959
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +0100960 INIT_LIST_HEAD(&vmw_fp->fence_events);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000961 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
962 if (unlikely(vmw_fp->tfile == NULL))
963 goto out_no_tfile;
964
965 file_priv->driver_priv = vmw_fp;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000966
967 return 0;
968
969out_no_tfile:
970 kfree(vmw_fp);
971 return ret;
972}
973
Thomas Hellstrom64190bd2014-02-27 12:56:08 +0100974static struct vmw_master *vmw_master_check(struct drm_device *dev,
975 struct drm_file *file_priv,
976 unsigned int flags)
977{
978 int ret;
979 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
980 struct vmw_master *vmaster;
981
982 if (file_priv->minor->type != DRM_MINOR_LEGACY ||
983 !(flags & DRM_AUTH))
984 return NULL;
985
986 ret = mutex_lock_interruptible(&dev->master_mutex);
987 if (unlikely(ret != 0))
988 return ERR_PTR(-ERESTARTSYS);
989
Dave Airlie7963e9d2014-08-08 07:30:53 +1000990 if (file_priv->is_master) {
Thomas Hellstrom64190bd2014-02-27 12:56:08 +0100991 mutex_unlock(&dev->master_mutex);
992 return NULL;
993 }
994
995 /*
996 * Check if we were previously master, but now dropped.
997 */
998 if (vmw_fp->locked_master) {
999 mutex_unlock(&dev->master_mutex);
1000 DRM_ERROR("Dropped master trying to access ioctl that "
1001 "requires authentication.\n");
1002 return ERR_PTR(-EACCES);
1003 }
1004 mutex_unlock(&dev->master_mutex);
1005
1006 /*
1007 * Taking the drm_global_mutex after the TTM lock might deadlock
1008 */
1009 if (!(flags & DRM_UNLOCKED)) {
1010 DRM_ERROR("Refusing locked ioctl access.\n");
1011 return ERR_PTR(-EDEADLK);
1012 }
1013
1014 /*
1015 * Take the TTM lock. Possibly sleep waiting for the authenticating
1016 * master to become master again, or for a SIGTERM if the
1017 * authenticating master exits.
1018 */
1019 vmaster = vmw_master(file_priv->master);
1020 ret = ttm_read_lock(&vmaster->lock, true);
1021 if (unlikely(ret != 0))
1022 vmaster = ERR_PTR(ret);
1023
1024 return vmaster;
1025}
1026
1027static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1028 unsigned long arg,
1029 long (*ioctl_func)(struct file *, unsigned int,
1030 unsigned long))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001031{
1032 struct drm_file *file_priv = filp->private_data;
1033 struct drm_device *dev = file_priv->minor->dev;
1034 unsigned int nr = DRM_IOCTL_NR(cmd);
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001035 struct vmw_master *vmaster;
1036 unsigned int flags;
1037 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001038
1039 /*
Thomas Hellstrome1f78002009-12-08 12:57:51 +01001040 * Do extra checking on driver private ioctls.
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001041 */
1042
1043 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1044 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
Rob Clarkbaa70942013-08-02 13:27:49 -04001045 const struct drm_ioctl_desc *ioctl =
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001046 &vmw_ioctls[nr - DRM_COMMAND_BASE];
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001047
Ville Syrjälä7e7392a2015-03-27 15:51:56 +02001048 if (unlikely(ioctl->cmd != cmd)) {
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001049 DRM_ERROR("Invalid command format, ioctl %d\n",
1050 nr - DRM_COMMAND_BASE);
1051 return -EINVAL;
1052 }
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001053 flags = ioctl->flags;
1054 } else if (!drm_ioctl_flags(nr, &flags))
1055 return -EINVAL;
1056
1057 vmaster = vmw_master_check(dev, file_priv, flags);
1058 if (unlikely(IS_ERR(vmaster))) {
Thomas Hellstrome338c4c2014-11-25 08:20:05 +01001059 ret = PTR_ERR(vmaster);
1060
1061 if (ret != -ERESTARTSYS)
1062 DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
1063 nr, ret);
1064 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001065 }
1066
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001067 ret = ioctl_func(filp, cmd, arg);
1068 if (vmaster)
1069 ttm_read_unlock(&vmaster->lock);
1070
1071 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001072}
1073
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001074static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1075 unsigned long arg)
1076{
1077 return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1078}
1079
1080#ifdef CONFIG_COMPAT
1081static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1082 unsigned long arg)
1083{
1084 return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1085}
1086#endif
1087
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001088static void vmw_lastclose(struct drm_device *dev)
1089{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001090 struct drm_crtc *crtc;
1091 struct drm_mode_set set;
1092 int ret;
1093
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001094 set.x = 0;
1095 set.y = 0;
1096 set.fb = NULL;
1097 set.mode = NULL;
1098 set.connectors = NULL;
1099 set.num_connectors = 0;
1100
1101 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1102 set.crtc = crtc;
Daniel Vetter2d13b672012-12-11 13:47:23 +01001103 ret = drm_mode_set_config_internal(&set);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001104 WARN_ON(ret != 0);
1105 }
1106
1107}
1108
1109static void vmw_master_init(struct vmw_master *vmaster)
1110{
1111 ttm_lock_init(&vmaster->lock);
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001112 INIT_LIST_HEAD(&vmaster->fb_surf);
1113 mutex_init(&vmaster->fb_surf_mutex);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001114}
1115
1116static int vmw_master_create(struct drm_device *dev,
1117 struct drm_master *master)
1118{
1119 struct vmw_master *vmaster;
1120
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001121 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1122 if (unlikely(vmaster == NULL))
1123 return -ENOMEM;
1124
Thomas Hellstrom3a939a52010-10-05 12:43:03 +02001125 vmw_master_init(vmaster);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001126 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1127 master->driver_priv = vmaster;
1128
1129 return 0;
1130}
1131
1132static void vmw_master_destroy(struct drm_device *dev,
1133 struct drm_master *master)
1134{
1135 struct vmw_master *vmaster = vmw_master(master);
1136
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001137 master->driver_priv = NULL;
1138 kfree(vmaster);
1139}
1140
1141
1142static int vmw_master_set(struct drm_device *dev,
1143 struct drm_file *file_priv,
1144 bool from_open)
1145{
1146 struct vmw_private *dev_priv = vmw_priv(dev);
1147 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1148 struct vmw_master *active = dev_priv->active_master;
1149 struct vmw_master *vmaster = vmw_master(file_priv->master);
1150 int ret = 0;
1151
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001152 if (active) {
1153 BUG_ON(active != &dev_priv->fbdev_master);
1154 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1155 if (unlikely(ret != 0))
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001156 return ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001157
1158 ttm_lock_set_kill(&active->lock, true, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001159 dev_priv->active_master = NULL;
1160 }
1161
1162 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1163 if (!from_open) {
1164 ttm_vt_unlock(&vmaster->lock);
1165 BUG_ON(vmw_fp->locked_master != file_priv->master);
1166 drm_master_put(&vmw_fp->locked_master);
1167 }
1168
1169 dev_priv->active_master = vmaster;
1170
1171 return 0;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001172}
1173
1174static void vmw_master_drop(struct drm_device *dev,
1175 struct drm_file *file_priv,
1176 bool from_release)
1177{
1178 struct vmw_private *dev_priv = vmw_priv(dev);
1179 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1180 struct vmw_master *vmaster = vmw_master(file_priv->master);
1181 int ret;
1182
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001183 /**
1184 * Make sure the master doesn't disappear while we have
1185 * it locked.
1186 */
1187
1188 vmw_fp->locked_master = drm_master_get(file_priv->master);
1189 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001190 if (unlikely((ret != 0))) {
1191 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1192 drm_master_put(&vmw_fp->locked_master);
1193 }
1194
Thomas Hellstromc4249852013-10-09 01:42:51 -07001195 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001196
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001197 if (!dev_priv->enable_fb)
1198 vmw_svga_disable(dev_priv);
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001199
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001200 dev_priv->active_master = &dev_priv->fbdev_master;
1201 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1202 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1203
Thomas Hellstrom30c78bb2010-10-01 10:21:48 +02001204 if (dev_priv->enable_fb)
1205 vmw_fb_on(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001206}
1207
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001208/**
1209 * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1210 *
1211 * @dev_priv: Pointer to device private struct.
1212 * Needs the reservation sem to be held in non-exclusive mode.
1213 */
1214void __vmw_svga_enable(struct vmw_private *dev_priv)
1215{
1216 spin_lock(&dev_priv->svga_lock);
1217 if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1218 vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1219 dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
1220 }
1221 spin_unlock(&dev_priv->svga_lock);
1222}
1223
1224/**
1225 * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1226 *
1227 * @dev_priv: Pointer to device private struct.
1228 */
1229void vmw_svga_enable(struct vmw_private *dev_priv)
1230{
1231 ttm_read_lock(&dev_priv->reservation_sem, false);
1232 __vmw_svga_enable(dev_priv);
1233 ttm_read_unlock(&dev_priv->reservation_sem);
1234}
1235
1236/**
1237 * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1238 *
1239 * @dev_priv: Pointer to device private struct.
1240 * Needs the reservation sem to be held in exclusive mode.
1241 * Will not empty VRAM. VRAM must be emptied by caller.
1242 */
1243void __vmw_svga_disable(struct vmw_private *dev_priv)
1244{
1245 spin_lock(&dev_priv->svga_lock);
1246 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1247 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1248 vmw_write(dev_priv, SVGA_REG_ENABLE,
1249 SVGA_REG_ENABLE_ENABLE_HIDE);
1250 }
1251 spin_unlock(&dev_priv->svga_lock);
1252}
1253
1254/**
1255 * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1256 * running.
1257 *
1258 * @dev_priv: Pointer to device private struct.
1259 * Will empty VRAM.
1260 */
1261void vmw_svga_disable(struct vmw_private *dev_priv)
1262{
1263 ttm_write_lock(&dev_priv->reservation_sem, false);
1264 spin_lock(&dev_priv->svga_lock);
1265 if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
1266 dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
1267 vmw_write(dev_priv, SVGA_REG_ENABLE,
1268 SVGA_REG_ENABLE_ENABLE_HIDE);
1269 spin_unlock(&dev_priv->svga_lock);
1270 if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1271 DRM_ERROR("Failed evicting VRAM buffers.\n");
1272 } else
1273 spin_unlock(&dev_priv->svga_lock);
1274 ttm_write_unlock(&dev_priv->reservation_sem);
1275}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001276
1277static void vmw_remove(struct pci_dev *pdev)
1278{
1279 struct drm_device *dev = pci_get_drvdata(pdev);
1280
Thomas Hellstromfd3e4d62015-03-10 11:07:40 -07001281 pci_disable_device(pdev);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001282 drm_put_dev(dev);
1283}
1284
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001285static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1286 void *ptr)
1287{
1288 struct vmw_private *dev_priv =
1289 container_of(nb, struct vmw_private, pm_nb);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001290
1291 switch (val) {
1292 case PM_HIBERNATION_PREPARE:
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001293 ttm_suspend_lock(&dev_priv->reservation_sem);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001294
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001295 /*
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001296 * This empties VRAM and unbinds all GMR bindings.
1297 * Buffer contents is moved to swappable memory.
1298 */
Thomas Hellstromc0951b72012-11-20 12:19:35 +00001299 vmw_execbuf_release_pinned_bo(dev_priv);
1300 vmw_resource_evict_all(dev_priv);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001301 vmw_release_device_early(dev_priv);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001302 ttm_bo_swapout_all(&dev_priv->bdev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001303 vmw_fence_fifo_down(dev_priv->fman);
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001304 break;
1305 case PM_POST_HIBERNATION:
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001306 case PM_POST_RESTORE:
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001307 vmw_fence_fifo_up(dev_priv->fman);
Thomas Hellstrom294adf72014-02-27 12:34:51 +01001308 ttm_suspend_unlock(&dev_priv->reservation_sem);
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001309
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001310 break;
1311 case PM_RESTORE_PREPARE:
1312 break;
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001313 default:
1314 break;
1315 }
1316 return 0;
1317}
1318
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001319static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001320{
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001321 struct drm_device *dev = pci_get_drvdata(pdev);
1322 struct vmw_private *dev_priv = vmw_priv(dev);
1323
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001324 if (dev_priv->refuse_hibernation)
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001325 return -EBUSY;
Thomas Hellstrom094e0fa2010-10-05 12:43:00 +02001326
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001327 pci_save_state(pdev);
1328 pci_disable_device(pdev);
1329 pci_set_power_state(pdev, PCI_D3hot);
1330 return 0;
1331}
1332
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001333static int vmw_pci_resume(struct pci_dev *pdev)
Thomas Hellstromd9f36a02010-01-13 22:28:43 +01001334{
1335 pci_set_power_state(pdev, PCI_D0);
1336 pci_restore_state(pdev);
1337 return pci_enable_device(pdev);
1338}
1339
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001340static int vmw_pm_suspend(struct device *kdev)
1341{
1342 struct pci_dev *pdev = to_pci_dev(kdev);
1343 struct pm_message dummy;
1344
1345 dummy.event = 0;
1346
1347 return vmw_pci_suspend(pdev, dummy);
1348}
1349
1350static int vmw_pm_resume(struct device *kdev)
1351{
1352 struct pci_dev *pdev = to_pci_dev(kdev);
1353
1354 return vmw_pci_resume(pdev);
1355}
1356
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001357static int vmw_pm_freeze(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001358{
1359 struct pci_dev *pdev = to_pci_dev(kdev);
1360 struct drm_device *dev = pci_get_drvdata(pdev);
1361 struct vmw_private *dev_priv = vmw_priv(dev);
1362
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001363 dev_priv->suspended = true;
1364 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001365 vmw_fifo_resource_dec(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001366
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001367 if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1368 DRM_ERROR("Can't hibernate while 3D resources are active.\n");
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001369 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001370 vmw_fifo_resource_inc(dev_priv);
1371 WARN_ON(vmw_request_device_late(dev_priv));
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001372 dev_priv->suspended = false;
1373 return -EBUSY;
1374 }
1375
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001376 if (dev_priv->enable_fb)
1377 __vmw_svga_disable(dev_priv);
1378
1379 vmw_release_device_late(dev_priv);
1380
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001381 return 0;
1382}
1383
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001384static int vmw_pm_restore(struct device *kdev)
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001385{
1386 struct pci_dev *pdev = to_pci_dev(kdev);
1387 struct drm_device *dev = pci_get_drvdata(pdev);
1388 struct vmw_private *dev_priv = vmw_priv(dev);
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001389 int ret;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001390
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001391 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1392 (void) vmw_read(dev_priv, SVGA_REG_ID);
Thomas Hellstrom95e8f6a2012-11-09 10:05:57 +01001393
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001394 if (dev_priv->enable_fb)
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001395 vmw_fifo_resource_inc(dev_priv);
1396
1397 ret = vmw_request_device(dev_priv);
1398 if (ret)
1399 return ret;
1400
1401 if (dev_priv->enable_fb)
1402 __vmw_svga_enable(dev_priv);
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001403
1404 dev_priv->suspended = false;
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001405
1406 return 0;
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001407}
1408
1409static const struct dev_pm_ops vmw_pm_ops = {
Thomas Hellstrom153b3d52015-06-25 10:47:43 -07001410 .freeze = vmw_pm_freeze,
1411 .thaw = vmw_pm_restore,
1412 .restore = vmw_pm_restore,
Thomas Hellstrom7fbd7212010-10-05 12:43:01 +02001413 .suspend = vmw_pm_suspend,
1414 .resume = vmw_pm_resume,
1415};
1416
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001417static const struct file_operations vmwgfx_driver_fops = {
1418 .owner = THIS_MODULE,
1419 .open = drm_open,
1420 .release = drm_release,
1421 .unlocked_ioctl = vmw_unlocked_ioctl,
1422 .mmap = vmw_mmap,
1423 .poll = vmw_fops_poll,
1424 .read = vmw_fops_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001425#if defined(CONFIG_COMPAT)
Thomas Hellstrom64190bd2014-02-27 12:56:08 +01001426 .compat_ioctl = vmw_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001427#endif
1428 .llseek = noop_llseek,
1429};
1430
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001431static struct drm_driver driver = {
1432 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
Thomas Hellstrom03f80262014-03-20 13:06:34 +01001433 DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001434 .load = vmw_driver_load,
1435 .unload = vmw_driver_unload,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001436 .lastclose = vmw_lastclose,
1437 .irq_preinstall = vmw_irq_preinstall,
1438 .irq_postinstall = vmw_irq_postinstall,
1439 .irq_uninstall = vmw_irq_uninstall,
1440 .irq_handler = vmw_irq_handler,
Thomas Hellstrom7a1c2f62010-10-01 10:21:49 +02001441 .get_vblank_counter = vmw_get_vblank_counter,
Jakob Bornecrantz1c482ab2011-10-17 11:59:45 +02001442 .enable_vblank = vmw_enable_vblank,
1443 .disable_vblank = vmw_disable_vblank,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001444 .ioctls = vmw_ioctls,
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001445 .num_ioctls = ARRAY_SIZE(vmw_ioctls),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001446 .master_create = vmw_master_create,
1447 .master_destroy = vmw_master_destroy,
1448 .master_set = vmw_master_set,
1449 .master_drop = vmw_master_drop,
1450 .open = vmw_driver_open,
Thomas Hellstrom6b82ef52012-02-09 16:56:42 +01001451 .preclose = vmw_preclose,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001452 .postclose = vmw_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02001453 .set_busid = drm_pci_set_busid,
Dave Airlie5e1782d2012-08-28 01:53:54 +00001454
1455 .dumb_create = vmw_dumb_create,
1456 .dumb_map_offset = vmw_dumb_map_offset,
1457 .dumb_destroy = vmw_dumb_destroy,
1458
Thomas Hellstrom69977ff2013-11-13 01:50:46 -08001459 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1460 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1461
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001462 .fops = &vmwgfx_driver_fops,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001463 .name = VMWGFX_DRIVER_NAME,
1464 .desc = VMWGFX_DRIVER_DESC,
1465 .date = VMWGFX_DRIVER_DATE,
1466 .major = VMWGFX_DRIVER_MAJOR,
1467 .minor = VMWGFX_DRIVER_MINOR,
1468 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1469};
1470
Dave Airlie8410ea32010-12-15 03:16:38 +10001471static struct pci_driver vmw_pci_driver = {
1472 .name = VMWGFX_DRIVER_NAME,
1473 .id_table = vmw_pci_id_list,
1474 .probe = vmw_probe,
1475 .remove = vmw_remove,
1476 .driver = {
1477 .pm = &vmw_pm_ops
1478 }
1479};
1480
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001481static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1482{
Jordan Crousedcdb1672010-05-27 13:40:25 -06001483 return drm_get_pci_dev(pdev, ent, &driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001484}
1485
1486static int __init vmwgfx_init(void)
1487{
1488 int ret;
Dave Airlie8410ea32010-12-15 03:16:38 +10001489 ret = drm_pci_init(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001490 if (ret)
1491 DRM_ERROR("Failed initializing DRM.\n");
1492 return ret;
1493}
1494
1495static void __exit vmwgfx_exit(void)
1496{
Dave Airlie8410ea32010-12-15 03:16:38 +10001497 drm_pci_exit(&driver, &vmw_pci_driver);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001498}
1499
1500module_init(vmwgfx_init);
1501module_exit(vmwgfx_exit);
1502
1503MODULE_AUTHOR("VMware Inc. and others");
1504MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1505MODULE_LICENSE("GPL and additional rights");
Thomas Hellstrom73558ea2010-10-05 12:43:07 +02001506MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1507 __stringify(VMWGFX_DRIVER_MINOR) "."
1508 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1509 "0");