blob: 60db1585f94c86c7a91fabb3b4b5dcd4591c6820 [file] [log] [blame]
Huang Shijie8eabdd12014-04-10 16:27:28 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
Huang Shijief39d2fa2014-02-24 18:37:35 +080010#ifndef __LINUX_MTD_SPI_NOR_H
11#define __LINUX_MTD_SPI_NOR_H
12
Brian Norris801cf212015-09-01 12:57:06 -070013#include <linux/bitops.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070014#include <linux/mtd/cfi.h>
Rafał Miłecki2c81de72015-11-26 09:05:04 +010015#include <linux/mtd/mtd.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070016
17/*
18 * Manufacturer IDs
19 *
20 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
21 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
22 */
23#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
Brian Norrise5366a22016-05-06 08:37:41 -070024#define SNOR_MFR_GIGADEVICE 0xc8
Brian Norrisdb4745e2015-09-01 12:57:08 -070025#define SNOR_MFR_INTEL CFI_MFR_INTEL
26#define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
27#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
28#define SNOR_MFR_SPANSION CFI_MFR_AMD
29#define SNOR_MFR_SST CFI_MFR_SST
Brian Norris67b9bcd2015-12-15 10:48:20 -080030#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
Brian Norris801cf212015-09-01 12:57:06 -070031
Brian Norris58b89a12014-04-08 19:16:49 -070032/*
33 * Note on opcode nomenclature: some opcodes have a format like
34 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35 * of I/O lines used for the opcode, address, and data (respectively). The
36 * FUNCTION has an optional suffix of '4', to represent an opcode which
37 * requires a 4-byte (32-bit) address.
38 */
39
Huang Shijief39d2fa2014-02-24 18:37:35 +080040/* Flash opcodes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070041#define SPINOR_OP_WREN 0x06 /* Write enable */
42#define SPINOR_OP_RDSR 0x05 /* Read status register */
43#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
Brian Norris58b89a12014-04-08 19:16:49 -070044#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
45#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020046#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
47#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
48#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
49#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070050#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020051#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
52#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Brian Norrisb02e7f32014-04-08 18:15:31 -070053#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
54#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
55#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
56#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
57#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
58#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
59#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050060#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
Huang Shijief39d2fa2014-02-24 18:37:35 +080061
62/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020063#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
64#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
65#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
66#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
67#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
68#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070069#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020070#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
71#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
72#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
73#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
Brian Norrisb02e7f32014-04-08 18:15:31 -070074#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
Huang Shijief39d2fa2014-02-24 18:37:35 +080075
76/* Used for SST flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070077#define SPINOR_OP_BP 0x02 /* Byte program */
78#define SPINOR_OP_WRDI 0x04 /* Write disable */
79#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
Huang Shijief39d2fa2014-02-24 18:37:35 +080080
Ricardo Ribaldae99ca982016-12-02 12:31:44 +010081/* Used for S3AN flashes only */
82#define SPINOR_OP_XSE 0x50 /* Sector erase */
83#define SPINOR_OP_XPP 0x82 /* Page program */
84#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
85
86#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
87#define XSR_RDY BIT(7) /* Ready */
88
89
Huang Shijief39d2fa2014-02-24 18:37:35 +080090/* Used for Macronix and Winbond flashes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070091#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
92#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
Huang Shijief39d2fa2014-02-24 18:37:35 +080093
94/* Used for Spansion flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070095#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Huang Shijief39d2fa2014-02-24 18:37:35 +080096
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +000097/* Used for Micron flashes only. */
98#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
99#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
100
Huang Shijief39d2fa2014-02-24 18:37:35 +0800101/* Status Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -0700102#define SR_WIP BIT(0) /* Write in progress */
103#define SR_WEL BIT(1) /* Write enable latch */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800104/* meaning of other SR_* bits may differ between vendors */
Brian Norrisa8a16452015-09-01 12:57:07 -0700105#define SR_BP0 BIT(2) /* Block protect 0 */
106#define SR_BP1 BIT(3) /* Block protect 1 */
107#define SR_BP2 BIT(4) /* Block protect 2 */
Brian Norris3dd80122016-01-29 11:25:36 -0800108#define SR_TB BIT(5) /* Top/Bottom protect */
Brian Norrisa8a16452015-09-01 12:57:07 -0700109#define SR_SRWD BIT(7) /* SR write protect */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800110
Brian Norrisa8a16452015-09-01 12:57:07 -0700111#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800112
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000113/* Enhanced Volatile Configuration Register bits */
Brian Norrisa8a16452015-09-01 12:57:07 -0700114#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000115
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500116/* Flag Status Register bits */
Brian Norrisa8a16452015-09-01 12:57:07 -0700117#define FSR_READY BIT(7)
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500118
Huang Shijief39d2fa2014-02-24 18:37:35 +0800119/* Configuration Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -0700120#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800121
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200122/* Supported SPI protocols */
123#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
124#define SNOR_PROTO_INST_SHIFT 16
125#define SNOR_PROTO_INST(_nbits) \
126 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
127 SNOR_PROTO_INST_MASK)
128
129#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
130#define SNOR_PROTO_ADDR_SHIFT 8
131#define SNOR_PROTO_ADDR(_nbits) \
132 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
133 SNOR_PROTO_ADDR_MASK)
134
135#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
136#define SNOR_PROTO_DATA_SHIFT 0
137#define SNOR_PROTO_DATA(_nbits) \
138 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
139 SNOR_PROTO_DATA_MASK)
140
141#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
142 (SNOR_PROTO_INST(_inst_nbits) | \
143 SNOR_PROTO_ADDR(_addr_nbits) | \
144 SNOR_PROTO_DATA(_data_nbits))
145
146enum spi_nor_protocol {
147 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
148 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
149 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
150 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
151 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
152 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
153 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
Huang Shijie6e602ef2014-02-24 18:37:36 +0800154};
155
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200156static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
157{
158 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
159 SNOR_PROTO_INST_SHIFT;
160}
161
162static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
163{
164 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
165 SNOR_PROTO_ADDR_SHIFT;
166}
167
168static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
169{
170 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
171 SNOR_PROTO_DATA_SHIFT;
172}
173
174static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
175{
176 return spi_nor_get_protocol_data_nbits(proto);
177}
178
Brian Norrisbecd0cb2014-04-08 18:10:23 -0700179#define SPI_NOR_MAX_CMD_SIZE 8
Huang Shijie6e602ef2014-02-24 18:37:36 +0800180enum spi_nor_ops {
181 SPI_NOR_OPS_READ = 0,
182 SPI_NOR_OPS_WRITE,
183 SPI_NOR_OPS_ERASE,
184 SPI_NOR_OPS_LOCK,
185 SPI_NOR_OPS_UNLOCK,
186};
187
Brian Norris6af91942014-08-06 18:16:58 -0700188enum spi_nor_option_flags {
189 SNOR_F_USE_FSR = BIT(0),
Brian Norris3dd80122016-01-29 11:25:36 -0800190 SNOR_F_HAS_SR_TB = BIT(1),
Ricardo Ribaldae99ca982016-12-02 12:31:44 +0100191 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
192 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
193 SNOR_F_READY_XSR_RDY = BIT(4),
Brian Norris6af91942014-08-06 18:16:58 -0700194};
195
Huang Shijie6e602ef2014-02-24 18:37:36 +0800196/**
197 * struct spi_nor - Structure for defining a the SPI NOR layer
198 * @mtd: point to a mtd_info structure
199 * @lock: the lock for the read/write/erase/lock/unlock operations
200 * @dev: point to a spi device, or a spi nor controller device.
201 * @page_size: the page size of the SPI NOR
202 * @addr_width: number of address bytes
203 * @erase_opcode: the opcode for erasing a sector
204 * @read_opcode: the read opcode
205 * @read_dummy: the dummy needed by the read operation
206 * @program_opcode: the program opcode
Huang Shijie6e602ef2014-02-24 18:37:36 +0800207 * @sst_write_second: used by the SST write operation
Brian Norris6af91942014-08-06 18:16:58 -0700208 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200209 * @read_proto: the SPI protocol for read operations
210 * @write_proto: the SPI protocol for write operations
211 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800212 * @cmd_buf: used by the write_reg
213 * @prepare: [OPTIONAL] do some preparations for the
214 * read/write/erase/lock/unlock operations
215 * @unprepare: [OPTIONAL] do some post work after the
216 * read/write/erase/lock/unlock operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800217 * @read_reg: [DRIVER-SPECIFIC] read out the register
218 * @write_reg: [DRIVER-SPECIFIC] write data to the register
Huang Shijie6e602ef2014-02-24 18:37:36 +0800219 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
220 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
221 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
Brian Norrisc67cbb82015-11-10 12:15:27 -0800222 * at the offset @offs; if not provided by the driver,
223 * spi-nor will send the erase opcode via write_reg()
Brian Norrisf8900252015-09-01 12:57:10 -0700224 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
225 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
Brian Norris5bf0e692015-09-01 12:57:12 -0700226 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
227 * completely locked
Huang Shijie6e602ef2014-02-24 18:37:36 +0800228 * @priv: the private data
229 */
230struct spi_nor {
Brian Norris19763672015-08-13 15:46:05 -0700231 struct mtd_info mtd;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800232 struct mutex lock;
233 struct device *dev;
234 u32 page_size;
235 u8 addr_width;
236 u8 erase_opcode;
237 u8 read_opcode;
238 u8 read_dummy;
239 u8 program_opcode;
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200240 enum spi_nor_protocol read_proto;
241 enum spi_nor_protocol write_proto;
242 enum spi_nor_protocol reg_proto;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800243 bool sst_write_second;
Brian Norris6af91942014-08-06 18:16:58 -0700244 u32 flags;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800245 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
246
247 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
248 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800249 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Jagan Tekif9f3ce82015-08-19 15:26:44 +0530250 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800251
Michal Suchanek59451e12016-05-05 17:31:47 -0700252 ssize_t (*read)(struct spi_nor *nor, loff_t from,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700253 size_t len, u_char *read_buf);
Michal Suchanek59451e12016-05-05 17:31:47 -0700254 ssize_t (*write)(struct spi_nor *nor, loff_t to,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700255 size_t len, const u_char *write_buf);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800256 int (*erase)(struct spi_nor *nor, loff_t offs);
257
Brian Norris8cc7f332015-03-13 00:38:39 -0700258 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
259 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Brian Norris5bf0e692015-09-01 12:57:12 -0700260 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Brian Norris8cc7f332015-03-13 00:38:39 -0700261
Huang Shijie6e602ef2014-02-24 18:37:36 +0800262 void *priv;
263};
Huang Shijieb1994892014-02-24 18:37:37 +0800264
Brian Norris28b8b26b2015-10-30 20:33:20 -0700265static inline void spi_nor_set_flash_node(struct spi_nor *nor,
266 struct device_node *np)
267{
Brian Norris30069af2015-10-30 20:33:27 -0700268 mtd_set_of_node(&nor->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700269}
270
271static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
272{
Brian Norris30069af2015-10-30 20:33:27 -0700273 return mtd_get_of_node(&nor->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700274}
275
Huang Shijieb1994892014-02-24 18:37:37 +0800276/**
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200277 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
278 * supported by the SPI controller (bus master).
279 * @mask: the bitmask listing all the supported hw capabilies
280 */
281struct spi_nor_hwcaps {
282 u32 mask;
283};
284
285/*
286 *(Fast) Read capabilities.
287 * MUST be ordered by priority: the higher bit position, the higher priority.
288 * As a matter of performances, it is relevant to use Quad SPI protocols first,
289 * then Dual SPI protocols before Fast Read and lastly (Slow) Read.
290 */
291#define SNOR_HWCAPS_READ_MASK GENMASK(7, 0)
292#define SNOR_HWCAPS_READ BIT(0)
293#define SNOR_HWCAPS_READ_FAST BIT(1)
294
295#define SNOR_HWCAPS_READ_DUAL GENMASK(4, 2)
296#define SNOR_HWCAPS_READ_1_1_2 BIT(2)
297#define SNOR_HWCAPS_READ_1_2_2 BIT(3)
298#define SNOR_HWCAPS_READ_2_2_2 BIT(4)
299
300#define SNOR_HWCAPS_READ_QUAD GENMASK(7, 5)
301#define SNOR_HWCAPS_READ_1_1_4 BIT(5)
302#define SNOR_HWCAPS_READ_1_4_4 BIT(6)
303#define SNOR_HWCAPS_READ_4_4_4 BIT(7)
304
305/*
306 * Page Program capabilities.
307 * MUST be ordered by priority: the higher bit position, the higher priority.
308 * Like (Fast) Read capabilities, Quad SPI protocols are preferred to the
309 * legacy SPI 1-1-1 protocol.
310 * Note that Dual Page Programs are not supported because there is no existing
311 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
312 * implements such commands.
313 */
314#define SNOR_HWCAPS_PP_MASK GENMASK(19, 16)
315#define SNOR_HWCAPS_PP BIT(16)
316
317#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
318#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
319#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
320#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
321
322/**
Huang Shijieb1994892014-02-24 18:37:37 +0800323 * spi_nor_scan() - scan the SPI NOR
324 * @nor: the spi_nor structure
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200325 * @name: the chip type name
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200326 * @hwcaps: the hardware capabilities supported by the controller driver
Huang Shijieb1994892014-02-24 18:37:37 +0800327 *
328 * The drivers can use this fuction to scan the SPI NOR.
329 * In the scanning, it will try to get all the necessary information to
330 * fill the mtd_info{} and the spi_nor{}.
331 *
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200332 * The chip type name can be provided through the @name parameter.
Huang Shijieb1994892014-02-24 18:37:37 +0800333 *
334 * Return: 0 for success, others for failure.
335 */
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200336int spi_nor_scan(struct spi_nor *nor, const char *name,
337 const struct spi_nor_hwcaps *hwcaps);
Huang Shijieb1994892014-02-24 18:37:37 +0800338
Huang Shijief39d2fa2014-02-24 18:37:35 +0800339#endif