blob: a4ff1e64c0305d6e89871ab4a6387dc82f082bbf [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Hans de Goede3870b892017-02-28 11:26:16 +020083void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300325 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300326
327 DRM_DEBUG_KMS("\n");
328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300329 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
Shobhit Kumarf573de52014-07-30 20:32:37 +0530340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200343 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300355 pipe_config->clock_set = true;
356
Jani Nikula4e646492013-08-27 15:12:20 +0300357 return true;
358}
359
Shashank Sharma37ab0812015-09-01 19:41:42 +0530360static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530361{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530364 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530365 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530366
Shashank Sharma37ab0812015-09-01 19:41:42 +0530367 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530368
Uma Shankareba4daf2017-02-08 16:20:54 +0530369 /* Enable MIPI PHY transparent latch */
Gaurav K Singh369602d2014-12-05 14:09:28 +0530370 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530371 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
372 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
373 usleep_range(2000, 2500);
Uma Shankareba4daf2017-02-08 16:20:54 +0530374 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530375
Uma Shankareba4daf2017-02-08 16:20:54 +0530376 /* Clear ULPS and set device ready */
377 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530378 val = I915_READ(MIPI_DEVICE_READY(port));
379 val &= ~ULPS_STATE_MASK;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530380 I915_WRITE(MIPI_DEVICE_READY(port), val);
Uma Shankareba4daf2017-02-08 16:20:54 +0530381 usleep_range(2000, 2500);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530382 val |= DEVICE_READY;
383 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530384 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530385}
386
Shashank Sharma37ab0812015-09-01 19:41:42 +0530387static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530388{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100389 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530390 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
391 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530392 u32 val;
393
394 DRM_DEBUG_KMS("\n");
395
Ville Syrjäläa5805162015-05-26 20:42:30 +0300396 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530397 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
398 * needed everytime after power gate */
399 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300400 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530401
402 /* bandgap reset is needed after everytime we do power gate */
403 band_gap_reset(dev_priv);
404
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530405 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530406
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530407 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
408 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530409
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530410 /* Enable MIPI PHY transparent latch
411 * Common bit for both MIPI Port A & MIPI Port C
412 * No similar bit in MIPI Port C reg
413 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530414 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530415 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530416 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530417
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530418 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
419 usleep_range(2500, 3000);
420
421 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
422 usleep_range(2500, 3000);
423 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530424}
Jani Nikula4e646492013-08-27 15:12:20 +0300425
Shashank Sharma37ab0812015-09-01 19:41:42 +0530426static void intel_dsi_device_ready(struct intel_encoder *encoder)
427{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100428 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530429
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100430 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530431 vlv_dsi_device_ready(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200432 else if (IS_GEN9_LP(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530433 bxt_dsi_device_ready(encoder);
434}
435
Hans de Goede14be7a52017-02-28 11:26:19 +0200436static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
437{
438 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
439 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
440 enum port port;
441
442 DRM_DEBUG_KMS("\n");
443 for_each_dsi_port(port, intel_dsi->ports) {
444 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
445 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
446 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
447 u32 val;
448
449 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
450 ULPS_STATE_ENTER);
451 usleep_range(2000, 2500);
452
453 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
454 ULPS_STATE_EXIT);
455 usleep_range(2000, 2500);
456
457 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
458 ULPS_STATE_ENTER);
459 usleep_range(2000, 2500);
460
461 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
462 * only. MIPI Port C has no similar bit for checking
463 */
464 if (intel_wait_for_register(dev_priv,
465 port_ctrl, AFE_LATCHOUT, 0,
466 30))
467 DRM_ERROR("DSI LP not going Low\n");
468
469 /* Disable MIPI PHY transparent latch */
470 val = I915_READ(port_ctrl);
471 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
472 usleep_range(1000, 1500);
473
474 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
475 usleep_range(2000, 2500);
476 }
477}
478
Shashank Sharma37ab0812015-09-01 19:41:42 +0530479static void intel_dsi_port_enable(struct intel_encoder *encoder)
480{
481 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100482 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530483 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
484 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
485 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530486
487 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200488 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530489 if (IS_GEN9_LP(dev_priv)) {
490 for_each_dsi_port(port, intel_dsi->ports) {
491 temp = I915_READ(MIPI_CTRL(port));
492 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
493 intel_dsi->pixel_overlap <<
494 BXT_PIXEL_OVERLAP_CNT_SHIFT;
495 I915_WRITE(MIPI_CTRL(port), temp);
496 }
497 } else {
498 temp = I915_READ(VLV_CHICKEN_3);
499 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530500 intel_dsi->pixel_overlap <<
501 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530502 I915_WRITE(VLV_CHICKEN_3, temp);
503 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530504 }
505
506 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200507 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200508 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
509 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530510
511 temp = I915_READ(port_ctrl);
512
513 temp &= ~LANE_CONFIGURATION_MASK;
514 temp &= ~DUAL_LINK_MODE_MASK;
515
Jani Nikula701d25b2016-03-18 17:05:43 +0200516 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530517 temp |= (intel_dsi->dual_link - 1)
518 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800519 if (IS_BROXTON(dev_priv))
520 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
521 else
522 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530523 LANE_CONFIGURATION_DUAL_LINK_B :
524 LANE_CONFIGURATION_DUAL_LINK_A;
525 }
526 /* assert ip_tg_enable signal */
527 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
528 POSTING_READ(port_ctrl);
529 }
530}
531
532static void intel_dsi_port_disable(struct intel_encoder *encoder)
533{
534 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100535 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530536 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
537 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530538
539 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200540 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200541 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
542 u32 temp;
543
Shashank Sharma37ab0812015-09-01 19:41:42 +0530544 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530545 temp = I915_READ(port_ctrl);
546 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
547 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530548 }
549}
550
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200551static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
552 struct intel_crtc_state *pipe_config);
Hans de Goedec7991ec2017-02-28 11:26:18 +0200553static void intel_dsi_unprepare(struct intel_encoder *encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200554
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200555static void intel_dsi_pre_enable(struct intel_encoder *encoder,
556 struct intel_crtc_state *pipe_config,
557 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530558{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200559 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530560 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200561 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530562 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530563
564 DRM_DEBUG_KMS("\n");
565
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200566 /*
567 * The BIOS may leave the PLL in a wonky state where it doesn't
568 * lock. It needs to be fully powered down to fix it.
569 */
570 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200571 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200572
Uma Shankar1881a422017-01-25 19:43:23 +0530573 if (IS_BROXTON(dev_priv)) {
574 /* Add MIPI IO reset programming for modeset */
575 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
576 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
577 val | MIPIO_RST_CTRL);
578
579 /* Power up DSI regulator */
580 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
581 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
582 }
583
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200584 intel_dsi_prepare(encoder, pipe_config);
Jani Nikulae3488e72015-11-27 12:21:44 +0200585
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530586 /* Panel Enable over CRC PMIC */
587 if (intel_dsi->gpio_panel)
588 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
589
590 msleep(intel_dsi->panel_on_delay);
591
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300592 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
593 u32 val;
594
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300595 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300596 val = I915_READ(DSPCLK_GATE_D);
597 val |= DPOUNIT_CLOCK_GATE_DISABLE;
598 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530599 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530600
601 /* put device in ready state */
602 intel_dsi_device_ready(encoder);
603
Hans de Goede18a00092017-02-28 11:26:20 +0200604 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
605 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_ON);
606 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DEASSERT_RESET);
607 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_INIT_OTP);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530608
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530609 /* Enable port in pre-enable phase itself because as per hw team
610 * recommendation, port should be enabled befor plane & pipe */
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200611 if (is_cmd_mode(intel_dsi)) {
612 for_each_dsi_port(port, intel_dsi->ports)
613 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
614 } else {
615 msleep(20); /* XXX */
616 for_each_dsi_port(port, intel_dsi->ports)
617 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
618 msleep(100);
619
Hans de Goede18a00092017-02-28 11:26:20 +0200620 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_ON);
621 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_ON);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200622
623 intel_dsi_port_enable(encoder);
624 }
625
626 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530627}
628
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200629static void intel_dsi_enable_nop(struct intel_encoder *encoder,
630 struct intel_crtc_state *pipe_config,
631 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530632{
633 DRM_DEBUG_KMS("\n");
634
635 /* for DSI port enable has to be done before pipe
636 * and plane enable, so port enable is done in
637 * pre_enable phase itself unlike other encoders
638 */
Jani Nikula4e646492013-08-27 15:12:20 +0300639}
640
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200641static void intel_dsi_pre_disable(struct intel_encoder *encoder,
642 struct intel_crtc_state *old_crtc_state,
643 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300644{
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530645 struct drm_device *dev = encoder->base.dev;
646 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc315faf2014-05-27 19:00:09 +0300647 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200648 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300649
650 DRM_DEBUG_KMS("\n");
651
Shobhit Kumarb029e662015-06-26 14:32:10 +0530652 intel_panel_disable_backlight(intel_dsi->attached_connector);
653
Uma Shankarbbdf0b22017-02-08 16:20:56 +0530654 /*
655 * Disable Device ready before the port shutdown in order
656 * to avoid split screen
657 */
658 if (IS_BROXTON(dev_priv)) {
659 for_each_dsi_port(port, intel_dsi->ports)
660 I915_WRITE(MIPI_DEVICE_READY(port), 0);
661 }
662
Imre Deakc315faf2014-05-27 19:00:09 +0300663 if (is_vid_mode(intel_dsi)) {
664 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200665 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200666 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300667 msleep(10);
668 }
669}
670
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200671static void intel_dsi_post_disable(struct intel_encoder *encoder,
672 struct intel_crtc_state *pipe_config,
673 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530674{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100675 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530676 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200677 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530678 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530679
680 DRM_DEBUG_KMS("\n");
681
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200682 if (is_vid_mode(intel_dsi)) {
683 for_each_dsi_port(port, intel_dsi->ports)
684 wait_for_dsi_fifo_empty(intel_dsi, port);
685
686 intel_dsi_port_disable(encoder);
687 usleep_range(2000, 5000);
688 }
689
Hans de Goedec7991ec2017-02-28 11:26:18 +0200690 intel_dsi_unprepare(encoder);
Hans de Goede5a2e65e72017-02-28 11:26:17 +0200691
692 /*
693 * if disable packets are sent before sending shutdown packet then in
694 * some next enable sequence send turn on packet error is observed
695 */
Hans de Goede18a00092017-02-28 11:26:20 +0200696 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_BACKLIGHT_OFF);
697 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_DISPLAY_OFF);
Imre Deakc315faf2014-05-27 19:00:09 +0300698
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530699 intel_dsi_clear_device_ready(encoder);
700
Uma Shankar1881a422017-01-25 19:43:23 +0530701 if (IS_BROXTON(dev_priv)) {
702 /* Power down DSI regulator to save power */
703 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
704 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
705
706 /* Add MIPI IO reset programming for modeset */
707 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
708 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
709 val & ~MIPIO_RST_CTRL);
710 }
711
Hans de Goedee840fd32016-12-01 21:29:13 +0100712 intel_disable_dsi_pll(encoder);
713
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300714 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200715 u32 val;
716
717 val = I915_READ(DSPCLK_GATE_D);
718 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
719 I915_WRITE(DSPCLK_GATE_D, val);
720 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530721
Hans de Goede18a00092017-02-28 11:26:20 +0200722 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_ASSERT_RESET);
723 intel_dsi_exec_vbt_sequence(intel_dsi, MIPI_SEQ_POWER_OFF);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530724
725 msleep(intel_dsi->panel_off_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530726
727 /* Panel Disable over CRC PMIC */
728 if (intel_dsi->gpio_panel)
729 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300730
731 /*
732 * FIXME As we do with eDP, just make a note of the time here
733 * and perform the wait before the next panel power on.
734 */
735 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530736}
Jani Nikula4e646492013-08-27 15:12:20 +0300737
738static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
739 enum pipe *pipe)
740{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100741 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530742 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200743 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200744 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300745
746 DRM_DEBUG_KMS("\n");
747
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200748 if (!intel_display_power_get_if_enabled(dev_priv,
749 encoder->power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200750 return false;
751
Imre Deakdb18b6a2016-03-24 12:41:40 +0200752 /*
753 * On Broxton the PLL needs to be enabled with a valid divider
754 * configuration, otherwise accessing DSI registers will hang the
755 * machine. See BSpec North Display Engine registers/MIPI[BXT].
756 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200757 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +0200758 goto out_put_power;
759
Jani Nikula4e646492013-08-27 15:12:20 +0300760 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530761 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200762 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200763 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200764 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300765
Jani Nikulae6f57782016-04-15 15:47:31 +0300766 /*
767 * Due to some hardware limitations on VLV/CHV, the DPI enable
768 * bit in port C control register does not get set. As a
769 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530770 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100771 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
772 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200773 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530774
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200775 /* Try command mode if video mode not enabled */
776 if (!enabled) {
777 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
778 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +0300779 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200780
781 if (!enabled)
782 continue;
783
784 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
785 continue;
786
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200787 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +0200788 u32 tmp = I915_READ(MIPI_CTRL(port));
789 tmp &= BXT_PIPE_SELECT_MASK;
790 tmp >>= BXT_PIPE_SELECT_SHIFT;
791
792 if (WARN_ON(tmp > PIPE_C))
793 continue;
794
795 *pipe = tmp;
796 } else {
797 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
798 }
799
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200800 active = true;
801 break;
Jani Nikula4e646492013-08-27 15:12:20 +0300802 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200803
Imre Deakdb18b6a2016-03-24 12:41:40 +0200804out_put_power:
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +0200805 intel_display_power_put(dev_priv, encoder->power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +0300806
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200807 return active;
Jani Nikula4e646492013-08-27 15:12:20 +0300808}
809
Ramalingam C6f0e7532016-04-07 14:36:07 +0530810static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
811 struct intel_crtc_state *pipe_config)
812{
813 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100814 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +0530815 struct drm_display_mode *adjusted_mode =
816 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530817 struct drm_display_mode *adjusted_mode_sw;
818 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530819 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530820 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530821 unsigned int bpp, fmt;
822 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530823 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530824 u16 hfp_sw, hsync_sw, hbp_sw;
825 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
826 crtc_hblank_start_sw, crtc_hblank_end_sw;
827
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200828 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +0530829 intel_crtc = to_intel_crtc(encoder->base.crtc);
830 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530831
832 /*
833 * Atleast one port is active as encoder->get_config called only if
834 * encoder->get_hw_state() returns true.
835 */
836 for_each_dsi_port(port, intel_dsi->ports) {
837 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
838 break;
839 }
840
841 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
842 pipe_config->pipe_bpp =
843 mipi_dsi_pixel_format_to_bpp(
844 pixel_format_from_register_bits(fmt));
845 bpp = pipe_config->pipe_bpp;
846
847 /* In terms of pixels */
848 adjusted_mode->crtc_hdisplay =
849 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
850 adjusted_mode->crtc_vdisplay =
851 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
852 adjusted_mode->crtc_vtotal =
853 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
854
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530855 hactive = adjusted_mode->crtc_hdisplay;
856 hfp = I915_READ(MIPI_HFP_COUNT(port));
857
Ramalingam C6f0e7532016-04-07 14:36:07 +0530858 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530859 * Meaningful for video mode non-burst sync pulse mode only,
860 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +0530861 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530862 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
863 hbp = I915_READ(MIPI_HBP_COUNT(port));
864
865 /* harizontal values are in terms of high speed byte clock */
866 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
867 intel_dsi->burst_mode_ratio);
868 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
869 intel_dsi->burst_mode_ratio);
870 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
871 intel_dsi->burst_mode_ratio);
872
873 if (intel_dsi->dual_link) {
874 hfp *= 2;
875 hsync *= 2;
876 hbp *= 2;
877 }
Ramalingam C6f0e7532016-04-07 14:36:07 +0530878
879 /* vertical values are in terms of lines */
880 vfp = I915_READ(MIPI_VFP_COUNT(port));
881 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
882 vbp = I915_READ(MIPI_VBP_COUNT(port));
883
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530884 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
885 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
886 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530887 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530888 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530889
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530890 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
891 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530892 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
893 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530894
Ramalingam C042ab0c2016-04-19 13:48:14 +0530895 /*
896 * In BXT DSI there is no regs programmed with few horizontal timings
897 * in Pixels but txbyteclkhs.. So retrieval process adds some
898 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
899 * Actually here for the given adjusted_mode, we are calculating the
900 * value programmed to the port and then back to the horizontal timing
901 * param in pixels. This is the expected value, including roundup errors
902 * And if that is same as retrieved value from port, then
903 * (HW state) adjusted_mode's horizontal timings are corrected to
904 * match with SW state to nullify the errors.
905 */
906 /* Calculating the value programmed to the Port register */
907 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
908 adjusted_mode_sw->crtc_hdisplay;
909 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
910 adjusted_mode_sw->crtc_hsync_start;
911 hbp_sw = adjusted_mode_sw->crtc_htotal -
912 adjusted_mode_sw->crtc_hsync_end;
913
914 if (intel_dsi->dual_link) {
915 hfp_sw /= 2;
916 hsync_sw /= 2;
917 hbp_sw /= 2;
918 }
919
920 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
921 intel_dsi->burst_mode_ratio);
922 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
923 intel_dsi->burst_mode_ratio);
924 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
925 intel_dsi->burst_mode_ratio);
926
927 /* Reverse calculating the adjusted mode parameters from port reg vals*/
928 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
929 intel_dsi->burst_mode_ratio);
930 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
931 intel_dsi->burst_mode_ratio);
932 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
933 intel_dsi->burst_mode_ratio);
934
935 if (intel_dsi->dual_link) {
936 hfp_sw *= 2;
937 hsync_sw *= 2;
938 hbp_sw *= 2;
939 }
940
941 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
942 hsync_sw + hbp_sw;
943 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
944 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
945 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
946 crtc_hblank_end_sw = crtc_htotal_sw;
947
948 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
949 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
950
951 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
952 adjusted_mode->crtc_hsync_start =
953 adjusted_mode_sw->crtc_hsync_start;
954
955 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
956 adjusted_mode->crtc_hsync_end =
957 adjusted_mode_sw->crtc_hsync_end;
958
959 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
960 adjusted_mode->crtc_hblank_start =
961 adjusted_mode_sw->crtc_hblank_start;
962
963 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
964 adjusted_mode->crtc_hblank_end =
965 adjusted_mode_sw->crtc_hblank_end;
966}
Ramalingam C6f0e7532016-04-07 14:36:07 +0530967
Jani Nikula4e646492013-08-27 15:12:20 +0300968static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200969 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300970{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100971 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +0200972 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300973 DRM_DEBUG_KMS("\n");
974
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200975 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +0530976 bxt_dsi_get_pipe_config(encoder, pipe_config);
977
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300978 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
979 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530980 if (!pclk)
981 return;
982
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200983 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530984 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300985}
986
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000987static enum drm_mode_status
988intel_dsi_mode_valid(struct drm_connector *connector,
989 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300990{
991 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300992 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +0300993 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +0300994
995 DRM_DEBUG_KMS("\n");
996
997 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
998 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
999 return MODE_NO_DBLESCAN;
1000 }
1001
1002 if (fixed_mode) {
1003 if (mode->hdisplay > fixed_mode->hdisplay)
1004 return MODE_PANEL;
1005 if (mode->vdisplay > fixed_mode->vdisplay)
1006 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001007 if (fixed_mode->clock > max_dotclk)
1008 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001009 }
1010
Jani Nikula36d21f42015-01-16 14:27:20 +02001011 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001012}
1013
1014/* return txclkesc cycles in terms of divider and duration in us */
1015static u16 txclkesc(u32 divider, unsigned int us)
1016{
1017 switch (divider) {
1018 case ESCAPE_CLOCK_DIVIDER_1:
1019 default:
1020 return 20 * us;
1021 case ESCAPE_CLOCK_DIVIDER_2:
1022 return 10 * us;
1023 case ESCAPE_CLOCK_DIVIDER_4:
1024 return 5 * us;
1025 }
1026}
1027
Jani Nikula4e646492013-08-27 15:12:20 +03001028static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001029 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001030{
1031 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001032 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001033 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301034 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001035 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001036 unsigned int lane_count = intel_dsi->lane_count;
1037
1038 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1039
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001040 hactive = adjusted_mode->crtc_hdisplay;
1041 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1042 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1043 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001044
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301045 if (intel_dsi->dual_link) {
1046 hactive /= 2;
1047 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1048 hactive += intel_dsi->pixel_overlap;
1049 hfp /= 2;
1050 hsync /= 2;
1051 hbp /= 2;
1052 }
1053
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001054 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1055 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1056 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001057
1058 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301059 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001060 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301061 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1062 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001063 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301064 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001065
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301066 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001067 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301068 /*
1069 * Program hdisplay and vdisplay on MIPI transcoder.
1070 * This is different from calculated hactive and
1071 * vactive, as they are calculated per channel basis,
1072 * whereas these values should be based on resolution.
1073 */
1074 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001075 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301076 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001077 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301078 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001079 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301080 }
1081
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301082 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1083 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001084
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301085 /* meaningful for video mode non-burst sync pulse mode only,
1086 * can be zero for non-burst sync events and burst modes */
1087 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1088 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001089
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301090 /* vertical values are in terms of lines */
1091 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1092 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1093 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1094 }
Jani Nikula4e646492013-08-27 15:12:20 +03001095}
1096
Jani Nikula1e78aa02016-03-16 12:21:40 +02001097static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1098{
1099 switch (fmt) {
1100 case MIPI_DSI_FMT_RGB888:
1101 return VID_MODE_FORMAT_RGB888;
1102 case MIPI_DSI_FMT_RGB666:
1103 return VID_MODE_FORMAT_RGB666;
1104 case MIPI_DSI_FMT_RGB666_PACKED:
1105 return VID_MODE_FORMAT_RGB666_PACKED;
1106 case MIPI_DSI_FMT_RGB565:
1107 return VID_MODE_FORMAT_RGB565;
1108 default:
1109 MISSING_CASE(fmt);
1110 return VID_MODE_FORMAT_RGB666;
1111 }
1112}
1113
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001114static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1115 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001116{
1117 struct drm_encoder *encoder = &intel_encoder->base;
1118 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001119 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001120 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001121 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001122 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301123 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001124 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001125 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301126 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001127
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001128 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001129
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001130 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001131
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301132 if (intel_dsi->dual_link) {
1133 mode_hdisplay /= 2;
1134 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1135 mode_hdisplay += intel_dsi->pixel_overlap;
1136 }
Jani Nikula4e646492013-08-27 15:12:20 +03001137
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301138 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001139 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301140 /*
1141 * escape clock divider, 20MHz, shared for A and C.
1142 * device ready must be off when doing this! txclkesc?
1143 */
1144 tmp = I915_READ(MIPI_CTRL(PORT_A));
1145 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1146 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1147 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001148
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301149 /* read request priority is per pipe */
1150 tmp = I915_READ(MIPI_CTRL(port));
1151 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1152 I915_WRITE(MIPI_CTRL(port), tmp |
1153 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001154 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301155 enum pipe pipe = intel_crtc->pipe;
1156
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301157 tmp = I915_READ(MIPI_CTRL(port));
1158 tmp &= ~BXT_PIPE_SELECT_MASK;
1159
Deepak M56c48972015-12-09 20:14:04 +05301160 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301161 I915_WRITE(MIPI_CTRL(port), tmp);
1162 }
Jani Nikula4e646492013-08-27 15:12:20 +03001163
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301164 /* XXX: why here, why like this? handling in irq handler?! */
1165 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1166 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1167
1168 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1169
1170 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001171 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301172 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1173 }
Jani Nikula4e646492013-08-27 15:12:20 +03001174
1175 set_dsi_timings(encoder, adjusted_mode);
1176
1177 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1178 if (is_cmd_mode(intel_dsi)) {
1179 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1180 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1181 } else {
1182 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001183 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001184 }
Jani Nikula4e646492013-08-27 15:12:20 +03001185
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301186 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301187 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301188 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301189 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301190 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001191
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001192 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001193 tmp |= BXT_DPHY_DEFEATURE_EN;
1194 if (!is_cmd_mode(intel_dsi))
1195 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1196 }
1197
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301198 for_each_dsi_port(port, intel_dsi->ports) {
1199 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001200
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301201 /* timeouts for recovery. one frame IIUC. if counter expires,
1202 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301203
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301204 /*
1205 * In burst mode, value greater than one DPI line Time in byte
1206 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1207 * said value is recommended.
1208 *
1209 * In non-burst mode, Value greater than one DPI frame time in
1210 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1211 * said value is recommended.
1212 *
1213 * In DBI only mode, value greater than one DBI frame time in
1214 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1215 * said value is recommended.
1216 */
Jani Nikula4e646492013-08-27 15:12:20 +03001217
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301218 if (is_vid_mode(intel_dsi) &&
1219 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1220 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001221 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001222 intel_dsi->lane_count,
1223 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301224 } else {
1225 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001226 txbyteclkhs(adjusted_mode->crtc_vtotal *
1227 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001228 bpp, intel_dsi->lane_count,
1229 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301230 }
1231 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1232 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1233 intel_dsi->turn_arnd_val);
1234 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1235 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001236
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301237 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001238
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301239 /* in terms of low power clock */
1240 I915_WRITE(MIPI_INIT_COUNT(port),
1241 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001242
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001243 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301244 /*
1245 * BXT spec says write MIPI_INIT_COUNT for
1246 * both the ports, even if only one is
1247 * getting used. So write the other port
1248 * if not in dual link mode.
1249 */
1250 I915_WRITE(MIPI_INIT_COUNT(port ==
1251 PORT_A ? PORT_C : PORT_A),
1252 intel_dsi->init_count);
1253 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301254
1255 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301256 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301257
1258 /* in terms of low power clock */
1259 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1260
1261 /* in terms of txbyteclkhs. actual high to low switch +
1262 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1263 *
1264 * XXX: write MIPI_STOP_STATE_STALL?
1265 */
1266 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1267 intel_dsi->hs_to_lp_count);
1268
1269 /* XXX: low power clock equivalence in terms of byte clock.
1270 * the number of byte clocks occupied in one low power clock.
1271 * based on txbyteclkhs and txclkesc.
1272 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1273 * ) / 105.???
1274 */
1275 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1276
Deepak Mb426f982017-02-17 18:13:30 +05301277 if (IS_GEMINILAKE(dev_priv)) {
1278 I915_WRITE(MIPI_TLPX_TIME_COUNT(port),
1279 intel_dsi->lp_byte_clk);
1280 /* Shadow of DPHY reg */
1281 I915_WRITE(MIPI_CLK_LANE_TIMING(port),
1282 intel_dsi->dphy_reg);
1283 }
1284
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301285 /* the bw essential for transmitting 16 long packets containing
1286 * 252 bytes meant for dcs write memory command is programmed in
1287 * this register in terms of byte clocks. based on dsi transfer
1288 * rate and the number of lanes configured the time taken to
1289 * transmit 16 long packets in a dsi stream varies. */
1290 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1291
1292 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1293 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1294 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1295
1296 if (is_vid_mode(intel_dsi))
1297 /* Some panels might have resolution which is not a
1298 * multiple of 64 like 1366 x 768. Enable RANDOM
1299 * resolution support for such panels by default */
1300 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1301 intel_dsi->video_frmt_cfg_bits |
1302 intel_dsi->video_mode_format |
1303 IP_TG_CONFIG |
1304 RANDOM_DPI_DISPLAY_RESOLUTION);
1305 }
Jani Nikula4e646492013-08-27 15:12:20 +03001306}
1307
Hans de Goedec7991ec2017-02-28 11:26:18 +02001308static void intel_dsi_unprepare(struct intel_encoder *encoder)
1309{
1310 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1311 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
1312 enum port port;
1313 u32 val;
1314
1315 for_each_dsi_port(port, intel_dsi->ports) {
1316 /* Panel commands can be sent when clock is in LP11 */
1317 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
1318
1319 intel_dsi_reset_clocks(encoder, port);
1320 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
1321
1322 val = I915_READ(MIPI_DSI_FUNC_PRG(port));
1323 val &= ~VID_MODE_FORMAT_MASK;
1324 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
1325
1326 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
1327 }
1328}
1329
Jani Nikula4e646492013-08-27 15:12:20 +03001330static int intel_dsi_get_modes(struct drm_connector *connector)
1331{
1332 struct intel_connector *intel_connector = to_intel_connector(connector);
1333 struct drm_display_mode *mode;
1334
1335 DRM_DEBUG_KMS("\n");
1336
1337 if (!intel_connector->panel.fixed_mode) {
1338 DRM_DEBUG_KMS("no fixed mode\n");
1339 return 0;
1340 }
1341
1342 mode = drm_mode_duplicate(connector->dev,
1343 intel_connector->panel.fixed_mode);
1344 if (!mode) {
1345 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1346 return 0;
1347 }
1348
1349 drm_mode_probed_add(connector, mode);
1350 return 1;
1351}
1352
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001353static int intel_dsi_set_property(struct drm_connector *connector,
1354 struct drm_property *property,
1355 uint64_t val)
1356{
1357 struct drm_device *dev = connector->dev;
1358 struct intel_connector *intel_connector = to_intel_connector(connector);
1359 struct drm_crtc *crtc;
1360 int ret;
1361
1362 ret = drm_object_property_set_value(&connector->base, property, val);
1363 if (ret)
1364 return ret;
1365
1366 if (property == dev->mode_config.scaling_mode_property) {
1367 if (val == DRM_MODE_SCALE_NONE) {
1368 DRM_DEBUG_KMS("no scaling not supported\n");
1369 return -EINVAL;
1370 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001371 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001372 val == DRM_MODE_SCALE_CENTER) {
1373 DRM_DEBUG_KMS("centering not supported\n");
1374 return -EINVAL;
1375 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001376
1377 if (intel_connector->panel.fitting_mode == val)
1378 return 0;
1379
1380 intel_connector->panel.fitting_mode = val;
1381 }
1382
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001383 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001384 if (crtc && crtc->state->enable) {
1385 /*
1386 * If the CRTC is enabled, the display will be changed
1387 * according to the new panel fitting mode.
1388 */
1389 intel_crtc_restore_mode(crtc);
1390 }
1391
1392 return 0;
1393}
1394
Jani Nikula593e0622015-01-23 15:30:56 +02001395static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001396{
1397 struct intel_connector *intel_connector = to_intel_connector(connector);
1398
1399 DRM_DEBUG_KMS("\n");
1400 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001401 drm_connector_cleanup(connector);
1402 kfree(connector);
1403}
1404
Jani Nikula593e0622015-01-23 15:30:56 +02001405static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1406{
1407 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1408
1409 if (intel_dsi->panel) {
1410 drm_panel_detach(intel_dsi->panel);
1411 /* XXX: Logically this call belongs in the panel driver. */
1412 drm_panel_remove(intel_dsi->panel);
1413 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301414
1415 /* dispose of the gpios */
1416 if (intel_dsi->gpio_panel)
1417 gpiod_put(intel_dsi->gpio_panel);
1418
Jani Nikula593e0622015-01-23 15:30:56 +02001419 intel_encoder_destroy(encoder);
1420}
1421
Jani Nikula4e646492013-08-27 15:12:20 +03001422static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001423 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001424};
1425
1426static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1427 .get_modes = intel_dsi_get_modes,
1428 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001429};
1430
1431static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001432 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001433 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001434 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001435 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001436 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001437 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001438 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001439 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001440 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001441};
1442
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001443static void intel_dsi_add_properties(struct intel_connector *connector)
1444{
1445 struct drm_device *dev = connector->base.dev;
1446
1447 if (connector->panel.fixed_mode) {
1448 drm_mode_create_scaling_mode_property(dev);
1449 drm_object_attach_property(&connector->base.base,
1450 dev->mode_config.scaling_mode_property,
1451 DRM_MODE_SCALE_ASPECT);
1452 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1453 }
1454}
1455
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001456void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001457{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001458 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001459 struct intel_dsi *intel_dsi;
1460 struct intel_encoder *intel_encoder;
1461 struct drm_encoder *encoder;
1462 struct intel_connector *intel_connector;
1463 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001464 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001465 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001466 unsigned int i;
1467
1468 DRM_DEBUG_KMS("\n");
1469
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301470 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001471 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001472 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001473
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001474 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301475 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001476 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001477 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301478 } else {
1479 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001480 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301481 }
1482
Jani Nikula4e646492013-08-27 15:12:20 +03001483 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1484 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001485 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001486
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001487 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001488 if (!intel_connector) {
1489 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001490 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001491 }
1492
1493 intel_encoder = &intel_dsi->base;
1494 encoder = &intel_encoder->base;
1495 intel_dsi->attached_connector = intel_connector;
1496
Jani Nikula4e646492013-08-27 15:12:20 +03001497 connector = &intel_connector->base;
1498
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001499 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001500 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001501
Jani Nikula4e646492013-08-27 15:12:20 +03001502 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001503 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301504 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001505 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001506 intel_encoder->post_disable = intel_dsi_post_disable;
1507 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1508 intel_encoder->get_config = intel_dsi_get_config;
1509
1510 intel_connector->get_hw_state = intel_connector_get_hw_state;
1511
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001512 intel_encoder->port = port;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001513
Jani Nikula2e85ab42016-03-18 17:05:44 +02001514 /*
1515 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1516 * port C. BXT isn't limited like this.
1517 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001518 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001519 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1520 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001521 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001522 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001523 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001524
Jani Nikula90198352016-04-26 16:14:25 +03001525 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001526 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001527
1528 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1529 case DL_DCS_PORT_A:
1530 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1531 break;
1532 case DL_DCS_PORT_C:
1533 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1534 break;
1535 default:
1536 case DL_DCS_PORT_A_AND_C:
1537 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1538 break;
1539 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001540
1541 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1542 case DL_DCS_PORT_A:
1543 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1544 break;
1545 case DL_DCS_PORT_C:
1546 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1547 break;
1548 default:
1549 case DL_DCS_PORT_A_AND_C:
1550 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1551 break;
1552 }
Jani Nikula90198352016-04-26 16:14:25 +03001553 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001554 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001555 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001556 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001557 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301558
Deepak M1ecc1c62016-04-26 16:14:26 +03001559 if (!dev_priv->vbt.dsi.config->cabc_supported)
1560 intel_dsi->dcs_cabc_ports = 0;
1561
Jani Nikula7e9804f2015-01-16 14:27:23 +02001562 /* Create a DSI host (and a device) for each port. */
1563 for_each_dsi_port(port, intel_dsi->ports) {
1564 struct intel_dsi_host *host;
1565
1566 host = intel_dsi_host_init(intel_dsi, port);
1567 if (!host)
1568 goto err;
1569
1570 intel_dsi->dsi_hosts[port] = host;
1571 }
1572
Jani Nikula593e0622015-01-23 15:30:56 +02001573 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1574 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1575 intel_dsi_drivers[i].panel_id);
1576 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001577 break;
1578 }
1579
Jani Nikula593e0622015-01-23 15:30:56 +02001580 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001581 DRM_DEBUG_KMS("no device found\n");
1582 goto err;
1583 }
1584
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301585 /*
1586 * In case of BYT with CRC PMIC, we need to use GPIO for
1587 * Panel control.
1588 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301589 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1590 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301591 intel_dsi->gpio_panel =
1592 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1593
1594 if (IS_ERR(intel_dsi->gpio_panel)) {
1595 DRM_ERROR("Failed to own gpio for panel control\n");
1596 intel_dsi->gpio_panel = NULL;
1597 }
1598 }
1599
Jani Nikula4e646492013-08-27 15:12:20 +03001600 intel_encoder->type = INTEL_OUTPUT_DSI;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001601 intel_encoder->power_domain = POWER_DOMAIN_PORT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001602 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001603 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1604 DRM_MODE_CONNECTOR_DSI);
1605
1606 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1607
1608 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1609 connector->interlace_allowed = false;
1610 connector->doublescan_allowed = false;
1611
1612 intel_connector_attach_encoder(intel_connector, intel_encoder);
1613
Jani Nikula593e0622015-01-23 15:30:56 +02001614 drm_panel_attach(intel_dsi->panel, connector);
1615
1616 mutex_lock(&dev->mode_config.mutex);
1617 drm_panel_get_modes(intel_dsi->panel);
1618 list_for_each_entry(scan, &connector->probed_modes, head) {
1619 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1620 fixed_mode = drm_mode_duplicate(dev, scan);
1621 break;
1622 }
1623 }
1624 mutex_unlock(&dev->mode_config.mutex);
1625
Jani Nikula4e646492013-08-27 15:12:20 +03001626 if (!fixed_mode) {
1627 DRM_DEBUG_KMS("no fixed mode\n");
1628 goto err;
1629 }
1630
Ville Syrjälädf457242016-05-31 12:08:34 +03001631 connector->display_info.width_mm = fixed_mode->width_mm;
1632 connector->display_info.height_mm = fixed_mode->height_mm;
1633
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301634 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001635 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001636
1637 intel_dsi_add_properties(intel_connector);
1638
Damien Lespiau4328633d2014-05-28 12:30:56 +01001639 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001640
1641err:
1642 drm_encoder_cleanup(&intel_encoder->base);
1643 kfree(intel_dsi);
1644 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001645}