blob: 391dee211027264221f29e663aae67e06208b6cd [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
22static int be_get_temp_freq = 32;
23
Sathya Perla8788fdc2009-07-27 22:52:03 +000024static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000025{
Sathya Perla8788fdc2009-07-27 22:52:03 +000026 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000027 u32 val = 0;
28
Ajit Khaparde7acc2082011-02-11 13:38:17 +000029 if (adapter->eeh_err) {
30 dev_info(&adapter->pdev->dev,
31 "Error in Card Detected! Cannot issue commands\n");
32 return;
33 }
34
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Sathya Perla8788fdc2009-07-27 22:52:03 +000062static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000063 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000064{
65 u16 compl_status, extd_status;
66
67 /* Just swap the status to host endian; mcc tag is opaquely copied
68 * from mcc_wrb */
69 be_dws_le_to_cpu(compl, 4);
70
71 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
72 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070073
74 if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
75 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
76 adapter->flash_status = compl_status;
77 complete(&adapter->flash_compl);
78 }
79
Sathya Perlab31c50a2009-09-17 10:30:13 -070080 if (compl_status == MCC_STATUS_SUCCESS) {
Ajit Khaparde63499352011-04-19 12:11:02 +000081 if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
82 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Sathya Perlab31c50a2009-09-17 10:30:13 -070083 struct be_cmd_resp_get_stats *resp =
Sathya Perla3abcded2010-10-03 22:12:27 -070084 adapter->stats_cmd.va;
Sathya Perlab31c50a2009-09-17 10:30:13 -070085 be_dws_le_to_cpu(&resp->hw_stats,
86 sizeof(resp->hw_stats));
87 netdev_stats_update(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +000088 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070089 }
Ajit Khaparde89438072010-07-23 12:42:40 -070090 } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
91 (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000092 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
93 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000094 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +000095 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
96 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000097 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070098 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000099}
100
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000101/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000102static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000103 struct be_async_event_link_state *evt)
104{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000105 be_link_status_update(adapter,
106 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000107}
108
Somnath Koturcc4ce022010-10-21 07:11:14 -0700109/* Grp5 CoS Priority evt */
110static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
111 struct be_async_event_grp5_cos_priority *evt)
112{
113 if (evt->valid) {
114 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000115 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700116 adapter->recommended_prio =
117 evt->reco_default_priority << VLAN_PRIO_SHIFT;
118 }
119}
120
121/* Grp5 QOS Speed evt */
122static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
123 struct be_async_event_grp5_qos_link_speed *evt)
124{
125 if (evt->physical_port == adapter->port_num) {
126 /* qos_link_speed is in units of 10 Mbps */
127 adapter->link_speed = evt->qos_link_speed * 10;
128 }
129}
130
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000131/*Grp5 PVID evt*/
132static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
133 struct be_async_event_grp5_pvid_state *evt)
134{
135 if (evt->enabled)
Somnath Kotur6709d952011-05-04 22:40:46 +0000136 adapter->pvid = le16_to_cpu(evt->tag);
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000137 else
138 adapter->pvid = 0;
139}
140
Somnath Koturcc4ce022010-10-21 07:11:14 -0700141static void be_async_grp5_evt_process(struct be_adapter *adapter,
142 u32 trailer, struct be_mcc_compl *evt)
143{
144 u8 event_type = 0;
145
146 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
147 ASYNC_TRAILER_EVENT_TYPE_MASK;
148
149 switch (event_type) {
150 case ASYNC_EVENT_COS_PRIORITY:
151 be_async_grp5_cos_priority_process(adapter,
152 (struct be_async_event_grp5_cos_priority *)evt);
153 break;
154 case ASYNC_EVENT_QOS_SPEED:
155 be_async_grp5_qos_speed_process(adapter,
156 (struct be_async_event_grp5_qos_link_speed *)evt);
157 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000158 case ASYNC_EVENT_PVID_STATE:
159 be_async_grp5_pvid_state_process(adapter,
160 (struct be_async_event_grp5_pvid_state *)evt);
161 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700162 default:
163 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
164 break;
165 }
166}
167
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000168static inline bool is_link_state_evt(u32 trailer)
169{
Eric Dumazet807540b2010-09-23 05:40:09 +0000170 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000171 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000172 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000173}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000174
Somnath Koturcc4ce022010-10-21 07:11:14 -0700175static inline bool is_grp5_evt(u32 trailer)
176{
177 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
178 ASYNC_TRAILER_EVENT_CODE_MASK) ==
179 ASYNC_EVENT_CODE_GRP_5);
180}
181
Sathya Perlaefd2e402009-07-27 22:53:10 +0000182static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000183{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000184 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000185 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000186
187 if (be_mcc_compl_is_new(compl)) {
188 queue_tail_inc(mcc_cq);
189 return compl;
190 }
191 return NULL;
192}
193
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000194void be_async_mcc_enable(struct be_adapter *adapter)
195{
196 spin_lock_bh(&adapter->mcc_cq_lock);
197
198 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
199 adapter->mcc_obj.rearm_cq = true;
200
201 spin_unlock_bh(&adapter->mcc_cq_lock);
202}
203
204void be_async_mcc_disable(struct be_adapter *adapter)
205{
206 adapter->mcc_obj.rearm_cq = false;
207}
208
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800209int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000210{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000211 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800212 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000213 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000214
Sathya Perla8788fdc2009-07-27 22:52:03 +0000215 spin_lock_bh(&adapter->mcc_cq_lock);
216 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000217 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
218 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000219 if (is_link_state_evt(compl->flags))
220 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000221 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700222 else if (is_grp5_evt(compl->flags))
223 be_async_grp5_evt_process(adapter,
224 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700225 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800226 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000227 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228 }
229 be_mcc_compl_use(compl);
230 num++;
231 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700232
Sathya Perla8788fdc2009-07-27 22:52:03 +0000233 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800234 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000235}
236
Sathya Perla6ac7b682009-06-18 00:05:54 +0000237/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700238static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000239{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700240#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800241 int i, num, status = 0;
242 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700243
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000244 if (adapter->eeh_err)
245 return -EIO;
246
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800247 for (i = 0; i < mcc_timeout; i++) {
248 num = be_process_mcc(adapter, &status);
249 if (num)
250 be_cq_notify(adapter, mcc_obj->cq.id,
251 mcc_obj->rearm_cq, num);
252
253 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000254 break;
255 udelay(100);
256 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700257 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000258 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700259 return -1;
260 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800261 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000262}
263
264/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700265static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000266{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000267 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700268 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000269}
270
Sathya Perla5f0b8492009-07-27 22:52:56 +0000271static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700272{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000273 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700274 u32 ready;
275
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000276 if (adapter->eeh_err) {
277 dev_err(&adapter->pdev->dev,
278 "Error detected in card.Cannot issue commands\n");
279 return -EIO;
280 }
281
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700282 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000283 ready = ioread32(db);
284 if (ready == 0xffffffff) {
285 dev_err(&adapter->pdev->dev,
286 "pci slot disconnected\n");
287 return -1;
288 }
289
290 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700291 if (ready)
292 break;
293
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000294 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000295 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Ajit Khaparded053de92010-09-03 06:23:30 +0000296 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700297 return -1;
298 }
299
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000300 set_current_state(TASK_INTERRUPTIBLE);
301 schedule_timeout(msecs_to_jiffies(1));
302 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700303 } while (true);
304
305 return 0;
306}
307
308/*
309 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000310 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700311 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700312static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700313{
314 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700315 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000316 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
317 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700318 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000319 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700320
Sathya Perlacf588472010-02-14 21:22:01 +0000321 /* wait for ready to be set */
322 status = be_mbox_db_ready_wait(adapter, db);
323 if (status != 0)
324 return status;
325
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700326 val |= MPU_MAILBOX_DB_HI_MASK;
327 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
328 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
329 iowrite32(val, db);
330
331 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000332 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700333 if (status != 0)
334 return status;
335
336 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700337 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
338 val |= (u32)(mbox_mem->dma >> 4) << 2;
339 iowrite32(val, db);
340
Sathya Perla5f0b8492009-07-27 22:52:56 +0000341 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700342 if (status != 0)
343 return status;
344
Sathya Perla5fb379e2009-06-18 00:02:59 +0000345 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000346 if (be_mcc_compl_is_new(compl)) {
347 status = be_mcc_compl_process(adapter, &mbox->compl);
348 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000349 if (status)
350 return status;
351 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000352 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700353 return -1;
354 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000355 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700356}
357
Sathya Perla8788fdc2009-07-27 22:52:03 +0000358static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000360 u32 sem;
361
362 if (lancer_chip(adapter))
363 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
364 else
365 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700366
367 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
368 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
369 return -1;
370 else
371 return 0;
372}
373
Sathya Perla8788fdc2009-07-27 22:52:03 +0000374int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700375{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000376 u16 stage;
377 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700378
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000379 do {
380 status = be_POST_stage_get(adapter, &stage);
381 if (status) {
382 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
383 stage);
384 return -1;
385 } else if (stage != POST_STAGE_ARMFW_RDY) {
386 set_current_state(TASK_INTERRUPTIBLE);
387 schedule_timeout(2 * HZ);
388 timeout += 2;
389 } else {
390 return 0;
391 }
Sathya Perlad938a702010-05-26 00:33:43 -0700392 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700393
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000394 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
395 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700396}
397
398static inline void *embedded_payload(struct be_mcc_wrb *wrb)
399{
400 return wrb->payload.embedded_payload;
401}
402
403static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
404{
405 return &wrb->payload.sgl[0];
406}
407
408/* Don't touch the hdr after it's prepared */
409static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000410 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700411{
412 if (embedded)
413 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
414 else
415 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
416 MCC_WRB_SGE_CNT_SHIFT;
417 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000418 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000419 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700420}
421
422/* Don't touch the hdr after it's prepared */
423static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
424 u8 subsystem, u8 opcode, int cmd_len)
425{
426 req_hdr->opcode = opcode;
427 req_hdr->subsystem = subsystem;
428 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000429 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700430}
431
432static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
433 struct be_dma_mem *mem)
434{
435 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
436 u64 dma = (u64)mem->dma;
437
438 for (i = 0; i < buf_pages; i++) {
439 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
440 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
441 dma += PAGE_SIZE_4K;
442 }
443}
444
445/* Converts interrupt delay in microseconds to multiplier value */
446static u32 eq_delay_to_mult(u32 usec_delay)
447{
448#define MAX_INTR_RATE 651042
449 const u32 round = 10;
450 u32 multiplier;
451
452 if (usec_delay == 0)
453 multiplier = 0;
454 else {
455 u32 interrupt_rate = 1000000 / usec_delay;
456 /* Max delay, corresponding to the lowest interrupt rate */
457 if (interrupt_rate == 0)
458 multiplier = 1023;
459 else {
460 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
461 multiplier /= interrupt_rate;
462 /* Round the multiplier to the closest value.*/
463 multiplier = (multiplier + round/2) / round;
464 multiplier = min(multiplier, (u32)1023);
465 }
466 }
467 return multiplier;
468}
469
Sathya Perlab31c50a2009-09-17 10:30:13 -0700470static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700471{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700472 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
473 struct be_mcc_wrb *wrb
474 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
475 memset(wrb, 0, sizeof(*wrb));
476 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477}
478
Sathya Perlab31c50a2009-09-17 10:30:13 -0700479static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000480{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700481 struct be_queue_info *mccq = &adapter->mcc_obj.q;
482 struct be_mcc_wrb *wrb;
483
Sathya Perla713d03942009-11-22 22:02:45 +0000484 if (atomic_read(&mccq->used) >= mccq->len) {
485 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
486 return NULL;
487 }
488
Sathya Perlab31c50a2009-09-17 10:30:13 -0700489 wrb = queue_head_node(mccq);
490 queue_head_inc(mccq);
491 atomic_inc(&mccq->used);
492 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000493 return wrb;
494}
495
Sathya Perla2243e2e2009-11-22 22:02:03 +0000496/* Tell fw we're about to start firing cmds by writing a
497 * special pattern across the wrb hdr; uses mbox
498 */
499int be_cmd_fw_init(struct be_adapter *adapter)
500{
501 u8 *wrb;
502 int status;
503
Ivan Vecera29849612010-12-14 05:43:19 +0000504 if (mutex_lock_interruptible(&adapter->mbox_lock))
505 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000506
507 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000508 *wrb++ = 0xFF;
509 *wrb++ = 0x12;
510 *wrb++ = 0x34;
511 *wrb++ = 0xFF;
512 *wrb++ = 0xFF;
513 *wrb++ = 0x56;
514 *wrb++ = 0x78;
515 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000516
517 status = be_mbox_notify_wait(adapter);
518
Ivan Vecera29849612010-12-14 05:43:19 +0000519 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000520 return status;
521}
522
523/* Tell fw we're done with firing cmds by writing a
524 * special pattern across the wrb hdr; uses mbox
525 */
526int be_cmd_fw_clean(struct be_adapter *adapter)
527{
528 u8 *wrb;
529 int status;
530
Sathya Perlacf588472010-02-14 21:22:01 +0000531 if (adapter->eeh_err)
532 return -EIO;
533
Ivan Vecera29849612010-12-14 05:43:19 +0000534 if (mutex_lock_interruptible(&adapter->mbox_lock))
535 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000536
537 wrb = (u8 *)wrb_from_mbox(adapter);
538 *wrb++ = 0xFF;
539 *wrb++ = 0xAA;
540 *wrb++ = 0xBB;
541 *wrb++ = 0xFF;
542 *wrb++ = 0xFF;
543 *wrb++ = 0xCC;
544 *wrb++ = 0xDD;
545 *wrb = 0xFF;
546
547 status = be_mbox_notify_wait(adapter);
548
Ivan Vecera29849612010-12-14 05:43:19 +0000549 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000550 return status;
551}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000552int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700553 struct be_queue_info *eq, int eq_delay)
554{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700555 struct be_mcc_wrb *wrb;
556 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700557 struct be_dma_mem *q_mem = &eq->dma_mem;
558 int status;
559
Ivan Vecera29849612010-12-14 05:43:19 +0000560 if (mutex_lock_interruptible(&adapter->mbox_lock))
561 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700562
563 wrb = wrb_from_mbox(adapter);
564 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565
Ajit Khaparded744b442009-12-03 06:12:06 +0000566 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700567
568 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
569 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
570
571 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
572
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
574 /* 4byte eqe*/
575 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
576 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
577 __ilog2_u32(eq->len/256));
578 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
579 eq_delay_to_mult(eq_delay));
580 be_dws_cpu_to_le(req->context, sizeof(req->context));
581
582 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
583
Sathya Perlab31c50a2009-09-17 10:30:13 -0700584 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700586 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700587 eq->id = le16_to_cpu(resp->eq_id);
588 eq->created = true;
589 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700590
Ivan Vecera29849612010-12-14 05:43:19 +0000591 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700592 return status;
593}
594
Sathya Perlab31c50a2009-09-17 10:30:13 -0700595/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000596int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700597 u8 type, bool permanent, u32 if_handle)
598{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700599 struct be_mcc_wrb *wrb;
600 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700601 int status;
602
Ivan Vecera29849612010-12-14 05:43:19 +0000603 if (mutex_lock_interruptible(&adapter->mbox_lock))
604 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700605
606 wrb = wrb_from_mbox(adapter);
607 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700608
Ajit Khaparded744b442009-12-03 06:12:06 +0000609 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
610 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611
612 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
613 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
614
615 req->type = type;
616 if (permanent) {
617 req->permanent = 1;
618 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700619 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700620 req->permanent = 0;
621 }
622
Sathya Perlab31c50a2009-09-17 10:30:13 -0700623 status = be_mbox_notify_wait(adapter);
624 if (!status) {
625 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700626 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700627 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628
Ivan Vecera29849612010-12-14 05:43:19 +0000629 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630 return status;
631}
632
Sathya Perlab31c50a2009-09-17 10:30:13 -0700633/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000634int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000635 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700636{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700637 struct be_mcc_wrb *wrb;
638 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700639 int status;
640
Sathya Perlab31c50a2009-09-17 10:30:13 -0700641 spin_lock_bh(&adapter->mcc_lock);
642
643 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000644 if (!wrb) {
645 status = -EBUSY;
646 goto err;
647 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700648 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700649
Ajit Khaparded744b442009-12-03 06:12:06 +0000650 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
651 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700652
653 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
654 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
655
Ajit Khapardef8617e02011-02-11 13:36:37 +0000656 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657 req->if_id = cpu_to_le32(if_id);
658 memcpy(req->mac_address, mac_addr, ETH_ALEN);
659
Sathya Perlab31c50a2009-09-17 10:30:13 -0700660 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700661 if (!status) {
662 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
663 *pmac_id = le32_to_cpu(resp->pmac_id);
664 }
665
Sathya Perla713d03942009-11-22 22:02:45 +0000666err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700667 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700668 return status;
669}
670
Sathya Perlab31c50a2009-09-17 10:30:13 -0700671/* Uses synchronous MCCQ */
Ajit Khapardef8617e02011-02-11 13:36:37 +0000672int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700673{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700674 struct be_mcc_wrb *wrb;
675 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700676 int status;
677
Sathya Perlab31c50a2009-09-17 10:30:13 -0700678 spin_lock_bh(&adapter->mcc_lock);
679
680 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000681 if (!wrb) {
682 status = -EBUSY;
683 goto err;
684 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700685 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686
Ajit Khaparded744b442009-12-03 06:12:06 +0000687 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
688 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689
690 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
691 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
692
Ajit Khapardef8617e02011-02-11 13:36:37 +0000693 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700694 req->if_id = cpu_to_le32(if_id);
695 req->pmac_id = cpu_to_le32(pmac_id);
696
Sathya Perlab31c50a2009-09-17 10:30:13 -0700697 status = be_mcc_notify_wait(adapter);
698
Sathya Perla713d03942009-11-22 22:02:45 +0000699err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700700 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701 return status;
702}
703
Sathya Perlab31c50a2009-09-17 10:30:13 -0700704/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000705int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706 struct be_queue_info *cq, struct be_queue_info *eq,
707 bool sol_evts, bool no_delay, int coalesce_wm)
708{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700709 struct be_mcc_wrb *wrb;
710 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700712 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713 int status;
714
Ivan Vecera29849612010-12-14 05:43:19 +0000715 if (mutex_lock_interruptible(&adapter->mbox_lock))
716 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717
718 wrb = wrb_from_mbox(adapter);
719 req = embedded_payload(wrb);
720 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721
Ajit Khaparded744b442009-12-03 06:12:06 +0000722 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
723 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700724
725 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
726 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
727
728 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000729 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000730 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000731 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000732 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
733 no_delay);
734 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
735 __ilog2_u32(cq->len/256));
736 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
737 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
738 ctxt, 1);
739 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
740 ctxt, eq->id);
741 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
742 } else {
743 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
744 coalesce_wm);
745 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
746 ctxt, no_delay);
747 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
748 __ilog2_u32(cq->len/256));
749 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
750 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
751 ctxt, sol_evts);
752 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
753 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
754 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
755 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700756
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700757 be_dws_cpu_to_le(ctxt, sizeof(req->context));
758
759 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
760
Sathya Perlab31c50a2009-09-17 10:30:13 -0700761 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700762 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700763 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700764 cq->id = le16_to_cpu(resp->cq_id);
765 cq->created = true;
766 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700767
Ivan Vecera29849612010-12-14 05:43:19 +0000768 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000769
770 return status;
771}
772
773static u32 be_encoded_q_len(int q_len)
774{
775 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
776 if (len_encoded == 16)
777 len_encoded = 0;
778 return len_encoded;
779}
780
Sathya Perla8788fdc2009-07-27 22:52:03 +0000781int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000782 struct be_queue_info *mccq,
783 struct be_queue_info *cq)
784{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700785 struct be_mcc_wrb *wrb;
786 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000787 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700788 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000789 int status;
790
Ivan Vecera29849612010-12-14 05:43:19 +0000791 if (mutex_lock_interruptible(&adapter->mbox_lock))
792 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700793
794 wrb = wrb_from_mbox(adapter);
795 req = embedded_payload(wrb);
796 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000797
Ajit Khaparded744b442009-12-03 06:12:06 +0000798 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700799 OPCODE_COMMON_MCC_CREATE_EXT);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000800
801 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700802 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000803
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000804 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000805 if (lancer_chip(adapter)) {
806 req->hdr.version = 1;
807 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000808
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000809 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
810 be_encoded_q_len(mccq->len));
811 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
812 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
813 ctxt, cq->id);
814 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
815 ctxt, 1);
816
817 } else {
818 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
819 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
820 be_encoded_q_len(mccq->len));
821 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
822 }
823
Somnath Koturcc4ce022010-10-21 07:11:14 -0700824 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000825 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000826 be_dws_cpu_to_le(ctxt, sizeof(req->context));
827
828 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
829
Sathya Perlab31c50a2009-09-17 10:30:13 -0700830 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000831 if (!status) {
832 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
833 mccq->id = le16_to_cpu(resp->id);
834 mccq->created = true;
835 }
Ivan Vecera29849612010-12-14 05:43:19 +0000836 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700837
838 return status;
839}
840
Sathya Perla8788fdc2009-07-27 22:52:03 +0000841int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700842 struct be_queue_info *txq,
843 struct be_queue_info *cq)
844{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700845 struct be_mcc_wrb *wrb;
846 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700847 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700848 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700849 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700850
Ivan Vecera29849612010-12-14 05:43:19 +0000851 if (mutex_lock_interruptible(&adapter->mbox_lock))
852 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700853
854 wrb = wrb_from_mbox(adapter);
855 req = embedded_payload(wrb);
856 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700857
Ajit Khaparded744b442009-12-03 06:12:06 +0000858 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
859 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700860
861 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
862 sizeof(*req));
863
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000864 if (lancer_chip(adapter)) {
865 req->hdr.version = 1;
866 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
867 adapter->if_handle);
868 }
869
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
871 req->ulp_num = BE_ULP1_NUM;
872 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
873
Sathya Perlab31c50a2009-09-17 10:30:13 -0700874 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
875 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700876 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
877 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
878
879 be_dws_cpu_to_le(ctxt, sizeof(req->context));
880
881 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
882
Sathya Perlab31c50a2009-09-17 10:30:13 -0700883 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700884 if (!status) {
885 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
886 txq->id = le16_to_cpu(resp->cid);
887 txq->created = true;
888 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700889
Ivan Vecera29849612010-12-14 05:43:19 +0000890 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700891
892 return status;
893}
894
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000896int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700897 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700898 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700900 struct be_mcc_wrb *wrb;
901 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700902 struct be_dma_mem *q_mem = &rxq->dma_mem;
903 int status;
904
Ivan Vecera29849612010-12-14 05:43:19 +0000905 if (mutex_lock_interruptible(&adapter->mbox_lock))
906 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700907
908 wrb = wrb_from_mbox(adapter);
909 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700910
Ajit Khaparded744b442009-12-03 06:12:06 +0000911 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
912 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700913
914 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
915 sizeof(*req));
916
917 req->cq_id = cpu_to_le16(cq_id);
918 req->frag_size = fls(frag_size) - 1;
919 req->num_pages = 2;
920 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
921 req->interface_id = cpu_to_le32(if_id);
922 req->max_frame_size = cpu_to_le16(max_frame_size);
923 req->rss_queue = cpu_to_le32(rss);
924
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 if (!status) {
927 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
928 rxq->id = le16_to_cpu(resp->id);
929 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700930 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932
Ivan Vecera29849612010-12-14 05:43:19 +0000933 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700934
935 return status;
936}
937
Sathya Perlab31c50a2009-09-17 10:30:13 -0700938/* Generic destroyer function for all types of queues
939 * Uses Mbox
940 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000941int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700942 int queue_type)
943{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700944 struct be_mcc_wrb *wrb;
945 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946 u8 subsys = 0, opcode = 0;
947 int status;
948
Sathya Perlacf588472010-02-14 21:22:01 +0000949 if (adapter->eeh_err)
950 return -EIO;
951
Ivan Vecera29849612010-12-14 05:43:19 +0000952 if (mutex_lock_interruptible(&adapter->mbox_lock))
953 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954
Sathya Perlab31c50a2009-09-17 10:30:13 -0700955 wrb = wrb_from_mbox(adapter);
956 req = embedded_payload(wrb);
957
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958 switch (queue_type) {
959 case QTYPE_EQ:
960 subsys = CMD_SUBSYSTEM_COMMON;
961 opcode = OPCODE_COMMON_EQ_DESTROY;
962 break;
963 case QTYPE_CQ:
964 subsys = CMD_SUBSYSTEM_COMMON;
965 opcode = OPCODE_COMMON_CQ_DESTROY;
966 break;
967 case QTYPE_TXQ:
968 subsys = CMD_SUBSYSTEM_ETH;
969 opcode = OPCODE_ETH_TX_DESTROY;
970 break;
971 case QTYPE_RXQ:
972 subsys = CMD_SUBSYSTEM_ETH;
973 opcode = OPCODE_ETH_RX_DESTROY;
974 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000975 case QTYPE_MCCQ:
976 subsys = CMD_SUBSYSTEM_COMMON;
977 opcode = OPCODE_COMMON_MCC_DESTROY;
978 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000980 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700981 }
Ajit Khaparded744b442009-12-03 06:12:06 +0000982
983 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
984
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
986 req->id = cpu_to_le16(q->id);
987
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000989
Ivan Vecera29849612010-12-14 05:43:19 +0000990 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991
992 return status;
993}
994
Sathya Perlab31c50a2009-09-17 10:30:13 -0700995/* Create an rx filtering policy configuration on an i/f
996 * Uses mbox
997 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000998int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000999 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
1000 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001002 struct be_mcc_wrb *wrb;
1003 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004 int status;
1005
Ivan Vecera29849612010-12-14 05:43:19 +00001006 if (mutex_lock_interruptible(&adapter->mbox_lock))
1007 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001008
1009 wrb = wrb_from_mbox(adapter);
1010 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011
Ajit Khaparded744b442009-12-03 06:12:06 +00001012 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1013 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014
1015 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1016 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
1017
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001018 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001019 req->capability_flags = cpu_to_le32(cap_flags);
1020 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001021 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022 if (!pmac_invalid)
1023 memcpy(req->mac_addr, mac, ETH_ALEN);
1024
Sathya Perlab31c50a2009-09-17 10:30:13 -07001025 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 if (!status) {
1027 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1028 *if_handle = le32_to_cpu(resp->interface_id);
1029 if (!pmac_invalid)
1030 *pmac_id = le32_to_cpu(resp->pmac_id);
1031 }
1032
Ivan Vecera29849612010-12-14 05:43:19 +00001033 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034 return status;
1035}
1036
Sathya Perlab31c50a2009-09-17 10:30:13 -07001037/* Uses mbox */
Ajit Khaparde658681f2011-02-11 13:34:46 +00001038int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001039{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001040 struct be_mcc_wrb *wrb;
1041 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 int status;
1043
Sathya Perlacf588472010-02-14 21:22:01 +00001044 if (adapter->eeh_err)
1045 return -EIO;
1046
Ivan Vecera29849612010-12-14 05:43:19 +00001047 if (mutex_lock_interruptible(&adapter->mbox_lock))
1048 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001049
1050 wrb = wrb_from_mbox(adapter);
1051 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001052
Ajit Khaparded744b442009-12-03 06:12:06 +00001053 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1054 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001055
1056 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1057 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
1058
Ajit Khaparde658681f2011-02-11 13:34:46 +00001059 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001061
1062 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063
Ivan Vecera29849612010-12-14 05:43:19 +00001064 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065
1066 return status;
1067}
1068
1069/* Get stats is a non embedded command: the request is not embedded inside
1070 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001071 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001073int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001075 struct be_mcc_wrb *wrb;
1076 struct be_cmd_req_get_stats *req;
1077 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +00001078 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001080 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1081 be_cmd_get_die_temperature(adapter);
1082
Sathya Perlab31c50a2009-09-17 10:30:13 -07001083 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001084
Sathya Perlab31c50a2009-09-17 10:30:13 -07001085 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001086 if (!wrb) {
1087 status = -EBUSY;
1088 goto err;
1089 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001090 req = nonemb_cmd->va;
1091 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092
Ajit Khaparded744b442009-12-03 06:12:06 +00001093 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1094 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001095
1096 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1097 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
Ajit Khaparde63499352011-04-19 12:11:02 +00001098 wrb->tag1 = CMD_SUBSYSTEM_ETH;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1100 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1101 sge->len = cpu_to_le32(nonemb_cmd->size);
1102
Sathya Perlab31c50a2009-09-17 10:30:13 -07001103 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001104 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001105
Sathya Perla713d03942009-11-22 22:02:45 +00001106err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001107 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001108 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001109}
1110
Sathya Perlab31c50a2009-09-17 10:30:13 -07001111/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001112int be_cmd_link_status_query(struct be_adapter *adapter,
Ajit Khaparde187e8752011-04-19 12:11:46 +00001113 bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001115 struct be_mcc_wrb *wrb;
1116 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001117 int status;
1118
Sathya Perlab31c50a2009-09-17 10:30:13 -07001119 spin_lock_bh(&adapter->mcc_lock);
1120
1121 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001122 if (!wrb) {
1123 status = -EBUSY;
1124 goto err;
1125 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001126 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001127
1128 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001129
Ajit Khaparded744b442009-12-03 06:12:06 +00001130 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1131 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001132
1133 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1134 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
1135
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137 if (!status) {
1138 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001139 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001140 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001141 *link_speed = le16_to_cpu(resp->link_speed);
1142 *mac_speed = resp->mac_speed;
1143 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001144 }
1145
Sathya Perla713d03942009-11-22 22:02:45 +00001146err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001147 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001148 return status;
1149}
1150
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001151/* Uses synchronous mcc */
1152int be_cmd_get_die_temperature(struct be_adapter *adapter)
1153{
1154 struct be_mcc_wrb *wrb;
1155 struct be_cmd_req_get_cntl_addnl_attribs *req;
1156 int status;
1157
1158 spin_lock_bh(&adapter->mcc_lock);
1159
1160 wrb = wrb_from_mccq(adapter);
1161 if (!wrb) {
1162 status = -EBUSY;
1163 goto err;
1164 }
1165 req = embedded_payload(wrb);
1166
1167 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1168 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
1169
1170 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1171 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
1172
1173 status = be_mcc_notify_wait(adapter);
1174 if (!status) {
1175 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
1176 embedded_payload(wrb);
1177 adapter->drv_stats.be_on_die_temperature =
1178 resp->on_die_temperature;
1179 }
1180 /* If IOCTL fails once, do not bother issuing it again */
1181 else
1182 be_get_temp_freq = 0;
1183
1184err:
1185 spin_unlock_bh(&adapter->mcc_lock);
1186 return status;
1187}
1188
Somnath Kotur311fddc2011-03-16 21:22:43 +00001189/* Uses synchronous mcc */
1190int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1191{
1192 struct be_mcc_wrb *wrb;
1193 struct be_cmd_req_get_fat *req;
1194 int status;
1195
1196 spin_lock_bh(&adapter->mcc_lock);
1197
1198 wrb = wrb_from_mccq(adapter);
1199 if (!wrb) {
1200 status = -EBUSY;
1201 goto err;
1202 }
1203 req = embedded_payload(wrb);
1204
1205 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1206 OPCODE_COMMON_MANAGE_FAT);
1207
1208 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1209 OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
1210 req->fat_operation = cpu_to_le32(QUERY_FAT);
1211 status = be_mcc_notify_wait(adapter);
1212 if (!status) {
1213 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1214 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001215 *log_size = le32_to_cpu(resp->log_size) -
1216 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001217 }
1218err:
1219 spin_unlock_bh(&adapter->mcc_lock);
1220 return status;
1221}
1222
1223void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1224{
1225 struct be_dma_mem get_fat_cmd;
1226 struct be_mcc_wrb *wrb;
1227 struct be_cmd_req_get_fat *req;
1228 struct be_sge *sge;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001229 u32 offset = 0, total_size, buf_size,
1230 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001231 int status;
1232
1233 if (buf_len == 0)
1234 return;
1235
1236 total_size = buf_len;
1237
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001238 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1239 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1240 get_fat_cmd.size,
1241 &get_fat_cmd.dma);
1242 if (!get_fat_cmd.va) {
1243 status = -ENOMEM;
1244 dev_err(&adapter->pdev->dev,
1245 "Memory allocation failure while retrieving FAT data\n");
1246 return;
1247 }
1248
Somnath Kotur311fddc2011-03-16 21:22:43 +00001249 spin_lock_bh(&adapter->mcc_lock);
1250
Somnath Kotur311fddc2011-03-16 21:22:43 +00001251 while (total_size) {
1252 buf_size = min(total_size, (u32)60*1024);
1253 total_size -= buf_size;
1254
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001255 wrb = wrb_from_mccq(adapter);
1256 if (!wrb) {
1257 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001258 goto err;
1259 }
1260 req = get_fat_cmd.va;
1261 sge = nonembedded_sgl(wrb);
1262
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001263 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
1264 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
Somnath Kotur311fddc2011-03-16 21:22:43 +00001265 OPCODE_COMMON_MANAGE_FAT);
1266
1267 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001268 OPCODE_COMMON_MANAGE_FAT, payload_len);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001269
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001270 sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
Somnath Kotur311fddc2011-03-16 21:22:43 +00001271 sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
1272 sge->len = cpu_to_le32(get_fat_cmd.size);
1273
1274 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1275 req->read_log_offset = cpu_to_le32(log_offset);
1276 req->read_log_length = cpu_to_le32(buf_size);
1277 req->data_buffer_size = cpu_to_le32(buf_size);
1278
1279 status = be_mcc_notify_wait(adapter);
1280 if (!status) {
1281 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1282 memcpy(buf + offset,
1283 resp->data_buffer,
1284 resp->read_log_length);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001285 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001286 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001287 goto err;
1288 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001289 offset += buf_size;
1290 log_offset += buf_size;
1291 }
1292err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001293 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1294 get_fat_cmd.va,
1295 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001296 spin_unlock_bh(&adapter->mcc_lock);
1297}
1298
Sathya Perlab31c50a2009-09-17 10:30:13 -07001299/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001300int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001302 struct be_mcc_wrb *wrb;
1303 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304 int status;
1305
Ivan Vecera29849612010-12-14 05:43:19 +00001306 if (mutex_lock_interruptible(&adapter->mbox_lock))
1307 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001308
1309 wrb = wrb_from_mbox(adapter);
1310 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001311
Ajit Khaparded744b442009-12-03 06:12:06 +00001312 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1313 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001314
1315 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1316 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1317
Sathya Perlab31c50a2009-09-17 10:30:13 -07001318 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001319 if (!status) {
1320 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1321 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1322 }
1323
Ivan Vecera29849612010-12-14 05:43:19 +00001324 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001325 return status;
1326}
1327
Sathya Perlab31c50a2009-09-17 10:30:13 -07001328/* set the EQ delay interval of an EQ to specified value
1329 * Uses async mcc
1330 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001331int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001333 struct be_mcc_wrb *wrb;
1334 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001335 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001336
Sathya Perlab31c50a2009-09-17 10:30:13 -07001337 spin_lock_bh(&adapter->mcc_lock);
1338
1339 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001340 if (!wrb) {
1341 status = -EBUSY;
1342 goto err;
1343 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001344 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001345
Ajit Khaparded744b442009-12-03 06:12:06 +00001346 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1347 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348
1349 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1350 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1351
1352 req->num_eq = cpu_to_le32(1);
1353 req->delay[0].eq_id = cpu_to_le32(eq_id);
1354 req->delay[0].phase = 0;
1355 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1356
Sathya Perlab31c50a2009-09-17 10:30:13 -07001357 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001358
Sathya Perla713d03942009-11-22 22:02:45 +00001359err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001361 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001362}
1363
Sathya Perlab31c50a2009-09-17 10:30:13 -07001364/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001365int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001366 u32 num, bool untagged, bool promiscuous)
1367{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001368 struct be_mcc_wrb *wrb;
1369 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370 int status;
1371
Sathya Perlab31c50a2009-09-17 10:30:13 -07001372 spin_lock_bh(&adapter->mcc_lock);
1373
1374 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001375 if (!wrb) {
1376 status = -EBUSY;
1377 goto err;
1378 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001379 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380
Ajit Khaparded744b442009-12-03 06:12:06 +00001381 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1382 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383
1384 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1385 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1386
1387 req->interface_id = if_id;
1388 req->promiscuous = promiscuous;
1389 req->untagged = untagged;
1390 req->num_vlan = num;
1391 if (!promiscuous) {
1392 memcpy(req->normal_vlan, vtag_array,
1393 req->num_vlan * sizeof(vtag_array[0]));
1394 }
1395
Sathya Perlab31c50a2009-09-17 10:30:13 -07001396 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001397
Sathya Perla713d03942009-11-22 22:02:45 +00001398err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001399 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001400 return status;
1401}
1402
Sathya Perlab31c50a2009-09-17 10:30:13 -07001403/* Uses MCC for this command as it may be called in BH context
1404 * Uses synchronous mcc
1405 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001406int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001408 struct be_mcc_wrb *wrb;
1409 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001411
Sathya Perla8788fdc2009-07-27 22:52:03 +00001412 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001413
Sathya Perlab31c50a2009-09-17 10:30:13 -07001414 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001415 if (!wrb) {
1416 status = -EBUSY;
1417 goto err;
1418 }
Sathya Perla6ac7b682009-06-18 00:05:54 +00001419 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001420
Ajit Khaparded744b442009-12-03 06:12:06 +00001421 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001422
1423 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1424 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1425
Sathya Perla69d7ce72010-04-11 22:35:27 +00001426 /* In FW versions X.102.149/X.101.487 and later,
1427 * the port setting associated only with the
1428 * issuing pci function will take effect
1429 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001430 if (port_num)
1431 req->port1_promiscuous = en;
1432 else
1433 req->port0_promiscuous = en;
1434
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001436
Sathya Perla713d03942009-11-22 22:02:45 +00001437err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001438 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440}
1441
Sathya Perla6ac7b682009-06-18 00:05:54 +00001442/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001443 * Uses MCC for this command as it may be called in BH context
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001444 * (mc == NULL) => multicast promiscuous
Sathya Perla6ac7b682009-06-18 00:05:54 +00001445 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001446int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001447 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001449 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001450 struct be_cmd_req_mcast_mac_config *req = mem->va;
1451 struct be_sge *sge;
1452 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001453
Sathya Perla8788fdc2009-07-27 22:52:03 +00001454 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001455
Sathya Perlab31c50a2009-09-17 10:30:13 -07001456 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001457 if (!wrb) {
1458 status = -EBUSY;
1459 goto err;
1460 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001461 sge = nonembedded_sgl(wrb);
1462 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001463
Ajit Khaparded744b442009-12-03 06:12:06 +00001464 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1465 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001466 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1467 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1468 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001469
1470 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1471 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1472
1473 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001474 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001475 int i;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001476 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001477
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001478 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001479
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001480 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001481 netdev_for_each_mc_addr(ha, netdev)
Joe Jin408cc292010-12-06 03:00:59 +00001482 memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001483 } else {
1484 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001485 }
1486
Sathya Perlae7b909a2009-11-22 22:01:10 +00001487 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001488
Sathya Perla713d03942009-11-22 22:02:45 +00001489err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001490 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001491 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492}
1493
Sathya Perlab31c50a2009-09-17 10:30:13 -07001494/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001495int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001496{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001497 struct be_mcc_wrb *wrb;
1498 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001499 int status;
1500
Sathya Perlab31c50a2009-09-17 10:30:13 -07001501 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001502
Sathya Perlab31c50a2009-09-17 10:30:13 -07001503 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001504 if (!wrb) {
1505 status = -EBUSY;
1506 goto err;
1507 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001508 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001509
Ajit Khaparded744b442009-12-03 06:12:06 +00001510 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1511 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001512
1513 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1514 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1515
1516 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1517 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1518
Sathya Perlab31c50a2009-09-17 10:30:13 -07001519 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001520
Sathya Perla713d03942009-11-22 22:02:45 +00001521err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001522 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001523 return status;
1524}
1525
Sathya Perlab31c50a2009-09-17 10:30:13 -07001526/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001527int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001528{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001529 struct be_mcc_wrb *wrb;
1530 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001531 int status;
1532
Sathya Perlab31c50a2009-09-17 10:30:13 -07001533 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001534
Sathya Perlab31c50a2009-09-17 10:30:13 -07001535 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001536 if (!wrb) {
1537 status = -EBUSY;
1538 goto err;
1539 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001540 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001541
Ajit Khaparded744b442009-12-03 06:12:06 +00001542 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1543 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001544
1545 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1546 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1547
Sathya Perlab31c50a2009-09-17 10:30:13 -07001548 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001549 if (!status) {
1550 struct be_cmd_resp_get_flow_control *resp =
1551 embedded_payload(wrb);
1552 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1553 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1554 }
1555
Sathya Perla713d03942009-11-22 22:02:45 +00001556err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001557 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001558 return status;
1559}
1560
Sathya Perlab31c50a2009-09-17 10:30:13 -07001561/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001562int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1563 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001564{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001565 struct be_mcc_wrb *wrb;
1566 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001567 int status;
1568
Ivan Vecera29849612010-12-14 05:43:19 +00001569 if (mutex_lock_interruptible(&adapter->mbox_lock))
1570 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001571
Sathya Perlab31c50a2009-09-17 10:30:13 -07001572 wrb = wrb_from_mbox(adapter);
1573 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001574
Ajit Khaparded744b442009-12-03 06:12:06 +00001575 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1576 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001577
1578 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1579 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1580
Sathya Perlab31c50a2009-09-17 10:30:13 -07001581 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001582 if (!status) {
1583 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1584 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001585 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001586 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587 }
1588
Ivan Vecera29849612010-12-14 05:43:19 +00001589 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001590 return status;
1591}
sarveshwarb14074ea2009-08-05 13:05:24 -07001592
Sathya Perlab31c50a2009-09-17 10:30:13 -07001593/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001594int be_cmd_reset_function(struct be_adapter *adapter)
1595{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001596 struct be_mcc_wrb *wrb;
1597 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001598 int status;
1599
Ivan Vecera29849612010-12-14 05:43:19 +00001600 if (mutex_lock_interruptible(&adapter->mbox_lock))
1601 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001602
Sathya Perlab31c50a2009-09-17 10:30:13 -07001603 wrb = wrb_from_mbox(adapter);
1604 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001605
Ajit Khaparded744b442009-12-03 06:12:06 +00001606 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1607 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001608
1609 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1610 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1611
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001613
Ivan Vecera29849612010-12-14 05:43:19 +00001614 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001615 return status;
1616}
Ajit Khaparde84517482009-09-04 03:12:16 +00001617
Sathya Perla3abcded2010-10-03 22:12:27 -07001618int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1619{
1620 struct be_mcc_wrb *wrb;
1621 struct be_cmd_req_rss_config *req;
1622 u32 myhash[10];
1623 int status;
1624
Ivan Vecera29849612010-12-14 05:43:19 +00001625 if (mutex_lock_interruptible(&adapter->mbox_lock))
1626 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001627
1628 wrb = wrb_from_mbox(adapter);
1629 req = embedded_payload(wrb);
1630
1631 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1632 OPCODE_ETH_RSS_CONFIG);
1633
1634 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1635 OPCODE_ETH_RSS_CONFIG, sizeof(*req));
1636
1637 req->if_id = cpu_to_le32(adapter->if_handle);
1638 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1639 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1640 memcpy(req->cpu_table, rsstable, table_size);
1641 memcpy(req->hash, myhash, sizeof(myhash));
1642 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1643
1644 status = be_mbox_notify_wait(adapter);
1645
Ivan Vecera29849612010-12-14 05:43:19 +00001646 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001647 return status;
1648}
1649
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001650/* Uses sync mcc */
1651int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1652 u8 bcn, u8 sts, u8 state)
1653{
1654 struct be_mcc_wrb *wrb;
1655 struct be_cmd_req_enable_disable_beacon *req;
1656 int status;
1657
1658 spin_lock_bh(&adapter->mcc_lock);
1659
1660 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001661 if (!wrb) {
1662 status = -EBUSY;
1663 goto err;
1664 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001665 req = embedded_payload(wrb);
1666
Ajit Khaparded744b442009-12-03 06:12:06 +00001667 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1668 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001669
1670 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1671 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1672
1673 req->port_num = port_num;
1674 req->beacon_state = state;
1675 req->beacon_duration = bcn;
1676 req->status_duration = sts;
1677
1678 status = be_mcc_notify_wait(adapter);
1679
Sathya Perla713d03942009-11-22 22:02:45 +00001680err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001681 spin_unlock_bh(&adapter->mcc_lock);
1682 return status;
1683}
1684
1685/* Uses sync mcc */
1686int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1687{
1688 struct be_mcc_wrb *wrb;
1689 struct be_cmd_req_get_beacon_state *req;
1690 int status;
1691
1692 spin_lock_bh(&adapter->mcc_lock);
1693
1694 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001695 if (!wrb) {
1696 status = -EBUSY;
1697 goto err;
1698 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001699 req = embedded_payload(wrb);
1700
Ajit Khaparded744b442009-12-03 06:12:06 +00001701 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1702 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001703
1704 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1705 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1706
1707 req->port_num = port_num;
1708
1709 status = be_mcc_notify_wait(adapter);
1710 if (!status) {
1711 struct be_cmd_resp_get_beacon_state *resp =
1712 embedded_payload(wrb);
1713 *state = resp->beacon_state;
1714 }
1715
Sathya Perla713d03942009-11-22 22:02:45 +00001716err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001717 spin_unlock_bh(&adapter->mcc_lock);
1718 return status;
1719}
1720
Ajit Khaparde84517482009-09-04 03:12:16 +00001721int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1722 u32 flash_type, u32 flash_opcode, u32 buf_size)
1723{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001724 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001725 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001726 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001727 int status;
1728
Sathya Perlab31c50a2009-09-17 10:30:13 -07001729 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001730 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001731
1732 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001733 if (!wrb) {
1734 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001735 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001736 }
1737 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001738 sge = nonembedded_sgl(wrb);
1739
Ajit Khaparded744b442009-12-03 06:12:06 +00001740 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1741 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001742 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001743
1744 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1745 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1746 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1747 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1748 sge->len = cpu_to_le32(cmd->size);
1749
1750 req->params.op_type = cpu_to_le32(flash_type);
1751 req->params.op_code = cpu_to_le32(flash_opcode);
1752 req->params.data_buf_size = cpu_to_le32(buf_size);
1753
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001754 be_mcc_notify(adapter);
1755 spin_unlock_bh(&adapter->mcc_lock);
1756
1757 if (!wait_for_completion_timeout(&adapter->flash_compl,
1758 msecs_to_jiffies(12000)))
1759 status = -1;
1760 else
1761 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001762
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001763 return status;
1764
1765err_unlock:
1766 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001767 return status;
1768}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001769
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001770int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1771 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001772{
1773 struct be_mcc_wrb *wrb;
1774 struct be_cmd_write_flashrom *req;
1775 int status;
1776
1777 spin_lock_bh(&adapter->mcc_lock);
1778
1779 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001780 if (!wrb) {
1781 status = -EBUSY;
1782 goto err;
1783 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001784 req = embedded_payload(wrb);
1785
Ajit Khaparded744b442009-12-03 06:12:06 +00001786 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1787 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001788
1789 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1790 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1791
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001792 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001793 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001794 req->params.offset = cpu_to_le32(offset);
1795 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001796
1797 status = be_mcc_notify_wait(adapter);
1798 if (!status)
1799 memcpy(flashed_crc, req->params.data_buf, 4);
1800
Sathya Perla713d03942009-11-22 22:02:45 +00001801err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001802 spin_unlock_bh(&adapter->mcc_lock);
1803 return status;
1804}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001805
Dan Carpenterc196b022010-05-26 04:47:39 +00001806int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001807 struct be_dma_mem *nonemb_cmd)
1808{
1809 struct be_mcc_wrb *wrb;
1810 struct be_cmd_req_acpi_wol_magic_config *req;
1811 struct be_sge *sge;
1812 int status;
1813
1814 spin_lock_bh(&adapter->mcc_lock);
1815
1816 wrb = wrb_from_mccq(adapter);
1817 if (!wrb) {
1818 status = -EBUSY;
1819 goto err;
1820 }
1821 req = nonemb_cmd->va;
1822 sge = nonembedded_sgl(wrb);
1823
1824 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1825 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1826
1827 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1828 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1829 memcpy(req->magic_mac, mac, ETH_ALEN);
1830
1831 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1832 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1833 sge->len = cpu_to_le32(nonemb_cmd->size);
1834
1835 status = be_mcc_notify_wait(adapter);
1836
1837err:
1838 spin_unlock_bh(&adapter->mcc_lock);
1839 return status;
1840}
Suresh Rff33a6e2009-12-03 16:15:52 -08001841
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001842int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1843 u8 loopback_type, u8 enable)
1844{
1845 struct be_mcc_wrb *wrb;
1846 struct be_cmd_req_set_lmode *req;
1847 int status;
1848
1849 spin_lock_bh(&adapter->mcc_lock);
1850
1851 wrb = wrb_from_mccq(adapter);
1852 if (!wrb) {
1853 status = -EBUSY;
1854 goto err;
1855 }
1856
1857 req = embedded_payload(wrb);
1858
1859 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1860 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1861
1862 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1863 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1864 sizeof(*req));
1865
1866 req->src_port = port_num;
1867 req->dest_port = port_num;
1868 req->loopback_type = loopback_type;
1869 req->loopback_state = enable;
1870
1871 status = be_mcc_notify_wait(adapter);
1872err:
1873 spin_unlock_bh(&adapter->mcc_lock);
1874 return status;
1875}
1876
Suresh Rff33a6e2009-12-03 16:15:52 -08001877int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1878 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1879{
1880 struct be_mcc_wrb *wrb;
1881 struct be_cmd_req_loopback_test *req;
1882 int status;
1883
1884 spin_lock_bh(&adapter->mcc_lock);
1885
1886 wrb = wrb_from_mccq(adapter);
1887 if (!wrb) {
1888 status = -EBUSY;
1889 goto err;
1890 }
1891
1892 req = embedded_payload(wrb);
1893
1894 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1895 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1896
1897 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1898 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sathya Perla3ffd0512010-06-01 00:19:33 -07001899 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08001900
1901 req->pattern = cpu_to_le64(pattern);
1902 req->src_port = cpu_to_le32(port_num);
1903 req->dest_port = cpu_to_le32(port_num);
1904 req->pkt_size = cpu_to_le32(pkt_size);
1905 req->num_pkts = cpu_to_le32(num_pkts);
1906 req->loopback_type = cpu_to_le32(loopback_type);
1907
1908 status = be_mcc_notify_wait(adapter);
1909 if (!status) {
1910 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1911 status = le32_to_cpu(resp->status);
1912 }
1913
1914err:
1915 spin_unlock_bh(&adapter->mcc_lock);
1916 return status;
1917}
1918
1919int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1920 u32 byte_cnt, struct be_dma_mem *cmd)
1921{
1922 struct be_mcc_wrb *wrb;
1923 struct be_cmd_req_ddrdma_test *req;
1924 struct be_sge *sge;
1925 int status;
1926 int i, j = 0;
1927
1928 spin_lock_bh(&adapter->mcc_lock);
1929
1930 wrb = wrb_from_mccq(adapter);
1931 if (!wrb) {
1932 status = -EBUSY;
1933 goto err;
1934 }
1935 req = cmd->va;
1936 sge = nonembedded_sgl(wrb);
1937 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1938 OPCODE_LOWLEVEL_HOST_DDR_DMA);
1939 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1940 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
1941
1942 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1943 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1944 sge->len = cpu_to_le32(cmd->size);
1945
1946 req->pattern = cpu_to_le64(pattern);
1947 req->byte_count = cpu_to_le32(byte_cnt);
1948 for (i = 0; i < byte_cnt; i++) {
1949 req->snd_buff[i] = (u8)(pattern >> (j*8));
1950 j++;
1951 if (j > 7)
1952 j = 0;
1953 }
1954
1955 status = be_mcc_notify_wait(adapter);
1956
1957 if (!status) {
1958 struct be_cmd_resp_ddrdma_test *resp;
1959 resp = cmd->va;
1960 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
1961 resp->snd_err) {
1962 status = -1;
1963 }
1964 }
1965
1966err:
1967 spin_unlock_bh(&adapter->mcc_lock);
1968 return status;
1969}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001970
Dan Carpenterc196b022010-05-26 04:47:39 +00001971int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001972 struct be_dma_mem *nonemb_cmd)
1973{
1974 struct be_mcc_wrb *wrb;
1975 struct be_cmd_req_seeprom_read *req;
1976 struct be_sge *sge;
1977 int status;
1978
1979 spin_lock_bh(&adapter->mcc_lock);
1980
1981 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00001982 if (!wrb) {
1983 status = -EBUSY;
1984 goto err;
1985 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001986 req = nonemb_cmd->va;
1987 sge = nonembedded_sgl(wrb);
1988
1989 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1990 OPCODE_COMMON_SEEPROM_READ);
1991
1992 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1993 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
1994
1995 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1996 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1997 sge->len = cpu_to_le32(nonemb_cmd->size);
1998
1999 status = be_mcc_notify_wait(adapter);
2000
Ajit Khapardee45ff012011-02-04 17:18:28 +00002001err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002002 spin_unlock_bh(&adapter->mcc_lock);
2003 return status;
2004}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002005
2006int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
2007{
2008 struct be_mcc_wrb *wrb;
2009 struct be_cmd_req_get_phy_info *req;
2010 struct be_sge *sge;
2011 int status;
2012
2013 spin_lock_bh(&adapter->mcc_lock);
2014
2015 wrb = wrb_from_mccq(adapter);
2016 if (!wrb) {
2017 status = -EBUSY;
2018 goto err;
2019 }
2020
2021 req = cmd->va;
2022 sge = nonembedded_sgl(wrb);
2023
2024 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
2025 OPCODE_COMMON_GET_PHY_DETAILS);
2026
2027 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2028 OPCODE_COMMON_GET_PHY_DETAILS,
2029 sizeof(*req));
2030
2031 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
2032 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
2033 sge->len = cpu_to_le32(cmd->size);
2034
2035 status = be_mcc_notify_wait(adapter);
2036err:
2037 spin_unlock_bh(&adapter->mcc_lock);
2038 return status;
2039}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002040
2041int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2042{
2043 struct be_mcc_wrb *wrb;
2044 struct be_cmd_req_set_qos *req;
2045 int status;
2046
2047 spin_lock_bh(&adapter->mcc_lock);
2048
2049 wrb = wrb_from_mccq(adapter);
2050 if (!wrb) {
2051 status = -EBUSY;
2052 goto err;
2053 }
2054
2055 req = embedded_payload(wrb);
2056
2057 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2058 OPCODE_COMMON_SET_QOS);
2059
2060 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2061 OPCODE_COMMON_SET_QOS, sizeof(*req));
2062
2063 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002064 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2065 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002066
2067 status = be_mcc_notify_wait(adapter);
2068
2069err:
2070 spin_unlock_bh(&adapter->mcc_lock);
2071 return status;
2072}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002073
2074int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2075{
2076 struct be_mcc_wrb *wrb;
2077 struct be_cmd_req_cntl_attribs *req;
2078 struct be_cmd_resp_cntl_attribs *resp;
2079 struct be_sge *sge;
2080 int status;
2081 int payload_len = max(sizeof(*req), sizeof(*resp));
2082 struct mgmt_controller_attrib *attribs;
2083 struct be_dma_mem attribs_cmd;
2084
2085 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2086 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2087 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2088 &attribs_cmd.dma);
2089 if (!attribs_cmd.va) {
2090 dev_err(&adapter->pdev->dev,
2091 "Memory allocation failure\n");
2092 return -ENOMEM;
2093 }
2094
2095 if (mutex_lock_interruptible(&adapter->mbox_lock))
2096 return -1;
2097
2098 wrb = wrb_from_mbox(adapter);
2099 if (!wrb) {
2100 status = -EBUSY;
2101 goto err;
2102 }
2103 req = attribs_cmd.va;
2104 sge = nonembedded_sgl(wrb);
2105
2106 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
2107 OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
2108 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2109 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
2110 sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
2111 sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
2112 sge->len = cpu_to_le32(attribs_cmd.size);
2113
2114 status = be_mbox_notify_wait(adapter);
2115 if (!status) {
2116 attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
2117 sizeof(struct be_cmd_resp_hdr));
2118 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2119 }
2120
2121err:
2122 mutex_unlock(&adapter->mbox_lock);
2123 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2124 attribs_cmd.dma);
2125 return status;
2126}
Sathya Perla2e588f82011-03-11 02:49:26 +00002127
2128/* Uses mbox */
2129int be_cmd_check_native_mode(struct be_adapter *adapter)
2130{
2131 struct be_mcc_wrb *wrb;
2132 struct be_cmd_req_set_func_cap *req;
2133 int status;
2134
2135 if (mutex_lock_interruptible(&adapter->mbox_lock))
2136 return -1;
2137
2138 wrb = wrb_from_mbox(adapter);
2139 if (!wrb) {
2140 status = -EBUSY;
2141 goto err;
2142 }
2143
2144 req = embedded_payload(wrb);
2145
2146 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2147 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
2148
2149 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2150 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
2151
2152 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2153 CAPABILITY_BE3_NATIVE_ERX_API);
2154 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2155
2156 status = be_mbox_notify_wait(adapter);
2157 if (!status) {
2158 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2159 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2160 CAPABILITY_BE3_NATIVE_ERX_API;
2161 }
2162err:
2163 mutex_unlock(&adapter->mbox_lock);
2164 return status;
2165}