blob: 1822ecdadc7e1b23b96b00bf6c0d9c1c5683a389 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparde294aedc2010-02-19 13:54:58 +00002 * Copyright (C) 2005 - 2010 ServerEngines
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
22static int be_get_temp_freq = 32;
23
Sathya Perla8788fdc2009-07-27 22:52:03 +000024static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000025{
Sathya Perla8788fdc2009-07-27 22:52:03 +000026 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000027 u32 val = 0;
28
Ajit Khaparde7acc2082011-02-11 13:38:17 +000029 if (adapter->eeh_err) {
30 dev_info(&adapter->pdev->dev,
31 "Error in Card Detected! Cannot issue commands\n");
32 return;
33 }
34
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Sathya Perla8788fdc2009-07-27 22:52:03 +000062static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000063 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000064{
65 u16 compl_status, extd_status;
66
67 /* Just swap the status to host endian; mcc tag is opaquely copied
68 * from mcc_wrb */
69 be_dws_le_to_cpu(compl, 4);
70
71 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
72 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070073
74 if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
75 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
76 adapter->flash_status = compl_status;
77 complete(&adapter->flash_compl);
78 }
79
Sathya Perlab31c50a2009-09-17 10:30:13 -070080 if (compl_status == MCC_STATUS_SUCCESS) {
81 if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
82 struct be_cmd_resp_get_stats *resp =
Sathya Perla3abcded2010-10-03 22:12:27 -070083 adapter->stats_cmd.va;
Sathya Perlab31c50a2009-09-17 10:30:13 -070084 be_dws_le_to_cpu(&resp->hw_stats,
85 sizeof(resp->hw_stats));
86 netdev_stats_update(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +000087 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -070088 }
Ajit Khaparde89438072010-07-23 12:42:40 -070089 } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
90 (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000091 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
92 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000093 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +000094 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
95 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000096 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070097 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000098}
99
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000100/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000101static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000102 struct be_async_event_link_state *evt)
103{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000104 be_link_status_update(adapter,
105 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000106}
107
Somnath Koturcc4ce022010-10-21 07:11:14 -0700108/* Grp5 CoS Priority evt */
109static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
110 struct be_async_event_grp5_cos_priority *evt)
111{
112 if (evt->valid) {
113 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000114 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700115 adapter->recommended_prio =
116 evt->reco_default_priority << VLAN_PRIO_SHIFT;
117 }
118}
119
120/* Grp5 QOS Speed evt */
121static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
122 struct be_async_event_grp5_qos_link_speed *evt)
123{
124 if (evt->physical_port == adapter->port_num) {
125 /* qos_link_speed is in units of 10 Mbps */
126 adapter->link_speed = evt->qos_link_speed * 10;
127 }
128}
129
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000130/*Grp5 PVID evt*/
131static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
132 struct be_async_event_grp5_pvid_state *evt)
133{
134 if (evt->enabled)
135 adapter->pvid = evt->tag;
136 else
137 adapter->pvid = 0;
138}
139
Somnath Koturcc4ce022010-10-21 07:11:14 -0700140static void be_async_grp5_evt_process(struct be_adapter *adapter,
141 u32 trailer, struct be_mcc_compl *evt)
142{
143 u8 event_type = 0;
144
145 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
146 ASYNC_TRAILER_EVENT_TYPE_MASK;
147
148 switch (event_type) {
149 case ASYNC_EVENT_COS_PRIORITY:
150 be_async_grp5_cos_priority_process(adapter,
151 (struct be_async_event_grp5_cos_priority *)evt);
152 break;
153 case ASYNC_EVENT_QOS_SPEED:
154 be_async_grp5_qos_speed_process(adapter,
155 (struct be_async_event_grp5_qos_link_speed *)evt);
156 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000157 case ASYNC_EVENT_PVID_STATE:
158 be_async_grp5_pvid_state_process(adapter,
159 (struct be_async_event_grp5_pvid_state *)evt);
160 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700161 default:
162 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
163 break;
164 }
165}
166
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000167static inline bool is_link_state_evt(u32 trailer)
168{
Eric Dumazet807540b2010-09-23 05:40:09 +0000169 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000170 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000171 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000172}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000173
Somnath Koturcc4ce022010-10-21 07:11:14 -0700174static inline bool is_grp5_evt(u32 trailer)
175{
176 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
177 ASYNC_TRAILER_EVENT_CODE_MASK) ==
178 ASYNC_EVENT_CODE_GRP_5);
179}
180
Sathya Perlaefd2e402009-07-27 22:53:10 +0000181static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000182{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000183 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000184 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000185
186 if (be_mcc_compl_is_new(compl)) {
187 queue_tail_inc(mcc_cq);
188 return compl;
189 }
190 return NULL;
191}
192
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000193void be_async_mcc_enable(struct be_adapter *adapter)
194{
195 spin_lock_bh(&adapter->mcc_cq_lock);
196
197 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
198 adapter->mcc_obj.rearm_cq = true;
199
200 spin_unlock_bh(&adapter->mcc_cq_lock);
201}
202
203void be_async_mcc_disable(struct be_adapter *adapter)
204{
205 adapter->mcc_obj.rearm_cq = false;
206}
207
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800208int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000209{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000210 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800211 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000212 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000213
Sathya Perla8788fdc2009-07-27 22:52:03 +0000214 spin_lock_bh(&adapter->mcc_cq_lock);
215 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000216 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
217 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000218 if (is_link_state_evt(compl->flags))
219 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000220 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221 else if (is_grp5_evt(compl->flags))
222 be_async_grp5_evt_process(adapter,
223 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700224 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800225 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000226 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000227 }
228 be_mcc_compl_use(compl);
229 num++;
230 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700231
Sathya Perla8788fdc2009-07-27 22:52:03 +0000232 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800233 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000234}
235
Sathya Perla6ac7b682009-06-18 00:05:54 +0000236/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700237static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000238{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700239#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800240 int i, num, status = 0;
241 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700242
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000243 if (adapter->eeh_err)
244 return -EIO;
245
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800246 for (i = 0; i < mcc_timeout; i++) {
247 num = be_process_mcc(adapter, &status);
248 if (num)
249 be_cq_notify(adapter, mcc_obj->cq.id,
250 mcc_obj->rearm_cq, num);
251
252 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000253 break;
254 udelay(100);
255 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700256 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000257 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700258 return -1;
259 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800260 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000261}
262
263/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700264static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000265{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000266 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700267 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000268}
269
Sathya Perla5f0b8492009-07-27 22:52:56 +0000270static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700271{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000272 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700273 u32 ready;
274
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000275 if (adapter->eeh_err) {
276 dev_err(&adapter->pdev->dev,
277 "Error detected in card.Cannot issue commands\n");
278 return -EIO;
279 }
280
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700281 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000282 ready = ioread32(db);
283 if (ready == 0xffffffff) {
284 dev_err(&adapter->pdev->dev,
285 "pci slot disconnected\n");
286 return -1;
287 }
288
289 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700290 if (ready)
291 break;
292
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000293 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000294 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Ajit Khaparded053de92010-09-03 06:23:30 +0000295 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700296 return -1;
297 }
298
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000299 set_current_state(TASK_INTERRUPTIBLE);
300 schedule_timeout(msecs_to_jiffies(1));
301 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700302 } while (true);
303
304 return 0;
305}
306
307/*
308 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000309 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700310 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700311static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700312{
313 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700314 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000315 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
316 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700317 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000318 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700319
Sathya Perlacf588472010-02-14 21:22:01 +0000320 /* wait for ready to be set */
321 status = be_mbox_db_ready_wait(adapter, db);
322 if (status != 0)
323 return status;
324
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700325 val |= MPU_MAILBOX_DB_HI_MASK;
326 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
327 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
328 iowrite32(val, db);
329
330 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000331 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700332 if (status != 0)
333 return status;
334
335 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700336 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
337 val |= (u32)(mbox_mem->dma >> 4) << 2;
338 iowrite32(val, db);
339
Sathya Perla5f0b8492009-07-27 22:52:56 +0000340 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700341 if (status != 0)
342 return status;
343
Sathya Perla5fb379e2009-06-18 00:02:59 +0000344 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000345 if (be_mcc_compl_is_new(compl)) {
346 status = be_mcc_compl_process(adapter, &mbox->compl);
347 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000348 if (status)
349 return status;
350 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000351 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700352 return -1;
353 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000354 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700355}
356
Sathya Perla8788fdc2009-07-27 22:52:03 +0000357static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700358{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000359 u32 sem;
360
361 if (lancer_chip(adapter))
362 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
363 else
364 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700365
366 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
367 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
368 return -1;
369 else
370 return 0;
371}
372
Sathya Perla8788fdc2009-07-27 22:52:03 +0000373int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700374{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000375 u16 stage;
376 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000378 do {
379 status = be_POST_stage_get(adapter, &stage);
380 if (status) {
381 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
382 stage);
383 return -1;
384 } else if (stage != POST_STAGE_ARMFW_RDY) {
385 set_current_state(TASK_INTERRUPTIBLE);
386 schedule_timeout(2 * HZ);
387 timeout += 2;
388 } else {
389 return 0;
390 }
Sathya Perlad938a702010-05-26 00:33:43 -0700391 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700392
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000393 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
394 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700395}
396
397static inline void *embedded_payload(struct be_mcc_wrb *wrb)
398{
399 return wrb->payload.embedded_payload;
400}
401
402static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
403{
404 return &wrb->payload.sgl[0];
405}
406
407/* Don't touch the hdr after it's prepared */
408static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000409 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700410{
411 if (embedded)
412 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
413 else
414 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
415 MCC_WRB_SGE_CNT_SHIFT;
416 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000417 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000418 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700419}
420
421/* Don't touch the hdr after it's prepared */
422static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
423 u8 subsystem, u8 opcode, int cmd_len)
424{
425 req_hdr->opcode = opcode;
426 req_hdr->subsystem = subsystem;
427 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000428 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429}
430
431static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
432 struct be_dma_mem *mem)
433{
434 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
435 u64 dma = (u64)mem->dma;
436
437 for (i = 0; i < buf_pages; i++) {
438 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
439 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
440 dma += PAGE_SIZE_4K;
441 }
442}
443
444/* Converts interrupt delay in microseconds to multiplier value */
445static u32 eq_delay_to_mult(u32 usec_delay)
446{
447#define MAX_INTR_RATE 651042
448 const u32 round = 10;
449 u32 multiplier;
450
451 if (usec_delay == 0)
452 multiplier = 0;
453 else {
454 u32 interrupt_rate = 1000000 / usec_delay;
455 /* Max delay, corresponding to the lowest interrupt rate */
456 if (interrupt_rate == 0)
457 multiplier = 1023;
458 else {
459 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
460 multiplier /= interrupt_rate;
461 /* Round the multiplier to the closest value.*/
462 multiplier = (multiplier + round/2) / round;
463 multiplier = min(multiplier, (u32)1023);
464 }
465 }
466 return multiplier;
467}
468
Sathya Perlab31c50a2009-09-17 10:30:13 -0700469static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700470{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700471 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
472 struct be_mcc_wrb *wrb
473 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
474 memset(wrb, 0, sizeof(*wrb));
475 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700476}
477
Sathya Perlab31c50a2009-09-17 10:30:13 -0700478static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000479{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700480 struct be_queue_info *mccq = &adapter->mcc_obj.q;
481 struct be_mcc_wrb *wrb;
482
Sathya Perla713d03942009-11-22 22:02:45 +0000483 if (atomic_read(&mccq->used) >= mccq->len) {
484 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
485 return NULL;
486 }
487
Sathya Perlab31c50a2009-09-17 10:30:13 -0700488 wrb = queue_head_node(mccq);
489 queue_head_inc(mccq);
490 atomic_inc(&mccq->used);
491 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000492 return wrb;
493}
494
Sathya Perla2243e2e2009-11-22 22:02:03 +0000495/* Tell fw we're about to start firing cmds by writing a
496 * special pattern across the wrb hdr; uses mbox
497 */
498int be_cmd_fw_init(struct be_adapter *adapter)
499{
500 u8 *wrb;
501 int status;
502
Ivan Vecera29849612010-12-14 05:43:19 +0000503 if (mutex_lock_interruptible(&adapter->mbox_lock))
504 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000505
506 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000507 *wrb++ = 0xFF;
508 *wrb++ = 0x12;
509 *wrb++ = 0x34;
510 *wrb++ = 0xFF;
511 *wrb++ = 0xFF;
512 *wrb++ = 0x56;
513 *wrb++ = 0x78;
514 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000515
516 status = be_mbox_notify_wait(adapter);
517
Ivan Vecera29849612010-12-14 05:43:19 +0000518 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000519 return status;
520}
521
522/* Tell fw we're done with firing cmds by writing a
523 * special pattern across the wrb hdr; uses mbox
524 */
525int be_cmd_fw_clean(struct be_adapter *adapter)
526{
527 u8 *wrb;
528 int status;
529
Sathya Perlacf588472010-02-14 21:22:01 +0000530 if (adapter->eeh_err)
531 return -EIO;
532
Ivan Vecera29849612010-12-14 05:43:19 +0000533 if (mutex_lock_interruptible(&adapter->mbox_lock))
534 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000535
536 wrb = (u8 *)wrb_from_mbox(adapter);
537 *wrb++ = 0xFF;
538 *wrb++ = 0xAA;
539 *wrb++ = 0xBB;
540 *wrb++ = 0xFF;
541 *wrb++ = 0xFF;
542 *wrb++ = 0xCC;
543 *wrb++ = 0xDD;
544 *wrb = 0xFF;
545
546 status = be_mbox_notify_wait(adapter);
547
Ivan Vecera29849612010-12-14 05:43:19 +0000548 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000549 return status;
550}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000551int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700552 struct be_queue_info *eq, int eq_delay)
553{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700554 struct be_mcc_wrb *wrb;
555 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556 struct be_dma_mem *q_mem = &eq->dma_mem;
557 int status;
558
Ivan Vecera29849612010-12-14 05:43:19 +0000559 if (mutex_lock_interruptible(&adapter->mbox_lock))
560 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700561
562 wrb = wrb_from_mbox(adapter);
563 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564
Ajit Khaparded744b442009-12-03 06:12:06 +0000565 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700566
567 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
568 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
569
570 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
571
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700572 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
573 /* 4byte eqe*/
574 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
575 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
576 __ilog2_u32(eq->len/256));
577 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
578 eq_delay_to_mult(eq_delay));
579 be_dws_cpu_to_le(req->context, sizeof(req->context));
580
581 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
582
Sathya Perlab31c50a2009-09-17 10:30:13 -0700583 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700584 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700585 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700586 eq->id = le16_to_cpu(resp->eq_id);
587 eq->created = true;
588 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700589
Ivan Vecera29849612010-12-14 05:43:19 +0000590 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591 return status;
592}
593
Sathya Perlab31c50a2009-09-17 10:30:13 -0700594/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000595int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700596 u8 type, bool permanent, u32 if_handle)
597{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700598 struct be_mcc_wrb *wrb;
599 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 int status;
601
Ivan Vecera29849612010-12-14 05:43:19 +0000602 if (mutex_lock_interruptible(&adapter->mbox_lock))
603 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700604
605 wrb = wrb_from_mbox(adapter);
606 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607
Ajit Khaparded744b442009-12-03 06:12:06 +0000608 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
609 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700610
611 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
612 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
613
614 req->type = type;
615 if (permanent) {
616 req->permanent = 1;
617 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700618 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700619 req->permanent = 0;
620 }
621
Sathya Perlab31c50a2009-09-17 10:30:13 -0700622 status = be_mbox_notify_wait(adapter);
623 if (!status) {
624 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700625 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700626 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627
Ivan Vecera29849612010-12-14 05:43:19 +0000628 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700629 return status;
630}
631
Sathya Perlab31c50a2009-09-17 10:30:13 -0700632/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000633int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000634 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700635{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700636 struct be_mcc_wrb *wrb;
637 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700638 int status;
639
Sathya Perlab31c50a2009-09-17 10:30:13 -0700640 spin_lock_bh(&adapter->mcc_lock);
641
642 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000643 if (!wrb) {
644 status = -EBUSY;
645 goto err;
646 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700647 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700648
Ajit Khaparded744b442009-12-03 06:12:06 +0000649 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
650 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651
652 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
653 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
654
Ajit Khapardef8617e02011-02-11 13:36:37 +0000655 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700656 req->if_id = cpu_to_le32(if_id);
657 memcpy(req->mac_address, mac_addr, ETH_ALEN);
658
Sathya Perlab31c50a2009-09-17 10:30:13 -0700659 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660 if (!status) {
661 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
662 *pmac_id = le32_to_cpu(resp->pmac_id);
663 }
664
Sathya Perla713d03942009-11-22 22:02:45 +0000665err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700666 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700667 return status;
668}
669
Sathya Perlab31c50a2009-09-17 10:30:13 -0700670/* Uses synchronous MCCQ */
Ajit Khapardef8617e02011-02-11 13:36:37 +0000671int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700672{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700673 struct be_mcc_wrb *wrb;
674 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700675 int status;
676
Sathya Perlab31c50a2009-09-17 10:30:13 -0700677 spin_lock_bh(&adapter->mcc_lock);
678
679 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000680 if (!wrb) {
681 status = -EBUSY;
682 goto err;
683 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700684 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685
Ajit Khaparded744b442009-12-03 06:12:06 +0000686 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
687 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688
689 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
690 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
691
Ajit Khapardef8617e02011-02-11 13:36:37 +0000692 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693 req->if_id = cpu_to_le32(if_id);
694 req->pmac_id = cpu_to_le32(pmac_id);
695
Sathya Perlab31c50a2009-09-17 10:30:13 -0700696 status = be_mcc_notify_wait(adapter);
697
Sathya Perla713d03942009-11-22 22:02:45 +0000698err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700699 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700 return status;
701}
702
Sathya Perlab31c50a2009-09-17 10:30:13 -0700703/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000704int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705 struct be_queue_info *cq, struct be_queue_info *eq,
706 bool sol_evts, bool no_delay, int coalesce_wm)
707{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 struct be_mcc_wrb *wrb;
709 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700711 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712 int status;
713
Ivan Vecera29849612010-12-14 05:43:19 +0000714 if (mutex_lock_interruptible(&adapter->mbox_lock))
715 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700716
717 wrb = wrb_from_mbox(adapter);
718 req = embedded_payload(wrb);
719 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720
Ajit Khaparded744b442009-12-03 06:12:06 +0000721 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
722 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723
724 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
725 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
726
727 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000728 if (lancer_chip(adapter)) {
729 req->hdr.version = 1;
730 req->page_size = 1; /* 1 for 4K */
731 AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
732 coalesce_wm);
733 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
734 no_delay);
735 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
736 __ilog2_u32(cq->len/256));
737 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
738 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
739 ctxt, 1);
740 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
741 ctxt, eq->id);
742 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
743 } else {
744 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
745 coalesce_wm);
746 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
747 ctxt, no_delay);
748 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
749 __ilog2_u32(cq->len/256));
750 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
751 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
752 ctxt, sol_evts);
753 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
754 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
755 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
756 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700757
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700758 be_dws_cpu_to_le(ctxt, sizeof(req->context));
759
760 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
761
Sathya Perlab31c50a2009-09-17 10:30:13 -0700762 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700763 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700764 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700765 cq->id = le16_to_cpu(resp->cq_id);
766 cq->created = true;
767 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700768
Ivan Vecera29849612010-12-14 05:43:19 +0000769 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000770
771 return status;
772}
773
774static u32 be_encoded_q_len(int q_len)
775{
776 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
777 if (len_encoded == 16)
778 len_encoded = 0;
779 return len_encoded;
780}
781
Sathya Perla8788fdc2009-07-27 22:52:03 +0000782int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000783 struct be_queue_info *mccq,
784 struct be_queue_info *cq)
785{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700786 struct be_mcc_wrb *wrb;
787 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000788 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700789 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000790 int status;
791
Ivan Vecera29849612010-12-14 05:43:19 +0000792 if (mutex_lock_interruptible(&adapter->mbox_lock))
793 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700794
795 wrb = wrb_from_mbox(adapter);
796 req = embedded_payload(wrb);
797 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000798
Ajit Khaparded744b442009-12-03 06:12:06 +0000799 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700800 OPCODE_COMMON_MCC_CREATE_EXT);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000801
802 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700803 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000804
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000805 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000806 if (lancer_chip(adapter)) {
807 req->hdr.version = 1;
808 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000809
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000810 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
811 be_encoded_q_len(mccq->len));
812 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
813 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
814 ctxt, cq->id);
815 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
816 ctxt, 1);
817
818 } else {
819 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
820 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
821 be_encoded_q_len(mccq->len));
822 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
823 }
824
Somnath Koturcc4ce022010-10-21 07:11:14 -0700825 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000826 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000827 be_dws_cpu_to_le(ctxt, sizeof(req->context));
828
829 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
830
Sathya Perlab31c50a2009-09-17 10:30:13 -0700831 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000832 if (!status) {
833 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
834 mccq->id = le16_to_cpu(resp->id);
835 mccq->created = true;
836 }
Ivan Vecera29849612010-12-14 05:43:19 +0000837 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700838
839 return status;
840}
841
Sathya Perla8788fdc2009-07-27 22:52:03 +0000842int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700843 struct be_queue_info *txq,
844 struct be_queue_info *cq)
845{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700846 struct be_mcc_wrb *wrb;
847 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700848 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700849 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700850 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700851
Ivan Vecera29849612010-12-14 05:43:19 +0000852 if (mutex_lock_interruptible(&adapter->mbox_lock))
853 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700854
855 wrb = wrb_from_mbox(adapter);
856 req = embedded_payload(wrb);
857 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858
Ajit Khaparded744b442009-12-03 06:12:06 +0000859 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
860 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700861
862 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
863 sizeof(*req));
864
865 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
866 req->ulp_num = BE_ULP1_NUM;
867 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
868
Sathya Perlab31c50a2009-09-17 10:30:13 -0700869 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
870 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700871 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
872 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
873
874 be_dws_cpu_to_le(ctxt, sizeof(req->context));
875
876 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
877
Sathya Perlab31c50a2009-09-17 10:30:13 -0700878 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700879 if (!status) {
880 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
881 txq->id = le16_to_cpu(resp->cid);
882 txq->created = true;
883 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700884
Ivan Vecera29849612010-12-14 05:43:19 +0000885 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700886
887 return status;
888}
889
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000891int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700893 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700894{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 struct be_mcc_wrb *wrb;
896 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700897 struct be_dma_mem *q_mem = &rxq->dma_mem;
898 int status;
899
Ivan Vecera29849612010-12-14 05:43:19 +0000900 if (mutex_lock_interruptible(&adapter->mbox_lock))
901 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700902
903 wrb = wrb_from_mbox(adapter);
904 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700905
Ajit Khaparded744b442009-12-03 06:12:06 +0000906 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
907 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908
909 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
910 sizeof(*req));
911
912 req->cq_id = cpu_to_le16(cq_id);
913 req->frag_size = fls(frag_size) - 1;
914 req->num_pages = 2;
915 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
916 req->interface_id = cpu_to_le32(if_id);
917 req->max_frame_size = cpu_to_le16(max_frame_size);
918 req->rss_queue = cpu_to_le32(rss);
919
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921 if (!status) {
922 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
923 rxq->id = le16_to_cpu(resp->id);
924 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700925 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700927
Ivan Vecera29849612010-12-14 05:43:19 +0000928 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700929
930 return status;
931}
932
Sathya Perlab31c50a2009-09-17 10:30:13 -0700933/* Generic destroyer function for all types of queues
934 * Uses Mbox
935 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000936int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700937 int queue_type)
938{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939 struct be_mcc_wrb *wrb;
940 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941 u8 subsys = 0, opcode = 0;
942 int status;
943
Sathya Perlacf588472010-02-14 21:22:01 +0000944 if (adapter->eeh_err)
945 return -EIO;
946
Ivan Vecera29849612010-12-14 05:43:19 +0000947 if (mutex_lock_interruptible(&adapter->mbox_lock))
948 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700949
Sathya Perlab31c50a2009-09-17 10:30:13 -0700950 wrb = wrb_from_mbox(adapter);
951 req = embedded_payload(wrb);
952
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953 switch (queue_type) {
954 case QTYPE_EQ:
955 subsys = CMD_SUBSYSTEM_COMMON;
956 opcode = OPCODE_COMMON_EQ_DESTROY;
957 break;
958 case QTYPE_CQ:
959 subsys = CMD_SUBSYSTEM_COMMON;
960 opcode = OPCODE_COMMON_CQ_DESTROY;
961 break;
962 case QTYPE_TXQ:
963 subsys = CMD_SUBSYSTEM_ETH;
964 opcode = OPCODE_ETH_TX_DESTROY;
965 break;
966 case QTYPE_RXQ:
967 subsys = CMD_SUBSYSTEM_ETH;
968 opcode = OPCODE_ETH_RX_DESTROY;
969 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000970 case QTYPE_MCCQ:
971 subsys = CMD_SUBSYSTEM_COMMON;
972 opcode = OPCODE_COMMON_MCC_DESTROY;
973 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000975 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976 }
Ajit Khaparded744b442009-12-03 06:12:06 +0000977
978 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
979
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700980 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
981 req->id = cpu_to_le16(q->id);
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000984
Ivan Vecera29849612010-12-14 05:43:19 +0000985 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700986
987 return status;
988}
989
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990/* Create an rx filtering policy configuration on an i/f
991 * Uses mbox
992 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000993int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000994 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
995 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700996{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700997 struct be_mcc_wrb *wrb;
998 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700999 int status;
1000
Ivan Vecera29849612010-12-14 05:43:19 +00001001 if (mutex_lock_interruptible(&adapter->mbox_lock))
1002 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001003
1004 wrb = wrb_from_mbox(adapter);
1005 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006
Ajit Khaparded744b442009-12-03 06:12:06 +00001007 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1008 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001009
1010 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1011 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
1012
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001013 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001014 req->capability_flags = cpu_to_le32(cap_flags);
1015 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 if (!pmac_invalid)
1018 memcpy(req->mac_addr, mac, ETH_ALEN);
1019
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021 if (!status) {
1022 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1023 *if_handle = le32_to_cpu(resp->interface_id);
1024 if (!pmac_invalid)
1025 *pmac_id = le32_to_cpu(resp->pmac_id);
1026 }
1027
Ivan Vecera29849612010-12-14 05:43:19 +00001028 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001029 return status;
1030}
1031
Sathya Perlab31c50a2009-09-17 10:30:13 -07001032/* Uses mbox */
Ajit Khaparde658681f2011-02-11 13:34:46 +00001033int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001035 struct be_mcc_wrb *wrb;
1036 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001037 int status;
1038
Sathya Perlacf588472010-02-14 21:22:01 +00001039 if (adapter->eeh_err)
1040 return -EIO;
1041
Ivan Vecera29849612010-12-14 05:43:19 +00001042 if (mutex_lock_interruptible(&adapter->mbox_lock))
1043 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001044
1045 wrb = wrb_from_mbox(adapter);
1046 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001047
Ajit Khaparded744b442009-12-03 06:12:06 +00001048 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1049 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001050
1051 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1052 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
1053
Ajit Khaparde658681f2011-02-11 13:34:46 +00001054 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001055 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056
1057 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058
Ivan Vecera29849612010-12-14 05:43:19 +00001059 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060
1061 return status;
1062}
1063
1064/* Get stats is a non embedded command: the request is not embedded inside
1065 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001066 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001068int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001069{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001070 struct be_mcc_wrb *wrb;
1071 struct be_cmd_req_get_stats *req;
1072 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +00001073 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001075 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1076 be_cmd_get_die_temperature(adapter);
1077
Sathya Perlab31c50a2009-09-17 10:30:13 -07001078 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
Sathya Perlab31c50a2009-09-17 10:30:13 -07001080 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001081 if (!wrb) {
1082 status = -EBUSY;
1083 goto err;
1084 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001085 req = nonemb_cmd->va;
1086 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001087
Ajit Khaparded744b442009-12-03 06:12:06 +00001088 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1089 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001090
1091 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1092 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
1093 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1094 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1095 sge->len = cpu_to_le32(nonemb_cmd->size);
1096
Sathya Perlab31c50a2009-09-17 10:30:13 -07001097 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001098 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099
Sathya Perla713d03942009-11-22 22:02:45 +00001100err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001101 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001102 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103}
1104
Sathya Perlab31c50a2009-09-17 10:30:13 -07001105/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001106int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001107 bool *link_up, u8 *mac_speed, u16 *link_speed)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001109 struct be_mcc_wrb *wrb;
1110 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111 int status;
1112
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113 spin_lock_bh(&adapter->mcc_lock);
1114
1115 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001116 if (!wrb) {
1117 status = -EBUSY;
1118 goto err;
1119 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001120 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001121
1122 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001123
Ajit Khaparded744b442009-12-03 06:12:06 +00001124 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1125 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001126
1127 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1128 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
1129
Sathya Perlab31c50a2009-09-17 10:30:13 -07001130 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001131 if (!status) {
1132 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001133 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001134 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001135 *link_speed = le16_to_cpu(resp->link_speed);
1136 *mac_speed = resp->mac_speed;
1137 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001138 }
1139
Sathya Perla713d03942009-11-22 22:02:45 +00001140err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001141 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001142 return status;
1143}
1144
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001145/* Uses synchronous mcc */
1146int be_cmd_get_die_temperature(struct be_adapter *adapter)
1147{
1148 struct be_mcc_wrb *wrb;
1149 struct be_cmd_req_get_cntl_addnl_attribs *req;
1150 int status;
1151
1152 spin_lock_bh(&adapter->mcc_lock);
1153
1154 wrb = wrb_from_mccq(adapter);
1155 if (!wrb) {
1156 status = -EBUSY;
1157 goto err;
1158 }
1159 req = embedded_payload(wrb);
1160
1161 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1162 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
1163
1164 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1165 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
1166
1167 status = be_mcc_notify_wait(adapter);
1168 if (!status) {
1169 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
1170 embedded_payload(wrb);
1171 adapter->drv_stats.be_on_die_temperature =
1172 resp->on_die_temperature;
1173 }
1174 /* If IOCTL fails once, do not bother issuing it again */
1175 else
1176 be_get_temp_freq = 0;
1177
1178err:
1179 spin_unlock_bh(&adapter->mcc_lock);
1180 return status;
1181}
1182
Sathya Perlab31c50a2009-09-17 10:30:13 -07001183/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001184int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001185{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001186 struct be_mcc_wrb *wrb;
1187 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001188 int status;
1189
Ivan Vecera29849612010-12-14 05:43:19 +00001190 if (mutex_lock_interruptible(&adapter->mbox_lock))
1191 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001192
1193 wrb = wrb_from_mbox(adapter);
1194 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001195
Ajit Khaparded744b442009-12-03 06:12:06 +00001196 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1197 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198
1199 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1200 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1201
Sathya Perlab31c50a2009-09-17 10:30:13 -07001202 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001203 if (!status) {
1204 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1205 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1206 }
1207
Ivan Vecera29849612010-12-14 05:43:19 +00001208 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001209 return status;
1210}
1211
Sathya Perlab31c50a2009-09-17 10:30:13 -07001212/* set the EQ delay interval of an EQ to specified value
1213 * Uses async mcc
1214 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001215int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001217 struct be_mcc_wrb *wrb;
1218 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001219 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001220
Sathya Perlab31c50a2009-09-17 10:30:13 -07001221 spin_lock_bh(&adapter->mcc_lock);
1222
1223 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001224 if (!wrb) {
1225 status = -EBUSY;
1226 goto err;
1227 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001228 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229
Ajit Khaparded744b442009-12-03 06:12:06 +00001230 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1231 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001232
1233 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1234 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1235
1236 req->num_eq = cpu_to_le32(1);
1237 req->delay[0].eq_id = cpu_to_le32(eq_id);
1238 req->delay[0].phase = 0;
1239 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1240
Sathya Perlab31c50a2009-09-17 10:30:13 -07001241 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001242
Sathya Perla713d03942009-11-22 22:02:45 +00001243err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001244 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001245 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001246}
1247
Sathya Perlab31c50a2009-09-17 10:30:13 -07001248/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001249int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250 u32 num, bool untagged, bool promiscuous)
1251{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001252 struct be_mcc_wrb *wrb;
1253 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001254 int status;
1255
Sathya Perlab31c50a2009-09-17 10:30:13 -07001256 spin_lock_bh(&adapter->mcc_lock);
1257
1258 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001259 if (!wrb) {
1260 status = -EBUSY;
1261 goto err;
1262 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001263 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001264
Ajit Khaparded744b442009-12-03 06:12:06 +00001265 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1266 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001267
1268 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1269 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1270
1271 req->interface_id = if_id;
1272 req->promiscuous = promiscuous;
1273 req->untagged = untagged;
1274 req->num_vlan = num;
1275 if (!promiscuous) {
1276 memcpy(req->normal_vlan, vtag_array,
1277 req->num_vlan * sizeof(vtag_array[0]));
1278 }
1279
Sathya Perlab31c50a2009-09-17 10:30:13 -07001280 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001281
Sathya Perla713d03942009-11-22 22:02:45 +00001282err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001283 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001284 return status;
1285}
1286
Sathya Perlab31c50a2009-09-17 10:30:13 -07001287/* Uses MCC for this command as it may be called in BH context
1288 * Uses synchronous mcc
1289 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001290int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001291{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001292 struct be_mcc_wrb *wrb;
1293 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001294 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001295
Sathya Perla8788fdc2009-07-27 22:52:03 +00001296 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001297
Sathya Perlab31c50a2009-09-17 10:30:13 -07001298 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001299 if (!wrb) {
1300 status = -EBUSY;
1301 goto err;
1302 }
Sathya Perla6ac7b682009-06-18 00:05:54 +00001303 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001304
Ajit Khaparded744b442009-12-03 06:12:06 +00001305 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306
1307 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1308 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1309
Sathya Perla69d7ce72010-04-11 22:35:27 +00001310 /* In FW versions X.102.149/X.101.487 and later,
1311 * the port setting associated only with the
1312 * issuing pci function will take effect
1313 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001314 if (port_num)
1315 req->port1_promiscuous = en;
1316 else
1317 req->port0_promiscuous = en;
1318
Sathya Perlab31c50a2009-09-17 10:30:13 -07001319 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001320
Sathya Perla713d03942009-11-22 22:02:45 +00001321err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001322 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001323 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001324}
1325
Sathya Perla6ac7b682009-06-18 00:05:54 +00001326/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001327 * Uses MCC for this command as it may be called in BH context
Sathya Perla6ac7b682009-06-18 00:05:54 +00001328 * (mc == NULL) => multicast promiscous
1329 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001330int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001331 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001332{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001333 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001334 struct be_cmd_req_mcast_mac_config *req = mem->va;
1335 struct be_sge *sge;
1336 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337
Sathya Perla8788fdc2009-07-27 22:52:03 +00001338 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001339
Sathya Perlab31c50a2009-09-17 10:30:13 -07001340 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001341 if (!wrb) {
1342 status = -EBUSY;
1343 goto err;
1344 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001345 sge = nonembedded_sgl(wrb);
1346 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001347
Ajit Khaparded744b442009-12-03 06:12:06 +00001348 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1349 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001350 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1351 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1352 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353
1354 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1355 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1356
1357 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001358 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001359 int i;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001360 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001361
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001362 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001363
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001364 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001365 netdev_for_each_mc_addr(ha, netdev)
Joe Jin408cc292010-12-06 03:00:59 +00001366 memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001367 } else {
1368 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369 }
1370
Sathya Perlae7b909a2009-11-22 22:01:10 +00001371 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372
Sathya Perla713d03942009-11-22 22:02:45 +00001373err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001374 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001375 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001376}
1377
Sathya Perlab31c50a2009-09-17 10:30:13 -07001378/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001379int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001381 struct be_mcc_wrb *wrb;
1382 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383 int status;
1384
Sathya Perlab31c50a2009-09-17 10:30:13 -07001385 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001386
Sathya Perlab31c50a2009-09-17 10:30:13 -07001387 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001388 if (!wrb) {
1389 status = -EBUSY;
1390 goto err;
1391 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001392 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393
Ajit Khaparded744b442009-12-03 06:12:06 +00001394 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1395 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396
1397 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1398 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1399
1400 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1401 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1402
Sathya Perlab31c50a2009-09-17 10:30:13 -07001403 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001404
Sathya Perla713d03942009-11-22 22:02:45 +00001405err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001406 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001407 return status;
1408}
1409
Sathya Perlab31c50a2009-09-17 10:30:13 -07001410/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001411int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001412{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001413 struct be_mcc_wrb *wrb;
1414 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415 int status;
1416
Sathya Perlab31c50a2009-09-17 10:30:13 -07001417 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001418
Sathya Perlab31c50a2009-09-17 10:30:13 -07001419 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001420 if (!wrb) {
1421 status = -EBUSY;
1422 goto err;
1423 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001424 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001425
Ajit Khaparded744b442009-12-03 06:12:06 +00001426 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1427 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001428
1429 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1430 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1431
Sathya Perlab31c50a2009-09-17 10:30:13 -07001432 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001433 if (!status) {
1434 struct be_cmd_resp_get_flow_control *resp =
1435 embedded_payload(wrb);
1436 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1437 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1438 }
1439
Sathya Perla713d03942009-11-22 22:02:45 +00001440err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001441 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442 return status;
1443}
1444
Sathya Perlab31c50a2009-09-17 10:30:13 -07001445/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001446int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1447 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001448{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001449 struct be_mcc_wrb *wrb;
1450 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001451 int status;
1452
Ivan Vecera29849612010-12-14 05:43:19 +00001453 if (mutex_lock_interruptible(&adapter->mbox_lock))
1454 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001455
Sathya Perlab31c50a2009-09-17 10:30:13 -07001456 wrb = wrb_from_mbox(adapter);
1457 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001458
Ajit Khaparded744b442009-12-03 06:12:06 +00001459 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1460 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461
1462 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1463 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1464
Sathya Perlab31c50a2009-09-17 10:30:13 -07001465 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466 if (!status) {
1467 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1468 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001469 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001470 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001471 }
1472
Ivan Vecera29849612010-12-14 05:43:19 +00001473 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474 return status;
1475}
sarveshwarb14074ea2009-08-05 13:05:24 -07001476
Sathya Perlab31c50a2009-09-17 10:30:13 -07001477/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001478int be_cmd_reset_function(struct be_adapter *adapter)
1479{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001480 struct be_mcc_wrb *wrb;
1481 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001482 int status;
1483
Ivan Vecera29849612010-12-14 05:43:19 +00001484 if (mutex_lock_interruptible(&adapter->mbox_lock))
1485 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001486
Sathya Perlab31c50a2009-09-17 10:30:13 -07001487 wrb = wrb_from_mbox(adapter);
1488 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001489
Ajit Khaparded744b442009-12-03 06:12:06 +00001490 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1491 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001492
1493 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1494 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1495
Sathya Perlab31c50a2009-09-17 10:30:13 -07001496 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001497
Ivan Vecera29849612010-12-14 05:43:19 +00001498 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001499 return status;
1500}
Ajit Khaparde84517482009-09-04 03:12:16 +00001501
Sathya Perla3abcded2010-10-03 22:12:27 -07001502int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1503{
1504 struct be_mcc_wrb *wrb;
1505 struct be_cmd_req_rss_config *req;
1506 u32 myhash[10];
1507 int status;
1508
Ivan Vecera29849612010-12-14 05:43:19 +00001509 if (mutex_lock_interruptible(&adapter->mbox_lock))
1510 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001511
1512 wrb = wrb_from_mbox(adapter);
1513 req = embedded_payload(wrb);
1514
1515 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1516 OPCODE_ETH_RSS_CONFIG);
1517
1518 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1519 OPCODE_ETH_RSS_CONFIG, sizeof(*req));
1520
1521 req->if_id = cpu_to_le32(adapter->if_handle);
1522 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1523 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1524 memcpy(req->cpu_table, rsstable, table_size);
1525 memcpy(req->hash, myhash, sizeof(myhash));
1526 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1527
1528 status = be_mbox_notify_wait(adapter);
1529
Ivan Vecera29849612010-12-14 05:43:19 +00001530 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001531 return status;
1532}
1533
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001534/* Uses sync mcc */
1535int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1536 u8 bcn, u8 sts, u8 state)
1537{
1538 struct be_mcc_wrb *wrb;
1539 struct be_cmd_req_enable_disable_beacon *req;
1540 int status;
1541
1542 spin_lock_bh(&adapter->mcc_lock);
1543
1544 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001545 if (!wrb) {
1546 status = -EBUSY;
1547 goto err;
1548 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001549 req = embedded_payload(wrb);
1550
Ajit Khaparded744b442009-12-03 06:12:06 +00001551 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1552 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001553
1554 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1555 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1556
1557 req->port_num = port_num;
1558 req->beacon_state = state;
1559 req->beacon_duration = bcn;
1560 req->status_duration = sts;
1561
1562 status = be_mcc_notify_wait(adapter);
1563
Sathya Perla713d03942009-11-22 22:02:45 +00001564err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001565 spin_unlock_bh(&adapter->mcc_lock);
1566 return status;
1567}
1568
1569/* Uses sync mcc */
1570int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1571{
1572 struct be_mcc_wrb *wrb;
1573 struct be_cmd_req_get_beacon_state *req;
1574 int status;
1575
1576 spin_lock_bh(&adapter->mcc_lock);
1577
1578 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001579 if (!wrb) {
1580 status = -EBUSY;
1581 goto err;
1582 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001583 req = embedded_payload(wrb);
1584
Ajit Khaparded744b442009-12-03 06:12:06 +00001585 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1586 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001587
1588 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1589 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1590
1591 req->port_num = port_num;
1592
1593 status = be_mcc_notify_wait(adapter);
1594 if (!status) {
1595 struct be_cmd_resp_get_beacon_state *resp =
1596 embedded_payload(wrb);
1597 *state = resp->beacon_state;
1598 }
1599
Sathya Perla713d03942009-11-22 22:02:45 +00001600err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001601 spin_unlock_bh(&adapter->mcc_lock);
1602 return status;
1603}
1604
Ajit Khaparde84517482009-09-04 03:12:16 +00001605int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1606 u32 flash_type, u32 flash_opcode, u32 buf_size)
1607{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001608 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001609 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001610 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001611 int status;
1612
Sathya Perlab31c50a2009-09-17 10:30:13 -07001613 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001614 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001615
1616 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001617 if (!wrb) {
1618 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001619 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001620 }
1621 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001622 sge = nonembedded_sgl(wrb);
1623
Ajit Khaparded744b442009-12-03 06:12:06 +00001624 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1625 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001626 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001627
1628 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1629 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1630 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1631 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1632 sge->len = cpu_to_le32(cmd->size);
1633
1634 req->params.op_type = cpu_to_le32(flash_type);
1635 req->params.op_code = cpu_to_le32(flash_opcode);
1636 req->params.data_buf_size = cpu_to_le32(buf_size);
1637
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001638 be_mcc_notify(adapter);
1639 spin_unlock_bh(&adapter->mcc_lock);
1640
1641 if (!wait_for_completion_timeout(&adapter->flash_compl,
1642 msecs_to_jiffies(12000)))
1643 status = -1;
1644 else
1645 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001646
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001647 return status;
1648
1649err_unlock:
1650 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001651 return status;
1652}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001653
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001654int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1655 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001656{
1657 struct be_mcc_wrb *wrb;
1658 struct be_cmd_write_flashrom *req;
1659 int status;
1660
1661 spin_lock_bh(&adapter->mcc_lock);
1662
1663 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001664 if (!wrb) {
1665 status = -EBUSY;
1666 goto err;
1667 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001668 req = embedded_payload(wrb);
1669
Ajit Khaparded744b442009-12-03 06:12:06 +00001670 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1671 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001672
1673 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1674 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1675
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001676 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001677 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001678 req->params.offset = cpu_to_le32(offset);
1679 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001680
1681 status = be_mcc_notify_wait(adapter);
1682 if (!status)
1683 memcpy(flashed_crc, req->params.data_buf, 4);
1684
Sathya Perla713d03942009-11-22 22:02:45 +00001685err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001686 spin_unlock_bh(&adapter->mcc_lock);
1687 return status;
1688}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001689
Dan Carpenterc196b022010-05-26 04:47:39 +00001690int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001691 struct be_dma_mem *nonemb_cmd)
1692{
1693 struct be_mcc_wrb *wrb;
1694 struct be_cmd_req_acpi_wol_magic_config *req;
1695 struct be_sge *sge;
1696 int status;
1697
1698 spin_lock_bh(&adapter->mcc_lock);
1699
1700 wrb = wrb_from_mccq(adapter);
1701 if (!wrb) {
1702 status = -EBUSY;
1703 goto err;
1704 }
1705 req = nonemb_cmd->va;
1706 sge = nonembedded_sgl(wrb);
1707
1708 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1709 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1710
1711 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1712 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1713 memcpy(req->magic_mac, mac, ETH_ALEN);
1714
1715 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1716 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1717 sge->len = cpu_to_le32(nonemb_cmd->size);
1718
1719 status = be_mcc_notify_wait(adapter);
1720
1721err:
1722 spin_unlock_bh(&adapter->mcc_lock);
1723 return status;
1724}
Suresh Rff33a6e2009-12-03 16:15:52 -08001725
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001726int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1727 u8 loopback_type, u8 enable)
1728{
1729 struct be_mcc_wrb *wrb;
1730 struct be_cmd_req_set_lmode *req;
1731 int status;
1732
1733 spin_lock_bh(&adapter->mcc_lock);
1734
1735 wrb = wrb_from_mccq(adapter);
1736 if (!wrb) {
1737 status = -EBUSY;
1738 goto err;
1739 }
1740
1741 req = embedded_payload(wrb);
1742
1743 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1744 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1745
1746 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1747 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1748 sizeof(*req));
1749
1750 req->src_port = port_num;
1751 req->dest_port = port_num;
1752 req->loopback_type = loopback_type;
1753 req->loopback_state = enable;
1754
1755 status = be_mcc_notify_wait(adapter);
1756err:
1757 spin_unlock_bh(&adapter->mcc_lock);
1758 return status;
1759}
1760
Suresh Rff33a6e2009-12-03 16:15:52 -08001761int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1762 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1763{
1764 struct be_mcc_wrb *wrb;
1765 struct be_cmd_req_loopback_test *req;
1766 int status;
1767
1768 spin_lock_bh(&adapter->mcc_lock);
1769
1770 wrb = wrb_from_mccq(adapter);
1771 if (!wrb) {
1772 status = -EBUSY;
1773 goto err;
1774 }
1775
1776 req = embedded_payload(wrb);
1777
1778 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1779 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1780
1781 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1782 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sathya Perla3ffd0512010-06-01 00:19:33 -07001783 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08001784
1785 req->pattern = cpu_to_le64(pattern);
1786 req->src_port = cpu_to_le32(port_num);
1787 req->dest_port = cpu_to_le32(port_num);
1788 req->pkt_size = cpu_to_le32(pkt_size);
1789 req->num_pkts = cpu_to_le32(num_pkts);
1790 req->loopback_type = cpu_to_le32(loopback_type);
1791
1792 status = be_mcc_notify_wait(adapter);
1793 if (!status) {
1794 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1795 status = le32_to_cpu(resp->status);
1796 }
1797
1798err:
1799 spin_unlock_bh(&adapter->mcc_lock);
1800 return status;
1801}
1802
1803int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1804 u32 byte_cnt, struct be_dma_mem *cmd)
1805{
1806 struct be_mcc_wrb *wrb;
1807 struct be_cmd_req_ddrdma_test *req;
1808 struct be_sge *sge;
1809 int status;
1810 int i, j = 0;
1811
1812 spin_lock_bh(&adapter->mcc_lock);
1813
1814 wrb = wrb_from_mccq(adapter);
1815 if (!wrb) {
1816 status = -EBUSY;
1817 goto err;
1818 }
1819 req = cmd->va;
1820 sge = nonembedded_sgl(wrb);
1821 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1822 OPCODE_LOWLEVEL_HOST_DDR_DMA);
1823 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1824 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
1825
1826 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1827 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1828 sge->len = cpu_to_le32(cmd->size);
1829
1830 req->pattern = cpu_to_le64(pattern);
1831 req->byte_count = cpu_to_le32(byte_cnt);
1832 for (i = 0; i < byte_cnt; i++) {
1833 req->snd_buff[i] = (u8)(pattern >> (j*8));
1834 j++;
1835 if (j > 7)
1836 j = 0;
1837 }
1838
1839 status = be_mcc_notify_wait(adapter);
1840
1841 if (!status) {
1842 struct be_cmd_resp_ddrdma_test *resp;
1843 resp = cmd->va;
1844 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
1845 resp->snd_err) {
1846 status = -1;
1847 }
1848 }
1849
1850err:
1851 spin_unlock_bh(&adapter->mcc_lock);
1852 return status;
1853}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001854
Dan Carpenterc196b022010-05-26 04:47:39 +00001855int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001856 struct be_dma_mem *nonemb_cmd)
1857{
1858 struct be_mcc_wrb *wrb;
1859 struct be_cmd_req_seeprom_read *req;
1860 struct be_sge *sge;
1861 int status;
1862
1863 spin_lock_bh(&adapter->mcc_lock);
1864
1865 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00001866 if (!wrb) {
1867 status = -EBUSY;
1868 goto err;
1869 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001870 req = nonemb_cmd->va;
1871 sge = nonembedded_sgl(wrb);
1872
1873 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1874 OPCODE_COMMON_SEEPROM_READ);
1875
1876 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1877 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
1878
1879 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1880 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1881 sge->len = cpu_to_le32(nonemb_cmd->size);
1882
1883 status = be_mcc_notify_wait(adapter);
1884
Ajit Khapardee45ff012011-02-04 17:18:28 +00001885err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001886 spin_unlock_bh(&adapter->mcc_lock);
1887 return status;
1888}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001889
1890int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
1891{
1892 struct be_mcc_wrb *wrb;
1893 struct be_cmd_req_get_phy_info *req;
1894 struct be_sge *sge;
1895 int status;
1896
1897 spin_lock_bh(&adapter->mcc_lock);
1898
1899 wrb = wrb_from_mccq(adapter);
1900 if (!wrb) {
1901 status = -EBUSY;
1902 goto err;
1903 }
1904
1905 req = cmd->va;
1906 sge = nonembedded_sgl(wrb);
1907
1908 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1909 OPCODE_COMMON_GET_PHY_DETAILS);
1910
1911 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1912 OPCODE_COMMON_GET_PHY_DETAILS,
1913 sizeof(*req));
1914
1915 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1916 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1917 sge->len = cpu_to_le32(cmd->size);
1918
1919 status = be_mcc_notify_wait(adapter);
1920err:
1921 spin_unlock_bh(&adapter->mcc_lock);
1922 return status;
1923}
Ajit Khapardee1d18732010-07-23 01:52:13 +00001924
1925int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
1926{
1927 struct be_mcc_wrb *wrb;
1928 struct be_cmd_req_set_qos *req;
1929 int status;
1930
1931 spin_lock_bh(&adapter->mcc_lock);
1932
1933 wrb = wrb_from_mccq(adapter);
1934 if (!wrb) {
1935 status = -EBUSY;
1936 goto err;
1937 }
1938
1939 req = embedded_payload(wrb);
1940
1941 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1942 OPCODE_COMMON_SET_QOS);
1943
1944 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1945 OPCODE_COMMON_SET_QOS, sizeof(*req));
1946
1947 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00001948 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
1949 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001950
1951 status = be_mcc_notify_wait(adapter);
1952
1953err:
1954 spin_unlock_bh(&adapter->mcc_lock);
1955 return status;
1956}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001957
1958int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
1959{
1960 struct be_mcc_wrb *wrb;
1961 struct be_cmd_req_cntl_attribs *req;
1962 struct be_cmd_resp_cntl_attribs *resp;
1963 struct be_sge *sge;
1964 int status;
1965 int payload_len = max(sizeof(*req), sizeof(*resp));
1966 struct mgmt_controller_attrib *attribs;
1967 struct be_dma_mem attribs_cmd;
1968
1969 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
1970 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
1971 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
1972 &attribs_cmd.dma);
1973 if (!attribs_cmd.va) {
1974 dev_err(&adapter->pdev->dev,
1975 "Memory allocation failure\n");
1976 return -ENOMEM;
1977 }
1978
1979 if (mutex_lock_interruptible(&adapter->mbox_lock))
1980 return -1;
1981
1982 wrb = wrb_from_mbox(adapter);
1983 if (!wrb) {
1984 status = -EBUSY;
1985 goto err;
1986 }
1987 req = attribs_cmd.va;
1988 sge = nonembedded_sgl(wrb);
1989
1990 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
1991 OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
1992 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1993 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
1994 sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
1995 sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
1996 sge->len = cpu_to_le32(attribs_cmd.size);
1997
1998 status = be_mbox_notify_wait(adapter);
1999 if (!status) {
2000 attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
2001 sizeof(struct be_cmd_resp_hdr));
2002 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2003 }
2004
2005err:
2006 mutex_unlock(&adapter->mbox_lock);
2007 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2008 attribs_cmd.dma);
2009 return status;
2010}