blob: e80fc38141b57c5d00b0221fc2cd7c66dfe275dc [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Marek Olšák7ca24cf2017-09-12 22:42:14 +020028#include <linux/sync_file.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040029#include <drm/drmP.h>
30#include <drm/amdgpu_drm.h>
Dave Airlie660e8552017-03-13 22:18:15 +000031#include <drm/drm_syncobj.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include "amdgpu.h"
33#include "amdgpu_trace.h"
34
Christian König91acbeb2015-12-14 16:42:31 +010035static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020036 struct drm_amdgpu_cs_chunk_fence *data,
37 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010038{
39 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +020040 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +010041
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010042 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +010043 if (gobj == NULL)
44 return -EINVAL;
45
Christian König758ac172016-05-06 22:14:00 +020046 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +010047 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +010050 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +020051
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
54 return -EINVAL;
55
Christian König758ac172016-05-06 22:14:00 +020056 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +010057
Cihangir Akturkf62facc2017-08-03 14:58:16 +030058 drm_gem_object_put_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +020059
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
62 return -EINVAL;
63 }
64
Christian König91acbeb2015-12-14 16:42:31 +010065 return 0;
66}
67
Alex Xie9211c782017-06-20 16:35:04 -040068static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040069{
Christian König4c0b2422016-02-01 11:20:37 +010070 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +080071 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040072 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +030074 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +010075 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +020076 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +030077 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +030078 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
Dan Carpenter1d263472015-09-23 13:59:28 +030080 if (cs->in.num_chunks == 0)
81 return 0;
82
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
84 if (!chunk_array)
85 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086
Christian König3cb485f2015-05-11 15:34:59 +020087 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
88 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +030089 ret = -EINVAL;
90 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +020091 }
Dan Carpenter1d263472015-09-23 13:59:28 +030092
Monk Liu7716ea52017-10-17 12:08:02 +080093 /* skip guilty context job */
94 if (atomic_read(&p->ctx->guilty) == 1) {
95 ret = -ECANCELED;
96 goto free_chunk;
97 }
98
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -040099 mutex_lock(&p->ctx->lock);
100
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400101 /* get chunks */
Christian König7ecc2452017-07-26 17:02:52 +0200102 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103 if (copy_from_user(chunk_array, chunk_array_user,
104 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300105 ret = -EFAULT;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400106 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400107 }
108
109 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800110 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400111 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300112 if (!p->chunks) {
113 ret = -ENOMEM;
Andrey Grodzovsky26eedf62017-10-11 17:02:02 -0400114 goto free_chunk;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115 }
116
117 for (i = 0; i < p->nchunks; i++) {
118 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
119 struct drm_amdgpu_cs_chunk user_chunk;
120 uint32_t __user *cdata;
121
Christian König7ecc2452017-07-26 17:02:52 +0200122 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (copy_from_user(&user_chunk, chunk_ptr,
124 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300125 ret = -EFAULT;
126 i--;
127 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400128 }
129 p->chunks[i].chunk_id = user_chunk.chunk_id;
130 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 size = p->chunks[i].length_dw;
Christian König7ecc2452017-07-26 17:02:52 +0200133 cdata = u64_to_user_ptr(user_chunk.chunk_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134
Michal Hocko20981052017-05-17 14:23:12 +0200135 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400136 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300137 ret = -ENOMEM;
138 i--;
139 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141 size *= sizeof(uint32_t);
142 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300143 ret = -EFAULT;
144 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400145 }
146
Christian König9a5e8fb2015-06-23 17:07:03 +0200147 switch (p->chunks[i].chunk_id) {
148 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100149 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200150 break;
151
152 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100154 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300155 ret = -EINVAL;
156 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400157 }
Christian König91acbeb2015-12-14 16:42:31 +0100158
Christian König758ac172016-05-06 22:14:00 +0200159 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
160 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100161 if (ret)
162 goto free_partial_kdata;
163
Christian König9a5e8fb2015-06-23 17:07:03 +0200164 break;
165
Christian König2b48d322015-06-19 17:31:29 +0200166 case AMDGPU_CHUNK_ID_DEPENDENCIES:
Dave Airlie660e8552017-03-13 22:18:15 +0000167 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
168 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
Christian König2b48d322015-06-19 17:31:29 +0200169 break;
170
Christian König9a5e8fb2015-06-23 17:07:03 +0200171 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300172 ret = -EINVAL;
173 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 }
175 }
176
Monk Liuc5637832016-04-19 20:11:32 +0800177 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100178 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100179 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180
Christian Könige55f2b62017-10-09 15:18:43 +0200181 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
182 ret = -ECANCELED;
183 goto free_all_kdata;
184 }
Christian König14e47f92017-10-09 15:04:41 +0200185
Christian Königb5f5acb2016-06-29 13:26:41 +0200186 if (p->uf_entry.robj)
187 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300189 return 0;
190
191free_all_kdata:
192 i = p->nchunks - 1;
193free_partial_kdata:
194 for (; i >= 0; i--)
Michal Hocko20981052017-05-17 14:23:12 +0200195 kvfree(p->chunks[i].kdata);
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000197 p->chunks = NULL;
198 p->nchunks = 0;
Dan Carpenter1d263472015-09-23 13:59:28 +0300199free_chunk:
200 kfree(chunk_array);
201
202 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400203}
204
Marek Olšák95844d22016-08-17 23:49:27 +0200205/* Convert microseconds to bytes. */
206static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
207{
208 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
209 return 0;
210
211 /* Since accum_us is incremented by a million per second, just
212 * multiply it by the number of MB/s to get the number of bytes.
213 */
214 return us << adev->mm_stats.log2_max_MBps;
215}
216
217static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
218{
219 if (!adev->mm_stats.log2_max_MBps)
220 return 0;
221
222 return bytes >> adev->mm_stats.log2_max_MBps;
223}
224
225/* Returns how many bytes TTM can move right now. If no bytes can be moved,
226 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
227 * which means it can go over the threshold once. If that happens, the driver
228 * will be in debt and no other buffer migrations can be done until that debt
229 * is repaid.
230 *
231 * This approach allows moving a buffer of any size (it's important to allow
232 * that).
233 *
234 * The currency is simply time in microseconds and it increases as the clock
235 * ticks. The accumulated microseconds (us) are converted to bytes and
236 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237 */
John Brooks00f06b22017-06-27 22:33:18 -0400238static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
239 u64 *max_bytes,
240 u64 *max_vis_bytes)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400241{
Marek Olšák95844d22016-08-17 23:49:27 +0200242 s64 time_us, increment_us;
Marek Olšák95844d22016-08-17 23:49:27 +0200243 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400244
Marek Olšák95844d22016-08-17 23:49:27 +0200245 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
246 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400247 *
Marek Olšák95844d22016-08-17 23:49:27 +0200248 * It means that in order to get full max MBps, at least 5 IBs per
249 * second must be submitted and not more than 200ms apart from each
250 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 */
Marek Olšák95844d22016-08-17 23:49:27 +0200252 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253
John Brooks00f06b22017-06-27 22:33:18 -0400254 if (!adev->mm_stats.log2_max_MBps) {
255 *max_bytes = 0;
256 *max_vis_bytes = 0;
257 return;
258 }
Marek Olšák95844d22016-08-17 23:49:27 +0200259
260 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
Christian König3c848bb2017-08-07 17:46:49 +0200261 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
Marek Olšák95844d22016-08-17 23:49:27 +0200262 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
263
264 spin_lock(&adev->mm_stats.lock);
265
266 /* Increase the amount of accumulated us. */
267 time_us = ktime_to_us(ktime_get());
268 increment_us = time_us - adev->mm_stats.last_update_us;
269 adev->mm_stats.last_update_us = time_us;
270 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
271 us_upper_bound);
272
273 /* This prevents the short period of low performance when the VRAM
274 * usage is low and the driver is in debt or doesn't have enough
275 * accumulated us to fill VRAM quickly.
276 *
277 * The situation can occur in these cases:
278 * - a lot of VRAM is freed by userspace
279 * - the presence of a big buffer causes a lot of evictions
280 * (solution: split buffers into smaller ones)
281 *
282 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
283 * accum_us to a positive number.
284 */
285 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
286 s64 min_us;
287
288 /* Be more aggresive on dGPUs. Try to fill a portion of free
289 * VRAM now.
290 */
291 if (!(adev->flags & AMD_IS_APU))
292 min_us = bytes_to_us(adev, free_vram / 4);
293 else
294 min_us = 0; /* Reset accum_us on APUs. */
295
296 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
297 }
298
John Brooks00f06b22017-06-27 22:33:18 -0400299 /* This is set to 0 if the driver is in debt to disallow (optional)
Marek Olšák95844d22016-08-17 23:49:27 +0200300 * buffer moves.
301 */
John Brooks00f06b22017-06-27 22:33:18 -0400302 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
303
304 /* Do the same for visible VRAM if half of it is free */
305 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
306 u64 total_vis_vram = adev->mc.visible_vram_size;
Christian König3c848bb2017-08-07 17:46:49 +0200307 u64 used_vis_vram =
308 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
John Brooks00f06b22017-06-27 22:33:18 -0400309
310 if (used_vis_vram < total_vis_vram) {
311 u64 free_vis_vram = total_vis_vram - used_vis_vram;
312 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
313 increment_us, us_upper_bound);
314
315 if (free_vis_vram >= total_vis_vram / 2)
316 adev->mm_stats.accum_us_vis =
317 max(bytes_to_us(adev, free_vis_vram / 2),
318 adev->mm_stats.accum_us_vis);
319 }
320
321 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
322 } else {
323 *max_vis_bytes = 0;
324 }
Marek Olšák95844d22016-08-17 23:49:27 +0200325
326 spin_unlock(&adev->mm_stats.lock);
Marek Olšák95844d22016-08-17 23:49:27 +0200327}
328
329/* Report how many bytes have really been moved for the last command
330 * submission. This can result in a debt that can stop buffer migrations
331 * temporarily.
332 */
John Brooks00f06b22017-06-27 22:33:18 -0400333void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
334 u64 num_vis_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200335{
336 spin_lock(&adev->mm_stats.lock);
337 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
John Brooks00f06b22017-06-27 22:33:18 -0400338 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
Marek Olšák95844d22016-08-17 23:49:27 +0200339 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400340}
341
Chunming Zhou14fd8332016-08-04 13:05:46 +0800342static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
343 struct amdgpu_bo *bo)
344{
Christian Königa7d64de2016-09-15 14:58:48 +0200345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Roger He92518592017-12-08 13:31:52 +0800346 struct ttm_operation_ctx ctx = {
347 .interruptible = true,
348 .no_wait_gpu = false,
349 .allow_reserved_eviction = false,
350 .resv = bo->tbo.resv
351 };
Chunming Zhou14fd8332016-08-04 13:05:46 +0800352 uint32_t domain;
353 int r;
354
355 if (bo->pin_count)
356 return 0;
357
Marek Olšák95844d22016-08-17 23:49:27 +0200358 /* Don't move this buffer if we have depleted our allowance
359 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800360 */
John Brooks00f06b22017-06-27 22:33:18 -0400361 if (p->bytes_moved < p->bytes_moved_threshold) {
362 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
363 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
364 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
365 * visible VRAM if we've depleted our allowance to do
366 * that.
367 */
368 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
Kent Russell6d7d9c52017-08-08 07:58:01 -0400369 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400370 else
371 domain = bo->allowed_domains;
372 } else {
Kent Russell6d7d9c52017-08-08 07:58:01 -0400373 domain = bo->preferred_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400374 }
375 } else {
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 domain = bo->allowed_domains;
John Brooks00f06b22017-06-27 22:33:18 -0400377 }
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378
379retry:
380 amdgpu_ttm_placement_from_domain(bo, domain);
Christian König19be5572017-04-12 14:24:39 +0200381 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König6af046d2017-04-27 18:20:47 +0200382
383 p->bytes_moved += ctx.bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400384 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
385 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
386 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
Christian König6af046d2017-04-27 18:20:47 +0200387 p->bytes_moved_vis += ctx.bytes_moved;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800388
Christian König1abdc3d2016-08-31 17:28:11 +0200389 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
390 domain = bo->allowed_domains;
391 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800392 }
393
394 return r;
395}
396
Christian König662bfa62016-09-01 12:13:18 +0200397/* Last resort, try to evict something from the current working set */
398static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200399 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200400{
Christian Königf7da30d2016-09-28 12:03:04 +0200401 uint32_t domain = validated->allowed_domains;
Christian König19be5572017-04-12 14:24:39 +0200402 struct ttm_operation_ctx ctx = { true, false };
Christian König662bfa62016-09-01 12:13:18 +0200403 int r;
404
405 if (!p->evictable)
406 return false;
407
408 for (;&p->evictable->tv.head != &p->validated;
409 p->evictable = list_prev_entry(p->evictable, tv.head)) {
410
411 struct amdgpu_bo_list_entry *candidate = p->evictable;
412 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200413 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
John Brooks00f06b22017-06-27 22:33:18 -0400414 u64 initial_bytes_moved, bytes_moved;
415 bool update_bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +0200416 uint32_t other;
417
418 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200419 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200420 break;
421
Christian König6edc6912017-11-24 11:39:30 +0100422 /* We can't move pinned BOs here */
423 if (bo->pin_count)
424 continue;
425
Christian König662bfa62016-09-01 12:13:18 +0200426 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
427
428 /* Check if this BO is in one of the domains we need space for */
429 if (!(other & domain))
430 continue;
431
432 /* Check if we can move this BO somewhere else */
433 other = bo->allowed_domains & ~domain;
434 if (!other)
435 continue;
436
437 /* Good we can try to move this BO somewhere else */
438 amdgpu_ttm_placement_from_domain(bo, other);
John Brooks00f06b22017-06-27 22:33:18 -0400439 update_bytes_moved_vis =
440 adev->mc.visible_vram_size < adev->mc.real_vram_size &&
441 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
442 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200443 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König19be5572017-04-12 14:24:39 +0200444 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
John Brooks00f06b22017-06-27 22:33:18 -0400445 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200446 initial_bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -0400447 p->bytes_moved += bytes_moved;
448 if (update_bytes_moved_vis)
449 p->bytes_moved_vis += bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +0200450
451 if (unlikely(r))
452 break;
453
454 p->evictable = list_prev_entry(p->evictable, tv.head);
455 list_move(&candidate->tv.head, &p->validated);
456
457 return true;
458 }
459
460 return false;
461}
462
Christian Königf7da30d2016-09-28 12:03:04 +0200463static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
464{
465 struct amdgpu_cs_parser *p = param;
466 int r;
467
468 do {
469 r = amdgpu_cs_bo_validate(p, bo);
470 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
471 if (r)
472 return r;
473
474 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500475 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200476
477 return r;
478}
479
Baoyou Xie761c2e82016-09-03 13:57:14 +0800480static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200481 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400482{
Christian König19be5572017-04-12 14:24:39 +0200483 struct ttm_operation_ctx ctx = { true, false };
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400484 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485 int r;
486
Christian Königa5b75052015-09-03 16:40:39 +0200487 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100488 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100489 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100490 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400491
Christian Königcc325d12016-02-08 11:08:35 +0100492 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
493 if (usermm && usermm != current->mm)
494 return -EPERM;
495
Christian König2f568db2016-02-23 12:36:59 +0100496 /* Check if we have user pages and nobody bound the BO already */
Christian Königca666a32017-09-05 14:30:05 +0200497 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
498 lobj->user_pages) {
Christian König1b0c0f92017-09-05 14:36:44 +0200499 amdgpu_ttm_placement_from_domain(bo,
500 AMDGPU_GEM_DOMAIN_CPU);
Christian König19be5572017-04-12 14:24:39 +0200501 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
Christian König1b0c0f92017-09-05 14:36:44 +0200502 if (r)
503 return r;
Christian Königa216ab02017-09-02 13:21:31 +0200504 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
505 lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100506 binding_userptr = true;
507 }
508
Christian König662bfa62016-09-01 12:13:18 +0200509 if (p->evictable == lobj)
510 p->evictable = NULL;
511
Christian Königf7da30d2016-09-28 12:03:04 +0200512 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800513 if (r)
Christian König36409d122015-12-21 20:31:35 +0100514 return r;
Christian König662bfa62016-09-01 12:13:18 +0200515
Christian König2f568db2016-02-23 12:36:59 +0100516 if (binding_userptr) {
Michal Hocko20981052017-05-17 14:23:12 +0200517 kvfree(lobj->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100518 lobj->user_pages = NULL;
519 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400520 }
521 return 0;
522}
523
Christian König2a7d9bd2015-12-18 20:33:52 +0100524static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
525 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526{
527 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100528 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200529 struct list_head duplicates;
Christian König2f568db2016-02-23 12:36:59 +0100530 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100531 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400532
Christian König2a7d9bd2015-12-18 20:33:52 +0100533 INIT_LIST_HEAD(&p->validated);
534
535 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800536 if (p->bo_list) {
Christian König636ce252015-12-18 21:26:47 +0100537 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
Christian König3fe89772017-09-12 14:25:14 -0400538 if (p->bo_list->first_userptr != p->bo_list->num_entries)
539 p->mn = amdgpu_mn_get(p->adev);
monk.liu840d5142015-04-27 15:19:20 +0800540 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541
Christian König3c0eea62015-12-11 14:39:05 +0100542 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100543 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544
Christian König758ac172016-05-06 22:14:00 +0200545 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100546 list_add(&p->uf_entry.tv.head, &p->validated);
547
Christian König2f568db2016-02-23 12:36:59 +0100548 while (1) {
549 struct list_head need_pages;
550 unsigned i;
551
552 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
553 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200554 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800555 if (r != -ERESTARTSYS)
556 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100557 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200558 }
Christian König2f568db2016-02-23 12:36:59 +0100559
560 /* Without a BO list we don't have userptr BOs */
561 if (!p->bo_list)
562 break;
563
564 INIT_LIST_HEAD(&need_pages);
565 for (i = p->bo_list->first_userptr;
566 i < p->bo_list->num_entries; ++i) {
Christian Königca666a32017-09-05 14:30:05 +0200567 struct amdgpu_bo *bo;
Christian König2f568db2016-02-23 12:36:59 +0100568
569 e = &p->bo_list->array[i];
Christian Königca666a32017-09-05 14:30:05 +0200570 bo = e->robj;
Christian König2f568db2016-02-23 12:36:59 +0100571
Christian Königca666a32017-09-05 14:30:05 +0200572 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
Christian König2f568db2016-02-23 12:36:59 +0100573 &e->user_invalidated) && e->user_pages) {
574
575 /* We acquired a page array, but somebody
Alex Xie9f69c0f2017-06-20 16:33:02 -0400576 * invalidated it. Free it and try again
Christian König2f568db2016-02-23 12:36:59 +0100577 */
578 release_pages(e->user_pages,
Linus Torvaldse60e1ee2017-11-15 20:42:10 -0800579 bo->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200580 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100581 e->user_pages = NULL;
582 }
583
Christian Königca666a32017-09-05 14:30:05 +0200584 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
Christian König2f568db2016-02-23 12:36:59 +0100585 !e->user_pages) {
586 list_del(&e->tv.head);
587 list_add(&e->tv.head, &need_pages);
588
589 amdgpu_bo_unreserve(e->robj);
590 }
591 }
592
593 if (list_empty(&need_pages))
594 break;
595
596 /* Unreserve everything again. */
597 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
598
Marek Olšákf1037952016-07-30 00:48:39 +0200599 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100600 if (!--tries) {
601 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200602 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100603 goto error_free_pages;
604 }
605
Alex Xieeb0f0372017-06-08 14:53:26 -0400606 /* Fill the page arrays for all userptrs. */
Christian König2f568db2016-02-23 12:36:59 +0100607 list_for_each_entry(e, &need_pages, tv.head) {
608 struct ttm_tt *ttm = e->robj->tbo.ttm;
609
Michal Hocko20981052017-05-17 14:23:12 +0200610 e->user_pages = kvmalloc_array(ttm->num_pages,
611 sizeof(struct page*),
612 GFP_KERNEL | __GFP_ZERO);
Christian König2f568db2016-02-23 12:36:59 +0100613 if (!e->user_pages) {
614 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200615 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100616 goto error_free_pages;
617 }
618
619 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
620 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200621 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Michal Hocko20981052017-05-17 14:23:12 +0200622 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100623 e->user_pages = NULL;
624 goto error_free_pages;
625 }
626 }
627
628 /* And try again. */
629 list_splice(&need_pages, &p->validated);
630 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631
John Brooks00f06b22017-06-27 22:33:18 -0400632 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
633 &p->bytes_moved_vis_threshold);
Christian Königf69f90a12015-12-21 19:47:42 +0100634 p->bytes_moved = 0;
John Brooks00f06b22017-06-27 22:33:18 -0400635 p->bytes_moved_vis = 0;
Christian König662bfa62016-09-01 12:13:18 +0200636 p->evictable = list_last_entry(&p->validated,
637 struct amdgpu_bo_list_entry,
638 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100639
Christian Königf7da30d2016-09-28 12:03:04 +0200640 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
641 amdgpu_cs_validate, p);
642 if (r) {
643 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
644 goto error_validate;
645 }
646
Christian Königf69f90a12015-12-21 19:47:42 +0100647 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200648 if (r) {
649 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200650 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200651 }
Christian Königa5b75052015-09-03 16:40:39 +0200652
Christian Königf69f90a12015-12-21 19:47:42 +0100653 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200654 if (r) {
655 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100656 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200657 }
Christian Königa8480302016-01-05 16:03:39 +0100658
John Brooks00f06b22017-06-27 22:33:18 -0400659 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
660 p->bytes_moved_vis);
Christian Königa8480302016-01-05 16:03:39 +0100661 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200662 struct amdgpu_bo *gds = p->bo_list->gds_obj;
663 struct amdgpu_bo *gws = p->bo_list->gws_obj;
664 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100665 struct amdgpu_vm *vm = &fpriv->vm;
666 unsigned i;
667
668 for (i = 0; i < p->bo_list->num_entries; i++) {
669 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
670
671 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
672 }
Christian Königd88bf582016-05-06 17:50:03 +0200673
674 if (gds) {
675 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
676 p->job->gds_size = amdgpu_bo_size(gds);
677 }
678 if (gws) {
679 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
680 p->job->gws_size = amdgpu_bo_size(gws);
681 }
682 if (oa) {
683 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
684 p->job->oa_size = amdgpu_bo_size(oa);
685 }
Christian Königa8480302016-01-05 16:03:39 +0100686 }
Christian Königa5b75052015-09-03 16:40:39 +0200687
Christian Königc855e252016-09-05 17:00:57 +0200688 if (!r && p->uf_entry.robj) {
689 struct amdgpu_bo *uf = p->uf_entry.robj;
690
Christian Königc5835bb2017-10-27 15:43:14 +0200691 r = amdgpu_ttm_alloc_gart(&uf->tbo);
Christian Königc855e252016-09-05 17:00:57 +0200692 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
693 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200694
Christian Königa5b75052015-09-03 16:40:39 +0200695error_validate:
Christian Königb6369222017-08-03 11:44:01 -0400696 if (r)
Christian Königa5b75052015-09-03 16:40:39 +0200697 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
698
Christian König2f568db2016-02-23 12:36:59 +0100699error_free_pages:
700
Christian König2f568db2016-02-23 12:36:59 +0100701 if (p->bo_list) {
702 for (i = p->bo_list->first_userptr;
703 i < p->bo_list->num_entries; ++i) {
704 e = &p->bo_list->array[i];
705
706 if (!e->user_pages)
707 continue;
708
709 release_pages(e->user_pages,
Mel Gormanc6f92f92017-11-15 17:37:55 -0800710 e->robj->tbo.ttm->num_pages);
Michal Hocko20981052017-05-17 14:23:12 +0200711 kvfree(e->user_pages);
Christian König2f568db2016-02-23 12:36:59 +0100712 }
713 }
714
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 return r;
716}
717
718static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
719{
720 struct amdgpu_bo_list_entry *e;
721 int r;
722
723 list_for_each_entry(e, &p->validated, tv.head) {
724 struct reservation_object *resv = e->robj->tbo.resv;
Andres Rodriguez177ae092017-09-15 20:44:06 -0400725 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
726 amdgpu_bo_explicit_sync(e->robj));
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727
728 if (r)
729 return r;
730 }
731 return 0;
732}
733
Christian König984810f2015-11-14 21:05:35 +0100734/**
735 * cs_parser_fini() - clean parser states
736 * @parser: parser structure holding parsing context.
737 * @error: error number
738 *
739 * If error is set than unvalidate buffer, otherwise just free memory
740 * used by parsing context.
741 **/
Christian Königb6369222017-08-03 11:44:01 -0400742static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
743 bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800744{
Christian König984810f2015-11-14 21:05:35 +0100745 unsigned i;
746
Christian König3fe89772017-09-12 14:25:14 -0400747 if (error && backoff)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400748 ttm_eu_backoff_reservation(&parser->ticket,
749 &parser->validated);
Dave Airlie660e8552017-03-13 22:18:15 +0000750
751 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
752 drm_syncobj_put(parser->post_dep_syncobjs[i]);
753 kfree(parser->post_dep_syncobjs);
754
Chris Wilsonf54d1862016-10-25 13:00:45 +0100755 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100756
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400757 if (parser->ctx) {
758 mutex_unlock(&parser->ctx->lock);
Christian König3cb485f2015-05-11 15:34:59 +0200759 amdgpu_ctx_put(parser->ctx);
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400760 }
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800761 if (parser->bo_list)
762 amdgpu_bo_list_put(parser->bo_list);
763
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400764 for (i = 0; i < parser->nchunks; i++)
Michal Hocko20981052017-05-17 14:23:12 +0200765 kvfree(parser->chunks[i].kdata);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100767 if (parser->job)
768 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100769 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400770}
771
Junwei Zhangb85891b2017-01-16 13:59:01 +0800772static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400773{
774 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800775 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
776 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400777 struct amdgpu_bo_va *bo_va;
778 struct amdgpu_bo *bo;
779 int i, r;
780
Nicolai Hähnlef3467812017-03-23 19:36:31 +0100781 r = amdgpu_vm_clear_freed(adev, vm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400782 if (r)
783 return r;
784
Junwei Zhangb85891b2017-01-16 13:59:01 +0800785 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
786 if (r)
787 return r;
788
789 r = amdgpu_sync_fence(adev, &p->job->sync,
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500790 fpriv->prt_va->last_pt_update, false);
Junwei Zhangb85891b2017-01-16 13:59:01 +0800791 if (r)
792 return r;
793
Monk Liu24936642017-01-09 15:54:32 +0800794 if (amdgpu_sriov_vf(adev)) {
795 struct dma_fence *f;
Christian König0f4b3c62017-07-31 15:32:40 +0200796
797 bo_va = fpriv->csa_va;
Monk Liu24936642017-01-09 15:54:32 +0800798 BUG_ON(!bo_va);
799 r = amdgpu_vm_bo_update(adev, bo_va, false);
800 if (r)
801 return r;
802
803 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500804 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Monk Liu24936642017-01-09 15:54:32 +0800805 if (r)
806 return r;
807 }
808
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 if (p->bo_list) {
810 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100811 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200812
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813 /* ignore duplicates */
814 bo = p->bo_list->array[i].robj;
815 if (!bo)
816 continue;
817
818 bo_va = p->bo_list->array[i].bo_va;
819 if (bo_va == NULL)
820 continue;
821
Christian König99e124f2016-08-16 14:43:17 +0200822 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823 if (r)
824 return r;
825
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800826 f = bo_va->last_pt_update;
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500827 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
Christian König91e1a522015-07-06 22:06:40 +0200828 if (r)
829 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400830 }
Christian Königb495bd32015-09-10 14:00:35 +0200831
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400832 }
833
Christian König4e55eb32017-09-11 16:54:59 +0200834 r = amdgpu_vm_handle_moved(adev, vm);
Christian Königd5884512017-09-08 14:09:41 +0200835 if (r)
836 return r;
837
Christian König0abc6872017-09-01 20:37:57 +0200838 r = amdgpu_vm_update_directories(adev, vm);
839 if (r)
840 return r;
841
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -0500842 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
Christian Königd5884512017-09-08 14:09:41 +0200843 if (r)
844 return r;
Christian Königb495bd32015-09-10 14:00:35 +0200845
846 if (amdgpu_vm_debug && p->bo_list) {
847 /* Invalidate all BOs to test for userspace bugs */
848 for (i = 0; i < p->bo_list->num_entries; i++) {
849 /* ignore duplicates */
850 bo = p->bo_list->array[i].robj;
851 if (!bo)
852 continue;
853
Christian König3f3333f2017-08-03 14:02:13 +0200854 amdgpu_vm_bo_invalidate(adev, bo, false);
Christian Königb495bd32015-09-10 14:00:35 +0200855 }
856 }
857
858 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400859}
860
861static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100862 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863{
Christian Königb07c60c2016-01-31 12:29:04 +0100864 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100866 struct amdgpu_ring *ring = p->job->ring;
Christian Königc5795c552017-10-12 12:16:33 +0200867 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400868
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400869 /* Only for UVD/VCE VM emulation */
Christian Königc5795c552017-10-12 12:16:33 +0200870 if (p->job->ring->funcs->parse_cs) {
871 unsigned i, j;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400872
Christian Königc5795c552017-10-12 12:16:33 +0200873 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
874 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400875 struct amdgpu_bo_va_mapping *m;
876 struct amdgpu_bo *aobj = NULL;
Christian Königc5795c552017-10-12 12:16:33 +0200877 struct amdgpu_cs_chunk *chunk;
Christian Königbb7939b2017-11-06 15:37:01 +0100878 uint64_t offset, va_start;
Christian Königc5795c552017-10-12 12:16:33 +0200879 struct amdgpu_ib *ib;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400880 uint8_t *kptr;
881
Christian Königc5795c552017-10-12 12:16:33 +0200882 chunk = &p->chunks[i];
883 ib = &p->job->ibs[j];
884 chunk_ib = chunk->kdata;
885
886 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
887 continue;
888
Christian Königbb7939b2017-11-06 15:37:01 +0100889 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
890 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400891 if (r) {
892 DRM_ERROR("IB va_start is invalid\n");
893 return r;
894 }
895
Christian Königbb7939b2017-11-06 15:37:01 +0100896 if ((va_start + chunk_ib->ib_bytes) >
Christian Königc5795c552017-10-12 12:16:33 +0200897 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400898 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
899 return -EINVAL;
900 }
901
902 /* the IB should be reserved at this point */
903 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
904 if (r) {
905 return r;
906 }
907
908 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
Christian Königbb7939b2017-11-06 15:37:01 +0100909 kptr += va_start - offset;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400910
911 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
912 amdgpu_bo_kunmap(aobj);
913
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400914 r = amdgpu_ring_parse_cs(ring, p, j);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400915 if (r)
916 return r;
Christian Königc5795c552017-10-12 12:16:33 +0200917
918 j++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919 }
Christian König45088ef2016-10-05 16:49:19 +0200920 }
921
922 if (p->job->vm) {
Christian König3f3333f2017-08-03 14:02:13 +0200923 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
Christian König9a795882016-06-22 14:25:55 +0200924
Junwei Zhangb85891b2017-01-16 13:59:01 +0800925 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200926 if (r)
927 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 }
929
Christian König9a795882016-06-22 14:25:55 +0200930 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931}
932
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
934 struct amdgpu_cs_parser *parser)
935{
936 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
937 struct amdgpu_vm *vm = &fpriv->vm;
938 int i, j;
Monk Liu9a1b3af2017-03-08 15:51:13 +0800939 int r, ce_preempt = 0, de_preempt = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400940
Christian König50838c82016-02-03 13:44:52 +0100941 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400942 struct amdgpu_cs_chunk *chunk;
943 struct amdgpu_ib *ib;
944 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946
947 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100948 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
950
951 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
952 continue;
953
Monk Liu65333e42017-03-27 15:14:53 +0800954 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
Harry Wentlande51a3222017-03-28 11:29:53 -0400955 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
Monk Liu65333e42017-03-27 15:14:53 +0800956 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
957 ce_preempt++;
958 else
959 de_preempt++;
Harry Wentlande51a3222017-03-28 11:29:53 -0400960 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800961
Monk Liu65333e42017-03-27 15:14:53 +0800962 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
963 if (ce_preempt > 1 || de_preempt > 1)
Monk Liue9d672b2017-03-15 12:18:57 +0800964 return -EINVAL;
Monk Liu65333e42017-03-27 15:14:53 +0800965 }
Monk Liu9a1b3af2017-03-08 15:51:13 +0800966
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500967 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
968 chunk_ib->ip_instance, chunk_ib->ring, &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200969 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400970 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971
Monk Liu2a9ceb82017-03-28 11:00:03 +0800972 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
Monk Liu753ad492016-08-26 13:28:28 +0800973 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
974 if (!parser->ctx->preamble_presented) {
975 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
976 parser->ctx->preamble_presented = true;
977 }
978 }
979
Christian Königb07c60c2016-01-31 12:29:04 +0100980 if (parser->job->ring && parser->job->ring != ring)
981 return -EINVAL;
982
983 parser->job->ring = ring;
984
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400985 r = amdgpu_ib_get(adev, vm,
986 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
987 ib);
988 if (r) {
989 DRM_ERROR("Failed to get ib !\n");
990 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400991 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992
Christian König45088ef2016-10-05 16:49:19 +0200993 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200994 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800995 ib->flags = chunk_ib->flags;
Andrey Grodzovskyad864d22017-10-10 16:50:16 -0400996
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400997 j++;
998 }
999
Christian König758ac172016-05-06 22:14:00 +02001000 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +02001001 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +02001002 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
1003 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +02001004 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001005
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -04001006 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007}
1008
Dave Airlie6f0308e2017-03-09 03:45:52 +00001009static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1010 struct amdgpu_cs_chunk *chunk)
1011{
1012 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1013 unsigned num_deps;
1014 int i, r;
1015 struct drm_amdgpu_cs_chunk_dep *deps;
1016
1017 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1018 num_deps = chunk->length_dw * 4 /
1019 sizeof(struct drm_amdgpu_cs_chunk_dep);
1020
1021 for (i = 0; i < num_deps; ++i) {
1022 struct amdgpu_ring *ring;
1023 struct amdgpu_ctx *ctx;
1024 struct dma_fence *fence;
1025
1026 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1027 if (ctx == NULL)
1028 return -EINVAL;
1029
1030 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1031 deps[i].ip_type,
1032 deps[i].ip_instance,
1033 deps[i].ring, &ring);
1034 if (r) {
1035 amdgpu_ctx_put(ctx);
1036 return r;
1037 }
1038
1039 fence = amdgpu_ctx_get_fence(ctx, ring,
1040 deps[i].handle);
1041 if (IS_ERR(fence)) {
1042 r = PTR_ERR(fence);
1043 amdgpu_ctx_put(ctx);
1044 return r;
1045 } else if (fence) {
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001046 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1047 true);
Dave Airlie6f0308e2017-03-09 03:45:52 +00001048 dma_fence_put(fence);
1049 amdgpu_ctx_put(ctx);
1050 if (r)
1051 return r;
1052 }
1053 }
1054 return 0;
1055}
1056
Dave Airlie660e8552017-03-13 22:18:15 +00001057static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1058 uint32_t handle)
1059{
1060 int r;
1061 struct dma_fence *fence;
Jason Ekstrandafaf5922017-08-25 10:52:19 -07001062 r = drm_syncobj_find_fence(p->filp, handle, &fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001063 if (r)
1064 return r;
1065
Andrey Grodzovskycebb52b2017-11-13 14:47:52 -05001066 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
Dave Airlie660e8552017-03-13 22:18:15 +00001067 dma_fence_put(fence);
1068
1069 return r;
1070}
1071
1072static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1073 struct amdgpu_cs_chunk *chunk)
1074{
1075 unsigned num_deps;
1076 int i, r;
1077 struct drm_amdgpu_cs_chunk_sem *deps;
1078
1079 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1080 num_deps = chunk->length_dw * 4 /
1081 sizeof(struct drm_amdgpu_cs_chunk_sem);
1082
1083 for (i = 0; i < num_deps; ++i) {
1084 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1085 if (r)
1086 return r;
1087 }
1088 return 0;
1089}
1090
1091static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1092 struct amdgpu_cs_chunk *chunk)
1093{
1094 unsigned num_deps;
1095 int i;
1096 struct drm_amdgpu_cs_chunk_sem *deps;
1097 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1098 num_deps = chunk->length_dw * 4 /
1099 sizeof(struct drm_amdgpu_cs_chunk_sem);
1100
1101 p->post_dep_syncobjs = kmalloc_array(num_deps,
1102 sizeof(struct drm_syncobj *),
1103 GFP_KERNEL);
1104 p->num_post_dep_syncobjs = 0;
1105
Christophe JAILLETa1d6b192017-08-23 07:52:36 +02001106 if (!p->post_dep_syncobjs)
1107 return -ENOMEM;
1108
Dave Airlie660e8552017-03-13 22:18:15 +00001109 for (i = 0; i < num_deps; ++i) {
1110 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1111 if (!p->post_dep_syncobjs[i])
1112 return -EINVAL;
1113 p->num_post_dep_syncobjs++;
1114 }
1115 return 0;
1116}
1117
Christian König2b48d322015-06-19 17:31:29 +02001118static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1119 struct amdgpu_cs_parser *p)
1120{
Dave Airlie6f0308e2017-03-09 03:45:52 +00001121 int i, r;
Christian König2b48d322015-06-19 17:31:29 +02001122
Christian König2b48d322015-06-19 17:31:29 +02001123 for (i = 0; i < p->nchunks; ++i) {
Christian König2b48d322015-06-19 17:31:29 +02001124 struct amdgpu_cs_chunk *chunk;
Christian König2b48d322015-06-19 17:31:29 +02001125
1126 chunk = &p->chunks[i];
1127
Dave Airlie6f0308e2017-03-09 03:45:52 +00001128 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1129 r = amdgpu_cs_process_fence_dep(p, chunk);
1130 if (r)
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001131 return r;
Dave Airlie660e8552017-03-13 22:18:15 +00001132 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1133 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1134 if (r)
1135 return r;
1136 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1137 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1138 if (r)
1139 return r;
Christian König2b48d322015-06-19 17:31:29 +02001140 }
1141 }
1142
1143 return 0;
1144}
1145
Dave Airlie660e8552017-03-13 22:18:15 +00001146static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1147{
1148 int i;
1149
Chris Wilson00fc2c22017-07-05 21:12:44 +01001150 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1151 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
Dave Airlie660e8552017-03-13 22:18:15 +00001152}
1153
Christian Königcd75dc62016-01-31 11:30:55 +01001154static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1155 union drm_amdgpu_cs *cs)
1156{
Christian Königb07c60c2016-01-31 12:29:04 +01001157 struct amdgpu_ring *ring = p->job->ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001158 struct drm_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001159 struct amdgpu_job *job;
Christian König3fe89772017-09-12 14:25:14 -04001160 unsigned i;
Monk Liueb01abc2017-09-15 13:40:31 +08001161 uint64_t seq;
1162
Monk Liue6869412016-03-07 12:49:55 +08001163 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001164
Christian König3fe89772017-09-12 14:25:14 -04001165 amdgpu_mn_lock(p->mn);
1166 if (p->bo_list) {
1167 for (i = p->bo_list->first_userptr;
1168 i < p->bo_list->num_entries; ++i) {
1169 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1170
1171 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1172 amdgpu_mn_unlock(p->mn);
1173 return -ERESTARTSYS;
1174 }
1175 }
1176 }
1177
Christian König50838c82016-02-03 13:44:52 +01001178 job = p->job;
1179 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001180
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001181 r = drm_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001182 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001183 amdgpu_job_free(job);
Christian König3fe89772017-09-12 14:25:14 -04001184 amdgpu_mn_unlock(p->mn);
Monk Liue6869412016-03-07 12:49:55 +08001185 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001186 }
1187
Monk Liue6869412016-03-07 12:49:55 +08001188 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001189 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001190 p->fence = dma_fence_get(&job->base.s_fence->finished);
Dave Airlie660e8552017-03-13 22:18:15 +00001191
Monk Liueb01abc2017-09-15 13:40:31 +08001192 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1193 if (r) {
1194 dma_fence_put(p->fence);
1195 dma_fence_put(&job->base.s_fence->finished);
1196 amdgpu_job_free(job);
1197 amdgpu_mn_unlock(p->mn);
1198 return r;
1199 }
1200
Dave Airlie660e8552017-03-13 22:18:15 +00001201 amdgpu_cs_post_dependencies(p);
1202
Monk Liueb01abc2017-09-15 13:40:31 +08001203 cs->out.handle = seq;
1204 job->uf_sequence = seq;
1205
Christian Königa5fb4ec2016-06-29 15:10:31 +02001206 amdgpu_job_free_resources(job);
Andrey Grodzovskyd1f6dc12017-10-19 14:29:46 -04001207 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
Christian Königcd75dc62016-01-31 11:30:55 +01001208
1209 trace_amdgpu_cs_ioctl(job);
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001210 drm_sched_entity_push_job(&job->base, entity);
Christian König3fe89772017-09-12 14:25:14 -04001211
1212 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1213 amdgpu_mn_unlock(p->mn);
1214
Christian Königcd75dc62016-01-31 11:30:55 +01001215 return 0;
1216}
1217
Chunming Zhou049fc522015-07-21 14:36:51 +08001218int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1219{
1220 struct amdgpu_device *adev = dev->dev_private;
1221 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001222 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001223 bool reserved_buffers = false;
1224 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001225
Christian König0c418f12015-09-01 15:13:53 +02001226 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001227 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001228
Christian König7e52a812015-11-04 15:44:39 +01001229 parser.adev = adev;
1230 parser.filp = filp;
1231
1232 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001233 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001234 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001235 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001236 }
Huang Ruia414cd72016-10-30 23:05:47 +08001237
Andrey Grodzovskyad864d22017-10-10 16:50:16 -04001238 r = amdgpu_cs_ib_fill(adev, &parser);
1239 if (r)
1240 goto out;
1241
Christian König2a7d9bd2015-12-18 20:33:52 +01001242 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001243 if (r) {
1244 if (r == -ENOMEM)
1245 DRM_ERROR("Not enough memory for command submission!\n");
1246 else if (r != -ERESTARTSYS)
1247 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1248 goto out;
Christian König26a69802015-08-18 21:09:33 +02001249 }
1250
Huang Ruia414cd72016-10-30 23:05:47 +08001251 reserved_buffers = true;
Christian König26a69802015-08-18 21:09:33 +02001252
Huang Ruia414cd72016-10-30 23:05:47 +08001253 r = amdgpu_cs_dependencies(adev, &parser);
1254 if (r) {
1255 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1256 goto out;
1257 }
1258
Christian König50838c82016-02-03 13:44:52 +01001259 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001260 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001261
Christian König7e52a812015-11-04 15:44:39 +01001262 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001263 if (r)
1264 goto out;
1265
Christian König4acabfe2016-01-31 11:32:04 +01001266 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001267
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001268out:
Christian König7e52a812015-11-04 15:44:39 +01001269 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001270 return r;
1271}
1272
1273/**
1274 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1275 *
1276 * @dev: drm device
1277 * @data: data from userspace
1278 * @filp: file private
1279 *
1280 * Wait for the command submission identified by handle to finish.
1281 */
1282int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1283 struct drm_file *filp)
1284{
1285 union drm_amdgpu_wait_cs *wait = data;
1286 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001287 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001288 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001289 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001290 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001291 long r;
1292
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001293 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1294 if (ctx == NULL)
1295 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001296
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001297 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1298 wait->in.ip_type, wait->in.ip_instance,
1299 wait->in.ring, &ring);
1300 if (r) {
1301 amdgpu_ctx_put(ctx);
1302 return r;
1303 }
1304
Chunming Zhou4b559c92015-07-21 15:53:04 +08001305 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1306 if (IS_ERR(fence))
1307 r = PTR_ERR(fence);
1308 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001309 r = dma_fence_wait_timeout(fence, true, timeout);
Christian König7a0a48d2017-10-09 15:51:10 +02001310 if (r > 0 && fence->error)
1311 r = fence->error;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001312 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001313 } else
Christian König21c16bf2015-07-07 17:24:49 +02001314 r = 1;
1315
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001316 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001317 if (r < 0)
1318 return r;
1319
1320 memset(wait, 0, sizeof(*wait));
1321 wait->out.status = (r == 0);
1322
1323 return 0;
1324}
1325
1326/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001327 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1328 *
1329 * @adev: amdgpu device
1330 * @filp: file private
1331 * @user: drm_amdgpu_fence copied from user space
1332 */
1333static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1334 struct drm_file *filp,
1335 struct drm_amdgpu_fence *user)
1336{
1337 struct amdgpu_ring *ring;
1338 struct amdgpu_ctx *ctx;
1339 struct dma_fence *fence;
1340 int r;
1341
Junwei Zhangeef18a82016-11-04 16:16:10 -04001342 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1343 if (ctx == NULL)
1344 return ERR_PTR(-EINVAL);
1345
Andres Rodriguezeffd9242017-02-16 00:47:32 -05001346 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1347 user->ip_instance, user->ring, &ring);
1348 if (r) {
1349 amdgpu_ctx_put(ctx);
1350 return ERR_PTR(r);
1351 }
1352
Junwei Zhangeef18a82016-11-04 16:16:10 -04001353 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1354 amdgpu_ctx_put(ctx);
1355
1356 return fence;
1357}
1358
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001359int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1360 struct drm_file *filp)
1361{
1362 struct amdgpu_device *adev = dev->dev_private;
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001363 union drm_amdgpu_fence_to_handle *info = data;
1364 struct dma_fence *fence;
1365 struct drm_syncobj *syncobj;
1366 struct sync_file *sync_file;
1367 int fd, r;
1368
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001369 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1370 if (IS_ERR(fence))
1371 return PTR_ERR(fence);
1372
1373 switch (info->in.what) {
1374 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1375 r = drm_syncobj_create(&syncobj, 0, fence);
1376 dma_fence_put(fence);
1377 if (r)
1378 return r;
1379 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1380 drm_syncobj_put(syncobj);
1381 return r;
1382
1383 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1384 r = drm_syncobj_create(&syncobj, 0, fence);
1385 dma_fence_put(fence);
1386 if (r)
1387 return r;
1388 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1389 drm_syncobj_put(syncobj);
1390 return r;
1391
1392 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1393 fd = get_unused_fd_flags(O_CLOEXEC);
1394 if (fd < 0) {
1395 dma_fence_put(fence);
1396 return fd;
1397 }
1398
1399 sync_file = sync_file_create(fence);
1400 dma_fence_put(fence);
1401 if (!sync_file) {
1402 put_unused_fd(fd);
1403 return -ENOMEM;
1404 }
1405
1406 fd_install(fd, sync_file->file);
1407 info->out.handle = fd;
1408 return 0;
1409
1410 default:
1411 return -EINVAL;
1412 }
1413}
1414
Junwei Zhangeef18a82016-11-04 16:16:10 -04001415/**
1416 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1417 *
1418 * @adev: amdgpu device
1419 * @filp: file private
1420 * @wait: wait parameters
1421 * @fences: array of drm_amdgpu_fence
1422 */
1423static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1424 struct drm_file *filp,
1425 union drm_amdgpu_wait_fences *wait,
1426 struct drm_amdgpu_fence *fences)
1427{
1428 uint32_t fence_count = wait->in.fence_count;
1429 unsigned int i;
1430 long r = 1;
1431
1432 for (i = 0; i < fence_count; i++) {
1433 struct dma_fence *fence;
1434 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1435
1436 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1437 if (IS_ERR(fence))
1438 return PTR_ERR(fence);
1439 else if (!fence)
1440 continue;
1441
1442 r = dma_fence_wait_timeout(fence, true, timeout);
Chunming Zhou32df87d2017-04-07 17:05:45 +08001443 dma_fence_put(fence);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001444 if (r < 0)
1445 return r;
1446
1447 if (r == 0)
1448 break;
Christian König7a0a48d2017-10-09 15:51:10 +02001449
1450 if (fence->error)
1451 return fence->error;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001452 }
1453
1454 memset(wait, 0, sizeof(*wait));
1455 wait->out.status = (r > 0);
1456
1457 return 0;
1458}
1459
1460/**
1461 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1462 *
1463 * @adev: amdgpu device
1464 * @filp: file private
1465 * @wait: wait parameters
1466 * @fences: array of drm_amdgpu_fence
1467 */
1468static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1469 struct drm_file *filp,
1470 union drm_amdgpu_wait_fences *wait,
1471 struct drm_amdgpu_fence *fences)
1472{
1473 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1474 uint32_t fence_count = wait->in.fence_count;
1475 uint32_t first = ~0;
1476 struct dma_fence **array;
1477 unsigned int i;
1478 long r;
1479
1480 /* Prepare the fence array */
1481 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1482
1483 if (array == NULL)
1484 return -ENOMEM;
1485
1486 for (i = 0; i < fence_count; i++) {
1487 struct dma_fence *fence;
1488
1489 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1490 if (IS_ERR(fence)) {
1491 r = PTR_ERR(fence);
1492 goto err_free_fence_array;
1493 } else if (fence) {
1494 array[i] = fence;
1495 } else { /* NULL, the fence has been already signaled */
1496 r = 1;
Monk Liua2138ea2017-08-11 17:49:48 +08001497 first = i;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001498 goto out;
1499 }
1500 }
1501
1502 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1503 &first);
1504 if (r < 0)
1505 goto err_free_fence_array;
1506
1507out:
1508 memset(wait, 0, sizeof(*wait));
1509 wait->out.status = (r > 0);
1510 wait->out.first_signaled = first;
Emily Dengcdadab82017-11-09 17:18:18 +08001511
Roger Heeb174c72017-11-17 12:45:18 +08001512 if (first < fence_count && array[first])
Emily Dengcdadab82017-11-09 17:18:18 +08001513 r = array[first]->error;
1514 else
1515 r = 0;
Junwei Zhangeef18a82016-11-04 16:16:10 -04001516
1517err_free_fence_array:
1518 for (i = 0; i < fence_count; i++)
1519 dma_fence_put(array[i]);
1520 kfree(array);
1521
1522 return r;
1523}
1524
1525/**
1526 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1527 *
1528 * @dev: drm device
1529 * @data: data from userspace
1530 * @filp: file private
1531 */
1532int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *filp)
1534{
1535 struct amdgpu_device *adev = dev->dev_private;
1536 union drm_amdgpu_wait_fences *wait = data;
1537 uint32_t fence_count = wait->in.fence_count;
1538 struct drm_amdgpu_fence *fences_user;
1539 struct drm_amdgpu_fence *fences;
1540 int r;
1541
1542 /* Get the fences from userspace */
1543 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1544 GFP_KERNEL);
1545 if (fences == NULL)
1546 return -ENOMEM;
1547
Christian König7ecc2452017-07-26 17:02:52 +02001548 fences_user = u64_to_user_ptr(wait->in.fences);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001549 if (copy_from_user(fences, fences_user,
1550 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1551 r = -EFAULT;
1552 goto err_free_fences;
1553 }
1554
1555 if (wait->in.wait_all)
1556 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1557 else
1558 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1559
1560err_free_fences:
1561 kfree(fences);
1562
1563 return r;
1564}
1565
1566/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001567 * amdgpu_cs_find_bo_va - find bo_va for VM address
1568 *
1569 * @parser: command submission parser context
1570 * @addr: VM address
1571 * @bo: resulting BO of the mapping found
1572 *
1573 * Search the buffer objects in the command submission context for a certain
1574 * virtual memory address. Returns allocation structure when found, NULL
1575 * otherwise.
1576 */
Christian König9cca0b82017-09-06 16:15:28 +02001577int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1578 uint64_t addr, struct amdgpu_bo **bo,
1579 struct amdgpu_bo_va_mapping **map)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001580{
Christian Königaebc5e62017-09-06 16:55:16 +02001581 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König19be5572017-04-12 14:24:39 +02001582 struct ttm_operation_ctx ctx = { false, false };
Christian Königaebc5e62017-09-06 16:55:16 +02001583 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001584 struct amdgpu_bo_va_mapping *mapping;
Christian König9cca0b82017-09-06 16:15:28 +02001585 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001586
1587 addr /= AMDGPU_GPU_PAGE_SIZE;
1588
Christian Königaebc5e62017-09-06 16:55:16 +02001589 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1590 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1591 return -EINVAL;
Christian König15486fd22015-12-22 16:06:12 +01001592
Christian Königaebc5e62017-09-06 16:55:16 +02001593 *bo = mapping->bo_va->base.bo;
1594 *map = mapping;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001595
Christian Königaebc5e62017-09-06 16:55:16 +02001596 /* Double check that the BO is reserved by this CS */
1597 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1598 return -EINVAL;
Christian König7fc11952015-07-30 11:53:42 +02001599
Christian König4b6b6912017-10-16 10:32:04 +02001600 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1601 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1602 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
Christian König19be5572017-04-12 14:24:39 +02001603 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
Christian König4b6b6912017-10-16 10:32:04 +02001604 if (r)
Christian König03f48dd2016-08-15 17:00:22 +02001605 return r;
Christian Königc855e252016-09-05 17:00:57 +02001606 }
1607
Christian Königc5835bb2017-10-27 15:43:14 +02001608 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
Christian Königc855e252016-09-05 17:00:57 +02001609}