blob: 8481014192d14cd3173cb1aa4178ded1a7ba5f48 [file] [log] [blame]
Rob Clark7198e6b2013-07-19 12:59:32 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "msm_gpu.h"
19#include "msm_gem.h"
Rob Clark871d8122013-11-16 12:56:06 -050020#include "msm_mmu.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040021#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040022
Rob Clark18bb8a62017-09-13 10:17:18 -040023#include <linux/string_helpers.h>
24
Rob Clark7198e6b2013-07-19 12:59:32 -040025
26/*
27 * Power Management:
28 */
29
Rob Clark6490ad42015-06-04 10:26:37 -040030#ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
Rob Clark7198e6b2013-07-19 12:59:32 -040031#include <mach/board.h>
Rob Clarkbf2b33a2013-11-15 09:03:15 -050032static void bs_init(struct msm_gpu *gpu)
Rob Clark7198e6b2013-07-19 12:59:32 -040033{
Rob Clarkbf2b33a2013-11-15 09:03:15 -050034 if (gpu->bus_scale_table) {
35 gpu->bsc = msm_bus_scale_register_client(gpu->bus_scale_table);
Rob Clark7198e6b2013-07-19 12:59:32 -040036 DBG("bus scale client: %08x", gpu->bsc);
37 }
38}
39
40static void bs_fini(struct msm_gpu *gpu)
41{
42 if (gpu->bsc) {
43 msm_bus_scale_unregister_client(gpu->bsc);
44 gpu->bsc = 0;
45 }
46}
47
48static void bs_set(struct msm_gpu *gpu, int idx)
49{
50 if (gpu->bsc) {
51 DBG("set bus scaling: %d", idx);
52 msm_bus_scale_client_update_request(gpu->bsc, idx);
53 }
54}
55#else
Rob Clarkbf2b33a2013-11-15 09:03:15 -050056static void bs_init(struct msm_gpu *gpu) {}
Rob Clark7198e6b2013-07-19 12:59:32 -040057static void bs_fini(struct msm_gpu *gpu) {}
58static void bs_set(struct msm_gpu *gpu, int idx) {}
59#endif
60
61static int enable_pwrrail(struct msm_gpu *gpu)
62{
63 struct drm_device *dev = gpu->dev;
64 int ret = 0;
65
66 if (gpu->gpu_reg) {
67 ret = regulator_enable(gpu->gpu_reg);
68 if (ret) {
69 dev_err(dev->dev, "failed to enable 'gpu_reg': %d\n", ret);
70 return ret;
71 }
72 }
73
74 if (gpu->gpu_cx) {
75 ret = regulator_enable(gpu->gpu_cx);
76 if (ret) {
77 dev_err(dev->dev, "failed to enable 'gpu_cx': %d\n", ret);
78 return ret;
79 }
80 }
81
82 return 0;
83}
84
85static int disable_pwrrail(struct msm_gpu *gpu)
86{
87 if (gpu->gpu_cx)
88 regulator_disable(gpu->gpu_cx);
89 if (gpu->gpu_reg)
90 regulator_disable(gpu->gpu_reg);
91 return 0;
92}
93
94static int enable_clk(struct msm_gpu *gpu)
95{
Rob Clark7198e6b2013-07-19 12:59:32 -040096 int i;
97
Jordan Crouse98db8032017-03-07 10:02:56 -070098 if (gpu->core_clk && gpu->fast_rate)
99 clk_set_rate(gpu->core_clk, gpu->fast_rate);
Jordan Crouse89d777a2016-11-28 12:28:31 -0700100
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700101 /* Set the RBBM timer rate to 19.2Mhz */
Jordan Crouse98db8032017-03-07 10:02:56 -0700102 if (gpu->rbbmtimer_clk)
103 clk_set_rate(gpu->rbbmtimer_clk, 19200000);
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700104
Jordan Crouse98db8032017-03-07 10:02:56 -0700105 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Jordan Crouse89d777a2016-11-28 12:28:31 -0700106 if (gpu->grp_clks[i])
Rob Clark7198e6b2013-07-19 12:59:32 -0400107 clk_prepare(gpu->grp_clks[i]);
Rob Clark7198e6b2013-07-19 12:59:32 -0400108
Jordan Crouse98db8032017-03-07 10:02:56 -0700109 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Rob Clark7198e6b2013-07-19 12:59:32 -0400110 if (gpu->grp_clks[i])
111 clk_enable(gpu->grp_clks[i]);
112
113 return 0;
114}
115
116static int disable_clk(struct msm_gpu *gpu)
117{
Rob Clark7198e6b2013-07-19 12:59:32 -0400118 int i;
119
Jordan Crouse98db8032017-03-07 10:02:56 -0700120 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Jordan Crouse89d777a2016-11-28 12:28:31 -0700121 if (gpu->grp_clks[i])
Rob Clark7198e6b2013-07-19 12:59:32 -0400122 clk_disable(gpu->grp_clks[i]);
Rob Clark7198e6b2013-07-19 12:59:32 -0400123
Jordan Crouse98db8032017-03-07 10:02:56 -0700124 for (i = gpu->nr_clocks - 1; i >= 0; i--)
Rob Clark7198e6b2013-07-19 12:59:32 -0400125 if (gpu->grp_clks[i])
126 clk_unprepare(gpu->grp_clks[i]);
127
Jordan Crousebf5af4a2017-03-07 10:02:54 -0700128 /*
129 * Set the clock to a deliberately low rate. On older targets the clock
130 * speed had to be non zero to avoid problems. On newer targets this
131 * will be rounded down to zero anyway so it all works out.
132 */
Jordan Crouse98db8032017-03-07 10:02:56 -0700133 if (gpu->core_clk)
134 clk_set_rate(gpu->core_clk, 27000000);
Jordan Crouse89d777a2016-11-28 12:28:31 -0700135
Jordan Crouse98db8032017-03-07 10:02:56 -0700136 if (gpu->rbbmtimer_clk)
137 clk_set_rate(gpu->rbbmtimer_clk, 0);
Jordan Crouseb5f103a2016-11-28 12:28:33 -0700138
Rob Clark7198e6b2013-07-19 12:59:32 -0400139 return 0;
140}
141
142static int enable_axi(struct msm_gpu *gpu)
143{
144 if (gpu->ebi1_clk)
145 clk_prepare_enable(gpu->ebi1_clk);
146 if (gpu->bus_freq)
147 bs_set(gpu, gpu->bus_freq);
148 return 0;
149}
150
151static int disable_axi(struct msm_gpu *gpu)
152{
153 if (gpu->ebi1_clk)
154 clk_disable_unprepare(gpu->ebi1_clk);
155 if (gpu->bus_freq)
156 bs_set(gpu, 0);
157 return 0;
158}
159
160int msm_gpu_pm_resume(struct msm_gpu *gpu)
161{
162 int ret;
163
Rob Clarkeeb75472017-02-10 15:36:33 -0500164 DBG("%s", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400165
166 ret = enable_pwrrail(gpu);
167 if (ret)
168 return ret;
169
170 ret = enable_clk(gpu);
171 if (ret)
172 return ret;
173
174 ret = enable_axi(gpu);
175 if (ret)
176 return ret;
177
Rob Clarkeeb75472017-02-10 15:36:33 -0500178 gpu->needs_hw_init = true;
179
Rob Clark7198e6b2013-07-19 12:59:32 -0400180 return 0;
181}
182
183int msm_gpu_pm_suspend(struct msm_gpu *gpu)
184{
185 int ret;
186
Rob Clarkeeb75472017-02-10 15:36:33 -0500187 DBG("%s", gpu->name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400188
189 ret = disable_axi(gpu);
190 if (ret)
191 return ret;
192
193 ret = disable_clk(gpu);
194 if (ret)
195 return ret;
196
197 ret = disable_pwrrail(gpu);
198 if (ret)
199 return ret;
200
201 return 0;
202}
203
Rob Clarkeeb75472017-02-10 15:36:33 -0500204int msm_gpu_hw_init(struct msm_gpu *gpu)
Rob Clark37d77c32014-01-11 16:25:08 -0500205{
Rob Clarkeeb75472017-02-10 15:36:33 -0500206 int ret;
Rob Clark37d77c32014-01-11 16:25:08 -0500207
Rob Clarkcb1e3812017-06-13 09:15:36 -0400208 WARN_ON(!mutex_is_locked(&gpu->dev->struct_mutex));
209
Rob Clarkeeb75472017-02-10 15:36:33 -0500210 if (!gpu->needs_hw_init)
211 return 0;
Rob Clark37d77c32014-01-11 16:25:08 -0500212
Rob Clarkeeb75472017-02-10 15:36:33 -0500213 disable_irq(gpu->irq);
214 ret = gpu->funcs->hw_init(gpu);
215 if (!ret)
216 gpu->needs_hw_init = false;
217 enable_irq(gpu->irq);
Rob Clark37d77c32014-01-11 16:25:08 -0500218
Rob Clarkeeb75472017-02-10 15:36:33 -0500219 return ret;
Rob Clark37d77c32014-01-11 16:25:08 -0500220}
221
222/*
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400223 * Hangcheck detection for locked gpu:
224 */
225
Jordan Crousef97deca2017-10-20 11:06:57 -0600226static void update_fences(struct msm_gpu *gpu, struct msm_ringbuffer *ring,
227 uint32_t fence)
228{
229 struct msm_gem_submit *submit;
230
231 list_for_each_entry(submit, &ring->submits, node) {
232 if (submit->seqno > fence)
233 break;
234
235 msm_update_fence(submit->ring->fctx,
236 submit->fence->seqno);
237 }
238}
239
Rob Clark18bb8a62017-09-13 10:17:18 -0400240static struct msm_gem_submit *
241find_submit(struct msm_ringbuffer *ring, uint32_t fence)
242{
243 struct msm_gem_submit *submit;
244
245 WARN_ON(!mutex_is_locked(&ring->gpu->dev->struct_mutex));
246
247 list_for_each_entry(submit, &ring->submits, node)
248 if (submit->seqno == fence)
249 return submit;
250
251 return NULL;
252}
253
Rob Clarkb6295f92016-03-15 18:26:28 -0400254static void retire_submits(struct msm_gpu *gpu);
Rob Clark1a370be2015-06-07 13:46:04 -0400255
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400256static void recover_worker(struct work_struct *work)
257{
258 struct msm_gpu *gpu = container_of(work, struct msm_gpu, recover_work);
259 struct drm_device *dev = gpu->dev;
Rob Clark4816b622016-05-03 10:10:15 -0400260 struct msm_gem_submit *submit;
Jordan Crousef97deca2017-10-20 11:06:57 -0600261 struct msm_ringbuffer *cur_ring = gpu->funcs->active_ring(gpu);
262 uint64_t fence;
263 int i;
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400264
Jordan Crousef97deca2017-10-20 11:06:57 -0600265 /* Update all the rings with the latest and greatest fence */
266 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
267 struct msm_ringbuffer *ring = gpu->rb[i];
268
269 fence = ring->memptrs->fence;
270
271 /*
272 * For the current (faulting?) ring/submit advance the fence by
273 * one more to clear the faulting submit
274 */
275 if (ring == cur_ring)
276 fence = fence + 1;
277
278 update_fences(gpu, ring, fence);
279 }
Rob Clarkb6295f92016-03-15 18:26:28 -0400280
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400281 mutex_lock(&dev->struct_mutex);
Rob Clark1a370be2015-06-07 13:46:04 -0400282
Jordan Crousef97deca2017-10-20 11:06:57 -0600283
Rob Clark4816b622016-05-03 10:10:15 -0400284 dev_err(dev->dev, "%s: hangcheck recover!\n", gpu->name);
Jordan Crousef97deca2017-10-20 11:06:57 -0600285 fence = cur_ring->memptrs->fence + 1;
286
Rob Clark18bb8a62017-09-13 10:17:18 -0400287 submit = find_submit(cur_ring, fence);
288 if (submit) {
289 struct task_struct *task;
Rob Clark4816b622016-05-03 10:10:15 -0400290
Rob Clark18bb8a62017-09-13 10:17:18 -0400291 rcu_read_lock();
292 task = pid_task(submit->pid, PIDTYPE_PID);
293 if (task) {
294 char *cmd;
295
296 /*
297 * So slightly annoying, in other paths like
298 * mmap'ing gem buffers, mmap_sem is acquired
299 * before struct_mutex, which means we can't
300 * hold struct_mutex across the call to
301 * get_cmdline(). But submits are retired
302 * from the same in-order workqueue, so we can
303 * safely drop the lock here without worrying
304 * about the submit going away.
305 */
306 mutex_unlock(&dev->struct_mutex);
307 cmd = kstrdup_quotable_cmdline(task, GFP_KERNEL);
308 mutex_lock(&dev->struct_mutex);
309
310 dev_err(dev->dev, "%s: offending task: %s (%s)\n",
311 gpu->name, task->comm, cmd);
Rob Clark4816b622016-05-03 10:10:15 -0400312 }
Rob Clark18bb8a62017-09-13 10:17:18 -0400313 rcu_read_unlock();
314
Rob Clark4816b622016-05-03 10:10:15 -0400315 }
316
317 if (msm_gpu_active(gpu)) {
Rob Clark1a370be2015-06-07 13:46:04 -0400318 /* retire completed submits, plus the one that hung: */
Rob Clarkb6295f92016-03-15 18:26:28 -0400319 retire_submits(gpu);
Rob Clark1a370be2015-06-07 13:46:04 -0400320
Rob Clarkeeb75472017-02-10 15:36:33 -0500321 pm_runtime_get_sync(&gpu->pdev->dev);
Rob Clark37d77c32014-01-11 16:25:08 -0500322 gpu->funcs->recover(gpu);
Rob Clarkeeb75472017-02-10 15:36:33 -0500323 pm_runtime_put_sync(&gpu->pdev->dev);
Rob Clark1a370be2015-06-07 13:46:04 -0400324
Jordan Crousef97deca2017-10-20 11:06:57 -0600325 /*
326 * Replay all remaining submits starting with highest priority
327 * ring
328 */
Jordan Crouseb1fc2832017-10-20 11:07:01 -0600329 for (i = 0; i < gpu->nr_rings; i++) {
Jordan Crousef97deca2017-10-20 11:06:57 -0600330 struct msm_ringbuffer *ring = gpu->rb[i];
331
332 list_for_each_entry(submit, &ring->submits, node)
333 gpu->funcs->submit(gpu, submit, NULL);
Rob Clark1a370be2015-06-07 13:46:04 -0400334 }
Rob Clark37d77c32014-01-11 16:25:08 -0500335 }
Rob Clark4816b622016-05-03 10:10:15 -0400336
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400337 mutex_unlock(&dev->struct_mutex);
338
339 msm_gpu_retire(gpu);
340}
341
342static void hangcheck_timer_reset(struct msm_gpu *gpu)
343{
344 DBG("%s", gpu->name);
345 mod_timer(&gpu->hangcheck_timer,
346 round_jiffies_up(jiffies + DRM_MSM_HANGCHECK_JIFFIES));
347}
348
349static void hangcheck_handler(unsigned long data)
350{
351 struct msm_gpu *gpu = (struct msm_gpu *)data;
Rob Clark6b8819c2013-09-11 17:14:30 -0400352 struct drm_device *dev = gpu->dev;
353 struct msm_drm_private *priv = dev->dev_private;
Jordan Crousef97deca2017-10-20 11:06:57 -0600354 struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu);
355 uint32_t fence = ring->memptrs->fence;
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400356
Jordan Crousef97deca2017-10-20 11:06:57 -0600357 if (fence != ring->hangcheck_fence) {
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400358 /* some progress has been made.. ya! */
Jordan Crousef97deca2017-10-20 11:06:57 -0600359 ring->hangcheck_fence = fence;
360 } else if (fence < ring->seqno) {
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400361 /* no progress and not done.. hung! */
Jordan Crousef97deca2017-10-20 11:06:57 -0600362 ring->hangcheck_fence = fence;
363 dev_err(dev->dev, "%s: hangcheck detected gpu lockup rb %d!\n",
364 gpu->name, ring->id);
Rob Clark26791c42013-09-03 07:12:03 -0400365 dev_err(dev->dev, "%s: completed fence: %u\n",
366 gpu->name, fence);
367 dev_err(dev->dev, "%s: submitted fence: %u\n",
Jordan Crousef97deca2017-10-20 11:06:57 -0600368 gpu->name, ring->seqno);
369
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400370 queue_work(priv->wq, &gpu->recover_work);
371 }
372
373 /* if still more pending work, reset the hangcheck timer: */
Jordan Crousef97deca2017-10-20 11:06:57 -0600374 if (ring->seqno > ring->hangcheck_fence)
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400375 hangcheck_timer_reset(gpu);
Rob Clark6b8819c2013-09-11 17:14:30 -0400376
377 /* workaround for missing irq: */
378 queue_work(priv->wq, &gpu->retire_work);
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400379}
380
381/*
Rob Clark70c70f02014-05-30 14:49:43 -0400382 * Performance Counters:
383 */
384
385/* called under perf_lock */
386static int update_hw_cntrs(struct msm_gpu *gpu, uint32_t ncntrs, uint32_t *cntrs)
387{
388 uint32_t current_cntrs[ARRAY_SIZE(gpu->last_cntrs)];
389 int i, n = min(ncntrs, gpu->num_perfcntrs);
390
391 /* read current values: */
392 for (i = 0; i < gpu->num_perfcntrs; i++)
393 current_cntrs[i] = gpu_read(gpu, gpu->perfcntrs[i].sample_reg);
394
395 /* update cntrs: */
396 for (i = 0; i < n; i++)
397 cntrs[i] = current_cntrs[i] - gpu->last_cntrs[i];
398
399 /* save current values: */
400 for (i = 0; i < gpu->num_perfcntrs; i++)
401 gpu->last_cntrs[i] = current_cntrs[i];
402
403 return n;
404}
405
406static void update_sw_cntrs(struct msm_gpu *gpu)
407{
408 ktime_t time;
409 uint32_t elapsed;
410 unsigned long flags;
411
412 spin_lock_irqsave(&gpu->perf_lock, flags);
413 if (!gpu->perfcntr_active)
414 goto out;
415
416 time = ktime_get();
417 elapsed = ktime_to_us(ktime_sub(time, gpu->last_sample.time));
418
419 gpu->totaltime += elapsed;
420 if (gpu->last_sample.active)
421 gpu->activetime += elapsed;
422
423 gpu->last_sample.active = msm_gpu_active(gpu);
424 gpu->last_sample.time = time;
425
426out:
427 spin_unlock_irqrestore(&gpu->perf_lock, flags);
428}
429
430void msm_gpu_perfcntr_start(struct msm_gpu *gpu)
431{
432 unsigned long flags;
433
Rob Clarkeeb75472017-02-10 15:36:33 -0500434 pm_runtime_get_sync(&gpu->pdev->dev);
435
Rob Clark70c70f02014-05-30 14:49:43 -0400436 spin_lock_irqsave(&gpu->perf_lock, flags);
437 /* we could dynamically enable/disable perfcntr registers too.. */
438 gpu->last_sample.active = msm_gpu_active(gpu);
439 gpu->last_sample.time = ktime_get();
440 gpu->activetime = gpu->totaltime = 0;
441 gpu->perfcntr_active = true;
442 update_hw_cntrs(gpu, 0, NULL);
443 spin_unlock_irqrestore(&gpu->perf_lock, flags);
444}
445
446void msm_gpu_perfcntr_stop(struct msm_gpu *gpu)
447{
448 gpu->perfcntr_active = false;
Rob Clarkeeb75472017-02-10 15:36:33 -0500449 pm_runtime_put_sync(&gpu->pdev->dev);
Rob Clark70c70f02014-05-30 14:49:43 -0400450}
451
452/* returns -errno or # of cntrs sampled */
453int msm_gpu_perfcntr_sample(struct msm_gpu *gpu, uint32_t *activetime,
454 uint32_t *totaltime, uint32_t ncntrs, uint32_t *cntrs)
455{
456 unsigned long flags;
457 int ret;
458
459 spin_lock_irqsave(&gpu->perf_lock, flags);
460
461 if (!gpu->perfcntr_active) {
462 ret = -EINVAL;
463 goto out;
464 }
465
466 *activetime = gpu->activetime;
467 *totaltime = gpu->totaltime;
468
469 gpu->activetime = gpu->totaltime = 0;
470
471 ret = update_hw_cntrs(gpu, ncntrs, cntrs);
472
473out:
474 spin_unlock_irqrestore(&gpu->perf_lock, flags);
475
476 return ret;
477}
478
479/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400480 * Cmdstream submission/retirement:
481 */
482
Rob Clark7d12a272016-03-16 16:07:38 -0400483static void retire_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
484{
485 int i;
486
487 for (i = 0; i < submit->nr_bos; i++) {
488 struct msm_gem_object *msm_obj = submit->bos[i].obj;
489 /* move to inactive: */
490 msm_gem_move_to_inactive(&msm_obj->base);
Rob Clark8bdcd942017-06-13 11:07:08 -0400491 msm_gem_put_iova(&msm_obj->base, gpu->aspace);
Rob Clark7d12a272016-03-16 16:07:38 -0400492 drm_gem_object_unreference(&msm_obj->base);
493 }
494
Rob Clarkeeb75472017-02-10 15:36:33 -0500495 pm_runtime_mark_last_busy(&gpu->pdev->dev);
496 pm_runtime_put_autosuspend(&gpu->pdev->dev);
Rob Clark40e68152016-05-03 09:50:26 -0400497 msm_gem_submit_free(submit);
Rob Clark7d12a272016-03-16 16:07:38 -0400498}
499
Rob Clarkb6295f92016-03-15 18:26:28 -0400500static void retire_submits(struct msm_gpu *gpu)
Rob Clark1a370be2015-06-07 13:46:04 -0400501{
502 struct drm_device *dev = gpu->dev;
Jordan Crousef97deca2017-10-20 11:06:57 -0600503 struct msm_gem_submit *submit, *tmp;
504 int i;
Rob Clark1a370be2015-06-07 13:46:04 -0400505
506 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
507
Jordan Crousef97deca2017-10-20 11:06:57 -0600508 /* Retire the commits starting with highest priority */
Jordan Crouseb1fc2832017-10-20 11:07:01 -0600509 for (i = 0; i < gpu->nr_rings; i++) {
Jordan Crousef97deca2017-10-20 11:06:57 -0600510 struct msm_ringbuffer *ring = gpu->rb[i];
Rob Clark1a370be2015-06-07 13:46:04 -0400511
Jordan Crousef97deca2017-10-20 11:06:57 -0600512 list_for_each_entry_safe(submit, tmp, &ring->submits, node) {
513 if (dma_fence_is_signaled(submit->fence))
514 retire_submit(gpu, submit);
Rob Clark1a370be2015-06-07 13:46:04 -0400515 }
516 }
517}
518
Rob Clark7198e6b2013-07-19 12:59:32 -0400519static void retire_worker(struct work_struct *work)
520{
521 struct msm_gpu *gpu = container_of(work, struct msm_gpu, retire_work);
522 struct drm_device *dev = gpu->dev;
Jordan Crousef97deca2017-10-20 11:06:57 -0600523 int i;
Rob Clark7198e6b2013-07-19 12:59:32 -0400524
Jordan Crousef97deca2017-10-20 11:06:57 -0600525 for (i = 0; i < gpu->nr_rings; i++)
526 update_fences(gpu, gpu->rb[i], gpu->rb[i]->memptrs->fence);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400527
Rob Clark7198e6b2013-07-19 12:59:32 -0400528 mutex_lock(&dev->struct_mutex);
Rob Clarkb6295f92016-03-15 18:26:28 -0400529 retire_submits(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400530 mutex_unlock(&dev->struct_mutex);
531}
532
533/* call from irq handler to schedule work to retire bo's */
534void msm_gpu_retire(struct msm_gpu *gpu)
535{
536 struct msm_drm_private *priv = gpu->dev->dev_private;
537 queue_work(priv->wq, &gpu->retire_work);
Rob Clark70c70f02014-05-30 14:49:43 -0400538 update_sw_cntrs(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400539}
540
541/* add bo's to gpu's ring, and kick gpu: */
Rob Clarkf44d32c2016-06-16 16:37:38 -0400542void msm_gpu_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
Rob Clark7198e6b2013-07-19 12:59:32 -0400543 struct msm_file_private *ctx)
544{
545 struct drm_device *dev = gpu->dev;
546 struct msm_drm_private *priv = dev->dev_private;
Jordan Crousef97deca2017-10-20 11:06:57 -0600547 struct msm_ringbuffer *ring = submit->ring;
Rob Clarkf44d32c2016-06-16 16:37:38 -0400548 int i;
Rob Clark7198e6b2013-07-19 12:59:32 -0400549
Rob Clark1a370be2015-06-07 13:46:04 -0400550 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
551
Rob Clarkeeb75472017-02-10 15:36:33 -0500552 pm_runtime_get_sync(&gpu->pdev->dev);
553
554 msm_gpu_hw_init(gpu);
Rob Clark37d77c32014-01-11 16:25:08 -0500555
Jordan Crousef97deca2017-10-20 11:06:57 -0600556 submit->seqno = ++ring->seqno;
557
558 list_add_tail(&submit->node, &ring->submits);
Rob Clark1a370be2015-06-07 13:46:04 -0400559
Rob Clarka7d3c952014-05-30 14:47:38 -0400560 msm_rd_dump_submit(submit);
561
Rob Clark70c70f02014-05-30 14:49:43 -0400562 update_sw_cntrs(gpu);
563
Rob Clark7198e6b2013-07-19 12:59:32 -0400564 for (i = 0; i < submit->nr_bos; i++) {
565 struct msm_gem_object *msm_obj = submit->bos[i].obj;
Rob Clark78babc12016-11-11 12:06:46 -0500566 uint64_t iova;
Rob Clark7198e6b2013-07-19 12:59:32 -0400567
568 /* can't happen yet.. but when we add 2d support we'll have
569 * to deal w/ cross-ring synchronization:
570 */
571 WARN_ON(is_active(msm_obj) && (msm_obj->gpu != gpu));
572
Rob Clark7d12a272016-03-16 16:07:38 -0400573 /* submit takes a reference to the bo and iova until retired: */
574 drm_gem_object_reference(&msm_obj->base);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600575 msm_gem_get_iova(&msm_obj->base,
Rob Clark8bdcd942017-06-13 11:07:08 -0400576 submit->gpu->aspace, &iova);
Rob Clark7198e6b2013-07-19 12:59:32 -0400577
Rob Clarkbf6811f2013-09-01 13:25:09 -0400578 if (submit->bos[i].flags & MSM_SUBMIT_BO_WRITE)
579 msm_gem_move_to_active(&msm_obj->base, gpu, true, submit->fence);
Rob Clarkb6295f92016-03-15 18:26:28 -0400580 else if (submit->bos[i].flags & MSM_SUBMIT_BO_READ)
581 msm_gem_move_to_active(&msm_obj->base, gpu, false, submit->fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400582 }
Rob Clark1a370be2015-06-07 13:46:04 -0400583
Rob Clark1193c3b2016-05-03 09:46:49 -0400584 gpu->funcs->submit(gpu, submit, ctx);
Rob Clark1a370be2015-06-07 13:46:04 -0400585 priv->lastctx = ctx;
586
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400587 hangcheck_timer_reset(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400588}
589
590/*
591 * Init/Cleanup:
592 */
593
594static irqreturn_t irq_handler(int irq, void *data)
595{
596 struct msm_gpu *gpu = data;
597 return gpu->funcs->irq(gpu);
598}
599
Jordan Crouse98db8032017-03-07 10:02:56 -0700600static struct clk *get_clock(struct device *dev, const char *name)
601{
602 struct clk *clk = devm_clk_get(dev, name);
603
604 return IS_ERR(clk) ? NULL : clk;
605}
606
607static int get_clocks(struct platform_device *pdev, struct msm_gpu *gpu)
608{
609 struct device *dev = &pdev->dev;
610 struct property *prop;
611 const char *name;
612 int i = 0;
613
614 gpu->nr_clocks = of_property_count_strings(dev->of_node, "clock-names");
615 if (gpu->nr_clocks < 1) {
616 gpu->nr_clocks = 0;
617 return 0;
618 }
619
620 gpu->grp_clks = devm_kcalloc(dev, sizeof(struct clk *), gpu->nr_clocks,
621 GFP_KERNEL);
622 if (!gpu->grp_clks)
623 return -ENOMEM;
624
625 of_property_for_each_string(dev->of_node, "clock-names", prop, name) {
626 gpu->grp_clks[i] = get_clock(dev, name);
627
628 /* Remember the key clocks that we need to control later */
Rob Clark134ccad2017-05-03 10:43:14 -0400629 if (!strcmp(name, "core") || !strcmp(name, "core_clk"))
Jordan Crouse98db8032017-03-07 10:02:56 -0700630 gpu->core_clk = gpu->grp_clks[i];
Rob Clark134ccad2017-05-03 10:43:14 -0400631 else if (!strcmp(name, "rbbmtimer") || !strcmp(name, "rbbmtimer_clk"))
Jordan Crouse98db8032017-03-07 10:02:56 -0700632 gpu->rbbmtimer_clk = gpu->grp_clks[i];
633
634 ++i;
635 }
636
637 return 0;
638}
Rob Clark7198e6b2013-07-19 12:59:32 -0400639
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600640static struct msm_gem_address_space *
641msm_gpu_create_address_space(struct msm_gpu *gpu, struct platform_device *pdev,
642 uint64_t va_start, uint64_t va_end)
643{
644 struct iommu_domain *iommu;
645 struct msm_gem_address_space *aspace;
646 int ret;
647
648 /*
649 * Setup IOMMU.. eventually we will (I think) do this once per context
650 * and have separate page tables per context. For now, to keep things
651 * simple and to get something working, just use a single address space:
652 */
653 iommu = iommu_domain_alloc(&platform_bus_type);
654 if (!iommu)
655 return NULL;
656
657 iommu->geometry.aperture_start = va_start;
658 iommu->geometry.aperture_end = va_end;
659
660 dev_info(gpu->dev->dev, "%s: using IOMMU\n", gpu->name);
661
662 aspace = msm_gem_address_space_create(&pdev->dev, iommu, "gpu");
663 if (IS_ERR(aspace)) {
664 dev_err(gpu->dev->dev, "failed to init iommu: %ld\n",
665 PTR_ERR(aspace));
666 iommu_domain_free(iommu);
667 return ERR_CAST(aspace);
668 }
669
670 ret = aspace->mmu->funcs->attach(aspace->mmu, NULL, 0);
671 if (ret) {
672 msm_gem_address_space_put(aspace);
673 return ERR_PTR(ret);
674 }
675
676 return aspace;
677}
678
Rob Clark7198e6b2013-07-19 12:59:32 -0400679int msm_gpu_init(struct drm_device *drm, struct platform_device *pdev,
680 struct msm_gpu *gpu, const struct msm_gpu_funcs *funcs,
Jordan Crouse5770fc72017-05-08 14:35:03 -0600681 const char *name, struct msm_gpu_config *config)
Rob Clark7198e6b2013-07-19 12:59:32 -0400682{
Jordan Crousef97deca2017-10-20 11:06:57 -0600683 int i, ret, nr_rings = config->nr_rings;
684 void *memptrs;
685 uint64_t memptrs_iova;
Rob Clark7198e6b2013-07-19 12:59:32 -0400686
Rob Clark70c70f02014-05-30 14:49:43 -0400687 if (WARN_ON(gpu->num_perfcntrs > ARRAY_SIZE(gpu->last_cntrs)))
688 gpu->num_perfcntrs = ARRAY_SIZE(gpu->last_cntrs);
689
Rob Clark7198e6b2013-07-19 12:59:32 -0400690 gpu->dev = drm;
691 gpu->funcs = funcs;
692 gpu->name = name;
693
694 INIT_LIST_HEAD(&gpu->active_list);
695 INIT_WORK(&gpu->retire_work, retire_worker);
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400696 INIT_WORK(&gpu->recover_work, recover_worker);
697
Rob Clark1a370be2015-06-07 13:46:04 -0400698
Rob Clarkbd6f82d2013-08-24 14:20:38 -0400699 setup_timer(&gpu->hangcheck_timer, hangcheck_handler,
700 (unsigned long)gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400701
Rob Clark70c70f02014-05-30 14:49:43 -0400702 spin_lock_init(&gpu->perf_lock);
703
Rob Clark7198e6b2013-07-19 12:59:32 -0400704
705 /* Map registers: */
Jordan Crouse5770fc72017-05-08 14:35:03 -0600706 gpu->mmio = msm_ioremap(pdev, config->ioname, name);
Rob Clark7198e6b2013-07-19 12:59:32 -0400707 if (IS_ERR(gpu->mmio)) {
708 ret = PTR_ERR(gpu->mmio);
709 goto fail;
710 }
711
712 /* Get Interrupt: */
Jordan Crouse5770fc72017-05-08 14:35:03 -0600713 gpu->irq = platform_get_irq_byname(pdev, config->irqname);
Rob Clark7198e6b2013-07-19 12:59:32 -0400714 if (gpu->irq < 0) {
715 ret = gpu->irq;
716 dev_err(drm->dev, "failed to get irq: %d\n", ret);
717 goto fail;
718 }
719
720 ret = devm_request_irq(&pdev->dev, gpu->irq, irq_handler,
721 IRQF_TRIGGER_HIGH, gpu->name, gpu);
722 if (ret) {
723 dev_err(drm->dev, "failed to request IRQ%u: %d\n", gpu->irq, ret);
724 goto fail;
725 }
726
Jordan Crouse98db8032017-03-07 10:02:56 -0700727 ret = get_clocks(pdev, gpu);
728 if (ret)
729 goto fail;
Rob Clark7198e6b2013-07-19 12:59:32 -0400730
Rob Clark720c3bb2017-01-30 11:30:58 -0500731 gpu->ebi1_clk = msm_clk_get(pdev, "bus");
Rob Clark7198e6b2013-07-19 12:59:32 -0400732 DBG("ebi1_clk: %p", gpu->ebi1_clk);
733 if (IS_ERR(gpu->ebi1_clk))
734 gpu->ebi1_clk = NULL;
735
736 /* Acquire regulators: */
737 gpu->gpu_reg = devm_regulator_get(&pdev->dev, "vdd");
738 DBG("gpu_reg: %p", gpu->gpu_reg);
739 if (IS_ERR(gpu->gpu_reg))
740 gpu->gpu_reg = NULL;
741
742 gpu->gpu_cx = devm_regulator_get(&pdev->dev, "vddcx");
743 DBG("gpu_cx: %p", gpu->gpu_cx);
744 if (IS_ERR(gpu->gpu_cx))
745 gpu->gpu_cx = NULL;
746
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600747 gpu->pdev = pdev;
748 platform_set_drvdata(pdev, gpu);
Rob Clark667ce332016-09-28 19:58:32 -0400749
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600750 bs_init(gpu);
Stephane Viau5e921b12015-09-15 08:41:46 -0400751
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600752 gpu->aspace = msm_gpu_create_address_space(gpu, pdev,
753 config->va_start, config->va_end);
754
755 if (gpu->aspace == NULL)
Rob Clark871d8122013-11-16 12:56:06 -0500756 dev_info(drm->dev, "%s: no IOMMU, fallback to VRAM carveout!\n", name);
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600757 else if (IS_ERR(gpu->aspace)) {
758 ret = PTR_ERR(gpu->aspace);
759 goto fail;
Rob Clark7198e6b2013-07-19 12:59:32 -0400760 }
Rob Clarka1ad3522014-07-11 11:59:22 -0400761
Jordan Crousef97deca2017-10-20 11:06:57 -0600762 memptrs = msm_gem_kernel_new(drm, sizeof(*gpu->memptrs_bo),
Jordan Crousecd414f32017-10-20 11:06:56 -0600763 MSM_BO_UNCACHED, gpu->aspace, &gpu->memptrs_bo,
Jordan Crousef97deca2017-10-20 11:06:57 -0600764 &memptrs_iova);
Jordan Crousecd414f32017-10-20 11:06:56 -0600765
Jordan Crousef97deca2017-10-20 11:06:57 -0600766 if (IS_ERR(memptrs)) {
767 ret = PTR_ERR(memptrs);
Jordan Crousecd414f32017-10-20 11:06:56 -0600768 dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
769 goto fail;
770 }
771
Jordan Crousef97deca2017-10-20 11:06:57 -0600772 if (nr_rings > ARRAY_SIZE(gpu->rb)) {
773 DRM_DEV_INFO_ONCE(drm->dev, "Only creating %lu ringbuffers\n",
774 ARRAY_SIZE(gpu->rb));
775 nr_rings = ARRAY_SIZE(gpu->rb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400776 }
777
Jordan Crousef97deca2017-10-20 11:06:57 -0600778 /* Create ringbuffer(s): */
779 for (i = 0; i < nr_rings; i++) {
780 gpu->rb[i] = msm_ringbuffer_new(gpu, i, memptrs, memptrs_iova);
781
782 if (IS_ERR(gpu->rb[i])) {
783 ret = PTR_ERR(gpu->rb[i]);
784 dev_err(drm->dev,
785 "could not create ringbuffer %d: %d\n", i, ret);
786 goto fail;
787 }
788
789 memptrs += sizeof(struct msm_rbmemptrs);
790 memptrs_iova += sizeof(struct msm_rbmemptrs);
791 }
792
793 gpu->nr_rings = nr_rings;
794
Rob Clark7198e6b2013-07-19 12:59:32 -0400795 return 0;
796
797fail:
Jordan Crousef97deca2017-10-20 11:06:57 -0600798 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
799 msm_ringbuffer_destroy(gpu->rb[i]);
800 gpu->rb[i] = NULL;
801 }
802
Jordan Crousecd414f32017-10-20 11:06:56 -0600803 if (gpu->memptrs_bo) {
804 msm_gem_put_vaddr(gpu->memptrs_bo);
805 msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace);
806 drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
807 }
808
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600809 platform_set_drvdata(pdev, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400810 return ret;
811}
812
813void msm_gpu_cleanup(struct msm_gpu *gpu)
814{
Jordan Crousef97deca2017-10-20 11:06:57 -0600815 int i;
816
Rob Clark7198e6b2013-07-19 12:59:32 -0400817 DBG("%s", gpu->name);
818
819 WARN_ON(!list_empty(&gpu->active_list));
820
821 bs_fini(gpu);
822
Jordan Crousef97deca2017-10-20 11:06:57 -0600823 for (i = 0; i < ARRAY_SIZE(gpu->rb); i++) {
824 msm_ringbuffer_destroy(gpu->rb[i]);
825 gpu->rb[i] = NULL;
Rob Clark7198e6b2013-07-19 12:59:32 -0400826 }
Jordan Crousecd414f32017-10-20 11:06:56 -0600827
828 if (gpu->memptrs_bo) {
829 msm_gem_put_vaddr(gpu->memptrs_bo);
830 msm_gem_put_iova(gpu->memptrs_bo, gpu->aspace);
831 drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
832 }
833
834 if (!IS_ERR_OR_NULL(gpu->aspace)) {
Jordan Crouse1267a4d2017-07-27 10:42:39 -0600835 gpu->aspace->mmu->funcs->detach(gpu->aspace->mmu,
836 NULL, 0);
837 msm_gem_address_space_put(gpu->aspace);
838 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400839}