blob: b88ce514eb8e75d58bf069a52ac1f704605ce0d5 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#include "msm_drv.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040019#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050020#include "msm_kms.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040021
Rob Clarkc8afe682013-06-26 12:44:06 -040022static void msm_fb_output_poll_changed(struct drm_device *dev)
23{
24 struct msm_drm_private *priv = dev->dev_private;
25 if (priv->fbdev)
26 drm_fb_helper_hotplug_event(priv->fbdev);
27}
28
29static const struct drm_mode_config_funcs mode_config_funcs = {
30 .fb_create = msm_framebuffer_create,
31 .output_poll_changed = msm_fb_output_poll_changed,
Daniel Vetterb4274fb2014-11-26 17:02:18 +010032 .atomic_check = msm_atomic_check,
Rob Clarkcf3a7e42014-11-08 13:21:06 -050033 .atomic_commit = msm_atomic_commit,
Rob Clarkc8afe682013-06-26 12:44:06 -040034};
35
Rob Clark871d8122013-11-16 12:56:06 -050036int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
Rob Clarkc8afe682013-06-26 12:44:06 -040037{
38 struct msm_drm_private *priv = dev->dev_private;
Rob Clark871d8122013-11-16 12:56:06 -050039 int idx = priv->num_mmus++;
Rob Clarkc8afe682013-06-26 12:44:06 -040040
Rob Clark871d8122013-11-16 12:56:06 -050041 if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
Rob Clarkc8afe682013-06-26 12:44:06 -040042 return -EINVAL;
43
Rob Clark871d8122013-11-16 12:56:06 -050044 priv->mmus[idx] = mmu;
Rob Clarkc8afe682013-06-26 12:44:06 -040045
46 return idx;
47}
48
Rob Clarkc8afe682013-06-26 12:44:06 -040049#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
50static bool reglog = false;
51MODULE_PARM_DESC(reglog, "Enable register read/write logging");
52module_param(reglog, bool, 0600);
53#else
54#define reglog 0
55#endif
56
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053057#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050058static bool fbdev = true;
59MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
60module_param(fbdev, bool, 0600);
61#endif
62
Rob Clark3a10ba82014-09-08 14:24:57 -040063static char *vram = "16m";
Rob Clark871d8122013-11-16 12:56:06 -050064MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU");
65module_param(vram, charp, 0);
66
Rob Clark060530f2014-03-03 14:19:12 -050067/*
68 * Util/helpers:
69 */
70
Rob Clarkc8afe682013-06-26 12:44:06 -040071void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
72 const char *dbgname)
73{
74 struct resource *res;
75 unsigned long size;
76 void __iomem *ptr;
77
78 if (name)
79 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
80 else
81 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
82
83 if (!res) {
84 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
85 return ERR_PTR(-EINVAL);
86 }
87
88 size = resource_size(res);
89
90 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
91 if (!ptr) {
92 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
93 return ERR_PTR(-ENOMEM);
94 }
95
96 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +020097 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -040098
99 return ptr;
100}
101
102void msm_writel(u32 data, void __iomem *addr)
103{
104 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200105 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400106 writel(data, addr);
107}
108
109u32 msm_readl(const void __iomem *addr)
110{
111 u32 val = readl(addr);
112 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200113 printk(KERN_ERR "IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400114 return val;
115}
116
Hai Li78b1d472015-07-27 13:49:45 -0400117struct vblank_event {
118 struct list_head node;
119 int crtc_id;
120 bool enable;
121};
122
123static void vblank_ctrl_worker(struct work_struct *work)
124{
125 struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
126 struct msm_vblank_ctrl, work);
127 struct msm_drm_private *priv = container_of(vbl_ctrl,
128 struct msm_drm_private, vblank_ctrl);
129 struct msm_kms *kms = priv->kms;
130 struct vblank_event *vbl_ev, *tmp;
131 unsigned long flags;
132
133 spin_lock_irqsave(&vbl_ctrl->lock, flags);
134 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
135 list_del(&vbl_ev->node);
136 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
137
138 if (vbl_ev->enable)
139 kms->funcs->enable_vblank(kms,
140 priv->crtcs[vbl_ev->crtc_id]);
141 else
142 kms->funcs->disable_vblank(kms,
143 priv->crtcs[vbl_ev->crtc_id]);
144
145 kfree(vbl_ev);
146
147 spin_lock_irqsave(&vbl_ctrl->lock, flags);
148 }
149
150 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
151}
152
153static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
154 int crtc_id, bool enable)
155{
156 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
157 struct vblank_event *vbl_ev;
158 unsigned long flags;
159
160 vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
161 if (!vbl_ev)
162 return -ENOMEM;
163
164 vbl_ev->crtc_id = crtc_id;
165 vbl_ev->enable = enable;
166
167 spin_lock_irqsave(&vbl_ctrl->lock, flags);
168 list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
169 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
170
171 queue_work(priv->wq, &vbl_ctrl->work);
172
173 return 0;
174}
175
Rob Clarkc8afe682013-06-26 12:44:06 -0400176/*
177 * DRM operations:
178 */
179
180static int msm_unload(struct drm_device *dev)
181{
182 struct msm_drm_private *priv = dev->dev_private;
183 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400184 struct msm_gpu *gpu = priv->gpu;
Hai Li78b1d472015-07-27 13:49:45 -0400185 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
186 struct vblank_event *vbl_ev, *tmp;
187
188 /* We must cancel and cleanup any pending vblank enable/disable
189 * work before drm_irq_uninstall() to avoid work re-enabling an
190 * irq after uninstall has disabled it.
191 */
192 cancel_work_sync(&vbl_ctrl->work);
193 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
194 list_del(&vbl_ev->node);
195 kfree(vbl_ev);
196 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400197
198 drm_kms_helper_poll_fini(dev);
199 drm_mode_config_cleanup(dev);
200 drm_vblank_cleanup(dev);
201
202 pm_runtime_get_sync(dev->dev);
203 drm_irq_uninstall(dev);
204 pm_runtime_put_sync(dev->dev);
205
206 flush_workqueue(priv->wq);
207 destroy_workqueue(priv->wq);
208
209 if (kms) {
210 pm_runtime_disable(dev->dev);
211 kms->funcs->destroy(kms);
212 }
213
Rob Clark7198e6b2013-07-19 12:59:32 -0400214 if (gpu) {
215 mutex_lock(&dev->struct_mutex);
216 gpu->funcs->pm_suspend(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400217 mutex_unlock(&dev->struct_mutex);
Rob Clark774449e2015-05-15 09:19:36 -0400218 gpu->funcs->destroy(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400219 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400220
Rob Clark871d8122013-11-16 12:56:06 -0500221 if (priv->vram.paddr) {
222 DEFINE_DMA_ATTRS(attrs);
223 dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
224 drm_mm_takedown(&priv->vram.mm);
225 dma_free_attrs(dev->dev, priv->vram.size, NULL,
226 priv->vram.paddr, &attrs);
227 }
228
Rob Clark060530f2014-03-03 14:19:12 -0500229 component_unbind_all(dev->dev, dev);
230
Rob Clarkc8afe682013-06-26 12:44:06 -0400231 dev->dev_private = NULL;
232
233 kfree(priv);
234
235 return 0;
236}
237
Rob Clark06c0dd92013-11-30 17:51:47 -0500238static int get_mdp_ver(struct platform_device *pdev)
239{
240#ifdef CONFIG_OF
Peter Griffin370a4d82014-06-05 18:30:58 +0100241 static const struct of_device_id match_types[] = { {
Rob Clark06c0dd92013-11-30 17:51:47 -0500242 .compatible = "qcom,mdss_mdp",
243 .data = (void *)5,
244 }, {
245 /* end node */
246 } };
247 struct device *dev = &pdev->dev;
248 const struct of_device_id *match;
249 match = of_match_node(match_types, dev->of_node);
250 if (match)
Thierry Redingfc99f972015-04-09 16:39:51 +0200251 return (int)(unsigned long)match->data;
Rob Clark06c0dd92013-11-30 17:51:47 -0500252#endif
253 return 4;
254}
255
Rob Clark072f1f92015-03-03 15:04:25 -0500256#include <linux/of_address.h>
257
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500258static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400259{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500260 struct msm_drm_private *priv = dev->dev_private;
Rob Clark072f1f92015-03-03 15:04:25 -0500261 unsigned long size = 0;
262 int ret = 0;
263
264#ifdef CONFIG_OF
265 /* In the device-tree world, we could have a 'memory-region'
266 * phandle, which gives us a link to our "vram". Allocating
267 * is all nicely abstracted behind the dma api, but we need
268 * to know the entire size to allocate it all in one go. There
269 * are two cases:
270 * 1) device with no IOMMU, in which case we need exclusive
271 * access to a VRAM carveout big enough for all gpu
272 * buffers
273 * 2) device with IOMMU, but where the bootloader puts up
274 * a splash screen. In this case, the VRAM carveout
275 * need only be large enough for fbdev fb. But we need
276 * exclusive access to the buffer to avoid the kernel
277 * using those pages for other purposes (which appears
278 * as corruption on screen before we have a chance to
279 * load and do initial modeset)
280 */
281 struct device_node *node;
282
283 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
284 if (node) {
285 struct resource r;
286 ret = of_address_to_resource(node, 0, &r);
287 if (ret)
288 return ret;
289 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200290 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clark072f1f92015-03-03 15:04:25 -0500291 } else
292#endif
Rob Clarkc8afe682013-06-26 12:44:06 -0400293
Rob Clark871d8122013-11-16 12:56:06 -0500294 /* if we have no IOMMU, then we need to use carveout allocator.
295 * Grab the entire CMA chunk carved out in early startup in
296 * mach-msm:
297 */
298 if (!iommu_present(&platform_bus_type)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500299 DRM_INFO("using %s VRAM carveout\n", vram);
300 size = memparse(vram, NULL);
301 }
302
303 if (size) {
Rob Clark871d8122013-11-16 12:56:06 -0500304 DEFINE_DMA_ATTRS(attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500305 void *p;
306
Rob Clark871d8122013-11-16 12:56:06 -0500307 priv->vram.size = size;
308
309 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
310
311 dma_set_attr(DMA_ATTR_NO_KERNEL_MAPPING, &attrs);
312 dma_set_attr(DMA_ATTR_WRITE_COMBINE, &attrs);
313
314 /* note that for no-kernel-mapping, the vaddr returned
315 * is bogus, but non-null if allocation succeeded:
316 */
317 p = dma_alloc_attrs(dev->dev, size,
Rob Clark543d3012014-06-02 07:25:56 -0400318 &priv->vram.paddr, GFP_KERNEL, &attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500319 if (!p) {
320 dev_err(dev->dev, "failed to allocate VRAM\n");
321 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500322 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500323 }
324
325 dev_info(dev->dev, "VRAM: %08x->%08x\n",
326 (uint32_t)priv->vram.paddr,
327 (uint32_t)(priv->vram.paddr + size));
328 }
329
Rob Clark072f1f92015-03-03 15:04:25 -0500330 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500331}
332
333static int msm_load(struct drm_device *dev, unsigned long flags)
334{
335 struct platform_device *pdev = dev->platformdev;
336 struct msm_drm_private *priv;
337 struct msm_kms *kms;
338 int ret;
339
340 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
341 if (!priv) {
342 dev_err(dev->dev, "failed to allocate private data\n");
343 return -ENOMEM;
344 }
345
346 dev->dev_private = priv;
347
348 priv->wq = alloc_ordered_workqueue("msm", 0);
349 init_waitqueue_head(&priv->fence_event);
350 init_waitqueue_head(&priv->pending_crtcs_event);
351
352 INIT_LIST_HEAD(&priv->inactive_list);
353 INIT_LIST_HEAD(&priv->fence_cbs);
Hai Li78b1d472015-07-27 13:49:45 -0400354 INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
355 INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
356 spin_lock_init(&priv->vblank_ctrl.lock);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500357
358 drm_mode_config_init(dev);
359
Rob Clark060530f2014-03-03 14:19:12 -0500360 platform_set_drvdata(pdev, dev);
361
362 /* Bind all our sub-components: */
363 ret = component_bind_all(dev->dev, dev);
364 if (ret)
365 return ret;
366
Rob Clark13f15562015-05-07 15:20:13 -0400367 ret = msm_init_vram(dev);
368 if (ret)
369 goto fail;
370
Rob Clark06c0dd92013-11-30 17:51:47 -0500371 switch (get_mdp_ver(pdev)) {
372 case 4:
373 kms = mdp4_kms_init(dev);
374 break;
375 case 5:
376 kms = mdp5_kms_init(dev);
377 break;
378 default:
379 kms = ERR_PTR(-ENODEV);
380 break;
381 }
382
Rob Clarkc8afe682013-06-26 12:44:06 -0400383 if (IS_ERR(kms)) {
384 /*
385 * NOTE: once we have GPU support, having no kms should not
386 * be considered fatal.. ideally we would still support gpu
387 * and (for example) use dmabuf/prime to share buffers with
388 * imx drm driver on iMX5
389 */
390 dev_err(dev->dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200391 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400392 goto fail;
393 }
394
395 priv->kms = kms;
396
397 if (kms) {
398 pm_runtime_enable(dev->dev);
399 ret = kms->funcs->hw_init(kms);
400 if (ret) {
401 dev_err(dev->dev, "kms hw init failed: %d\n", ret);
402 goto fail;
403 }
404 }
405
Rob Clarkc8afe682013-06-26 12:44:06 -0400406 dev->mode_config.funcs = &mode_config_funcs;
407
Rob Clarkd65bd0e2014-08-06 07:43:12 -0400408 ret = drm_vblank_init(dev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400409 if (ret < 0) {
410 dev_err(dev->dev, "failed to initialize vblank\n");
411 goto fail;
412 }
413
414 pm_runtime_get_sync(dev->dev);
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100415 ret = drm_irq_install(dev, platform_get_irq(dev->platformdev, 0));
Rob Clarkc8afe682013-06-26 12:44:06 -0400416 pm_runtime_put_sync(dev->dev);
417 if (ret < 0) {
418 dev_err(dev->dev, "failed to install IRQ handler\n");
419 goto fail;
420 }
421
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500422 drm_mode_config_reset(dev);
423
Archit Tanejaa9ee34b2015-07-13 12:12:07 +0530424#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -0500425 if (fbdev)
426 priv->fbdev = msm_fbdev_init(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400427#endif
428
Rob Clarka7d3c952014-05-30 14:47:38 -0400429 ret = msm_debugfs_late_init(dev);
430 if (ret)
431 goto fail;
432
Rob Clarkc8afe682013-06-26 12:44:06 -0400433 drm_kms_helper_poll_init(dev);
434
435 return 0;
436
437fail:
438 msm_unload(dev);
439 return ret;
440}
441
Rob Clark7198e6b2013-07-19 12:59:32 -0400442static void load_gpu(struct drm_device *dev)
443{
Rob Clarka1ad3522014-07-11 11:59:22 -0400444 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400445 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400446
Rob Clarka1ad3522014-07-11 11:59:22 -0400447 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400448
Rob Clarke2550b72014-09-05 13:30:27 -0400449 if (!priv->gpu)
450 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400451
Rob Clarka1ad3522014-07-11 11:59:22 -0400452 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400453}
454
455static int msm_open(struct drm_device *dev, struct drm_file *file)
456{
457 struct msm_file_private *ctx;
458
459 /* For now, load gpu on open.. to avoid the requirement of having
460 * firmware in the initrd.
461 */
462 load_gpu(dev);
463
464 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
465 if (!ctx)
466 return -ENOMEM;
467
468 file->driver_priv = ctx;
469
470 return 0;
471}
472
Rob Clarkc8afe682013-06-26 12:44:06 -0400473static void msm_preclose(struct drm_device *dev, struct drm_file *file)
474{
475 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400476 struct msm_file_private *ctx = file->driver_priv;
Rob Clarkc8afe682013-06-26 12:44:06 -0400477 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400478
Rob Clarkc8afe682013-06-26 12:44:06 -0400479 if (kms)
480 kms->funcs->preclose(kms, file);
Rob Clark7198e6b2013-07-19 12:59:32 -0400481
482 mutex_lock(&dev->struct_mutex);
483 if (ctx == priv->lastctx)
484 priv->lastctx = NULL;
485 mutex_unlock(&dev->struct_mutex);
486
487 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400488}
489
490static void msm_lastclose(struct drm_device *dev)
491{
492 struct msm_drm_private *priv = dev->dev_private;
Rob Clark5ea1f752014-05-30 12:29:48 -0400493 if (priv->fbdev)
494 drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400495}
496
Daniel Vettere9f0d762013-12-11 11:34:42 +0100497static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400498{
499 struct drm_device *dev = arg;
500 struct msm_drm_private *priv = dev->dev_private;
501 struct msm_kms *kms = priv->kms;
502 BUG_ON(!kms);
503 return kms->funcs->irq(kms);
504}
505
506static void msm_irq_preinstall(struct drm_device *dev)
507{
508 struct msm_drm_private *priv = dev->dev_private;
509 struct msm_kms *kms = priv->kms;
510 BUG_ON(!kms);
511 kms->funcs->irq_preinstall(kms);
512}
513
514static int msm_irq_postinstall(struct drm_device *dev)
515{
516 struct msm_drm_private *priv = dev->dev_private;
517 struct msm_kms *kms = priv->kms;
518 BUG_ON(!kms);
519 return kms->funcs->irq_postinstall(kms);
520}
521
522static void msm_irq_uninstall(struct drm_device *dev)
523{
524 struct msm_drm_private *priv = dev->dev_private;
525 struct msm_kms *kms = priv->kms;
526 BUG_ON(!kms);
527 kms->funcs->irq_uninstall(kms);
528}
529
Thierry Reding88e72712015-09-24 18:35:31 +0200530static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400531{
532 struct msm_drm_private *priv = dev->dev_private;
533 struct msm_kms *kms = priv->kms;
534 if (!kms)
535 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200536 DBG("dev=%p, crtc=%u", dev, pipe);
537 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400538}
539
Thierry Reding88e72712015-09-24 18:35:31 +0200540static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400541{
542 struct msm_drm_private *priv = dev->dev_private;
543 struct msm_kms *kms = priv->kms;
544 if (!kms)
545 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200546 DBG("dev=%p, crtc=%u", dev, pipe);
547 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400548}
549
550/*
551 * DRM debugfs:
552 */
553
554#ifdef CONFIG_DEBUG_FS
Rob Clark7198e6b2013-07-19 12:59:32 -0400555static int msm_gpu_show(struct drm_device *dev, struct seq_file *m)
556{
557 struct msm_drm_private *priv = dev->dev_private;
558 struct msm_gpu *gpu = priv->gpu;
559
560 if (gpu) {
561 seq_printf(m, "%s Status:\n", gpu->name);
562 gpu->funcs->show(gpu, m);
563 }
564
565 return 0;
566}
567
Rob Clarkc8afe682013-06-26 12:44:06 -0400568static int msm_gem_show(struct drm_device *dev, struct seq_file *m)
569{
570 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400571 struct msm_gpu *gpu = priv->gpu;
Rob Clarkc8afe682013-06-26 12:44:06 -0400572
Rob Clark7198e6b2013-07-19 12:59:32 -0400573 if (gpu) {
574 seq_printf(m, "Active Objects (%s):\n", gpu->name);
575 msm_gem_describe_objects(&gpu->active_list, m);
576 }
577
578 seq_printf(m, "Inactive Objects:\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400579 msm_gem_describe_objects(&priv->inactive_list, m);
580
581 return 0;
582}
583
584static int msm_mm_show(struct drm_device *dev, struct seq_file *m)
585{
Daniel Vetterb04a5902013-12-11 14:24:46 +0100586 return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
Rob Clarkc8afe682013-06-26 12:44:06 -0400587}
588
589static int msm_fb_show(struct drm_device *dev, struct seq_file *m)
590{
591 struct msm_drm_private *priv = dev->dev_private;
592 struct drm_framebuffer *fb, *fbdev_fb = NULL;
593
594 if (priv->fbdev) {
595 seq_printf(m, "fbcon ");
596 fbdev_fb = priv->fbdev->fb;
597 msm_framebuffer_describe(fbdev_fb, m);
598 }
599
600 mutex_lock(&dev->mode_config.fb_lock);
601 list_for_each_entry(fb, &dev->mode_config.fb_list, head) {
602 if (fb == fbdev_fb)
603 continue;
604
605 seq_printf(m, "user ");
606 msm_framebuffer_describe(fb, m);
607 }
608 mutex_unlock(&dev->mode_config.fb_lock);
609
610 return 0;
611}
612
613static int show_locked(struct seq_file *m, void *arg)
614{
615 struct drm_info_node *node = (struct drm_info_node *) m->private;
616 struct drm_device *dev = node->minor->dev;
617 int (*show)(struct drm_device *dev, struct seq_file *m) =
618 node->info_ent->data;
619 int ret;
620
621 ret = mutex_lock_interruptible(&dev->struct_mutex);
622 if (ret)
623 return ret;
624
625 ret = show(dev, m);
626
627 mutex_unlock(&dev->struct_mutex);
628
629 return ret;
630}
631
632static struct drm_info_list msm_debugfs_list[] = {
Rob Clark7198e6b2013-07-19 12:59:32 -0400633 {"gpu", show_locked, 0, msm_gpu_show},
Rob Clarkc8afe682013-06-26 12:44:06 -0400634 {"gem", show_locked, 0, msm_gem_show},
635 { "mm", show_locked, 0, msm_mm_show },
636 { "fb", show_locked, 0, msm_fb_show },
637};
638
Rob Clarka7d3c952014-05-30 14:47:38 -0400639static int late_init_minor(struct drm_minor *minor)
640{
641 int ret;
642
643 if (!minor)
644 return 0;
645
646 ret = msm_rd_debugfs_init(minor);
647 if (ret) {
648 dev_err(minor->dev->dev, "could not install rd debugfs\n");
649 return ret;
650 }
651
Rob Clark70c70f02014-05-30 14:49:43 -0400652 ret = msm_perf_debugfs_init(minor);
653 if (ret) {
654 dev_err(minor->dev->dev, "could not install perf debugfs\n");
655 return ret;
656 }
657
Rob Clarka7d3c952014-05-30 14:47:38 -0400658 return 0;
659}
660
661int msm_debugfs_late_init(struct drm_device *dev)
662{
663 int ret;
664 ret = late_init_minor(dev->primary);
665 if (ret)
666 return ret;
667 ret = late_init_minor(dev->render);
668 if (ret)
669 return ret;
670 ret = late_init_minor(dev->control);
671 return ret;
672}
673
Rob Clarkc8afe682013-06-26 12:44:06 -0400674static int msm_debugfs_init(struct drm_minor *minor)
675{
676 struct drm_device *dev = minor->dev;
677 int ret;
678
679 ret = drm_debugfs_create_files(msm_debugfs_list,
680 ARRAY_SIZE(msm_debugfs_list),
681 minor->debugfs_root, minor);
682
683 if (ret) {
684 dev_err(dev->dev, "could not install msm_debugfs_list\n");
685 return ret;
686 }
687
Rob Clarka7d3c952014-05-30 14:47:38 -0400688 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400689}
690
691static void msm_debugfs_cleanup(struct drm_minor *minor)
692{
693 drm_debugfs_remove_files(msm_debugfs_list,
694 ARRAY_SIZE(msm_debugfs_list), minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400695 if (!minor->dev->dev_private)
696 return;
697 msm_rd_debugfs_cleanup(minor);
Rob Clark70c70f02014-05-30 14:49:43 -0400698 msm_perf_debugfs_cleanup(minor);
Rob Clarkc8afe682013-06-26 12:44:06 -0400699}
700#endif
701
Rob Clark7198e6b2013-07-19 12:59:32 -0400702/*
703 * Fences:
704 */
705
Wentao Xua9702ca2015-06-22 11:53:42 -0400706int msm_wait_fence(struct drm_device *dev, uint32_t fence,
707 ktime_t *timeout , bool interruptible)
Rob Clark7198e6b2013-07-19 12:59:32 -0400708{
709 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400710 int ret;
711
Rob Clarkf816f272013-09-11 17:34:07 -0400712 if (!priv->gpu)
713 return 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400714
Rob Clarkf816f272013-09-11 17:34:07 -0400715 if (fence > priv->gpu->submitted_fence) {
716 DRM_ERROR("waiting on invalid fence: %u (of %u)\n",
717 fence, priv->gpu->submitted_fence);
718 return -EINVAL;
719 }
720
721 if (!timeout) {
722 /* no-wait: */
723 ret = fence_completed(dev, fence) ? 0 : -EBUSY;
724 } else {
Rob Clark56c2da82015-05-11 11:50:03 -0400725 ktime_t now = ktime_get();
Rob Clarkf816f272013-09-11 17:34:07 -0400726 unsigned long remaining_jiffies;
727
Rob Clark56c2da82015-05-11 11:50:03 -0400728 if (ktime_compare(*timeout, now) < 0) {
Rob Clarkf816f272013-09-11 17:34:07 -0400729 remaining_jiffies = 0;
Rob Clark56c2da82015-05-11 11:50:03 -0400730 } else {
731 ktime_t rem = ktime_sub(*timeout, now);
732 struct timespec ts = ktime_to_timespec(rem);
733 remaining_jiffies = timespec_to_jiffies(&ts);
734 }
Rob Clarkf816f272013-09-11 17:34:07 -0400735
Wentao Xua9702ca2015-06-22 11:53:42 -0400736 if (interruptible)
737 ret = wait_event_interruptible_timeout(priv->fence_event,
738 fence_completed(dev, fence),
739 remaining_jiffies);
740 else
741 ret = wait_event_timeout(priv->fence_event,
Rob Clarkf816f272013-09-11 17:34:07 -0400742 fence_completed(dev, fence),
743 remaining_jiffies);
744
745 if (ret == 0) {
746 DBG("timeout waiting for fence: %u (completed: %u)",
747 fence, priv->completed_fence);
748 ret = -ETIMEDOUT;
749 } else if (ret != -ERESTARTSYS) {
750 ret = 0;
751 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400752 }
753
754 return ret;
755}
756
Rob Clark69193e52014-11-07 18:10:04 -0500757int msm_queue_fence_cb(struct drm_device *dev,
758 struct msm_fence_cb *cb, uint32_t fence)
759{
760 struct msm_drm_private *priv = dev->dev_private;
761 int ret = 0;
762
763 mutex_lock(&dev->struct_mutex);
764 if (!list_empty(&cb->work.entry)) {
765 ret = -EINVAL;
766 } else if (fence > priv->completed_fence) {
767 cb->fence = fence;
768 list_add_tail(&cb->work.entry, &priv->fence_cbs);
769 } else {
770 queue_work(priv->wq, &cb->work);
771 }
772 mutex_unlock(&dev->struct_mutex);
773
774 return ret;
775}
776
Rob Clarkedd4fc62013-09-14 14:01:55 -0400777/* called from workqueue */
Rob Clark7198e6b2013-07-19 12:59:32 -0400778void msm_update_fence(struct drm_device *dev, uint32_t fence)
779{
780 struct msm_drm_private *priv = dev->dev_private;
781
Rob Clarkedd4fc62013-09-14 14:01:55 -0400782 mutex_lock(&dev->struct_mutex);
783 priv->completed_fence = max(fence, priv->completed_fence);
784
785 while (!list_empty(&priv->fence_cbs)) {
786 struct msm_fence_cb *cb;
787
788 cb = list_first_entry(&priv->fence_cbs,
789 struct msm_fence_cb, work.entry);
790
791 if (cb->fence > priv->completed_fence)
792 break;
793
794 list_del_init(&cb->work.entry);
795 queue_work(priv->wq, &cb->work);
Rob Clark7198e6b2013-07-19 12:59:32 -0400796 }
Rob Clarkedd4fc62013-09-14 14:01:55 -0400797
798 mutex_unlock(&dev->struct_mutex);
799
800 wake_up_all(&priv->fence_event);
801}
802
803void __msm_fence_worker(struct work_struct *work)
804{
805 struct msm_fence_cb *cb = container_of(work, struct msm_fence_cb, work);
806 cb->func(cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400807}
808
809/*
810 * DRM ioctls:
811 */
812
813static int msm_ioctl_get_param(struct drm_device *dev, void *data,
814 struct drm_file *file)
815{
816 struct msm_drm_private *priv = dev->dev_private;
817 struct drm_msm_param *args = data;
818 struct msm_gpu *gpu;
819
820 /* for now, we just have 3d pipe.. eventually this would need to
821 * be more clever to dispatch to appropriate gpu module:
822 */
823 if (args->pipe != MSM_PIPE_3D0)
824 return -EINVAL;
825
826 gpu = priv->gpu;
827
828 if (!gpu)
829 return -ENXIO;
830
831 return gpu->funcs->get_param(gpu, args->param, &args->value);
832}
833
834static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
835 struct drm_file *file)
836{
837 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500838
839 if (args->flags & ~MSM_BO_FLAGS) {
840 DRM_ERROR("invalid flags: %08x\n", args->flags);
841 return -EINVAL;
842 }
843
Rob Clark7198e6b2013-07-19 12:59:32 -0400844 return msm_gem_new_handle(dev, file, args->size,
845 args->flags, &args->handle);
846}
847
Rob Clark56c2da82015-05-11 11:50:03 -0400848static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
849{
850 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
851}
Rob Clark7198e6b2013-07-19 12:59:32 -0400852
853static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
854 struct drm_file *file)
855{
856 struct drm_msm_gem_cpu_prep *args = data;
857 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400858 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400859 int ret;
860
Rob Clark93ddb0d2014-03-03 09:42:33 -0500861 if (args->op & ~MSM_PREP_FLAGS) {
862 DRM_ERROR("invalid op: %08x\n", args->op);
863 return -EINVAL;
864 }
865
Rob Clark7198e6b2013-07-19 12:59:32 -0400866 obj = drm_gem_object_lookup(dev, file, args->handle);
867 if (!obj)
868 return -ENOENT;
869
Rob Clark56c2da82015-05-11 11:50:03 -0400870 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400871
872 drm_gem_object_unreference_unlocked(obj);
873
874 return ret;
875}
876
877static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
878 struct drm_file *file)
879{
880 struct drm_msm_gem_cpu_fini *args = data;
881 struct drm_gem_object *obj;
882 int ret;
883
884 obj = drm_gem_object_lookup(dev, file, args->handle);
885 if (!obj)
886 return -ENOENT;
887
888 ret = msm_gem_cpu_fini(obj);
889
890 drm_gem_object_unreference_unlocked(obj);
891
892 return ret;
893}
894
895static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
896 struct drm_file *file)
897{
898 struct drm_msm_gem_info *args = data;
899 struct drm_gem_object *obj;
900 int ret = 0;
901
902 if (args->pad)
903 return -EINVAL;
904
905 obj = drm_gem_object_lookup(dev, file, args->handle);
906 if (!obj)
907 return -ENOENT;
908
909 args->offset = msm_gem_mmap_offset(obj);
910
911 drm_gem_object_unreference_unlocked(obj);
912
913 return ret;
914}
915
916static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
917 struct drm_file *file)
918{
919 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400920 ktime_t timeout = to_ktime(args->timeout);
Rob Clark93ddb0d2014-03-03 09:42:33 -0500921
922 if (args->pad) {
923 DRM_ERROR("invalid pad: %08x\n", args->pad);
924 return -EINVAL;
925 }
926
Wentao Xua9702ca2015-06-22 11:53:42 -0400927 return msm_wait_fence(dev, args->fence, &timeout, true);
Rob Clark7198e6b2013-07-19 12:59:32 -0400928}
929
930static const struct drm_ioctl_desc msm_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200931 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
932 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
933 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
934 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
935 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
936 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
937 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400938};
939
Rob Clarkc8afe682013-06-26 12:44:06 -0400940static const struct vm_operations_struct vm_ops = {
941 .fault = msm_gem_fault,
942 .open = drm_gem_vm_open,
943 .close = drm_gem_vm_close,
944};
945
946static const struct file_operations fops = {
947 .owner = THIS_MODULE,
948 .open = drm_open,
949 .release = drm_release,
950 .unlocked_ioctl = drm_ioctl,
951#ifdef CONFIG_COMPAT
952 .compat_ioctl = drm_compat_ioctl,
953#endif
954 .poll = drm_poll,
955 .read = drm_read,
956 .llseek = no_llseek,
957 .mmap = msm_gem_mmap,
958};
959
960static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -0400961 .driver_features = DRIVER_HAVE_IRQ |
962 DRIVER_GEM |
963 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400964 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400965 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -0400966 DRIVER_MODESET,
Rob Clarkc8afe682013-06-26 12:44:06 -0400967 .load = msm_load,
968 .unload = msm_unload,
Rob Clark7198e6b2013-07-19 12:59:32 -0400969 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -0400970 .preclose = msm_preclose,
971 .lastclose = msm_lastclose,
David Herrmann915b4d12014-08-29 12:12:43 +0200972 .set_busid = drm_platform_set_busid,
Rob Clarkc8afe682013-06-26 12:44:06 -0400973 .irq_handler = msm_irq,
974 .irq_preinstall = msm_irq_preinstall,
975 .irq_postinstall = msm_irq_postinstall,
976 .irq_uninstall = msm_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300977 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clarkc8afe682013-06-26 12:44:06 -0400978 .enable_vblank = msm_enable_vblank,
979 .disable_vblank = msm_disable_vblank,
980 .gem_free_object = msm_gem_free_object,
981 .gem_vm_ops = &vm_ops,
982 .dumb_create = msm_gem_dumb_create,
983 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a92013-09-28 10:13:04 -0400984 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -0400985 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
986 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
987 .gem_prime_export = drm_gem_prime_export,
988 .gem_prime_import = drm_gem_prime_import,
989 .gem_prime_pin = msm_gem_prime_pin,
990 .gem_prime_unpin = msm_gem_prime_unpin,
991 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
992 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
993 .gem_prime_vmap = msm_gem_prime_vmap,
994 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +0000995 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -0400996#ifdef CONFIG_DEBUG_FS
997 .debugfs_init = msm_debugfs_init,
998 .debugfs_cleanup = msm_debugfs_cleanup,
999#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001000 .ioctls = msm_ioctls,
1001 .num_ioctls = DRM_MSM_NUM_IOCTLS,
Rob Clarkc8afe682013-06-26 12:44:06 -04001002 .fops = &fops,
1003 .name = "msm",
1004 .desc = "MSM Snapdragon DRM",
1005 .date = "20130625",
1006 .major = 1,
1007 .minor = 0,
1008};
1009
1010#ifdef CONFIG_PM_SLEEP
1011static int msm_pm_suspend(struct device *dev)
1012{
1013 struct drm_device *ddev = dev_get_drvdata(dev);
1014
1015 drm_kms_helper_poll_disable(ddev);
1016
1017 return 0;
1018}
1019
1020static int msm_pm_resume(struct device *dev)
1021{
1022 struct drm_device *ddev = dev_get_drvdata(dev);
1023
1024 drm_kms_helper_poll_enable(ddev);
1025
1026 return 0;
1027}
1028#endif
1029
1030static const struct dev_pm_ops msm_pm_ops = {
1031 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
1032};
1033
1034/*
Rob Clark060530f2014-03-03 14:19:12 -05001035 * Componentized driver support:
1036 */
1037
1038#ifdef CONFIG_OF
1039/* NOTE: the CONFIG_OF case duplicates the same code as exynos or imx
1040 * (or probably any other).. so probably some room for some helpers
1041 */
1042static int compare_of(struct device *dev, void *data)
1043{
1044 return dev->of_node == data;
1045}
Rob Clark41e69772013-12-15 16:23:05 -05001046
1047static int add_components(struct device *dev, struct component_match **matchptr,
1048 const char *name)
1049{
1050 struct device_node *np = dev->of_node;
1051 unsigned i;
1052
1053 for (i = 0; ; i++) {
1054 struct device_node *node;
1055
1056 node = of_parse_phandle(np, name, i);
1057 if (!node)
1058 break;
1059
1060 component_match_add(dev, matchptr, compare_of, node);
1061 }
1062
1063 return 0;
1064}
Russell King84448282014-04-19 11:20:42 +01001065#else
1066static int compare_dev(struct device *dev, void *data)
Rob Clark060530f2014-03-03 14:19:12 -05001067{
Russell King84448282014-04-19 11:20:42 +01001068 return dev == data;
1069}
1070#endif
1071
1072static int msm_drm_bind(struct device *dev)
1073{
1074 return drm_platform_init(&msm_driver, to_platform_device(dev));
1075}
1076
1077static void msm_drm_unbind(struct device *dev)
1078{
1079 drm_put_dev(platform_get_drvdata(to_platform_device(dev)));
1080}
1081
1082static const struct component_master_ops msm_drm_ops = {
1083 .bind = msm_drm_bind,
1084 .unbind = msm_drm_unbind,
1085};
1086
1087/*
1088 * Platform driver:
1089 */
1090
1091static int msm_pdev_probe(struct platform_device *pdev)
1092{
1093 struct component_match *match = NULL;
1094#ifdef CONFIG_OF
Rob Clark41e69772013-12-15 16:23:05 -05001095 add_components(&pdev->dev, &match, "connectors");
1096 add_components(&pdev->dev, &match, "gpus");
Rob Clark060530f2014-03-03 14:19:12 -05001097#else
Rob Clark060530f2014-03-03 14:19:12 -05001098 /* For non-DT case, it kinda sucks. We don't actually have a way
1099 * to know whether or not we are waiting for certain devices (or if
1100 * they are simply not present). But for non-DT we only need to
1101 * care about apq8064/apq8060/etc (all mdp4/a3xx):
1102 */
1103 static const char *devnames[] = {
1104 "hdmi_msm.0", "kgsl-3d0.0",
1105 };
1106 int i;
1107
1108 DBG("Adding components..");
1109
1110 for (i = 0; i < ARRAY_SIZE(devnames); i++) {
1111 struct device *dev;
Rob Clark060530f2014-03-03 14:19:12 -05001112
1113 dev = bus_find_device_by_name(&platform_bus_type,
1114 NULL, devnames[i]);
1115 if (!dev) {
Rob Clark12313c22014-08-04 15:45:16 -04001116 dev_info(&pdev->dev, "still waiting for %s\n", devnames[i]);
Rob Clark060530f2014-03-03 14:19:12 -05001117 return -EPROBE_DEFER;
1118 }
1119
Russell King84448282014-04-19 11:20:42 +01001120 component_match_add(&pdev->dev, &match, compare_dev, dev);
Rob Clark060530f2014-03-03 14:19:12 -05001121 }
Rob Clark060530f2014-03-03 14:19:12 -05001122#endif
1123
Rob Clark871d8122013-11-16 12:56:06 -05001124 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
Russell King84448282014-04-19 11:20:42 +01001125 return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
Rob Clarkc8afe682013-06-26 12:44:06 -04001126}
1127
1128static int msm_pdev_remove(struct platform_device *pdev)
1129{
Rob Clark060530f2014-03-03 14:19:12 -05001130 component_master_del(&pdev->dev, &msm_drm_ops);
Rob Clarkc8afe682013-06-26 12:44:06 -04001131
1132 return 0;
1133}
1134
1135static const struct platform_device_id msm_id[] = {
1136 { "mdp", 0 },
1137 { }
1138};
1139
Rob Clark06c0dd92013-11-30 17:51:47 -05001140static const struct of_device_id dt_match[] = {
Rob Clark41e69772013-12-15 16:23:05 -05001141 { .compatible = "qcom,mdp" }, /* mdp4 */
1142 { .compatible = "qcom,mdss_mdp" }, /* mdp5 */
Rob Clark06c0dd92013-11-30 17:51:47 -05001143 {}
1144};
1145MODULE_DEVICE_TABLE(of, dt_match);
1146
Rob Clarkc8afe682013-06-26 12:44:06 -04001147static struct platform_driver msm_platform_driver = {
1148 .probe = msm_pdev_probe,
1149 .remove = msm_pdev_remove,
1150 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001151 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001152 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001153 .pm = &msm_pm_ops,
1154 },
1155 .id_table = msm_id,
1156};
1157
1158static int __init msm_drm_register(void)
1159{
1160 DBG("init");
Hai Lid5af49c2015-03-26 19:25:17 -04001161 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001162 msm_edp_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001163 hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001164 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001165 return platform_driver_register(&msm_platform_driver);
1166}
1167
1168static void __exit msm_drm_unregister(void)
1169{
1170 DBG("fini");
1171 platform_driver_unregister(&msm_platform_driver);
1172 hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001173 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001174 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001175 msm_dsi_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001176}
1177
1178module_init(msm_drm_register);
1179module_exit(msm_drm_unregister);
1180
1181MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1182MODULE_DESCRIPTION("MSM DRM Driver");
1183MODULE_LICENSE("GPL");