blob: ad9ffea7d659d28e057f13c1b7912ca7243743ac [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Kuninori Morimoto89d49a72015-05-14 07:22:46 +000060#include <linux/of_device.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000061#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000062#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010063#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000064#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020065#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000066#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040067#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070068
69#define DRIVER_NAME "sh_mmcif"
70#define DRIVER_VERSION "2010-04-28"
71
Yusuke Godafdc50a92010-05-26 14:41:59 -070072/* CE_CMD_SET */
73#define CMD_MASK 0x3f000000
74#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
75#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
76#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
77#define CMD_SET_RBSY (1 << 21) /* R1b */
78#define CMD_SET_CCSEN (1 << 20)
79#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
80#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
81#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
82#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
83#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
84#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
85#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
86#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
87#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
88#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
89#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
90#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
91#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
92#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
93#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010094#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070095#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
96#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
97#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
98
99/* CE_CMD_CTRL */
100#define CMD_CTRL_BREAK (1 << 0)
101
102/* CE_BLOCK_SET */
103#define BLOCK_SIZE_MASK 0x0000ffff
104
Yusuke Godafdc50a92010-05-26 14:41:59 -0700105/* CE_INT */
106#define INT_CCSDE (1 << 29)
107#define INT_CMD12DRE (1 << 26)
108#define INT_CMD12RBE (1 << 25)
109#define INT_CMD12CRE (1 << 24)
110#define INT_DTRANE (1 << 23)
111#define INT_BUFRE (1 << 22)
112#define INT_BUFWEN (1 << 21)
113#define INT_BUFREN (1 << 20)
114#define INT_CCSRCV (1 << 19)
115#define INT_RBSYE (1 << 17)
116#define INT_CRSPE (1 << 16)
117#define INT_CMDVIO (1 << 15)
118#define INT_BUFVIO (1 << 14)
119#define INT_WDATERR (1 << 11)
120#define INT_RDATERR (1 << 10)
121#define INT_RIDXERR (1 << 9)
122#define INT_RSPERR (1 << 8)
123#define INT_CCSTO (1 << 5)
124#define INT_CRCSTO (1 << 4)
125#define INT_WDATTO (1 << 3)
126#define INT_RDATTO (1 << 2)
127#define INT_RBSYTO (1 << 1)
128#define INT_RSPTO (1 << 0)
129#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
130 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
131 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
132 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
133
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100134#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
135 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
136 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
137
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200138#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
139
Yusuke Godafdc50a92010-05-26 14:41:59 -0700140/* CE_INT_MASK */
141#define MASK_ALL 0x00000000
142#define MASK_MCCSDE (1 << 29)
143#define MASK_MCMD12DRE (1 << 26)
144#define MASK_MCMD12RBE (1 << 25)
145#define MASK_MCMD12CRE (1 << 24)
146#define MASK_MDTRANE (1 << 23)
147#define MASK_MBUFRE (1 << 22)
148#define MASK_MBUFWEN (1 << 21)
149#define MASK_MBUFREN (1 << 20)
150#define MASK_MCCSRCV (1 << 19)
151#define MASK_MRBSYE (1 << 17)
152#define MASK_MCRSPE (1 << 16)
153#define MASK_MCMDVIO (1 << 15)
154#define MASK_MBUFVIO (1 << 14)
155#define MASK_MWDATERR (1 << 11)
156#define MASK_MRDATERR (1 << 10)
157#define MASK_MRIDXERR (1 << 9)
158#define MASK_MRSPERR (1 << 8)
159#define MASK_MCCSTO (1 << 5)
160#define MASK_MCRCSTO (1 << 4)
161#define MASK_MWDATTO (1 << 3)
162#define MASK_MRDATTO (1 << 2)
163#define MASK_MRBSYTO (1 << 1)
164#define MASK_MRSPTO (1 << 0)
165
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100166#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
167 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200168 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100169 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
170
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100171#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
172 MASK_MBUFREN | MASK_MBUFWEN | \
173 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
174 MASK_MCMD12RBE | MASK_MCMD12CRE)
175
Yusuke Godafdc50a92010-05-26 14:41:59 -0700176/* CE_HOST_STS1 */
177#define STS1_CMDSEQ (1 << 31)
178
179/* CE_HOST_STS2 */
180#define STS2_CRCSTE (1 << 31)
181#define STS2_CRC16E (1 << 30)
182#define STS2_AC12CRCE (1 << 29)
183#define STS2_RSPCRC7E (1 << 28)
184#define STS2_CRCSTEBE (1 << 27)
185#define STS2_RDATEBE (1 << 26)
186#define STS2_AC12REBE (1 << 25)
187#define STS2_RSPEBE (1 << 24)
188#define STS2_AC12IDXE (1 << 23)
189#define STS2_RSPIDXE (1 << 22)
190#define STS2_CCSTO (1 << 15)
191#define STS2_RDATTO (1 << 14)
192#define STS2_DATBSYTO (1 << 13)
193#define STS2_CRCSTTO (1 << 12)
194#define STS2_AC12BSYTO (1 << 11)
195#define STS2_RSPBSYTO (1 << 10)
196#define STS2_AC12RSPTO (1 << 9)
197#define STS2_RSPTO (1 << 8)
198#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
199 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
200#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
201 STS2_DATBSYTO | STS2_CRCSTTO | \
202 STS2_AC12BSYTO | STS2_RSPBSYTO | \
203 STS2_AC12RSPTO | STS2_RSPTO)
204
Yusuke Godafdc50a92010-05-26 14:41:59 -0700205#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
206#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
207#define CLKDEV_INIT 400000 /* 400 KHz */
208
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000209enum sh_mmcif_state {
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000210 STATE_IDLE,
211 STATE_REQUEST,
212 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100213 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000214};
215
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000216enum sh_mmcif_wait_for {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100217 MMCIF_WAIT_FOR_REQUEST,
218 MMCIF_WAIT_FOR_CMD,
219 MMCIF_WAIT_FOR_MREAD,
220 MMCIF_WAIT_FOR_MWRITE,
221 MMCIF_WAIT_FOR_READ,
222 MMCIF_WAIT_FOR_WRITE,
223 MMCIF_WAIT_FOR_READ_END,
224 MMCIF_WAIT_FOR_WRITE_END,
225 MMCIF_WAIT_FOR_STOP,
226};
227
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000228/*
229 * difference for each SoC
230 */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700231struct sh_mmcif_host {
232 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100233 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700234 struct platform_device *pd;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000235 struct clk *clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700236 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100237 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000238 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100239 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700240 long timeout;
241 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100242 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100243 spinlock_t lock; /* protect sh_mmcif_host::state */
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000244 enum sh_mmcif_state state;
245 enum sh_mmcif_wait_for wait_for;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100246 struct delayed_work timeout_work;
247 size_t blocksize;
248 int sg_idx;
249 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000250 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200251 bool card_present;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200252 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200253 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100254 struct mutex thread_lock;
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000255 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700256
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000257 /* DMA support */
258 struct dma_chan *chan_rx;
259 struct dma_chan *chan_tx;
260 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100261 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000262};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700263
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000264static const struct of_device_id sh_mmcif_of_match[] = {
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000265 { .compatible = "renesas,sh-mmcif" },
266 { }
267};
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000268MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000269
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000270#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
271
Yusuke Godafdc50a92010-05-26 14:41:59 -0700272static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
273 unsigned int reg, u32 val)
274{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000275 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700276}
277
278static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
279 unsigned int reg, u32 val)
280{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000281 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700282}
283
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000284static void sh_mmcif_dma_complete(void *arg)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000285{
286 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100287 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000288 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500289
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000290 dev_dbg(dev, "Command completed\n");
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000291
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100292 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000293 dev_name(dev)))
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000294 return;
295
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000296 complete(&host->dma_complete);
297}
298
299static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
300{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500301 struct mmc_data *data = host->mrq->data;
302 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303 struct dma_async_tx_descriptor *desc = NULL;
304 struct dma_chan *chan = host->chan_rx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000305 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000306 dma_cookie_t cookie = -EINVAL;
307 int ret;
308
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500309 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100310 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000311 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100312 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500313 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530314 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000315 }
316
317 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000318 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000319 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100320 cookie = dmaengine_submit(desc);
321 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
322 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000323 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000324 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500325 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000326
327 if (!desc) {
328 /* DMA failed, fall back to PIO */
329 if (ret >= 0)
330 ret = -EIO;
331 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100332 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000333 dma_release_channel(chan);
334 /* Free the Tx channel too */
335 chan = host->chan_tx;
336 if (chan) {
337 host->chan_tx = NULL;
338 dma_release_channel(chan);
339 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000340 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 "DMA failed: %d, falling back to PIO\n", ret);
342 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
343 }
344
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000345 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500346 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000347}
348
349static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
350{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500351 struct mmc_data *data = host->mrq->data;
352 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000353 struct dma_async_tx_descriptor *desc = NULL;
354 struct dma_chan *chan = host->chan_tx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000355 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000356 dma_cookie_t cookie = -EINVAL;
357 int ret;
358
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500359 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100360 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100362 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500363 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530364 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000365 }
366
367 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000368 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000369 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100370 cookie = dmaengine_submit(desc);
371 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
372 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000373 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000374 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500375 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000376
377 if (!desc) {
378 /* DMA failed, fall back to PIO */
379 if (ret >= 0)
380 ret = -EIO;
381 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100382 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000383 dma_release_channel(chan);
384 /* Free the Rx channel too */
385 chan = host->chan_rx;
386 if (chan) {
387 host->chan_rx = NULL;
388 dma_release_channel(chan);
389 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000390 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000391 "DMA failed: %d, falling back to PIO\n", ret);
392 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
393 }
394
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000395 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000396 desc, cookie);
397}
398
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100399static struct dma_chan *
400sh_mmcif_request_dma_one(struct sh_mmcif_host *host,
401 struct sh_mmcif_plat_data *pdata,
402 enum dma_transfer_direction direction)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000403{
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200404 struct dma_slave_config cfg = { 0, };
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100405 struct dma_chan *chan;
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000406 void *slave_data = NULL;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100407 struct resource *res;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000408 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200409 dma_cap_mask_t mask;
410 int ret;
411
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100412 dma_cap_zero(mask);
413 dma_cap_set(DMA_SLAVE, mask);
414
415 if (pdata)
Kuninori Morimoto5f48dd02015-02-17 01:47:01 +0000416 slave_data = direction == DMA_MEM_TO_DEV ?
417 (void *)pdata->slave_id_tx :
418 (void *)pdata->slave_id_rx;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100419
420 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000421 slave_data, dev,
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100422 direction == DMA_MEM_TO_DEV ? "tx" : "rx");
423
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000424 dev_dbg(dev, "%s: %s: got channel %p\n", __func__,
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100425 direction == DMA_MEM_TO_DEV ? "TX" : "RX", chan);
426
427 if (!chan)
428 return NULL;
429
430 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
431
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100432 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200433
Laurent Pincharte36152a2014-07-16 00:45:13 +0200434 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200435 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200436 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
437 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200438 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200439 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
440 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200441
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100442 ret = dmaengine_slave_config(chan, &cfg);
443 if (ret < 0) {
444 dma_release_channel(chan);
445 return NULL;
446 }
447
448 return chan;
449}
450
451static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
452 struct sh_mmcif_plat_data *pdata)
453{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000454 struct device *dev = sh_mmcif_host_to_dev(host);
Linus Walleijf38f94c2011-02-10 16:09:50 +0100455 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000456
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200457 if (pdata) {
458 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
459 return;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000460 } else if (!dev->of_node) {
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200461 return;
Guennadi Liakhovetskiacd6d772013-06-24 14:36:34 +0200462 }
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200463
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000464 /* We can only either use DMA for both Tx and Rx or not use it at all */
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100465 host->chan_tx = sh_mmcif_request_dma_one(host, pdata, DMA_MEM_TO_DEV);
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200466 if (!host->chan_tx)
467 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000468
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100469 host->chan_rx = sh_mmcif_request_dma_one(host, pdata, DMA_DEV_TO_MEM);
470 if (!host->chan_rx) {
471 dma_release_channel(host->chan_tx);
472 host->chan_tx = NULL;
473 }
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000474}
475
476static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
477{
478 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
479 /* Descriptors are freed automatically */
480 if (host->chan_tx) {
481 struct dma_chan *chan = host->chan_tx;
482 host->chan_tx = NULL;
483 dma_release_channel(chan);
484 }
485 if (host->chan_rx) {
486 struct dma_chan *chan = host->chan_rx;
487 host->chan_rx = NULL;
488 dma_release_channel(chan);
489 }
490
Linus Walleijf38f94c2011-02-10 16:09:50 +0100491 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000492}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700493
494static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
495{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000496 struct device *dev = sh_mmcif_host_to_dev(host);
497 struct sh_mmcif_plat_data *p = dev->platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200498 bool sup_pclk = p ? p->sup_pclk : false;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000499 unsigned int current_clk = clk_get_rate(host->clk);
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000500 unsigned int clkdiv;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700501
502 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
503 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
504
505 if (!clk)
506 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700507
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000508 if (host->clkdiv_map) {
509 unsigned int freq, best_freq, myclk, div, diff_min, diff;
510 int i;
511
512 clkdiv = 0;
513 diff_min = ~0;
514 best_freq = 0;
515 for (i = 31; i >= 0; i--) {
516 if (!((1 << i) & host->clkdiv_map))
517 continue;
518
519 /*
520 * clk = parent_freq / div
521 * -> parent_freq = clk x div
522 */
523
524 div = 1 << (i + 1);
525 freq = clk_round_rate(host->clk, clk * div);
526 myclk = freq / div;
527 diff = (myclk > clk) ? myclk - clk : clk - myclk;
528
529 if (diff <= diff_min) {
530 best_freq = freq;
531 clkdiv = i;
532 diff_min = diff;
533 }
534 }
535
536 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
537 (best_freq / (1 << (clkdiv + 1))), clk,
538 best_freq, clkdiv);
539
540 clk_set_rate(host->clk, best_freq);
541 clkdiv = clkdiv << 16;
542 } else if (sup_pclk && clk == current_clk) {
543 clkdiv = CLK_SUP_PCLK;
544 } else {
545 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
546 }
547
548 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700549 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
550}
551
552static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
553{
554 u32 tmp;
555
Magnus Damm487d9fc2010-05-18 14:42:51 +0000556 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700557
Magnus Damm487d9fc2010-05-18 14:42:51 +0000558 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
559 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200560 if (host->ccs_enable)
561 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200562 if (host->clk_ctrl2_enable)
563 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700564 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200565 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700566 /* byte swap on */
567 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
568}
569
570static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
571{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000572 struct device *dev = sh_mmcif_host_to_dev(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700573 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100574 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700575
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000576 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700577
Magnus Damm487d9fc2010-05-18 14:42:51 +0000578 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
579 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000580 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
581 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700582
583 if (state1 & STS1_CMDSEQ) {
584 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
585 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100586 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000587 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100588 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700589 break;
590 mdelay(1);
591 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100592 if (!timeout) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000593 dev_err(dev,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100594 "Forced end of command sequence timeout err\n");
595 return -EIO;
596 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700597 sh_mmcif_sync_reset(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000598 dev_dbg(dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700599 return -EIO;
600 }
601
602 if (state2 & STS2_CRC_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000603 dev_err(dev, " CRC error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100604 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700605 ret = -EIO;
606 } else if (state2 & STS2_TIMEOUT_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000607 dev_err(dev, " Timeout: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100608 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700609 ret = -ETIMEDOUT;
610 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000611 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100612 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700613 ret = -EIO;
614 }
615 return ret;
616}
617
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100618static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700619{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100620 struct mmc_data *data = host->mrq->data;
621
622 host->sg_blkidx += host->blocksize;
623
624 /* data->sg->length must be a multiple of host->blocksize? */
625 BUG_ON(host->sg_blkidx > data->sg->length);
626
627 if (host->sg_blkidx == data->sg->length) {
628 host->sg_blkidx = 0;
629 if (++host->sg_idx < data->sg_len)
630 host->pio_ptr = sg_virt(++data->sg);
631 } else {
632 host->pio_ptr = p;
633 }
634
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100635 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100636}
637
638static void sh_mmcif_single_read(struct sh_mmcif_host *host,
639 struct mmc_request *mrq)
640{
641 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
642 BLOCK_SIZE_MASK) + 3;
643
644 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700645
Yusuke Godafdc50a92010-05-26 14:41:59 -0700646 /* buf read enable */
647 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100648}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700649
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100650static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
651{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000652 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100653 struct mmc_data *data = host->mrq->data;
654 u32 *p = sg_virt(data->sg);
655 int i;
656
657 if (host->sd_error) {
658 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000659 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100660 return false;
661 }
662
663 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000664 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700665
666 /* buffer read end */
667 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100668 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700669
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100670 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671}
672
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100673static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
674 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700675{
676 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700677
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100678 if (!data->sg_len || !data->sg->length)
679 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700680
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100681 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
682 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700683
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100684 host->wait_for = MMCIF_WAIT_FOR_MREAD;
685 host->sg_idx = 0;
686 host->sg_blkidx = 0;
687 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100688
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100689 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
690}
691
692static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
693{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000694 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100695 struct mmc_data *data = host->mrq->data;
696 u32 *p = host->pio_ptr;
697 int i;
698
699 if (host->sd_error) {
700 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000701 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100702 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700703 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100704
705 BUG_ON(!data->sg->length);
706
707 for (i = 0; i < host->blocksize / 4; i++)
708 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
709
710 if (!sh_mmcif_next_block(host, p))
711 return false;
712
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100713 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
714
715 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700716}
717
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100718static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700719 struct mmc_request *mrq)
720{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100721 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
722 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700723
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100724 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700725
726 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100727 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
728}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700729
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100730static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
731{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000732 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100733 struct mmc_data *data = host->mrq->data;
734 u32 *p = sg_virt(data->sg);
735 int i;
736
737 if (host->sd_error) {
738 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000739 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100740 return false;
741 }
742
743 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000744 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700745
746 /* buffer write end */
747 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100748 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700749
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100750 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700751}
752
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100753static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
754 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700755{
756 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700757
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100758 if (!data->sg_len || !data->sg->length)
759 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700760
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100761 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
762 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700763
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100764 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
765 host->sg_idx = 0;
766 host->sg_blkidx = 0;
767 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100768
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100769 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
770}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700771
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100772static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
773{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000774 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100775 struct mmc_data *data = host->mrq->data;
776 u32 *p = host->pio_ptr;
777 int i;
778
779 if (host->sd_error) {
780 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000781 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100782 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700783 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100784
785 BUG_ON(!data->sg->length);
786
787 for (i = 0; i < host->blocksize / 4; i++)
788 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
789
790 if (!sh_mmcif_next_block(host, p))
791 return false;
792
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100793 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
794
795 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700796}
797
798static void sh_mmcif_get_response(struct sh_mmcif_host *host,
799 struct mmc_command *cmd)
800{
801 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000802 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
803 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
804 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
805 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700806 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000807 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700808}
809
810static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
811 struct mmc_command *cmd)
812{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000813 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700814}
815
816static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500817 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700818{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000819 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500820 struct mmc_data *data = mrq->data;
821 struct mmc_command *cmd = mrq->cmd;
822 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700823 u32 tmp = 0;
824
825 /* Response Type check */
826 switch (mmc_resp_type(cmd)) {
827 case MMC_RSP_NONE:
828 tmp |= CMD_SET_RTYP_NO;
829 break;
830 case MMC_RSP_R1:
831 case MMC_RSP_R1B:
832 case MMC_RSP_R3:
833 tmp |= CMD_SET_RTYP_6B;
834 break;
835 case MMC_RSP_R2:
836 tmp |= CMD_SET_RTYP_17B;
837 break;
838 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000839 dev_err(dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700840 break;
841 }
842 switch (opc) {
843 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100844 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700845 case MMC_SWITCH:
846 case MMC_STOP_TRANSMISSION:
847 case MMC_SET_WRITE_PROT:
848 case MMC_CLR_WRITE_PROT:
849 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700850 tmp |= CMD_SET_RBSY;
851 break;
852 }
853 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500854 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700855 tmp |= CMD_SET_WDAT;
856 switch (host->bus_width) {
857 case MMC_BUS_WIDTH_1:
858 tmp |= CMD_SET_DATW_1;
859 break;
860 case MMC_BUS_WIDTH_4:
861 tmp |= CMD_SET_DATW_4;
862 break;
863 case MMC_BUS_WIDTH_8:
864 tmp |= CMD_SET_DATW_8;
865 break;
866 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000867 dev_err(dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700868 break;
869 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100870 switch (host->timing) {
Seungwon Jeon4039ff42014-03-14 21:12:33 +0900871 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100872 /*
873 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff42014-03-14 21:12:33 +0900874 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
875 * capability. MMCIF implementations with this
876 * capability, e.g. sh73a0, will have to set it
877 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100878 */
879 tmp |= CMD_SET_DARS;
880 break;
881 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700882 }
883 /* DWEN */
884 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
885 tmp |= CMD_SET_DWEN;
886 /* CMLTE/CMD12EN */
887 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
888 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
889 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500890 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 }
892 /* RIDXC[1:0] check bits */
893 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
894 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
895 tmp |= CMD_SET_RIDXC_BITS;
896 /* RCRC7C[1:0] check bits */
897 if (opc == MMC_SEND_OP_COND)
898 tmp |= CMD_SET_CRC7C_BITS;
899 /* RCRC7C[1:0] internal CRC7 */
900 if (opc == MMC_ALL_SEND_CID ||
901 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
902 tmp |= CMD_SET_CRC7C_INTERNAL;
903
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500904 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905}
906
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000907static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100908 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700909{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000910 struct device *dev = sh_mmcif_host_to_dev(host);
911
Yusuke Godafdc50a92010-05-26 14:41:59 -0700912 switch (opc) {
913 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100914 sh_mmcif_multi_read(host, mrq);
915 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700916 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100917 sh_mmcif_multi_write(host, mrq);
918 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700919 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100920 sh_mmcif_single_write(host, mrq);
921 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700922 case MMC_READ_SINGLE_BLOCK:
923 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100924 sh_mmcif_single_read(host, mrq);
925 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000927 dev_err(dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100928 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700929 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700930}
931
932static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100933 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700934{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100935 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100936 u32 opc = cmd->opcode;
937 u32 mask;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900938 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700939
Yusuke Godafdc50a92010-05-26 14:41:59 -0700940 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100941 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100942 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700943 case MMC_SWITCH:
944 case MMC_STOP_TRANSMISSION:
945 case MMC_SET_WRITE_PROT:
946 case MMC_CLR_WRITE_PROT:
947 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100948 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700949 break;
950 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100951 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700952 break;
953 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700954
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200955 if (host->ccs_enable)
956 mask |= MASK_MCCSTO;
957
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500958 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000959 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
960 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
961 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700962 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500963 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700964
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200965 if (host->ccs_enable)
966 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
967 else
968 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000969 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700970 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000971 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700972 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900973 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000974 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700975
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100976 host->wait_for = MMCIF_WAIT_FOR_CMD;
977 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900978 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700979}
980
981static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100982 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700983{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000984 struct device *dev = sh_mmcif_host_to_dev(host);
985
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500986 switch (mrq->cmd->opcode) {
987 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700988 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500989 break;
990 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700991 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500992 break;
993 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000994 dev_err(dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500995 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700996 return;
997 }
998
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100999 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001000}
1001
1002static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
1003{
1004 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001005 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001006 unsigned long flags;
1007
1008 spin_lock_irqsave(&host->lock, flags);
1009 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001010 dev_dbg(dev, "%s() rejected, state %u\n",
1011 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001012 spin_unlock_irqrestore(&host->lock, flags);
1013 mrq->cmd->error = -EAGAIN;
1014 mmc_request_done(mmc, mrq);
1015 return;
1016 }
1017
1018 host->state = STATE_REQUEST;
1019 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001020
1021 switch (mrq->cmd->opcode) {
1022 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +02001023 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
1024 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
1025 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
1026 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001027 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +01001028 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001029 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001030 mrq->cmd->error = -ETIMEDOUT;
1031 mmc_request_done(mmc, mrq);
1032 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001033 default:
1034 break;
1035 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001036
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001037 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001038
1039 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001040}
1041
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001042static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001043{
Kuninori Morimoto89d49a72015-05-14 07:22:46 +00001044 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001045
Kuninori Morimoto89d49a72015-05-14 07:22:46 +00001046 if (host->mmc->f_max) {
1047 unsigned int f_max, f_min = 0, f_min_old;
1048
1049 f_max = host->mmc->f_max;
1050 for (f_min_old = f_max; f_min_old > 2;) {
1051 f_min = clk_round_rate(host->clk, f_min_old / 2);
1052 if (f_min == f_min_old)
1053 break;
1054 f_min_old = f_min;
1055 }
1056
1057 /*
1058 * This driver assumes this SoC is R-Car Gen2 or later
1059 */
1060 host->clkdiv_map = 0x3ff;
1061
1062 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1063 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1064 } else {
1065 unsigned int clk = clk_get_rate(host->clk);
1066
1067 host->mmc->f_max = clk / 2;
1068 host->mmc->f_min = clk / 512;
1069 }
1070
1071 dev_dbg(dev, "clk max/min = %d/%d\n",
1072 host->mmc->f_max, host->mmc->f_min);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001073}
1074
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001075static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
1076{
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001077 struct mmc_host *mmc = host->mmc;
1078
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001079 if (!IS_ERR(mmc->supply.vmmc))
1080 /* Errors ignored... */
1081 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1082 ios->power_mode ? ios->vdd : 0);
1083}
1084
Yusuke Godafdc50a92010-05-26 14:41:59 -07001085static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1086{
1087 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001088 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001089 unsigned long flags;
1090
1091 spin_lock_irqsave(&host->lock, flags);
1092 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001093 dev_dbg(dev, "%s() rejected, state %u\n",
1094 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001095 spin_unlock_irqrestore(&host->lock, flags);
1096 return;
1097 }
1098
1099 host->state = STATE_IOS;
1100 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001101
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001102 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001103 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001104 /* See if we also get DMA */
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001105 sh_mmcif_request_dma(host, dev->platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001106 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001107 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001108 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001109 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
1110 /* clock stop */
1111 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001112 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001113 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001114 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001115 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001116 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001117 }
1118 if (host->power) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001119 pm_runtime_put_sync(dev);
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001120 clk_disable_unprepare(host->clk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001121 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001122 if (ios->power_mode == MMC_POWER_OFF)
1123 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001124 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001125 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001126 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001127 }
1128
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001129 if (ios->clock) {
1130 if (!host->power) {
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001131 clk_prepare_enable(host->clk);
1132
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001133 pm_runtime_get_sync(dev);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001134 host->power = true;
1135 sh_mmcif_sync_reset(host);
1136 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001137 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001138 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001139
Teppei Kamijou555061f2012-12-12 15:38:08 +01001140 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001141 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001142 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001143}
1144
Arnd Hannemann777271d2010-08-24 17:27:01 +02001145static int sh_mmcif_get_cd(struct mmc_host *mmc)
1146{
1147 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001148 struct device *dev = sh_mmcif_host_to_dev(host);
1149 struct sh_mmcif_plat_data *p = dev->platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001150 int ret = mmc_gpio_get_cd(mmc);
1151
1152 if (ret >= 0)
1153 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001154
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001155 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001156 return -ENOSYS;
1157 else
1158 return p->get_cd(host->pd);
1159}
1160
Yusuke Godafdc50a92010-05-26 14:41:59 -07001161static struct mmc_host_ops sh_mmcif_ops = {
1162 .request = sh_mmcif_request,
1163 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001164 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001165};
1166
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001167static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1168{
1169 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001170 struct mmc_data *data = host->mrq->data;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001171 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001172 long time;
1173
1174 if (host->sd_error) {
1175 switch (cmd->opcode) {
1176 case MMC_ALL_SEND_CID:
1177 case MMC_SELECT_CARD:
1178 case MMC_APP_CMD:
1179 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001180 break;
1181 default:
1182 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001183 break;
1184 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001185 dev_dbg(dev, "CMD%d error %d\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +01001186 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001187 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001188 return false;
1189 }
1190 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1191 cmd->error = 0;
1192 return false;
1193 }
1194
1195 sh_mmcif_get_response(host, cmd);
1196
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001197 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001198 return false;
1199
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001200 /*
1201 * Completion can be signalled from DMA callback and error, so, have to
1202 * reset here, before setting .dma_active
1203 */
1204 init_completion(&host->dma_complete);
1205
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001206 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001207 if (host->chan_rx)
1208 sh_mmcif_start_dma_rx(host);
1209 } else {
1210 if (host->chan_tx)
1211 sh_mmcif_start_dma_tx(host);
1212 }
1213
1214 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001215 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001216 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001217 }
1218
1219 /* Running in the IRQ thread, can sleep */
1220 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1221 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001222
1223 if (data->flags & MMC_DATA_READ)
1224 dma_unmap_sg(host->chan_rx->device->dev,
1225 data->sg, data->sg_len,
1226 DMA_FROM_DEVICE);
1227 else
1228 dma_unmap_sg(host->chan_tx->device->dev,
1229 data->sg, data->sg_len,
1230 DMA_TO_DEVICE);
1231
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001232 if (host->sd_error) {
1233 dev_err(host->mmc->parent,
1234 "Error IRQ while waiting for DMA completion!\n");
1235 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001236 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001237 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001238 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001239 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001240 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001241 dev_err(host->mmc->parent,
1242 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001243 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001244 }
1245 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1246 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1247 host->dma_active = false;
1248
Teppei Kamijoueae30982012-12-12 15:38:12 +01001249 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001250 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001251 /* Abort DMA */
1252 if (data->flags & MMC_DATA_READ)
1253 dmaengine_terminate_all(host->chan_rx);
1254 else
1255 dmaengine_terminate_all(host->chan_tx);
1256 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001257
1258 return false;
1259}
1260
1261static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1262{
1263 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001264 struct mmc_request *mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001265 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001266 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001267 unsigned long flags;
1268 int wait_work;
1269
1270 spin_lock_irqsave(&host->lock, flags);
1271 wait_work = host->wait_for;
1272 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001273
1274 cancel_delayed_work_sync(&host->timeout_work);
1275
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001276 mutex_lock(&host->thread_lock);
1277
1278 mrq = host->mrq;
1279 if (!mrq) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001280 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001281 host->state, host->wait_for);
1282 mutex_unlock(&host->thread_lock);
1283 return IRQ_HANDLED;
1284 }
1285
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001286 /*
1287 * All handlers return true, if processing continues, and false, if the
1288 * request has to be completed - successfully or not
1289 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001290 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001291 case MMCIF_WAIT_FOR_REQUEST:
1292 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001293 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001294 return IRQ_HANDLED;
1295 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001296 /* Wait for data? */
1297 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001298 break;
1299 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001300 /* Wait for more data? */
1301 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001302 break;
1303 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001304 /* Wait for data end? */
1305 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001306 break;
1307 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001308 /* Wait data to write? */
1309 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001310 break;
1311 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001312 /* Wait for data end? */
1313 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001314 break;
1315 case MMCIF_WAIT_FOR_STOP:
1316 if (host->sd_error) {
1317 mrq->stop->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001318 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001319 break;
1320 }
1321 sh_mmcif_get_cmd12response(host, mrq->stop);
1322 mrq->stop->error = 0;
1323 break;
1324 case MMCIF_WAIT_FOR_READ_END:
1325 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001326 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001327 mrq->data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001328 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001329 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001330 break;
1331 default:
1332 BUG();
1333 }
1334
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001335 if (wait) {
1336 schedule_delayed_work(&host->timeout_work, host->timeout);
1337 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001338 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001339 return IRQ_HANDLED;
1340 }
1341
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001342 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001343 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001344 if (!mrq->cmd->error && data && !data->error)
1345 data->bytes_xfered =
1346 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001347
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001348 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001349 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001350 if (!mrq->stop->error) {
1351 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001352 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001353 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001354 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001355 }
1356 }
1357
1358 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1359 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001360 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001361 mmc_request_done(host->mmc, mrq);
1362
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001363 mutex_unlock(&host->thread_lock);
1364
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001365 return IRQ_HANDLED;
1366}
1367
Yusuke Godafdc50a92010-05-26 14:41:59 -07001368static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1369{
1370 struct sh_mmcif_host *host = dev_id;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001371 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001372 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001373
Magnus Damm487d9fc2010-05-18 14:42:51 +00001374 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001375 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1376 if (host->ccs_enable)
1377 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1378 else
1379 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001380 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001381
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001382 if (state & ~MASK_CLEAN)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001383 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001384 state);
1385
1386 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001387 host->sd_error = true;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001388 dev_dbg(dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001389 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001390 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001391 if (!host->mrq)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001392 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001393 if (!host->dma_active)
1394 return IRQ_WAKE_THREAD;
1395 else if (host->sd_error)
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001396 sh_mmcif_dma_complete(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001397 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001398 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001399 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001400
1401 return IRQ_HANDLED;
1402}
1403
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001404static void sh_mmcif_timeout_work(struct work_struct *work)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001405{
1406 struct delayed_work *d = container_of(work, struct delayed_work, work);
1407 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1408 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001409 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001410 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001411
1412 if (host->dying)
1413 /* Don't run after mmc_remove_host() */
1414 return;
1415
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001416 spin_lock_irqsave(&host->lock, flags);
1417 if (host->state == STATE_IDLE) {
1418 spin_unlock_irqrestore(&host->lock, flags);
1419 return;
1420 }
1421
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001422 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001423 host->wait_for, mrq->cmd->opcode);
1424
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001425 host->state = STATE_TIMEOUT;
1426 spin_unlock_irqrestore(&host->lock, flags);
1427
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001428 /*
1429 * Handle races with cancel_delayed_work(), unless
1430 * cancel_delayed_work_sync() is used
1431 */
1432 switch (host->wait_for) {
1433 case MMCIF_WAIT_FOR_CMD:
1434 mrq->cmd->error = sh_mmcif_error_manage(host);
1435 break;
1436 case MMCIF_WAIT_FOR_STOP:
1437 mrq->stop->error = sh_mmcif_error_manage(host);
1438 break;
1439 case MMCIF_WAIT_FOR_MREAD:
1440 case MMCIF_WAIT_FOR_MWRITE:
1441 case MMCIF_WAIT_FOR_READ:
1442 case MMCIF_WAIT_FOR_WRITE:
1443 case MMCIF_WAIT_FOR_READ_END:
1444 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001445 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001446 break;
1447 default:
1448 BUG();
1449 }
1450
1451 host->state = STATE_IDLE;
1452 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001453 host->mrq = NULL;
1454 mmc_request_done(host->mmc, mrq);
1455}
1456
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001457static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1458{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001459 struct device *dev = sh_mmcif_host_to_dev(host);
1460 struct sh_mmcif_plat_data *pd = dev->platform_data;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001461 struct mmc_host *mmc = host->mmc;
1462
1463 mmc_regulator_get_supply(mmc);
1464
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001465 if (!pd)
1466 return;
1467
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001468 if (!mmc->ocr_avail)
1469 mmc->ocr_avail = pd->ocr;
1470 else if (pd->ocr)
1471 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1472}
1473
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001474static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001475{
1476 int ret = 0, irq[2];
1477 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001478 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001479 struct device *dev = &pdev->dev;
1480 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001481 struct resource *res;
1482 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001483 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001484
1485 irq[0] = platform_get_irq(pdev, 0);
1486 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001487 if (irq[0] < 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001488 dev_err(dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001489 return -ENXIO;
1490 }
Ben Dooks18f55fc2014-06-04 12:42:09 +01001491
Yusuke Godafdc50a92010-05-26 14:41:59 -07001492 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001493 reg = devm_ioremap_resource(dev, res);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001494 if (IS_ERR(reg))
1495 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001496
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001497 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001498 if (!mmc)
1499 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001500
1501 ret = mmc_of_parse(mmc);
1502 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001503 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001504
Yusuke Godafdc50a92010-05-26 14:41:59 -07001505 host = mmc_priv(mmc);
1506 host->mmc = mmc;
1507 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001508 host->timeout = msecs_to_jiffies(10000);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001509 host->ccs_enable = !pd || !pd->ccs_unsupported;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +02001510 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001511
Yusuke Godafdc50a92010-05-26 14:41:59 -07001512 host->pd = pdev;
1513
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001514 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001515
1516 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001517 sh_mmcif_init_ocr(host);
1518
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001519 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001520 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001521 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001522 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001523 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001524 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1525 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001526 mmc->max_seg_size = mmc->max_req_size;
1527
Yusuke Godafdc50a92010-05-26 14:41:59 -07001528 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001529
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001530 pm_runtime_enable(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001531 host->power = false;
1532
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001533 host->clk = devm_clk_get(dev, NULL);
1534 if (IS_ERR(host->clk)) {
1535 ret = PTR_ERR(host->clk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001536 dev_err(dev, "cannot get clock: %d\n", ret);
Ben Dooks46991002014-06-04 12:42:10 +01001537 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001538 }
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001539
1540 ret = clk_prepare_enable(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001541 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001542 goto err_pm;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001543
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001544 sh_mmcif_clk_setup(host);
1545
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001546 ret = pm_runtime_resume(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001547 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001548 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001549
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001550 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001551
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001552 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001553 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1554
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001555 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1556 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001557 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001558 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001559 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001560 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001561 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001562 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001563 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001564 sh_mmcif_intr, sh_mmcif_irqt,
1565 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001566 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001567 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001568 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001569 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001570 }
1571
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001572 if (pd && pd->use_cd_gpio) {
Laurent Pinchart214fc302013-08-08 12:38:31 +02001573 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001574 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001575 goto err_clk;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001576 }
1577
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001578 mutex_init(&host->thread_lock);
1579
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001580 ret = mmc_add_host(mmc);
1581 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001582 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001583
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001584 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001585
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001586 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001587 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001588 clk_get_rate(host->clk) / 1000000UL);
Ben Dooksce7eb682014-06-04 12:42:08 +01001589
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001590 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001591 return ret;
1592
Ben Dooks46991002014-06-04 12:42:10 +01001593err_clk:
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001594 clk_disable_unprepare(host->clk);
Ben Dooks46991002014-06-04 12:42:10 +01001595err_pm:
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001596 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001597err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001598 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001599 return ret;
1600}
1601
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001602static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001603{
1604 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001605
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001606 host->dying = true;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001607 clk_prepare_enable(host->clk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001608 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001609
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001610 dev_pm_qos_hide_latency_limit(&pdev->dev);
1611
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001612 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001613 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1614
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001615 /*
1616 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1617 * mmc_remove_host() call above. But swapping order doesn't help either
1618 * (a query on the linux-mmc mailing list didn't bring any replies).
1619 */
1620 cancel_delayed_work_sync(&host->timeout_work);
1621
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001622 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001623 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001624 pm_runtime_put_sync(&pdev->dev);
1625 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001626
1627 return 0;
1628}
1629
Ulf Hansson51129f32013-10-01 14:01:46 +02001630#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001631static int sh_mmcif_suspend(struct device *dev)
1632{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001633 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001634
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001635 pm_runtime_get_sync(dev);
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001636 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001637 pm_runtime_put(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001638
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001639 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001640}
1641
1642static int sh_mmcif_resume(struct device *dev)
1643{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001644 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001645}
Ulf Hansson51129f32013-10-01 14:01:46 +02001646#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001647
1648static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001649 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001650};
1651
Yusuke Godafdc50a92010-05-26 14:41:59 -07001652static struct platform_driver sh_mmcif_driver = {
1653 .probe = sh_mmcif_probe,
1654 .remove = sh_mmcif_remove,
1655 .driver = {
1656 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001657 .pm = &sh_mmcif_dev_pm_ops,
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001658 .of_match_table = sh_mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001659 },
1660};
1661
Axel Lind1f81a62011-11-26 12:55:43 +08001662module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001663
1664MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1665MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001666MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001667MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");