blob: a991ce2f18d4f086a54a92feeaf555b559c722e3 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Liu Huaa05e54c2014-04-18 09:43:32 +010038#include <asm/fixmap.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010039
40#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010041#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010042
Russell Kingd111e8f2006-09-27 15:27:33 +010043/*
44 * empty_zero_page is a special page that is used for
45 * zero-initialized data and COW.
46 */
47struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040048EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010049
50/*
51 * The pmd table for the upper-most set of pages.
52 */
53pmd_t *top_pmd;
54
Russell Kingae8f1542006-09-27 15:38:34 +010055#define CPOLICY_UNCACHED 0
56#define CPOLICY_BUFFERED 1
57#define CPOLICY_WRITETHROUGH 2
58#define CPOLICY_WRITEBACK 3
59#define CPOLICY_WRITEALLOC 4
60
61static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
62static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010063pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010064pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050065pgprot_t pgprot_hyp_device;
66pgprot_t pgprot_s2;
67pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010068
Imre_Deak44b18692007-02-11 13:45:13 +010069EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010070EXPORT_SYMBOL(pgprot_kernel);
71
72struct cachepolicy {
73 const char policy[16];
74 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010075 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000076 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050077 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010078};
79
Christoffer Dallcc577c22013-01-20 18:28:04 -050080#ifdef CONFIG_ARM_LPAE
81#define s2_policy(policy) policy
82#else
83#define s2_policy(policy) 0
84#endif
85
Russell Kingae8f1542006-09-27 15:38:34 +010086static struct cachepolicy cache_policies[] __initdata = {
87 {
88 .policy = "uncached",
89 .cr_mask = CR_W|CR_C,
90 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010091 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050092 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010093 }, {
94 .policy = "buffered",
95 .cr_mask = CR_C,
96 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010097 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050098 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010099 }, {
100 .policy = "writethrough",
101 .cr_mask = 0,
102 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100103 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500104 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100105 }, {
106 .policy = "writeback",
107 .cr_mask = 0,
108 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100109 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500110 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100111 }, {
112 .policy = "writealloc",
113 .cr_mask = 0,
114 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100115 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500116 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100117 }
118};
119
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100120#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100121/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100122 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100123 * problems by allowing the cache or the cache and
124 * writebuffer to be turned off. (Note: the write
125 * buffer should not be on and the cache off).
126 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100127static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100128{
129 int i;
130
131 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
132 int len = strlen(cache_policies[i].policy);
133
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100134 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100135 cachepolicy = i;
136 cr_alignment &= ~cache_policies[i].cr_mask;
137 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100138 break;
139 }
140 }
141 if (i == ARRAY_SIZE(cache_policies))
142 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000143 /*
144 * This restriction is partly to do with the way we boot; it is
145 * unpredictable to have memory mapped using two different sets of
146 * memory attributes (shared, type, and cache attribs). We can not
147 * change these attributes once the initial assembly has setup the
148 * page tables.
149 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100150 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
151 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
152 cachepolicy = CPOLICY_WRITEBACK;
153 }
Russell Kingae8f1542006-09-27 15:38:34 +0100154 flush_cache_all();
155 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100157}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100159
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100160static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100161{
162 char *p = "buffered";
163 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100164 early_cachepolicy(p);
165 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100166}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100167early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100168
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100169static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100170{
171 char *p = "uncached";
172 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100173 early_cachepolicy(p);
174 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100175}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100176early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100177
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000178#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100179static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100180{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100181 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100182 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100183 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100184 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100185 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100186}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100187early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000188#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100189
190static int __init noalign_setup(char *__unused)
191{
192 cr_alignment &= ~CR_A;
193 cr_no_alignment &= ~CR_A;
194 set_cr(cr_alignment);
195 return 1;
196}
197__setup("noalign", noalign_setup);
198
Russell King255d1f82006-12-18 00:12:47 +0000199#ifndef CONFIG_SMP
200void adjust_cr(unsigned long mask, unsigned long set)
201{
202 unsigned long flags;
203
204 mask &= ~CR_A;
205
206 set &= mask;
207
208 local_irq_save(flags);
209
210 cr_no_alignment = (cr_no_alignment & ~mask) | set;
211 cr_alignment = (cr_alignment & ~mask) | set;
212
213 set_cr((get_cr() & ~mask) | set);
214
215 local_irq_restore(flags);
216}
217#endif
218
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100219#else /* ifdef CONFIG_CPU_CP15 */
220
221static int __init early_cachepolicy(char *p)
222{
223 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
224}
225early_param("cachepolicy", early_cachepolicy);
226
227static int __init noalign_setup(char *__unused)
228{
229 pr_warning("noalign kernel parameter not supported without cp15\n");
230}
231__setup("noalign", noalign_setup);
232
233#endif /* ifdef CONFIG_CPU_CP15 / else */
234
Russell King36bb94b2010-11-16 08:40:36 +0000235#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100236#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000237#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100238
Russell Kingb29e9f52007-04-21 10:47:29 +0100239static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100240 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100241 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
242 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100243 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
244 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
245 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100246 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000247 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100248 .domain = DOMAIN_IO,
249 },
250 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100251 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100252 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000253 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100254 .domain = DOMAIN_IO,
255 },
256 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100257 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100258 .prot_l1 = PMD_TYPE_TABLE,
259 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
260 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600261 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100262 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100263 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100264 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000265 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100266 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100267 },
Russell Kingebb4c652008-11-09 11:18:36 +0000268 [MT_UNCACHED] = {
269 .prot_pte = PROT_PTE_DEVICE,
270 .prot_l1 = PMD_TYPE_TABLE,
271 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
272 .domain = DOMAIN_IO,
273 },
Russell Kingae8f1542006-09-27 15:38:34 +0100274 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100276 .domain = DOMAIN_KERNEL,
277 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000278#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100280 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100281 .domain = DOMAIN_KERNEL,
282 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000283#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100284 [MT_LOW_VECTORS] = {
285 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000286 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100287 .prot_l1 = PMD_TYPE_TABLE,
288 .domain = DOMAIN_USER,
289 },
290 [MT_HIGH_VECTORS] = {
291 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000292 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100293 .prot_l1 = PMD_TYPE_TABLE,
294 .domain = DOMAIN_USER,
295 },
Russell King2e2c9de2013-10-24 10:26:40 +0100296 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000297 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100298 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100299 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100300 .domain = DOMAIN_KERNEL,
301 },
Russell Kingebd49222013-10-24 08:12:39 +0100302 [MT_MEMORY_RW] = {
303 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
304 L_PTE_XN,
305 .prot_l1 = PMD_TYPE_TABLE,
306 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
307 .domain = DOMAIN_KERNEL,
308 },
Russell Kingae8f1542006-09-27 15:38:34 +0100309 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100310 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100311 .domain = DOMAIN_KERNEL,
312 },
Russell King2e2c9de2013-10-24 10:26:40 +0100313 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100314 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000315 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100316 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100317 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
318 .domain = DOMAIN_KERNEL,
319 },
Russell King2e2c9de2013-10-24 10:26:40 +0100320 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100321 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000322 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100323 .prot_l1 = PMD_TYPE_TABLE,
324 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
325 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100326 },
Russell King2e2c9de2013-10-24 10:26:40 +0100327 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000328 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100329 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100330 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100331 },
Russell King2e2c9de2013-10-24 10:26:40 +0100332 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700333 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100334 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700335 .prot_l1 = PMD_TYPE_TABLE,
336 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
337 PMD_SECT_UNCACHED | PMD_SECT_XN,
338 .domain = DOMAIN_KERNEL,
339 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100340 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000341 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
342 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100343 .prot_l1 = PMD_TYPE_TABLE,
344 .domain = DOMAIN_KERNEL,
345 },
Russell Kingae8f1542006-09-27 15:38:34 +0100346};
347
Russell Kingb29e9f52007-04-21 10:47:29 +0100348const struct mem_type *get_mem_type(unsigned int type)
349{
350 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
351}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200352EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100353
Laura Abbott75374ad2013-06-17 10:29:13 -0700354#define PTE_SET_FN(_name, pteop) \
355static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
356 void *data) \
357{ \
358 pte_t pte = pteop(*ptep); \
359\
360 set_pte_ext(ptep, pte, 0); \
361 return 0; \
362} \
363
364#define SET_MEMORY_FN(_name, callback) \
365int set_memory_##_name(unsigned long addr, int numpages) \
366{ \
367 unsigned long start = addr; \
368 unsigned long size = PAGE_SIZE*numpages; \
369 unsigned end = start + size; \
370\
371 if (start < MODULES_VADDR || start >= MODULES_END) \
372 return -EINVAL;\
373\
374 if (end < MODULES_VADDR || end >= MODULES_END) \
375 return -EINVAL; \
376\
377 apply_to_page_range(&init_mm, start, size, callback, NULL); \
378 flush_tlb_kernel_range(start, end); \
379 return 0;\
380}
381
382PTE_SET_FN(ro, pte_wrprotect)
383PTE_SET_FN(rw, pte_mkwrite)
384PTE_SET_FN(x, pte_mkexec)
385PTE_SET_FN(nx, pte_mknexec)
386
387SET_MEMORY_FN(ro, pte_set_ro)
388SET_MEMORY_FN(rw, pte_set_rw)
389SET_MEMORY_FN(x, pte_set_x)
390SET_MEMORY_FN(nx, pte_set_nx)
391
Russell Kingae8f1542006-09-27 15:38:34 +0100392/*
393 * Adjust the PMD section entries according to the CPU in use.
394 */
395static void __init build_mem_type_table(void)
396{
397 struct cachepolicy *cp;
398 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100399 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500400 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100401 int cpu_arch = cpu_architecture();
402 int i;
403
Catalin Marinas11179d82007-07-20 11:42:24 +0100404 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100405#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100406 if (cachepolicy > CPOLICY_BUFFERED)
407 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100408#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100409 if (cachepolicy > CPOLICY_WRITETHROUGH)
410 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100411#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100412 }
Russell Kingae8f1542006-09-27 15:38:34 +0100413 if (cpu_arch < CPU_ARCH_ARMv5) {
414 if (cachepolicy >= CPOLICY_WRITEALLOC)
415 cachepolicy = CPOLICY_WRITEBACK;
416 ecc_mask = 0;
417 }
Russell Kingf00ec482010-09-04 10:47:48 +0100418 if (is_smp())
419 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100420
421 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000422 * Strip out features not present on earlier architectures.
423 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
424 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100425 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000426 if (cpu_arch < CPU_ARCH_ARMv5)
427 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
428 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
429 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
430 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
431 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100432
433 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000434 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
435 * "update-able on write" bit on ARM610). However, Xscale and
436 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100437 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000438 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100439 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100440 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100441 mem_types[i].prot_l1 &= ~PMD_BIT4;
442 }
443 } else if (cpu_arch < CPU_ARCH_ARMv6) {
444 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100445 if (mem_types[i].prot_l1)
446 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100447 if (mem_types[i].prot_sect)
448 mem_types[i].prot_sect |= PMD_BIT4;
449 }
450 }
Russell Kingae8f1542006-09-27 15:38:34 +0100451
Russell Kingb1cce6b2008-11-04 10:52:28 +0000452 /*
453 * Mark the device areas according to the CPU/architecture.
454 */
455 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
456 if (!cpu_is_xsc3()) {
457 /*
458 * Mark device regions on ARMv6+ as execute-never
459 * to prevent speculative instruction fetches.
460 */
461 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
462 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
463 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
464 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100465
466 /* Also setup NX memory mapping */
467 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000468 }
469 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
470 /*
471 * For ARMv7 with TEX remapping,
472 * - shared device is SXCB=1100
473 * - nonshared device is SXCB=0100
474 * - write combine device mem is SXCB=0001
475 * (Uncached Normal memory)
476 */
477 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
478 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
479 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
480 } else if (cpu_is_xsc3()) {
481 /*
482 * For Xscale3,
483 * - shared device is TEXCB=00101
484 * - nonshared device is TEXCB=01000
485 * - write combine device mem is TEXCB=00100
486 * (Inner/Outer Uncacheable in xsc3 parlance)
487 */
488 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
489 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
490 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
491 } else {
492 /*
493 * For ARMv6 and ARMv7 without TEX remapping,
494 * - shared device is TEXCB=00001
495 * - nonshared device is TEXCB=01000
496 * - write combine device mem is TEXCB=00100
497 * (Uncached Normal in ARMv6 parlance).
498 */
499 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
500 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
501 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
502 }
503 } else {
504 /*
505 * On others, write combining is "Uncached/Buffered"
506 */
507 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
508 }
509
510 /*
511 * Now deal with the memory-type mappings
512 */
Russell Kingae8f1542006-09-27 15:38:34 +0100513 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100514 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500515 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100516 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
517 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100518
Russell Kingbb30f362008-09-06 20:04:59 +0100519 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100520 * We don't use domains on ARMv6 (since this causes problems with
521 * v6/v7 kernels), so we must use a separate memory type for user
522 * r/o, kernel r/w to map the vectors page.
523 */
524#ifndef CONFIG_ARM_LPAE
525 if (cpu_arch == CPU_ARCH_ARMv6)
526 vecs_pgprot |= L_PTE_MT_VECTORS;
527#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100528
529 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100530 * ARMv6 and above have extended page tables.
531 */
532 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000533#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100534 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100535 * Mark cache clean areas and XIP ROM read only
536 * from SVC mode and no access from userspace.
537 */
538 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
539 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
540 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000541#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100542
Russell Kingf00ec482010-09-04 10:47:48 +0100543 if (is_smp()) {
544 /*
545 * Mark memory with the "shared" attribute
546 * for SMP systems
547 */
548 user_pgprot |= L_PTE_SHARED;
549 kern_pgprot |= L_PTE_SHARED;
550 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500551 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100552 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
553 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
554 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
555 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100556 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
557 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100558 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
559 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100560 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100561 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
562 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100563 }
Russell Kingae8f1542006-09-27 15:38:34 +0100564 }
565
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100566 /*
567 * Non-cacheable Normal - intended for memory areas that must
568 * not cause dirty cache line writebacks when used
569 */
570 if (cpu_arch >= CPU_ARCH_ARMv6) {
571 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
572 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100573 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100574 PMD_SECT_BUFFERED;
575 } else {
576 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100577 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100578 PMD_SECT_TEX(1);
579 }
580 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100581 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100582 }
583
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000584#ifdef CONFIG_ARM_LPAE
585 /*
586 * Do not generate access flag faults for the kernel mappings.
587 */
588 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
589 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100590 if (mem_types[i].prot_sect)
591 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000592 }
593 kern_pgprot |= PTE_EXT_AF;
594 vecs_pgprot |= PTE_EXT_AF;
595#endif
596
Russell Kingae8f1542006-09-27 15:38:34 +0100597 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100598 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100599 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100600 }
601
Russell Kingbb30f362008-09-06 20:04:59 +0100602 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
603 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100604
Imre_Deak44b18692007-02-11 13:45:13 +0100605 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100606 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000607 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500608 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
609 pgprot_s2_device = __pgprot(s2_device_pgprot);
610 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100611
612 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
613 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100614 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
615 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100616 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
617 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100618 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100619 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100620 mem_types[MT_ROM].prot_sect |= cp->pmd;
621
622 switch (cp->pmd) {
623 case PMD_SECT_WT:
624 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
625 break;
626 case PMD_SECT_WB:
627 case PMD_SECT_WBWA:
628 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
629 break;
630 }
Michal Simek905b5792013-11-07 12:49:53 +0100631 pr_info("Memory policy: %sData cache %s\n",
632 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100633
634 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
635 struct mem_type *t = &mem_types[i];
636 if (t->prot_l1)
637 t->prot_l1 |= PMD_DOMAIN(t->domain);
638 if (t->prot_sect)
639 t->prot_sect |= PMD_DOMAIN(t->domain);
640 }
Russell Kingae8f1542006-09-27 15:38:34 +0100641}
642
Catalin Marinasd9073872010-09-13 16:01:24 +0100643#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
644pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
645 unsigned long size, pgprot_t vma_prot)
646{
647 if (!pfn_valid(pfn))
648 return pgprot_noncached(vma_prot);
649 else if (file->f_flags & O_SYNC)
650 return pgprot_writecombine(vma_prot);
651 return vma_prot;
652}
653EXPORT_SYMBOL(phys_mem_access_prot);
654#endif
655
Russell Kingae8f1542006-09-27 15:38:34 +0100656#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
657
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400658static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000659{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400660 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100661 memset(ptr, 0, sz);
662 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000663}
664
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400665static void __init *early_alloc(unsigned long sz)
666{
667 return early_alloc_aligned(sz, sz);
668}
669
Russell King4bb2e272010-07-01 18:33:29 +0100670static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
671{
672 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100673 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000674 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100675 }
676 BUG_ON(pmd_bad(*pmd));
677 return pte_offset_kernel(pmd, addr);
678}
679
Russell King24e6c692007-04-21 10:21:28 +0100680static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
681 unsigned long end, unsigned long pfn,
682 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100683{
Russell King4bb2e272010-07-01 18:33:29 +0100684 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100685 do {
Russell King40d192b2008-09-06 21:15:56 +0100686 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100687 pfn++;
688 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100689}
690
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100691static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100692 unsigned long end, phys_addr_t phys,
693 const struct mem_type *type)
694{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100695 pmd_t *p = pmd;
696
Sricharan Re651eab2013-03-18 12:24:04 +0100697#ifndef CONFIG_ARM_LPAE
698 /*
699 * In classic MMU format, puds and pmds are folded in to
700 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
701 * group of L1 entries making up one logical pointer to
702 * an L2 table (2MB), where as PMDs refer to the individual
703 * L1 entries (1MB). Hence increment to get the correct
704 * offset for odd 1MB sections.
705 * (See arch/arm/include/asm/pgtable-2level.h)
706 */
707 if (addr & SECTION_SIZE)
708 pmd++;
709#endif
710 do {
711 *pmd = __pmd(phys | type->prot_sect);
712 phys += SECTION_SIZE;
713 } while (pmd++, addr += SECTION_SIZE, addr != end);
714
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100715 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100716}
717
718static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000719 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100720 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100721{
Russell King516295e2010-11-21 16:27:49 +0000722 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100723 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100724
Sricharan Re651eab2013-03-18 12:24:04 +0100725 do {
Russell King24e6c692007-04-21 10:21:28 +0100726 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100727 * With LPAE, we must loop over to map
728 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100729 */
Sricharan Re651eab2013-03-18 12:24:04 +0100730 next = pmd_addr_end(addr, end);
731
732 /*
733 * Try a section mapping - addr, next and phys must all be
734 * aligned to a section boundary.
735 */
736 if (type->prot_sect &&
737 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100738 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100739 } else {
740 alloc_init_pte(pmd, addr, next,
741 __phys_to_pfn(phys), type);
742 }
743
744 phys += next - addr;
745
746 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100747}
748
Stephen Boyd14904922012-04-27 01:40:10 +0100749static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400750 unsigned long end, phys_addr_t phys,
751 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000752{
753 pud_t *pud = pud_offset(pgd, addr);
754 unsigned long next;
755
756 do {
757 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100758 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000759 phys += next - addr;
760 } while (pud++, addr = next, addr != end);
761}
762
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000763#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100764static void __init create_36bit_mapping(struct map_desc *md,
765 const struct mem_type *type)
766{
Russell King97092e02010-11-16 00:16:01 +0000767 unsigned long addr, length, end;
768 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100769 pgd_t *pgd;
770
771 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100772 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100773 length = PAGE_ALIGN(md->length);
774
775 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
776 printk(KERN_ERR "MM: CPU does not support supersection "
777 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100778 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100779 return;
780 }
781
782 /* N.B. ARMv6 supersections are only defined to work with domain 0.
783 * Since domain assignments can in fact be arbitrary, the
784 * 'domain == 0' check below is required to insure that ARMv6
785 * supersections are only allocated for domain 0 regardless
786 * of the actual domain assignments in use.
787 */
788 if (type->domain) {
789 printk(KERN_ERR "MM: invalid domain in supersection "
790 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100791 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100792 return;
793 }
794
795 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100796 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
797 " at 0x%08lx invalid alignment\n",
798 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100799 return;
800 }
801
802 /*
803 * Shift bits [35:32] of address into bits [23:20] of PMD
804 * (See ARMv6 spec).
805 */
806 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
807
808 pgd = pgd_offset_k(addr);
809 end = addr + length;
810 do {
Russell King516295e2010-11-21 16:27:49 +0000811 pud_t *pud = pud_offset(pgd, addr);
812 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100813 int i;
814
815 for (i = 0; i < 16; i++)
816 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
817
818 addr += SUPERSECTION_SIZE;
819 phys += SUPERSECTION_SIZE;
820 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
821 } while (addr != end);
822}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000823#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100824
Russell Kingae8f1542006-09-27 15:38:34 +0100825/*
826 * Create the page directory entries and any necessary
827 * page tables for the mapping specified by `md'. We
828 * are able to cope here with varying sizes and address
829 * offsets, and we take full advantage of sections and
830 * supersections.
831 */
Russell Kinga2227122010-03-25 18:56:05 +0000832static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100833{
Will Deaconcae62922011-02-15 12:42:57 +0100834 unsigned long addr, length, end;
835 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100836 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100837 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100838
839 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100840 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
841 " at 0x%08lx in user region\n",
842 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100843 return;
844 }
845
846 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400847 md->virtual >= PAGE_OFFSET &&
848 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100849 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400850 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100851 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100852 }
853
Russell Kingd5c98172007-04-21 10:05:32 +0100854 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100855
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000856#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100857 /*
858 * Catch 36-bit addresses
859 */
Russell King4a56c1e2007-04-21 10:16:48 +0100860 if (md->pfn >= 0x100000) {
861 create_36bit_mapping(md, type);
862 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100863 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000864#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100865
Russell King7b9c7b42007-07-04 21:16:33 +0100866 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100867 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100868 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100869
Russell King24e6c692007-04-21 10:21:28 +0100870 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100871 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100872 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100873 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100874 return;
875 }
876
Russell King24e6c692007-04-21 10:21:28 +0100877 pgd = pgd_offset_k(addr);
878 end = addr + length;
879 do {
880 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100881
Russell King516295e2010-11-21 16:27:49 +0000882 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100883
Russell King24e6c692007-04-21 10:21:28 +0100884 phys += next - addr;
885 addr = next;
886 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100887}
888
889/*
890 * Create the architecture specific mappings
891 */
892void __init iotable_init(struct map_desc *io_desc, int nr)
893{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400894 struct map_desc *md;
895 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100896 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100897
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400898 if (!nr)
899 return;
900
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100901 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400902
903 for (md = io_desc; nr; md++, nr--) {
904 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100905
906 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400907 vm->addr = (void *)(md->virtual & PAGE_MASK);
908 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600909 vm->phys_addr = __pfn_to_phys(md->pfn);
910 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400911 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400912 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100913 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400914 }
Russell Kingae8f1542006-09-27 15:38:34 +0100915}
916
Rob Herringc2794432012-02-29 18:10:58 -0600917void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
918 void *caller)
919{
920 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100921 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600922
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100923 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
924
925 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600926 vm->addr = (void *)addr;
927 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200928 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600929 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100930 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600931}
932
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100933#ifndef CONFIG_ARM_LPAE
934
935/*
936 * The Linux PMD is made of two consecutive section entries covering 2MB
937 * (see definition in include/asm/pgtable-2level.h). However a call to
938 * create_mapping() may optimize static mappings by using individual
939 * 1MB section mappings. This leaves the actual PMD potentially half
940 * initialized if the top or bottom section entry isn't used, leaving it
941 * open to problems if a subsequent ioremap() or vmalloc() tries to use
942 * the virtual space left free by that unused section entry.
943 *
944 * Let's avoid the issue by inserting dummy vm entries covering the unused
945 * PMD halves once the static mappings are in place.
946 */
947
948static void __init pmd_empty_section_gap(unsigned long addr)
949{
Rob Herringc2794432012-02-29 18:10:58 -0600950 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100951}
952
953static void __init fill_pmd_gaps(void)
954{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100955 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100956 struct vm_struct *vm;
957 unsigned long addr, next = 0;
958 pmd_t *pmd;
959
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100960 list_for_each_entry(svm, &static_vmlist, list) {
961 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100962 addr = (unsigned long)vm->addr;
963 if (addr < next)
964 continue;
965
966 /*
967 * Check if this vm starts on an odd section boundary.
968 * If so and the first section entry for this PMD is free
969 * then we block the corresponding virtual address.
970 */
971 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
972 pmd = pmd_off_k(addr);
973 if (pmd_none(*pmd))
974 pmd_empty_section_gap(addr & PMD_MASK);
975 }
976
977 /*
978 * Then check if this vm ends on an odd section boundary.
979 * If so and the second section entry for this PMD is empty
980 * then we block the corresponding virtual address.
981 */
982 addr += vm->size;
983 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
984 pmd = pmd_off_k(addr) + 1;
985 if (pmd_none(*pmd))
986 pmd_empty_section_gap(addr);
987 }
988
989 /* no need to look at any vm entry until we hit the next PMD */
990 next = (addr + PMD_SIZE - 1) & PMD_MASK;
991 }
992}
993
994#else
995#define fill_pmd_gaps() do { } while (0)
996#endif
997
Rob Herringc2794432012-02-29 18:10:58 -0600998#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
999static void __init pci_reserve_io(void)
1000{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001001 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001002
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001003 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
1004 if (svm)
1005 return;
Rob Herringc2794432012-02-29 18:10:58 -06001006
Rob Herringc2794432012-02-29 18:10:58 -06001007 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
1008}
1009#else
1010#define pci_reserve_io() do { } while (0)
1011#endif
1012
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001013#ifdef CONFIG_DEBUG_LL
1014void __init debug_ll_io_init(void)
1015{
1016 struct map_desc map;
1017
1018 debug_ll_addr(&map.pfn, &map.virtual);
1019 if (!map.pfn || !map.virtual)
1020 return;
1021 map.pfn = __phys_to_pfn(map.pfn);
1022 map.virtual &= PAGE_MASK;
1023 map.length = PAGE_SIZE;
1024 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001025 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001026}
1027#endif
1028
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001029static void * __initdata vmalloc_min =
1030 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001031
1032/*
1033 * vmalloc=size forces the vmalloc area to be exactly 'size'
1034 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001035 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001036 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001037static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001038{
Russell King79612392010-05-22 16:20:14 +01001039 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001040
1041 if (vmalloc_reserve < SZ_16M) {
1042 vmalloc_reserve = SZ_16M;
1043 printk(KERN_WARNING
1044 "vmalloc area too small, limiting to %luMB\n",
1045 vmalloc_reserve >> 20);
1046 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001047
1048 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1049 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
1050 printk(KERN_WARNING
1051 "vmalloc area is too big, limiting to %luMB\n",
1052 vmalloc_reserve >> 20);
1053 }
Russell King79612392010-05-22 16:20:14 +01001054
1055 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001056 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001057}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001058early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001059
Marek Szyprowskic7909502011-12-29 13:09:51 +01001060phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001061
Russell King0371d3f2011-07-05 19:58:29 +01001062void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001063{
Russell Kingc65b7e92013-07-17 17:53:04 +01001064 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +01001065 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001066 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001067
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001068 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001069 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001070 phys_addr_t size_limit;
1071
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001072 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001073 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001074
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001075 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001076 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001077 else
1078 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001079
1080 bank->highmem = highmem;
1081
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001082#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001083 /*
1084 * Split those memory banks which are partially overlapping
1085 * the vmalloc area greatly simplifying things later.
1086 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001087 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001088 if (meminfo.nr_banks >= NR_BANKS) {
1089 printk(KERN_CRIT "NR_BANKS too low, "
1090 "ignoring high memory\n");
1091 } else {
1092 memmove(bank + 1, bank,
1093 (meminfo.nr_banks - i) * sizeof(*bank));
1094 meminfo.nr_banks++;
1095 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001096 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001097 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001098 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001099 j++;
1100 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001101 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001102 }
1103#else
1104 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001105 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1106 */
1107 if (highmem) {
1108 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1109 "(!CONFIG_HIGHMEM).\n",
1110 (unsigned long long)bank->start,
1111 (unsigned long long)bank->start + bank->size - 1);
1112 continue;
1113 }
1114
1115 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001116 * Check whether this memory bank would partially overlap
1117 * the vmalloc area.
1118 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001119 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001120 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1121 "to -%.8llx (vmalloc region overlap).\n",
1122 (unsigned long long)bank->start,
1123 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001124 (unsigned long long)bank->start + size_limit - 1);
1125 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001126 }
1127#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001128 if (!bank->highmem) {
1129 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001130
Russell Kingc65b7e92013-07-17 17:53:04 +01001131 if (bank_end > arm_lowmem_limit)
1132 arm_lowmem_limit = bank_end;
1133
1134 /*
1135 * Find the first non-section-aligned page, and point
1136 * memblock_limit at it. This relies on rounding the
1137 * limit down to be section-aligned, which happens at
1138 * the end of this function.
1139 *
1140 * With this algorithm, the start or end of almost any
1141 * bank can be non-section-aligned. The only exception
1142 * is that the start of the bank 0 must be section-
1143 * aligned, since otherwise memory would need to be
1144 * allocated when mapping the start of bank 0, which
1145 * occurs before any free memory is mapped.
1146 */
1147 if (!memblock_limit) {
1148 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1149 memblock_limit = bank->start;
1150 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1151 memblock_limit = bank_end;
1152 }
1153 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001154 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001155 }
Russell Kinge616c592009-09-27 20:55:43 +01001156#ifdef CONFIG_HIGHMEM
1157 if (highmem) {
1158 const char *reason = NULL;
1159
1160 if (cache_is_vipt_aliasing()) {
1161 /*
1162 * Interactions between kmap and other mappings
1163 * make highmem support with aliasing VIPT caches
1164 * rather difficult.
1165 */
1166 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001167 }
1168 if (reason) {
1169 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1170 reason);
1171 while (j > 0 && meminfo.bank[j - 1].highmem)
1172 j--;
1173 }
1174 }
1175#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001176 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001177 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001178
1179 /*
1180 * Round the memblock limit down to a section size. This
1181 * helps to ensure that we will allocate memory from the
1182 * last full section, which should be mapped.
1183 */
1184 if (memblock_limit)
1185 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1186 if (!memblock_limit)
1187 memblock_limit = arm_lowmem_limit;
1188
1189 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001190}
1191
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001192static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001193{
1194 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001195 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001196
1197 /*
1198 * Clear out all the mappings below the kernel image.
1199 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001200 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001201 pmd_clear(pmd_off_k(addr));
1202
1203#ifdef CONFIG_XIP_KERNEL
1204 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001205 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001206#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001207 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001208 pmd_clear(pmd_off_k(addr));
1209
1210 /*
Russell King8df65162010-10-27 19:57:38 +01001211 * Find the end of the first block of lowmem.
1212 */
1213 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001214 if (end >= arm_lowmem_limit)
1215 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001216
1217 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001218 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001219 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001220 */
Russell King8df65162010-10-27 19:57:38 +01001221 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001222 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001223 pmd_clear(pmd_off_k(addr));
1224}
1225
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001226#ifdef CONFIG_ARM_LPAE
1227/* the first page is reserved for pgd */
1228#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1229 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1230#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001231#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001232#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001233
Russell Kingd111e8f2006-09-27 15:27:33 +01001234/*
Russell King2778f622010-07-09 16:27:52 +01001235 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001236 */
Russell King2778f622010-07-09 16:27:52 +01001237void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001238{
Russell Kingd111e8f2006-09-27 15:27:33 +01001239 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001240 * Reserve the page tables. These are already in use,
1241 * and can only be in node 0.
1242 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001243 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001244
Russell Kingd111e8f2006-09-27 15:27:33 +01001245#ifdef CONFIG_SA1111
1246 /*
1247 * Because of the SA1111 DMA bug, we want to preserve our
1248 * precious DMA-able memory...
1249 */
Russell King2778f622010-07-09 16:27:52 +01001250 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001251#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001252}
1253
1254/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001255 * Set up the device mappings. Since we clear out the page tables for all
1256 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001257 * This means you have to be careful how you debug this function, or any
1258 * called function. This means you can't use any function or debugging
1259 * method which may touch any device, otherwise the kernel _will_ crash.
1260 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001261static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001262{
1263 struct map_desc map;
1264 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001265 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001266
1267 /*
1268 * Allocate the vector page early.
1269 */
Russell King19accfd2013-07-04 11:40:32 +01001270 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001271
1272 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001273
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001274 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001275 pmd_clear(pmd_off_k(addr));
1276
1277 /*
1278 * Map the kernel if it is XIP.
1279 * It is always first in the modulearea.
1280 */
1281#ifdef CONFIG_XIP_KERNEL
1282 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001283 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001284 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001285 map.type = MT_ROM;
1286 create_mapping(&map);
1287#endif
1288
1289 /*
1290 * Map the cache flushing regions.
1291 */
1292#ifdef FLUSH_BASE
1293 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1294 map.virtual = FLUSH_BASE;
1295 map.length = SZ_1M;
1296 map.type = MT_CACHECLEAN;
1297 create_mapping(&map);
1298#endif
1299#ifdef FLUSH_BASE_MINICACHE
1300 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1301 map.virtual = FLUSH_BASE_MINICACHE;
1302 map.length = SZ_1M;
1303 map.type = MT_MINICLEAN;
1304 create_mapping(&map);
1305#endif
1306
1307 /*
1308 * Create a mapping for the machine vectors at the high-vectors
1309 * location (0xffff0000). If we aren't using high-vectors, also
1310 * create a mapping at the low-vectors virtual address.
1311 */
Russell King94e5a852012-01-18 15:32:49 +00001312 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001313 map.virtual = 0xffff0000;
1314 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001315#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001316 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001317#else
1318 map.type = MT_LOW_VECTORS;
1319#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001320 create_mapping(&map);
1321
1322 if (!vectors_high()) {
1323 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001324 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001325 map.type = MT_LOW_VECTORS;
1326 create_mapping(&map);
1327 }
1328
Russell King19accfd2013-07-04 11:40:32 +01001329 /* Now create a kernel read-only mapping */
1330 map.pfn += 1;
1331 map.virtual = 0xffff0000 + PAGE_SIZE;
1332 map.length = PAGE_SIZE;
1333 map.type = MT_LOW_VECTORS;
1334 create_mapping(&map);
1335
Russell Kingd111e8f2006-09-27 15:27:33 +01001336 /*
1337 * Ask the machine support to map in the statically mapped devices.
1338 */
1339 if (mdesc->map_io)
1340 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001341 else
1342 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001343 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001344
Rob Herringc2794432012-02-29 18:10:58 -06001345 /* Reserve fixed i/o space in VMALLOC region */
1346 pci_reserve_io();
1347
Russell Kingd111e8f2006-09-27 15:27:33 +01001348 /*
1349 * Finally flush the caches and tlb to ensure that we're in a
1350 * consistent state wrt the writebuffer. This also ensures that
1351 * any write-allocated cache lines in the vector page are written
1352 * back. After this point, we can start to touch devices again.
1353 */
1354 local_flush_tlb_all();
1355 flush_cache_all();
1356}
1357
Nicolas Pitred73cd422008-09-15 16:44:55 -04001358static void __init kmap_init(void)
1359{
1360#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001361 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1362 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Liu Huaa05e54c2014-04-18 09:43:32 +01001363
1364 fixmap_page_table = early_pte_alloc(pmd_off_k(FIXADDR_START),
1365 FIXADDR_START, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001366#endif
1367}
1368
Russell Kinga2227122010-03-25 18:56:05 +00001369static void __init map_lowmem(void)
1370{
Russell King8df65162010-10-27 19:57:38 +01001371 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001372 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1373 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001374
1375 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001376 for_each_memblock(memory, reg) {
1377 phys_addr_t start = reg->base;
1378 phys_addr_t end = start + reg->size;
1379 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001380
Marek Szyprowskic7909502011-12-29 13:09:51 +01001381 if (end > arm_lowmem_limit)
1382 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001383 if (start >= end)
1384 break;
1385
Russell Kingebd49222013-10-24 08:12:39 +01001386 if (end < kernel_x_start || start >= kernel_x_end) {
1387 map.pfn = __phys_to_pfn(start);
1388 map.virtual = __phys_to_virt(start);
1389 map.length = end - start;
1390 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001391
Russell Kingebd49222013-10-24 08:12:39 +01001392 create_mapping(&map);
1393 } else {
1394 /* This better cover the entire kernel */
1395 if (start < kernel_x_start) {
1396 map.pfn = __phys_to_pfn(start);
1397 map.virtual = __phys_to_virt(start);
1398 map.length = kernel_x_start - start;
1399 map.type = MT_MEMORY_RW;
1400
1401 create_mapping(&map);
1402 }
1403
1404 map.pfn = __phys_to_pfn(kernel_x_start);
1405 map.virtual = __phys_to_virt(kernel_x_start);
1406 map.length = kernel_x_end - kernel_x_start;
1407 map.type = MT_MEMORY_RWX;
1408
1409 create_mapping(&map);
1410
1411 if (kernel_x_end < end) {
1412 map.pfn = __phys_to_pfn(kernel_x_end);
1413 map.virtual = __phys_to_virt(kernel_x_end);
1414 map.length = end - kernel_x_end;
1415 map.type = MT_MEMORY_RW;
1416
1417 create_mapping(&map);
1418 }
1419 }
Russell Kinga2227122010-03-25 18:56:05 +00001420 }
1421}
1422
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001423#ifdef CONFIG_ARM_LPAE
1424/*
1425 * early_paging_init() recreates boot time page table setup, allowing machines
1426 * to switch over to a high (>4G) address space on LPAE systems
1427 */
1428void __init early_paging_init(const struct machine_desc *mdesc,
1429 struct proc_info_list *procinfo)
1430{
1431 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1432 unsigned long map_start, map_end;
1433 pgd_t *pgd0, *pgdk;
1434 pud_t *pud0, *pudk, *pud_start;
1435 pmd_t *pmd0, *pmdk;
1436 phys_addr_t phys;
1437 int i;
1438
1439 if (!(mdesc->init_meminfo))
1440 return;
1441
1442 /* remap kernel code and data */
1443 map_start = init_mm.start_code;
1444 map_end = init_mm.brk;
1445
1446 /* get a handle on things... */
1447 pgd0 = pgd_offset_k(0);
1448 pud_start = pud0 = pud_offset(pgd0, 0);
1449 pmd0 = pmd_offset(pud0, 0);
1450
1451 pgdk = pgd_offset_k(map_start);
1452 pudk = pud_offset(pgdk, map_start);
1453 pmdk = pmd_offset(pudk, map_start);
1454
1455 mdesc->init_meminfo();
1456
1457 /* Run the patch stub to update the constants */
1458 fixup_pv_table(&__pv_table_begin,
1459 (&__pv_table_end - &__pv_table_begin) << 2);
1460
1461 /*
1462 * Cache cleaning operations for self-modifying code
1463 * We should clean the entries by MVA but running a
1464 * for loop over every pv_table entry pointer would
1465 * just complicate the code.
1466 */
1467 flush_cache_louis();
Will Deacon95819602014-05-09 18:36:27 +01001468 dsb(ishst);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001469 isb();
1470
1471 /* remap level 1 table */
1472 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1473 set_pud(pud0,
1474 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1475 pmd0 += PTRS_PER_PMD;
1476 }
1477
1478 /* remap pmds for kernel mapping */
1479 phys = __pa(map_start) & PMD_MASK;
1480 do {
1481 *pmdk++ = __pmd(phys | pmdprot);
1482 phys += PMD_SIZE;
1483 } while (phys < map_end);
1484
1485 flush_cache_all();
1486 cpu_switch_mm(pgd0, &init_mm);
1487 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1488 local_flush_bp_all();
1489 local_flush_tlb_all();
1490}
1491
1492#else
1493
1494void __init early_paging_init(const struct machine_desc *mdesc,
1495 struct proc_info_list *procinfo)
1496{
1497 if (mdesc->init_meminfo)
1498 mdesc->init_meminfo();
1499}
1500
1501#endif
1502
Russell Kingd111e8f2006-09-27 15:27:33 +01001503/*
1504 * paging_init() sets up the page tables, initialises the zone memory
1505 * maps, and sets up the zero page, bad page and bad page tables.
1506 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001507void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001508{
1509 void *zero_page;
1510
1511 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001512 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001513 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001514 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001515 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001516 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001517 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001518
1519 top_pmd = pmd_off_k(0xffff0000);
1520
Russell King3abe9d32010-03-25 17:02:59 +00001521 /* allocate the zero page. */
1522 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001523
Russell King8d717a52010-05-22 19:47:18 +01001524 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001525
Russell Kingd111e8f2006-09-27 15:27:33 +01001526 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001527 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001528}