Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/mmu.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2005 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 10 | #include <linux/module.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 11 | #include <linux/kernel.h> |
| 12 | #include <linux/errno.h> |
| 13 | #include <linux/init.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 14 | #include <linux/mman.h> |
| 15 | #include <linux/nodemask.h> |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 16 | #include <linux/memblock.h> |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 17 | #include <linux/fs.h> |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 18 | #include <linux/vmalloc.h> |
Alessandro Rubini | 158e8bf | 2012-06-24 12:46:26 +0100 | [diff] [blame] | 19 | #include <linux/sizes.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 20 | |
Russell King | 15d07dc | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 21 | #include <asm/cp15.h> |
Russell King | 0ba8b9b | 2008-08-10 18:08:10 +0100 | [diff] [blame] | 22 | #include <asm/cputype.h> |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 23 | #include <asm/sections.h> |
Nicolas Pitre | 3f973e2 | 2008-11-04 00:48:42 -0500 | [diff] [blame] | 24 | #include <asm/cachetype.h> |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 25 | #include <asm/sections.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 26 | #include <asm/setup.h> |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 27 | #include <asm/smp_plat.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 28 | #include <asm/tlb.h> |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 29 | #include <asm/highmem.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 30 | #include <asm/system_info.h> |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 31 | #include <asm/traps.h> |
Santosh Shilimkar | a77e0c7 | 2013-07-31 12:44:46 -0400 | [diff] [blame] | 32 | #include <asm/procinfo.h> |
| 33 | #include <asm/memory.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 34 | |
| 35 | #include <asm/mach/arch.h> |
| 36 | #include <asm/mach/map.h> |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 37 | #include <asm/mach/pci.h> |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 38 | |
| 39 | #include "mm.h" |
Joonsoo Kim | de40614e | 2013-04-05 03:16:51 +0100 | [diff] [blame] | 40 | #include "tcm.h" |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 41 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 42 | /* |
| 43 | * empty_zero_page is a special page that is used for |
| 44 | * zero-initialized data and COW. |
| 45 | */ |
| 46 | struct page *empty_zero_page; |
Aneesh Kumar K.V | 3653f3a | 2008-04-29 08:11:12 -0400 | [diff] [blame] | 47 | EXPORT_SYMBOL(empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * The pmd table for the upper-most set of pages. |
| 51 | */ |
| 52 | pmd_t *top_pmd; |
| 53 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 54 | #define CPOLICY_UNCACHED 0 |
| 55 | #define CPOLICY_BUFFERED 1 |
| 56 | #define CPOLICY_WRITETHROUGH 2 |
| 57 | #define CPOLICY_WRITEBACK 3 |
| 58 | #define CPOLICY_WRITEALLOC 4 |
| 59 | |
| 60 | static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK; |
| 61 | static unsigned int ecc_mask __initdata = 0; |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 62 | pgprot_t pgprot_user; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 63 | pgprot_t pgprot_kernel; |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 64 | pgprot_t pgprot_hyp_device; |
| 65 | pgprot_t pgprot_s2; |
| 66 | pgprot_t pgprot_s2_device; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 67 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 68 | EXPORT_SYMBOL(pgprot_user); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 69 | EXPORT_SYMBOL(pgprot_kernel); |
| 70 | |
| 71 | struct cachepolicy { |
| 72 | const char policy[16]; |
| 73 | unsigned int cr_mask; |
Catalin Marinas | 442e70c | 2011-09-05 17:51:56 +0100 | [diff] [blame] | 74 | pmdval_t pmd; |
Russell King | f6e3354 | 2010-11-16 00:22:09 +0000 | [diff] [blame] | 75 | pteval_t pte; |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 76 | pteval_t pte_s2; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 77 | }; |
| 78 | |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 79 | #ifdef CONFIG_ARM_LPAE |
| 80 | #define s2_policy(policy) policy |
| 81 | #else |
| 82 | #define s2_policy(policy) 0 |
| 83 | #endif |
| 84 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 85 | static struct cachepolicy cache_policies[] __initdata = { |
| 86 | { |
| 87 | .policy = "uncached", |
| 88 | .cr_mask = CR_W|CR_C, |
| 89 | .pmd = PMD_SECT_UNCACHED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 90 | .pte = L_PTE_MT_UNCACHED, |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 91 | .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED), |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 92 | }, { |
| 93 | .policy = "buffered", |
| 94 | .cr_mask = CR_C, |
| 95 | .pmd = PMD_SECT_BUFFERED, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 96 | .pte = L_PTE_MT_BUFFERABLE, |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 97 | .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED), |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 98 | }, { |
| 99 | .policy = "writethrough", |
| 100 | .cr_mask = 0, |
| 101 | .pmd = PMD_SECT_WT, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 102 | .pte = L_PTE_MT_WRITETHROUGH, |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 103 | .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH), |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 104 | }, { |
| 105 | .policy = "writeback", |
| 106 | .cr_mask = 0, |
| 107 | .pmd = PMD_SECT_WB, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 108 | .pte = L_PTE_MT_WRITEBACK, |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 109 | .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK), |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 110 | }, { |
| 111 | .policy = "writealloc", |
| 112 | .cr_mask = 0, |
| 113 | .pmd = PMD_SECT_WBWA, |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 114 | .pte = L_PTE_MT_WRITEALLOC, |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 115 | .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK), |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 116 | } |
| 117 | }; |
| 118 | |
Uwe Kleine-König | b849a60 | 2012-01-16 10:34:31 +0100 | [diff] [blame] | 119 | #ifdef CONFIG_CPU_CP15 |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 120 | /* |
Simon Arlott | 6cbdc8c | 2007-05-11 20:40:30 +0100 | [diff] [blame] | 121 | * These are useful for identifying cache coherency |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 122 | * problems by allowing the cache or the cache and |
| 123 | * writebuffer to be turned off. (Note: the write |
| 124 | * buffer should not be on and the cache off). |
| 125 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 126 | static int __init early_cachepolicy(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 127 | { |
| 128 | int i; |
| 129 | |
| 130 | for (i = 0; i < ARRAY_SIZE(cache_policies); i++) { |
| 131 | int len = strlen(cache_policies[i].policy); |
| 132 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 133 | if (memcmp(p, cache_policies[i].policy, len) == 0) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 134 | cachepolicy = i; |
| 135 | cr_alignment &= ~cache_policies[i].cr_mask; |
| 136 | cr_no_alignment &= ~cache_policies[i].cr_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 137 | break; |
| 138 | } |
| 139 | } |
| 140 | if (i == ARRAY_SIZE(cache_policies)) |
| 141 | printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n"); |
Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 142 | /* |
| 143 | * This restriction is partly to do with the way we boot; it is |
| 144 | * unpredictable to have memory mapped using two different sets of |
| 145 | * memory attributes (shared, type, and cache attribs). We can not |
| 146 | * change these attributes once the initial assembly has setup the |
| 147 | * page tables. |
| 148 | */ |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 149 | if (cpu_architecture() >= CPU_ARCH_ARMv6) { |
| 150 | printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n"); |
| 151 | cachepolicy = CPOLICY_WRITEBACK; |
| 152 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 153 | flush_cache_all(); |
| 154 | set_cr(cr_alignment); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 155 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 156 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 157 | early_param("cachepolicy", early_cachepolicy); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 158 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 159 | static int __init early_nocache(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 160 | { |
| 161 | char *p = "buffered"; |
| 162 | printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 163 | early_cachepolicy(p); |
| 164 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 165 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 166 | early_param("nocache", early_nocache); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 167 | |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 168 | static int __init early_nowrite(char *__unused) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 169 | { |
| 170 | char *p = "uncached"; |
| 171 | printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 172 | early_cachepolicy(p); |
| 173 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 174 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 175 | early_param("nowb", early_nowrite); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 176 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 177 | #ifndef CONFIG_ARM_LPAE |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 178 | static int __init early_ecc(char *p) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 179 | { |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 180 | if (memcmp(p, "on", 2) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 181 | ecc_mask = PMD_PROTECTION; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 182 | else if (memcmp(p, "off", 3) == 0) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 183 | ecc_mask = 0; |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 184 | return 0; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 185 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 186 | early_param("ecc", early_ecc); |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 187 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 188 | |
| 189 | static int __init noalign_setup(char *__unused) |
| 190 | { |
| 191 | cr_alignment &= ~CR_A; |
| 192 | cr_no_alignment &= ~CR_A; |
| 193 | set_cr(cr_alignment); |
| 194 | return 1; |
| 195 | } |
| 196 | __setup("noalign", noalign_setup); |
| 197 | |
Russell King | 255d1f8 | 2006-12-18 00:12:47 +0000 | [diff] [blame] | 198 | #ifndef CONFIG_SMP |
| 199 | void adjust_cr(unsigned long mask, unsigned long set) |
| 200 | { |
| 201 | unsigned long flags; |
| 202 | |
| 203 | mask &= ~CR_A; |
| 204 | |
| 205 | set &= mask; |
| 206 | |
| 207 | local_irq_save(flags); |
| 208 | |
| 209 | cr_no_alignment = (cr_no_alignment & ~mask) | set; |
| 210 | cr_alignment = (cr_alignment & ~mask) | set; |
| 211 | |
| 212 | set_cr((get_cr() & ~mask) | set); |
| 213 | |
| 214 | local_irq_restore(flags); |
| 215 | } |
| 216 | #endif |
| 217 | |
Uwe Kleine-König | b849a60 | 2012-01-16 10:34:31 +0100 | [diff] [blame] | 218 | #else /* ifdef CONFIG_CPU_CP15 */ |
| 219 | |
| 220 | static int __init early_cachepolicy(char *p) |
| 221 | { |
| 222 | pr_warning("cachepolicy kernel parameter not supported without cp15\n"); |
| 223 | } |
| 224 | early_param("cachepolicy", early_cachepolicy); |
| 225 | |
| 226 | static int __init noalign_setup(char *__unused) |
| 227 | { |
| 228 | pr_warning("noalign kernel parameter not supported without cp15\n"); |
| 229 | } |
| 230 | __setup("noalign", noalign_setup); |
| 231 | |
| 232 | #endif /* ifdef CONFIG_CPU_CP15 / else */ |
| 233 | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 234 | #define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN |
Christoffer Dall | 4d9c5b8 | 2014-02-02 22:21:31 +0100 | [diff] [blame^] | 235 | #define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 236 | #define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 237 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 238 | static struct mem_type mem_types[] = { |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 239 | [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 240 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED | |
| 241 | L_PTE_SHARED, |
Christoffer Dall | 4d9c5b8 | 2014-02-02 22:21:31 +0100 | [diff] [blame^] | 242 | .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) | |
| 243 | s2_policy(L_PTE_S2_MT_DEV_SHARED) | |
| 244 | L_PTE_SHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 245 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 246 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 247 | .domain = DOMAIN_IO, |
| 248 | }, |
| 249 | [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 250 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 251 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 252 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 253 | .domain = DOMAIN_IO, |
| 254 | }, |
| 255 | [MT_DEVICE_CACHED] = { /* ioremap_cached */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 256 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 257 | .prot_l1 = PMD_TYPE_TABLE, |
| 258 | .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB, |
| 259 | .domain = DOMAIN_IO, |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 260 | }, |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 261 | [MT_DEVICE_WC] = { /* ioremap_wc */ |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 262 | .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 263 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 264 | .prot_sect = PROT_SECT_DEVICE, |
Russell King | 0af92be | 2007-05-05 20:28:16 +0100 | [diff] [blame] | 265 | .domain = DOMAIN_IO, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 266 | }, |
Russell King | ebb4c65 | 2008-11-09 11:18:36 +0000 | [diff] [blame] | 267 | [MT_UNCACHED] = { |
| 268 | .prot_pte = PROT_PTE_DEVICE, |
| 269 | .prot_l1 = PMD_TYPE_TABLE, |
| 270 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 271 | .domain = DOMAIN_IO, |
| 272 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 273 | [MT_CACHECLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 274 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 275 | .domain = DOMAIN_KERNEL, |
| 276 | }, |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 277 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 278 | [MT_MINICLEAN] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 279 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 280 | .domain = DOMAIN_KERNEL, |
| 281 | }, |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 282 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 283 | [MT_LOW_VECTORS] = { |
| 284 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 285 | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 286 | .prot_l1 = PMD_TYPE_TABLE, |
| 287 | .domain = DOMAIN_USER, |
| 288 | }, |
| 289 | [MT_HIGH_VECTORS] = { |
| 290 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 291 | L_PTE_USER | L_PTE_RDONLY, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 292 | .prot_l1 = PMD_TYPE_TABLE, |
| 293 | .domain = DOMAIN_USER, |
| 294 | }, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 295 | [MT_MEMORY_RWX] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 296 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 297 | .prot_l1 = PMD_TYPE_TABLE, |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 298 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 299 | .domain = DOMAIN_KERNEL, |
| 300 | }, |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 301 | [MT_MEMORY_RW] = { |
| 302 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
| 303 | L_PTE_XN, |
| 304 | .prot_l1 = PMD_TYPE_TABLE, |
| 305 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
| 306 | .domain = DOMAIN_KERNEL, |
| 307 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 308 | [MT_ROM] = { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 309 | .prot_sect = PMD_TYPE_SECT, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 310 | .domain = DOMAIN_KERNEL, |
| 311 | }, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 312 | [MT_MEMORY_RWX_NONCACHED] = { |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 313 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 314 | L_PTE_MT_BUFFERABLE, |
Santosh Shilimkar | f1a2481 | 2010-09-24 07:18:22 +0100 | [diff] [blame] | 315 | .prot_l1 = PMD_TYPE_TABLE, |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 316 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE, |
| 317 | .domain = DOMAIN_KERNEL, |
| 318 | }, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 319 | [MT_MEMORY_RW_DTCM] = { |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 320 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 321 | L_PTE_XN, |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 322 | .prot_l1 = PMD_TYPE_TABLE, |
| 323 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN, |
| 324 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 325 | }, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 326 | [MT_MEMORY_RWX_ITCM] = { |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 327 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 328 | .prot_l1 = PMD_TYPE_TABLE, |
Linus Walleij | f444fce | 2010-10-18 09:03:03 +0100 | [diff] [blame] | 329 | .domain = DOMAIN_KERNEL, |
Linus Walleij | cb9d770 | 2010-07-12 21:50:59 +0100 | [diff] [blame] | 330 | }, |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 331 | [MT_MEMORY_RW_SO] = { |
Santosh Shilimkar | 8fb5428 | 2011-06-28 12:42:56 -0700 | [diff] [blame] | 332 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
Santosh Shilimkar | 93d5bf0 | 2013-01-17 07:18:04 +0100 | [diff] [blame] | 333 | L_PTE_MT_UNCACHED | L_PTE_XN, |
Santosh Shilimkar | 8fb5428 | 2011-06-28 12:42:56 -0700 | [diff] [blame] | 334 | .prot_l1 = PMD_TYPE_TABLE, |
| 335 | .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S | |
| 336 | PMD_SECT_UNCACHED | PMD_SECT_XN, |
| 337 | .domain = DOMAIN_KERNEL, |
| 338 | }, |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 339 | [MT_MEMORY_DMA_READY] = { |
Russell King | 71b5566 | 2013-11-25 12:01:03 +0000 | [diff] [blame] | 340 | .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY | |
| 341 | L_PTE_XN, |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 342 | .prot_l1 = PMD_TYPE_TABLE, |
| 343 | .domain = DOMAIN_KERNEL, |
| 344 | }, |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 345 | }; |
| 346 | |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 347 | const struct mem_type *get_mem_type(unsigned int type) |
| 348 | { |
| 349 | return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL; |
| 350 | } |
Hiroshi DOYU | 69d3a84 | 2009-01-28 21:32:08 +0200 | [diff] [blame] | 351 | EXPORT_SYMBOL(get_mem_type); |
Russell King | b29e9f5 | 2007-04-21 10:47:29 +0100 | [diff] [blame] | 352 | |
Laura Abbott | 75374ad | 2013-06-17 10:29:13 -0700 | [diff] [blame] | 353 | #define PTE_SET_FN(_name, pteop) \ |
| 354 | static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \ |
| 355 | void *data) \ |
| 356 | { \ |
| 357 | pte_t pte = pteop(*ptep); \ |
| 358 | \ |
| 359 | set_pte_ext(ptep, pte, 0); \ |
| 360 | return 0; \ |
| 361 | } \ |
| 362 | |
| 363 | #define SET_MEMORY_FN(_name, callback) \ |
| 364 | int set_memory_##_name(unsigned long addr, int numpages) \ |
| 365 | { \ |
| 366 | unsigned long start = addr; \ |
| 367 | unsigned long size = PAGE_SIZE*numpages; \ |
| 368 | unsigned end = start + size; \ |
| 369 | \ |
| 370 | if (start < MODULES_VADDR || start >= MODULES_END) \ |
| 371 | return -EINVAL;\ |
| 372 | \ |
| 373 | if (end < MODULES_VADDR || end >= MODULES_END) \ |
| 374 | return -EINVAL; \ |
| 375 | \ |
| 376 | apply_to_page_range(&init_mm, start, size, callback, NULL); \ |
| 377 | flush_tlb_kernel_range(start, end); \ |
| 378 | return 0;\ |
| 379 | } |
| 380 | |
| 381 | PTE_SET_FN(ro, pte_wrprotect) |
| 382 | PTE_SET_FN(rw, pte_mkwrite) |
| 383 | PTE_SET_FN(x, pte_mkexec) |
| 384 | PTE_SET_FN(nx, pte_mknexec) |
| 385 | |
| 386 | SET_MEMORY_FN(ro, pte_set_ro) |
| 387 | SET_MEMORY_FN(rw, pte_set_rw) |
| 388 | SET_MEMORY_FN(x, pte_set_x) |
| 389 | SET_MEMORY_FN(nx, pte_set_nx) |
| 390 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 391 | /* |
| 392 | * Adjust the PMD section entries according to the CPU in use. |
| 393 | */ |
| 394 | static void __init build_mem_type_table(void) |
| 395 | { |
| 396 | struct cachepolicy *cp; |
| 397 | unsigned int cr = get_cr(); |
Catalin Marinas | 442e70c | 2011-09-05 17:51:56 +0100 | [diff] [blame] | 398 | pteval_t user_pgprot, kern_pgprot, vecs_pgprot; |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 399 | pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 400 | int cpu_arch = cpu_architecture(); |
| 401 | int i; |
| 402 | |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 403 | if (cpu_arch < CPU_ARCH_ARMv6) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 404 | #if defined(CONFIG_CPU_DCACHE_DISABLE) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 405 | if (cachepolicy > CPOLICY_BUFFERED) |
| 406 | cachepolicy = CPOLICY_BUFFERED; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 407 | #elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH) |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 408 | if (cachepolicy > CPOLICY_WRITETHROUGH) |
| 409 | cachepolicy = CPOLICY_WRITETHROUGH; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 410 | #endif |
Catalin Marinas | 11179d8 | 2007-07-20 11:42:24 +0100 | [diff] [blame] | 411 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 412 | if (cpu_arch < CPU_ARCH_ARMv5) { |
| 413 | if (cachepolicy >= CPOLICY_WRITEALLOC) |
| 414 | cachepolicy = CPOLICY_WRITEBACK; |
| 415 | ecc_mask = 0; |
| 416 | } |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 417 | if (is_smp()) |
| 418 | cachepolicy = CPOLICY_WRITEALLOC; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 419 | |
| 420 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 421 | * Strip out features not present on earlier architectures. |
| 422 | * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those |
| 423 | * without extended page tables don't have the 'Shared' bit. |
Lennert Buytenhek | 1ad77a8 | 2008-09-05 13:17:11 +0100 | [diff] [blame] | 424 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 425 | if (cpu_arch < CPU_ARCH_ARMv5) |
| 426 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 427 | mem_types[i].prot_sect &= ~PMD_SECT_TEX(7); |
| 428 | if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3()) |
| 429 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) |
| 430 | mem_types[i].prot_sect &= ~PMD_SECT_S; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 431 | |
| 432 | /* |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 433 | * ARMv5 and lower, bit 4 must be set for page tables (was: cache |
| 434 | * "update-able on write" bit on ARM610). However, Xscale and |
| 435 | * Xscale3 require this bit to be cleared. |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 436 | */ |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 437 | if (cpu_is_xscale() || cpu_is_xsc3()) { |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 438 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 439 | mem_types[i].prot_sect &= ~PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 440 | mem_types[i].prot_l1 &= ~PMD_BIT4; |
| 441 | } |
| 442 | } else if (cpu_arch < CPU_ARCH_ARMv6) { |
| 443 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 444 | if (mem_types[i].prot_l1) |
| 445 | mem_types[i].prot_l1 |= PMD_BIT4; |
Russell King | 9ef7963 | 2007-05-05 20:03:35 +0100 | [diff] [blame] | 446 | if (mem_types[i].prot_sect) |
| 447 | mem_types[i].prot_sect |= PMD_BIT4; |
| 448 | } |
| 449 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 450 | |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 451 | /* |
| 452 | * Mark the device areas according to the CPU/architecture. |
| 453 | */ |
| 454 | if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) { |
| 455 | if (!cpu_is_xsc3()) { |
| 456 | /* |
| 457 | * Mark device regions on ARMv6+ as execute-never |
| 458 | * to prevent speculative instruction fetches. |
| 459 | */ |
| 460 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN; |
| 461 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN; |
| 462 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN; |
| 463 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN; |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 464 | |
| 465 | /* Also setup NX memory mapping */ |
| 466 | mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN; |
Russell King | b1cce6b | 2008-11-04 10:52:28 +0000 | [diff] [blame] | 467 | } |
| 468 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 469 | /* |
| 470 | * For ARMv7 with TEX remapping, |
| 471 | * - shared device is SXCB=1100 |
| 472 | * - nonshared device is SXCB=0100 |
| 473 | * - write combine device mem is SXCB=0001 |
| 474 | * (Uncached Normal memory) |
| 475 | */ |
| 476 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1); |
| 477 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1); |
| 478 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 479 | } else if (cpu_is_xsc3()) { |
| 480 | /* |
| 481 | * For Xscale3, |
| 482 | * - shared device is TEXCB=00101 |
| 483 | * - nonshared device is TEXCB=01000 |
| 484 | * - write combine device mem is TEXCB=00100 |
| 485 | * (Inner/Outer Uncacheable in xsc3 parlance) |
| 486 | */ |
| 487 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED; |
| 488 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 489 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 490 | } else { |
| 491 | /* |
| 492 | * For ARMv6 and ARMv7 without TEX remapping, |
| 493 | * - shared device is TEXCB=00001 |
| 494 | * - nonshared device is TEXCB=01000 |
| 495 | * - write combine device mem is TEXCB=00100 |
| 496 | * (Uncached Normal in ARMv6 parlance). |
| 497 | */ |
| 498 | mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED; |
| 499 | mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2); |
| 500 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1); |
| 501 | } |
| 502 | } else { |
| 503 | /* |
| 504 | * On others, write combining is "Uncached/Buffered" |
| 505 | */ |
| 506 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE; |
| 507 | } |
| 508 | |
| 509 | /* |
| 510 | * Now deal with the memory-type mappings |
| 511 | */ |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 512 | cp = &cache_policies[cachepolicy]; |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 513 | vecs_pgprot = kern_pgprot = user_pgprot = cp->pte; |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 514 | s2_pgprot = cp->pte_s2; |
Christoffer Dall | 4d9c5b8 | 2014-02-02 22:21:31 +0100 | [diff] [blame^] | 515 | hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte; |
| 516 | s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2; |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 517 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 518 | /* |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 519 | * ARMv6 and above have extended page tables. |
| 520 | */ |
| 521 | if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) { |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 522 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 523 | /* |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 524 | * Mark cache clean areas and XIP ROM read only |
| 525 | * from SVC mode and no access from userspace. |
| 526 | */ |
| 527 | mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 528 | mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
| 529 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE; |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 530 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 531 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 532 | if (is_smp()) { |
| 533 | /* |
| 534 | * Mark memory with the "shared" attribute |
| 535 | * for SMP systems |
| 536 | */ |
| 537 | user_pgprot |= L_PTE_SHARED; |
| 538 | kern_pgprot |= L_PTE_SHARED; |
| 539 | vecs_pgprot |= L_PTE_SHARED; |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 540 | s2_pgprot |= L_PTE_SHARED; |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 541 | mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S; |
| 542 | mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED; |
| 543 | mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S; |
| 544 | mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED; |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 545 | mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S; |
| 546 | mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED; |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 547 | mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S; |
| 548 | mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 549 | mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED; |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 550 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S; |
| 551 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED; |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 552 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 553 | } |
| 554 | |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 555 | /* |
| 556 | * Non-cacheable Normal - intended for memory areas that must |
| 557 | * not cause dirty cache line writebacks when used |
| 558 | */ |
| 559 | if (cpu_arch >= CPU_ARCH_ARMv6) { |
| 560 | if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) { |
| 561 | /* Non-cacheable Normal is XCB = 001 */ |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 562 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 563 | PMD_SECT_BUFFERED; |
| 564 | } else { |
| 565 | /* For both ARMv6 and non-TEX-remapping ARMv7 */ |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 566 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 567 | PMD_SECT_TEX(1); |
| 568 | } |
| 569 | } else { |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 570 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE; |
Paul Walmsley | e4707dd | 2009-03-12 20:11:43 +0100 | [diff] [blame] | 571 | } |
| 572 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 573 | #ifdef CONFIG_ARM_LPAE |
| 574 | /* |
| 575 | * Do not generate access flag faults for the kernel mappings. |
| 576 | */ |
| 577 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
| 578 | mem_types[i].prot_pte |= PTE_EXT_AF; |
Vitaly Andrianov | 1a3abcf | 2012-05-15 15:01:16 +0100 | [diff] [blame] | 579 | if (mem_types[i].prot_sect) |
| 580 | mem_types[i].prot_sect |= PMD_SECT_AF; |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 581 | } |
| 582 | kern_pgprot |= PTE_EXT_AF; |
| 583 | vecs_pgprot |= PTE_EXT_AF; |
| 584 | #endif |
| 585 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 586 | for (i = 0; i < 16; i++) { |
Will Deacon | 864aa04 | 2012-09-18 19:18:35 +0100 | [diff] [blame] | 587 | pteval_t v = pgprot_val(protection_map[i]); |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 588 | protection_map[i] = __pgprot(v | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 589 | } |
| 590 | |
Russell King | bb30f36 | 2008-09-06 20:04:59 +0100 | [diff] [blame] | 591 | mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot; |
| 592 | mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 593 | |
Imre_Deak | 44b1869 | 2007-02-11 13:45:13 +0100 | [diff] [blame] | 594 | pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 595 | pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | |
Russell King | 36bb94b | 2010-11-16 08:40:36 +0000 | [diff] [blame] | 596 | L_PTE_DIRTY | kern_pgprot); |
Christoffer Dall | cc577c2 | 2013-01-20 18:28:04 -0500 | [diff] [blame] | 597 | pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot); |
| 598 | pgprot_s2_device = __pgprot(s2_device_pgprot); |
| 599 | pgprot_hyp_device = __pgprot(hyp_device_pgprot); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 600 | |
| 601 | mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask; |
| 602 | mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask; |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 603 | mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd; |
| 604 | mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot; |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 605 | mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd; |
| 606 | mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 607 | mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot; |
Russell King | 2e2c9de | 2013-10-24 10:26:40 +0100 | [diff] [blame] | 608 | mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 609 | mem_types[MT_ROM].prot_sect |= cp->pmd; |
| 610 | |
| 611 | switch (cp->pmd) { |
| 612 | case PMD_SECT_WT: |
| 613 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT; |
| 614 | break; |
| 615 | case PMD_SECT_WB: |
| 616 | case PMD_SECT_WBWA: |
| 617 | mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB; |
| 618 | break; |
| 619 | } |
Michal Simek | 905b579 | 2013-11-07 12:49:53 +0100 | [diff] [blame] | 620 | pr_info("Memory policy: %sData cache %s\n", |
| 621 | ecc_mask ? "ECC enabled, " : "", cp->policy); |
Russell King | 2497f0a | 2007-04-21 09:59:44 +0100 | [diff] [blame] | 622 | |
| 623 | for (i = 0; i < ARRAY_SIZE(mem_types); i++) { |
| 624 | struct mem_type *t = &mem_types[i]; |
| 625 | if (t->prot_l1) |
| 626 | t->prot_l1 |= PMD_DOMAIN(t->domain); |
| 627 | if (t->prot_sect) |
| 628 | t->prot_sect |= PMD_DOMAIN(t->domain); |
| 629 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 630 | } |
| 631 | |
Catalin Marinas | d907387 | 2010-09-13 16:01:24 +0100 | [diff] [blame] | 632 | #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE |
| 633 | pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, |
| 634 | unsigned long size, pgprot_t vma_prot) |
| 635 | { |
| 636 | if (!pfn_valid(pfn)) |
| 637 | return pgprot_noncached(vma_prot); |
| 638 | else if (file->f_flags & O_SYNC) |
| 639 | return pgprot_writecombine(vma_prot); |
| 640 | return vma_prot; |
| 641 | } |
| 642 | EXPORT_SYMBOL(phys_mem_access_prot); |
| 643 | #endif |
| 644 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 645 | #define vectors_base() (vectors_high() ? 0xffff0000 : 0) |
| 646 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 647 | static void __init *early_alloc_aligned(unsigned long sz, unsigned long align) |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 648 | { |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 649 | void *ptr = __va(memblock_alloc(sz, align)); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 650 | memset(ptr, 0, sz); |
| 651 | return ptr; |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 652 | } |
| 653 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 654 | static void __init *early_alloc(unsigned long sz) |
| 655 | { |
| 656 | return early_alloc_aligned(sz, sz); |
| 657 | } |
| 658 | |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 659 | static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot) |
| 660 | { |
| 661 | if (pmd_none(*pmd)) { |
Catalin Marinas | 410f148 | 2011-02-14 12:58:04 +0100 | [diff] [blame] | 662 | pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE); |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 663 | __pmd_populate(pmd, __pa(pte), prot); |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 664 | } |
| 665 | BUG_ON(pmd_bad(*pmd)); |
| 666 | return pte_offset_kernel(pmd, addr); |
| 667 | } |
| 668 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 669 | static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr, |
| 670 | unsigned long end, unsigned long pfn, |
| 671 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 672 | { |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 673 | pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 674 | do { |
Russell King | 40d192b | 2008-09-06 21:15:56 +0100 | [diff] [blame] | 675 | set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0); |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 676 | pfn++; |
| 677 | } while (pte++, addr += PAGE_SIZE, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 678 | } |
| 679 | |
Po-Yu Chuang | 37468b3 | 2013-06-07 12:15:45 +0100 | [diff] [blame] | 680 | static void __init __map_init_section(pmd_t *pmd, unsigned long addr, |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 681 | unsigned long end, phys_addr_t phys, |
| 682 | const struct mem_type *type) |
| 683 | { |
Po-Yu Chuang | 37468b3 | 2013-06-07 12:15:45 +0100 | [diff] [blame] | 684 | pmd_t *p = pmd; |
| 685 | |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 686 | #ifndef CONFIG_ARM_LPAE |
| 687 | /* |
| 688 | * In classic MMU format, puds and pmds are folded in to |
| 689 | * the pgds. pmd_offset gives the PGD entry. PGDs refer to a |
| 690 | * group of L1 entries making up one logical pointer to |
| 691 | * an L2 table (2MB), where as PMDs refer to the individual |
| 692 | * L1 entries (1MB). Hence increment to get the correct |
| 693 | * offset for odd 1MB sections. |
| 694 | * (See arch/arm/include/asm/pgtable-2level.h) |
| 695 | */ |
| 696 | if (addr & SECTION_SIZE) |
| 697 | pmd++; |
| 698 | #endif |
| 699 | do { |
| 700 | *pmd = __pmd(phys | type->prot_sect); |
| 701 | phys += SECTION_SIZE; |
| 702 | } while (pmd++, addr += SECTION_SIZE, addr != end); |
| 703 | |
Po-Yu Chuang | 37468b3 | 2013-06-07 12:15:45 +0100 | [diff] [blame] | 704 | flush_pmd_entry(p); |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | static void __init alloc_init_pmd(pud_t *pud, unsigned long addr, |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 708 | unsigned long end, phys_addr_t phys, |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 709 | const struct mem_type *type) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 710 | { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 711 | pmd_t *pmd = pmd_offset(pud, addr); |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 712 | unsigned long next; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 713 | |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 714 | do { |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 715 | /* |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 716 | * With LPAE, we must loop over to map |
| 717 | * all the pmds for the given range. |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 718 | */ |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 719 | next = pmd_addr_end(addr, end); |
| 720 | |
| 721 | /* |
| 722 | * Try a section mapping - addr, next and phys must all be |
| 723 | * aligned to a section boundary. |
| 724 | */ |
| 725 | if (type->prot_sect && |
| 726 | ((addr | next | phys) & ~SECTION_MASK) == 0) { |
Po-Yu Chuang | 37468b3 | 2013-06-07 12:15:45 +0100 | [diff] [blame] | 727 | __map_init_section(pmd, addr, next, phys, type); |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 728 | } else { |
| 729 | alloc_init_pte(pmd, addr, next, |
| 730 | __phys_to_pfn(phys), type); |
| 731 | } |
| 732 | |
| 733 | phys += next - addr; |
| 734 | |
| 735 | } while (pmd++, addr = next, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 736 | } |
| 737 | |
Stephen Boyd | 1490492 | 2012-04-27 01:40:10 +0100 | [diff] [blame] | 738 | static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr, |
Vitaly Andrianov | 20d6956 | 2012-07-10 14:41:17 -0400 | [diff] [blame] | 739 | unsigned long end, phys_addr_t phys, |
| 740 | const struct mem_type *type) |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 741 | { |
| 742 | pud_t *pud = pud_offset(pgd, addr); |
| 743 | unsigned long next; |
| 744 | |
| 745 | do { |
| 746 | next = pud_addr_end(addr, end); |
Sricharan R | e651eab | 2013-03-18 12:24:04 +0100 | [diff] [blame] | 747 | alloc_init_pmd(pud, addr, next, phys, type); |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 748 | phys += next - addr; |
| 749 | } while (pud++, addr = next, addr != end); |
| 750 | } |
| 751 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 752 | #ifndef CONFIG_ARM_LPAE |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 753 | static void __init create_36bit_mapping(struct map_desc *md, |
| 754 | const struct mem_type *type) |
| 755 | { |
Russell King | 97092e0 | 2010-11-16 00:16:01 +0000 | [diff] [blame] | 756 | unsigned long addr, length, end; |
| 757 | phys_addr_t phys; |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 758 | pgd_t *pgd; |
| 759 | |
| 760 | addr = md->virtual; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 761 | phys = __pfn_to_phys(md->pfn); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 762 | length = PAGE_ALIGN(md->length); |
| 763 | |
| 764 | if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) { |
| 765 | printk(KERN_ERR "MM: CPU does not support supersection " |
| 766 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 767 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 768 | return; |
| 769 | } |
| 770 | |
| 771 | /* N.B. ARMv6 supersections are only defined to work with domain 0. |
| 772 | * Since domain assignments can in fact be arbitrary, the |
| 773 | * 'domain == 0' check below is required to insure that ARMv6 |
| 774 | * supersections are only allocated for domain 0 regardless |
| 775 | * of the actual domain assignments in use. |
| 776 | */ |
| 777 | if (type->domain) { |
| 778 | printk(KERN_ERR "MM: invalid domain in supersection " |
| 779 | "mapping for 0x%08llx at 0x%08lx\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 780 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 781 | return; |
| 782 | } |
| 783 | |
| 784 | if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 785 | printk(KERN_ERR "MM: cannot create mapping for 0x%08llx" |
| 786 | " at 0x%08lx invalid alignment\n", |
| 787 | (long long)__pfn_to_phys((u64)md->pfn), addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 788 | return; |
| 789 | } |
| 790 | |
| 791 | /* |
| 792 | * Shift bits [35:32] of address into bits [23:20] of PMD |
| 793 | * (See ARMv6 spec). |
| 794 | */ |
| 795 | phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20); |
| 796 | |
| 797 | pgd = pgd_offset_k(addr); |
| 798 | end = addr + length; |
| 799 | do { |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 800 | pud_t *pud = pud_offset(pgd, addr); |
| 801 | pmd_t *pmd = pmd_offset(pud, addr); |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 802 | int i; |
| 803 | |
| 804 | for (i = 0; i < 16; i++) |
| 805 | *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER); |
| 806 | |
| 807 | addr += SUPERSECTION_SIZE; |
| 808 | phys += SUPERSECTION_SIZE; |
| 809 | pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT; |
| 810 | } while (addr != end); |
| 811 | } |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 812 | #endif /* !CONFIG_ARM_LPAE */ |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 813 | |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 814 | /* |
| 815 | * Create the page directory entries and any necessary |
| 816 | * page tables for the mapping specified by `md'. We |
| 817 | * are able to cope here with varying sizes and address |
| 818 | * offsets, and we take full advantage of sections and |
| 819 | * supersections. |
| 820 | */ |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 821 | static void __init create_mapping(struct map_desc *md) |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 822 | { |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 823 | unsigned long addr, length, end; |
| 824 | phys_addr_t phys; |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 825 | const struct mem_type *type; |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 826 | pgd_t *pgd; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 827 | |
| 828 | if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 829 | printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx" |
| 830 | " at 0x%08lx in user region\n", |
| 831 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 832 | return; |
| 833 | } |
| 834 | |
| 835 | if ((md->type == MT_DEVICE || md->type == MT_ROM) && |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 836 | md->virtual >= PAGE_OFFSET && |
| 837 | (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 838 | printk(KERN_WARNING "BUG: mapping for 0x%08llx" |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 839 | " at 0x%08lx out of vmalloc space\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 840 | (long long)__pfn_to_phys((u64)md->pfn), md->virtual); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 841 | } |
| 842 | |
Russell King | d5c9817 | 2007-04-21 10:05:32 +0100 | [diff] [blame] | 843 | type = &mem_types[md->type]; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 844 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 845 | #ifndef CONFIG_ARM_LPAE |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 846 | /* |
| 847 | * Catch 36-bit addresses |
| 848 | */ |
Russell King | 4a56c1e | 2007-04-21 10:16:48 +0100 | [diff] [blame] | 849 | if (md->pfn >= 0x100000) { |
| 850 | create_36bit_mapping(md, type); |
| 851 | return; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 852 | } |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 853 | #endif |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 854 | |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 855 | addr = md->virtual & PAGE_MASK; |
Will Deacon | cae6292 | 2011-02-15 12:42:57 +0100 | [diff] [blame] | 856 | phys = __pfn_to_phys(md->pfn); |
Russell King | 7b9c7b4 | 2007-07-04 21:16:33 +0100 | [diff] [blame] | 857 | length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK)); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 858 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 859 | if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) { |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 860 | printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not " |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 861 | "be mapped using pages, ignoring.\n", |
Will Deacon | 29a3819 | 2011-02-15 14:31:37 +0100 | [diff] [blame] | 862 | (long long)__pfn_to_phys(md->pfn), addr); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 863 | return; |
| 864 | } |
| 865 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 866 | pgd = pgd_offset_k(addr); |
| 867 | end = addr + length; |
| 868 | do { |
| 869 | unsigned long next = pgd_addr_end(addr, end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 870 | |
Russell King | 516295e | 2010-11-21 16:27:49 +0000 | [diff] [blame] | 871 | alloc_init_pud(pgd, addr, next, phys, type); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 872 | |
Russell King | 24e6c69 | 2007-04-21 10:21:28 +0100 | [diff] [blame] | 873 | phys += next - addr; |
| 874 | addr = next; |
| 875 | } while (pgd++, addr != end); |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 876 | } |
| 877 | |
| 878 | /* |
| 879 | * Create the architecture specific mappings |
| 880 | */ |
| 881 | void __init iotable_init(struct map_desc *io_desc, int nr) |
| 882 | { |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 883 | struct map_desc *md; |
| 884 | struct vm_struct *vm; |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 885 | struct static_vm *svm; |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 886 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 887 | if (!nr) |
| 888 | return; |
| 889 | |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 890 | svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm)); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 891 | |
| 892 | for (md = io_desc; nr; md++, nr--) { |
| 893 | create_mapping(md); |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 894 | |
| 895 | vm = &svm->vm; |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 896 | vm->addr = (void *)(md->virtual & PAGE_MASK); |
| 897 | vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK)); |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 898 | vm->phys_addr = __pfn_to_phys(md->pfn); |
| 899 | vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING; |
Nicolas Pitre | 576d2f2 | 2011-09-16 01:14:23 -0400 | [diff] [blame] | 900 | vm->flags |= VM_ARM_MTYPE(md->type); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 901 | vm->caller = iotable_init; |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 902 | add_static_vm_early(svm++); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 903 | } |
Russell King | ae8f154 | 2006-09-27 15:38:34 +0100 | [diff] [blame] | 904 | } |
| 905 | |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 906 | void __init vm_reserve_area_early(unsigned long addr, unsigned long size, |
| 907 | void *caller) |
| 908 | { |
| 909 | struct vm_struct *vm; |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 910 | struct static_vm *svm; |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 911 | |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 912 | svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm)); |
| 913 | |
| 914 | vm = &svm->vm; |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 915 | vm->addr = (void *)addr; |
| 916 | vm->size = size; |
Arnd Bergmann | 863e99a | 2012-09-04 15:01:37 +0200 | [diff] [blame] | 917 | vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING; |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 918 | vm->caller = caller; |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 919 | add_static_vm_early(svm); |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 920 | } |
| 921 | |
Nicolas Pitre | 19b52ab | 2012-06-27 17:28:57 +0100 | [diff] [blame] | 922 | #ifndef CONFIG_ARM_LPAE |
| 923 | |
| 924 | /* |
| 925 | * The Linux PMD is made of two consecutive section entries covering 2MB |
| 926 | * (see definition in include/asm/pgtable-2level.h). However a call to |
| 927 | * create_mapping() may optimize static mappings by using individual |
| 928 | * 1MB section mappings. This leaves the actual PMD potentially half |
| 929 | * initialized if the top or bottom section entry isn't used, leaving it |
| 930 | * open to problems if a subsequent ioremap() or vmalloc() tries to use |
| 931 | * the virtual space left free by that unused section entry. |
| 932 | * |
| 933 | * Let's avoid the issue by inserting dummy vm entries covering the unused |
| 934 | * PMD halves once the static mappings are in place. |
| 935 | */ |
| 936 | |
| 937 | static void __init pmd_empty_section_gap(unsigned long addr) |
| 938 | { |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 939 | vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap); |
Nicolas Pitre | 19b52ab | 2012-06-27 17:28:57 +0100 | [diff] [blame] | 940 | } |
| 941 | |
| 942 | static void __init fill_pmd_gaps(void) |
| 943 | { |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 944 | struct static_vm *svm; |
Nicolas Pitre | 19b52ab | 2012-06-27 17:28:57 +0100 | [diff] [blame] | 945 | struct vm_struct *vm; |
| 946 | unsigned long addr, next = 0; |
| 947 | pmd_t *pmd; |
| 948 | |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 949 | list_for_each_entry(svm, &static_vmlist, list) { |
| 950 | vm = &svm->vm; |
Nicolas Pitre | 19b52ab | 2012-06-27 17:28:57 +0100 | [diff] [blame] | 951 | addr = (unsigned long)vm->addr; |
| 952 | if (addr < next) |
| 953 | continue; |
| 954 | |
| 955 | /* |
| 956 | * Check if this vm starts on an odd section boundary. |
| 957 | * If so and the first section entry for this PMD is free |
| 958 | * then we block the corresponding virtual address. |
| 959 | */ |
| 960 | if ((addr & ~PMD_MASK) == SECTION_SIZE) { |
| 961 | pmd = pmd_off_k(addr); |
| 962 | if (pmd_none(*pmd)) |
| 963 | pmd_empty_section_gap(addr & PMD_MASK); |
| 964 | } |
| 965 | |
| 966 | /* |
| 967 | * Then check if this vm ends on an odd section boundary. |
| 968 | * If so and the second section entry for this PMD is empty |
| 969 | * then we block the corresponding virtual address. |
| 970 | */ |
| 971 | addr += vm->size; |
| 972 | if ((addr & ~PMD_MASK) == SECTION_SIZE) { |
| 973 | pmd = pmd_off_k(addr) + 1; |
| 974 | if (pmd_none(*pmd)) |
| 975 | pmd_empty_section_gap(addr); |
| 976 | } |
| 977 | |
| 978 | /* no need to look at any vm entry until we hit the next PMD */ |
| 979 | next = (addr + PMD_SIZE - 1) & PMD_MASK; |
| 980 | } |
| 981 | } |
| 982 | |
| 983 | #else |
| 984 | #define fill_pmd_gaps() do { } while (0) |
| 985 | #endif |
| 986 | |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 987 | #if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H) |
| 988 | static void __init pci_reserve_io(void) |
| 989 | { |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 990 | struct static_vm *svm; |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 991 | |
Joonsoo Kim | 101eeda | 2013-02-09 06:28:06 +0100 | [diff] [blame] | 992 | svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE); |
| 993 | if (svm) |
| 994 | return; |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 995 | |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 996 | vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io); |
| 997 | } |
| 998 | #else |
| 999 | #define pci_reserve_io() do { } while (0) |
| 1000 | #endif |
| 1001 | |
Rob Herring | e5c5f2a | 2012-10-22 11:42:54 -0600 | [diff] [blame] | 1002 | #ifdef CONFIG_DEBUG_LL |
| 1003 | void __init debug_ll_io_init(void) |
| 1004 | { |
| 1005 | struct map_desc map; |
| 1006 | |
| 1007 | debug_ll_addr(&map.pfn, &map.virtual); |
| 1008 | if (!map.pfn || !map.virtual) |
| 1009 | return; |
| 1010 | map.pfn = __phys_to_pfn(map.pfn); |
| 1011 | map.virtual &= PAGE_MASK; |
| 1012 | map.length = PAGE_SIZE; |
| 1013 | map.type = MT_DEVICE; |
Stephen Boyd | ee4de5d | 2013-07-06 00:25:51 +0100 | [diff] [blame] | 1014 | iotable_init(&map, 1); |
Rob Herring | e5c5f2a | 2012-10-22 11:42:54 -0600 | [diff] [blame] | 1015 | } |
| 1016 | #endif |
| 1017 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1018 | static void * __initdata vmalloc_min = |
| 1019 | (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1020 | |
| 1021 | /* |
| 1022 | * vmalloc=size forces the vmalloc area to be exactly 'size' |
| 1023 | * bytes. This can be used to increase (or decrease) the vmalloc |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1024 | * area - the default is 240m. |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1025 | */ |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 1026 | static int __init early_vmalloc(char *arg) |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1027 | { |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 1028 | unsigned long vmalloc_reserve = memparse(arg, NULL); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1029 | |
| 1030 | if (vmalloc_reserve < SZ_16M) { |
| 1031 | vmalloc_reserve = SZ_16M; |
| 1032 | printk(KERN_WARNING |
| 1033 | "vmalloc area too small, limiting to %luMB\n", |
| 1034 | vmalloc_reserve >> 20); |
| 1035 | } |
Nicolas Pitre | 9210807 | 2008-09-19 10:43:06 -0400 | [diff] [blame] | 1036 | |
| 1037 | if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) { |
| 1038 | vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M); |
| 1039 | printk(KERN_WARNING |
| 1040 | "vmalloc area is too big, limiting to %luMB\n", |
| 1041 | vmalloc_reserve >> 20); |
| 1042 | } |
Russell King | 7961239 | 2010-05-22 16:20:14 +0100 | [diff] [blame] | 1043 | |
| 1044 | vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve); |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 1045 | return 0; |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1046 | } |
Jeremy Kerr | 2b0d8c2 | 2010-01-11 23:17:34 +0100 | [diff] [blame] | 1047 | early_param("vmalloc", early_vmalloc); |
Russell King | 6c5da7a | 2008-09-30 19:31:44 +0100 | [diff] [blame] | 1048 | |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1049 | phys_addr_t arm_lowmem_limit __initdata = 0; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1050 | |
Russell King | 0371d3f | 2011-07-05 19:58:29 +0100 | [diff] [blame] | 1051 | void __init sanity_check_meminfo(void) |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 1052 | { |
Russell King | c65b7e9 | 2013-07-17 17:53:04 +0100 | [diff] [blame] | 1053 | phys_addr_t memblock_limit = 0; |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 1054 | int i, j, highmem = 0; |
Cyril Chemparathy | 82f6670 | 2012-07-20 12:01:23 -0400 | [diff] [blame] | 1055 | phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 1056 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1057 | for (i = 0, j = 0; i < meminfo.nr_banks; i++) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1058 | struct membank *bank = &meminfo.bank[j]; |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1059 | phys_addr_t size_limit; |
| 1060 | |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1061 | *bank = meminfo.bank[i]; |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1062 | size_limit = bank->size; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1063 | |
Cyril Chemparathy | 82f6670 | 2012-07-20 12:01:23 -0400 | [diff] [blame] | 1064 | if (bank->start >= vmalloc_limit) |
Will Deacon | 77f73a2 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 1065 | highmem = 1; |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1066 | else |
| 1067 | size_limit = vmalloc_limit - bank->start; |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 1068 | |
| 1069 | bank->highmem = highmem; |
| 1070 | |
Cyril Chemparathy | adf2e9f | 2012-07-20 12:24:45 -0400 | [diff] [blame] | 1071 | #ifdef CONFIG_HIGHMEM |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1072 | /* |
| 1073 | * Split those memory banks which are partially overlapping |
| 1074 | * the vmalloc area greatly simplifying things later. |
| 1075 | */ |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1076 | if (!highmem && bank->size > size_limit) { |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1077 | if (meminfo.nr_banks >= NR_BANKS) { |
| 1078 | printk(KERN_CRIT "NR_BANKS too low, " |
| 1079 | "ignoring high memory\n"); |
| 1080 | } else { |
| 1081 | memmove(bank + 1, bank, |
| 1082 | (meminfo.nr_banks - i) * sizeof(*bank)); |
| 1083 | meminfo.nr_banks++; |
| 1084 | i++; |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1085 | bank[1].size -= size_limit; |
Cyril Chemparathy | 82f6670 | 2012-07-20 12:01:23 -0400 | [diff] [blame] | 1086 | bank[1].start = vmalloc_limit; |
Russell King | dde5828 | 2009-08-15 12:36:00 +0100 | [diff] [blame] | 1087 | bank[1].highmem = highmem = 1; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1088 | j++; |
| 1089 | } |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1090 | bank->size = size_limit; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1091 | } |
| 1092 | #else |
| 1093 | /* |
Will Deacon | 77f73a2 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 1094 | * Highmem banks not allowed with !CONFIG_HIGHMEM. |
| 1095 | */ |
| 1096 | if (highmem) { |
| 1097 | printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx " |
| 1098 | "(!CONFIG_HIGHMEM).\n", |
| 1099 | (unsigned long long)bank->start, |
| 1100 | (unsigned long long)bank->start + bank->size - 1); |
| 1101 | continue; |
| 1102 | } |
| 1103 | |
| 1104 | /* |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1105 | * Check whether this memory bank would partially overlap |
| 1106 | * the vmalloc area. |
| 1107 | */ |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1108 | if (bank->size > size_limit) { |
Russell King | e33b9d0 | 2011-02-20 11:47:41 +0000 | [diff] [blame] | 1109 | printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx " |
| 1110 | "to -%.8llx (vmalloc region overlap).\n", |
| 1111 | (unsigned long long)bank->start, |
| 1112 | (unsigned long long)bank->start + bank->size - 1, |
Cyril Chemparathy | 28d4bf7 | 2012-07-20 13:16:41 -0400 | [diff] [blame] | 1113 | (unsigned long long)bank->start + size_limit - 1); |
| 1114 | bank->size = size_limit; |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1115 | } |
| 1116 | #endif |
Russell King | c65b7e9 | 2013-07-17 17:53:04 +0100 | [diff] [blame] | 1117 | if (!bank->highmem) { |
| 1118 | phys_addr_t bank_end = bank->start + bank->size; |
Will Deacon | 40f7bfe | 2011-05-19 13:22:48 +0100 | [diff] [blame] | 1119 | |
Russell King | c65b7e9 | 2013-07-17 17:53:04 +0100 | [diff] [blame] | 1120 | if (bank_end > arm_lowmem_limit) |
| 1121 | arm_lowmem_limit = bank_end; |
| 1122 | |
| 1123 | /* |
| 1124 | * Find the first non-section-aligned page, and point |
| 1125 | * memblock_limit at it. This relies on rounding the |
| 1126 | * limit down to be section-aligned, which happens at |
| 1127 | * the end of this function. |
| 1128 | * |
| 1129 | * With this algorithm, the start or end of almost any |
| 1130 | * bank can be non-section-aligned. The only exception |
| 1131 | * is that the start of the bank 0 must be section- |
| 1132 | * aligned, since otherwise memory would need to be |
| 1133 | * allocated when mapping the start of bank 0, which |
| 1134 | * occurs before any free memory is mapped. |
| 1135 | */ |
| 1136 | if (!memblock_limit) { |
| 1137 | if (!IS_ALIGNED(bank->start, SECTION_SIZE)) |
| 1138 | memblock_limit = bank->start; |
| 1139 | else if (!IS_ALIGNED(bank_end, SECTION_SIZE)) |
| 1140 | memblock_limit = bank_end; |
| 1141 | } |
| 1142 | } |
Nicolas Pitre | a1bbaec | 2008-09-02 11:44:21 -0400 | [diff] [blame] | 1143 | j++; |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 1144 | } |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 1145 | #ifdef CONFIG_HIGHMEM |
| 1146 | if (highmem) { |
| 1147 | const char *reason = NULL; |
| 1148 | |
| 1149 | if (cache_is_vipt_aliasing()) { |
| 1150 | /* |
| 1151 | * Interactions between kmap and other mappings |
| 1152 | * make highmem support with aliasing VIPT caches |
| 1153 | * rather difficult. |
| 1154 | */ |
| 1155 | reason = "with VIPT aliasing cache"; |
Russell King | e616c59 | 2009-09-27 20:55:43 +0100 | [diff] [blame] | 1156 | } |
| 1157 | if (reason) { |
| 1158 | printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n", |
| 1159 | reason); |
| 1160 | while (j > 0 && meminfo.bank[j - 1].highmem) |
| 1161 | j--; |
| 1162 | } |
| 1163 | } |
| 1164 | #endif |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1165 | meminfo.nr_banks = j; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1166 | high_memory = __va(arm_lowmem_limit - 1) + 1; |
Russell King | c65b7e9 | 2013-07-17 17:53:04 +0100 | [diff] [blame] | 1167 | |
| 1168 | /* |
| 1169 | * Round the memblock limit down to a section size. This |
| 1170 | * helps to ensure that we will allocate memory from the |
| 1171 | * last full section, which should be mapped. |
| 1172 | */ |
| 1173 | if (memblock_limit) |
| 1174 | memblock_limit = round_down(memblock_limit, SECTION_SIZE); |
| 1175 | if (!memblock_limit) |
| 1176 | memblock_limit = arm_lowmem_limit; |
| 1177 | |
| 1178 | memblock_set_current_limit(memblock_limit); |
Lennert Buytenhek | 60296c7 | 2008-08-05 01:56:13 +0200 | [diff] [blame] | 1179 | } |
| 1180 | |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1181 | static inline void prepare_page_table(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1182 | { |
| 1183 | unsigned long addr; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1184 | phys_addr_t end; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1185 | |
| 1186 | /* |
| 1187 | * Clear out all the mappings below the kernel image. |
| 1188 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1189 | for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1190 | pmd_clear(pmd_off_k(addr)); |
| 1191 | |
| 1192 | #ifdef CONFIG_XIP_KERNEL |
| 1193 | /* The XIP kernel is mapped in the module area -- skip over it */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1194 | addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1195 | #endif |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1196 | for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1197 | pmd_clear(pmd_off_k(addr)); |
| 1198 | |
| 1199 | /* |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1200 | * Find the end of the first block of lowmem. |
| 1201 | */ |
| 1202 | end = memblock.memory.regions[0].base + memblock.memory.regions[0].size; |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1203 | if (end >= arm_lowmem_limit) |
| 1204 | end = arm_lowmem_limit; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1205 | |
| 1206 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1207 | * Clear out all the kernel space mappings, except for the first |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1208 | * memory bank, up to the vmalloc region. |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1209 | */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1210 | for (addr = __phys_to_virt(end); |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1211 | addr < VMALLOC_START; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1212 | pmd_clear(pmd_off_k(addr)); |
| 1213 | } |
| 1214 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 1215 | #ifdef CONFIG_ARM_LPAE |
| 1216 | /* the first page is reserved for pgd */ |
| 1217 | #define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \ |
| 1218 | PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t)) |
| 1219 | #else |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1220 | #define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t)) |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 1221 | #endif |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1222 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1223 | /* |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1224 | * Reserve the special regions of memory |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1225 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1226 | void __init arm_mm_memblock_reserve(void) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1227 | { |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1228 | /* |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1229 | * Reserve the page tables. These are already in use, |
| 1230 | * and can only be in node 0. |
| 1231 | */ |
Catalin Marinas | e73fc88 | 2011-08-23 14:07:23 +0100 | [diff] [blame] | 1232 | memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1233 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1234 | #ifdef CONFIG_SA1111 |
| 1235 | /* |
| 1236 | * Because of the SA1111 DMA bug, we want to preserve our |
| 1237 | * precious DMA-able memory... |
| 1238 | */ |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1239 | memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1240 | #endif |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1241 | } |
| 1242 | |
| 1243 | /* |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1244 | * Set up the device mappings. Since we clear out the page tables for all |
| 1245 | * mappings above VMALLOC_START, we will remove any debug device mappings. |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1246 | * This means you have to be careful how you debug this function, or any |
| 1247 | * called function. This means you can't use any function or debugging |
| 1248 | * method which may touch any device, otherwise the kernel _will_ crash. |
| 1249 | */ |
Russell King | ff69a4c | 2013-07-26 14:55:59 +0100 | [diff] [blame] | 1250 | static void __init devicemaps_init(const struct machine_desc *mdesc) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1251 | { |
| 1252 | struct map_desc map; |
| 1253 | unsigned long addr; |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1254 | void *vectors; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1255 | |
| 1256 | /* |
| 1257 | * Allocate the vector page early. |
| 1258 | */ |
Russell King | 19accfd | 2013-07-04 11:40:32 +0100 | [diff] [blame] | 1259 | vectors = early_alloc(PAGE_SIZE * 2); |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1260 | |
| 1261 | early_trap_init(vectors); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1262 | |
Nicolas Pitre | 0536bdf | 2011-08-25 00:35:59 -0400 | [diff] [blame] | 1263 | for (addr = VMALLOC_START; addr; addr += PMD_SIZE) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1264 | pmd_clear(pmd_off_k(addr)); |
| 1265 | |
| 1266 | /* |
| 1267 | * Map the kernel if it is XIP. |
| 1268 | * It is always first in the modulearea. |
| 1269 | */ |
| 1270 | #ifdef CONFIG_XIP_KERNEL |
| 1271 | map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK); |
Russell King | ab4f2ee | 2008-11-06 17:11:07 +0000 | [diff] [blame] | 1272 | map.virtual = MODULES_VADDR; |
Russell King | 37efe64 | 2008-12-01 11:53:07 +0000 | [diff] [blame] | 1273 | map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1274 | map.type = MT_ROM; |
| 1275 | create_mapping(&map); |
| 1276 | #endif |
| 1277 | |
| 1278 | /* |
| 1279 | * Map the cache flushing regions. |
| 1280 | */ |
| 1281 | #ifdef FLUSH_BASE |
| 1282 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS); |
| 1283 | map.virtual = FLUSH_BASE; |
| 1284 | map.length = SZ_1M; |
| 1285 | map.type = MT_CACHECLEAN; |
| 1286 | create_mapping(&map); |
| 1287 | #endif |
| 1288 | #ifdef FLUSH_BASE_MINICACHE |
| 1289 | map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M); |
| 1290 | map.virtual = FLUSH_BASE_MINICACHE; |
| 1291 | map.length = SZ_1M; |
| 1292 | map.type = MT_MINICLEAN; |
| 1293 | create_mapping(&map); |
| 1294 | #endif |
| 1295 | |
| 1296 | /* |
| 1297 | * Create a mapping for the machine vectors at the high-vectors |
| 1298 | * location (0xffff0000). If we aren't using high-vectors, also |
| 1299 | * create a mapping at the low-vectors virtual address. |
| 1300 | */ |
Russell King | 94e5a85 | 2012-01-18 15:32:49 +0000 | [diff] [blame] | 1301 | map.pfn = __phys_to_pfn(virt_to_phys(vectors)); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1302 | map.virtual = 0xffff0000; |
| 1303 | map.length = PAGE_SIZE; |
Russell King | a5463cd | 2013-07-31 21:58:56 +0100 | [diff] [blame] | 1304 | #ifdef CONFIG_KUSER_HELPERS |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1305 | map.type = MT_HIGH_VECTORS; |
Russell King | a5463cd | 2013-07-31 21:58:56 +0100 | [diff] [blame] | 1306 | #else |
| 1307 | map.type = MT_LOW_VECTORS; |
| 1308 | #endif |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1309 | create_mapping(&map); |
| 1310 | |
| 1311 | if (!vectors_high()) { |
| 1312 | map.virtual = 0; |
Russell King | 19accfd | 2013-07-04 11:40:32 +0100 | [diff] [blame] | 1313 | map.length = PAGE_SIZE * 2; |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1314 | map.type = MT_LOW_VECTORS; |
| 1315 | create_mapping(&map); |
| 1316 | } |
| 1317 | |
Russell King | 19accfd | 2013-07-04 11:40:32 +0100 | [diff] [blame] | 1318 | /* Now create a kernel read-only mapping */ |
| 1319 | map.pfn += 1; |
| 1320 | map.virtual = 0xffff0000 + PAGE_SIZE; |
| 1321 | map.length = PAGE_SIZE; |
| 1322 | map.type = MT_LOW_VECTORS; |
| 1323 | create_mapping(&map); |
| 1324 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1325 | /* |
| 1326 | * Ask the machine support to map in the statically mapped devices. |
| 1327 | */ |
| 1328 | if (mdesc->map_io) |
| 1329 | mdesc->map_io(); |
Maxime Ripard | bc37324 | 2013-04-18 21:52:23 +0200 | [diff] [blame] | 1330 | else |
| 1331 | debug_ll_io_init(); |
Nicolas Pitre | 19b52ab | 2012-06-27 17:28:57 +0100 | [diff] [blame] | 1332 | fill_pmd_gaps(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1333 | |
Rob Herring | c279443 | 2012-02-29 18:10:58 -0600 | [diff] [blame] | 1334 | /* Reserve fixed i/o space in VMALLOC region */ |
| 1335 | pci_reserve_io(); |
| 1336 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1337 | /* |
| 1338 | * Finally flush the caches and tlb to ensure that we're in a |
| 1339 | * consistent state wrt the writebuffer. This also ensures that |
| 1340 | * any write-allocated cache lines in the vector page are written |
| 1341 | * back. After this point, we can start to touch devices again. |
| 1342 | */ |
| 1343 | local_flush_tlb_all(); |
| 1344 | flush_cache_all(); |
| 1345 | } |
| 1346 | |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1347 | static void __init kmap_init(void) |
| 1348 | { |
| 1349 | #ifdef CONFIG_HIGHMEM |
Russell King | 4bb2e27 | 2010-07-01 18:33:29 +0100 | [diff] [blame] | 1350 | pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE), |
| 1351 | PKMAP_BASE, _PAGE_KERNEL_TABLE); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1352 | #endif |
| 1353 | } |
| 1354 | |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1355 | static void __init map_lowmem(void) |
| 1356 | { |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1357 | struct memblock_region *reg; |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 1358 | unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE); |
| 1359 | unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1360 | |
| 1361 | /* Map all the lowmem memory banks. */ |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1362 | for_each_memblock(memory, reg) { |
| 1363 | phys_addr_t start = reg->base; |
| 1364 | phys_addr_t end = start + reg->size; |
| 1365 | struct map_desc map; |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1366 | |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1367 | if (end > arm_lowmem_limit) |
| 1368 | end = arm_lowmem_limit; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1369 | if (start >= end) |
| 1370 | break; |
| 1371 | |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 1372 | if (end < kernel_x_start || start >= kernel_x_end) { |
| 1373 | map.pfn = __phys_to_pfn(start); |
| 1374 | map.virtual = __phys_to_virt(start); |
| 1375 | map.length = end - start; |
| 1376 | map.type = MT_MEMORY_RWX; |
Russell King | 8df6516 | 2010-10-27 19:57:38 +0100 | [diff] [blame] | 1377 | |
Russell King | ebd4922 | 2013-10-24 08:12:39 +0100 | [diff] [blame] | 1378 | create_mapping(&map); |
| 1379 | } else { |
| 1380 | /* This better cover the entire kernel */ |
| 1381 | if (start < kernel_x_start) { |
| 1382 | map.pfn = __phys_to_pfn(start); |
| 1383 | map.virtual = __phys_to_virt(start); |
| 1384 | map.length = kernel_x_start - start; |
| 1385 | map.type = MT_MEMORY_RW; |
| 1386 | |
| 1387 | create_mapping(&map); |
| 1388 | } |
| 1389 | |
| 1390 | map.pfn = __phys_to_pfn(kernel_x_start); |
| 1391 | map.virtual = __phys_to_virt(kernel_x_start); |
| 1392 | map.length = kernel_x_end - kernel_x_start; |
| 1393 | map.type = MT_MEMORY_RWX; |
| 1394 | |
| 1395 | create_mapping(&map); |
| 1396 | |
| 1397 | if (kernel_x_end < end) { |
| 1398 | map.pfn = __phys_to_pfn(kernel_x_end); |
| 1399 | map.virtual = __phys_to_virt(kernel_x_end); |
| 1400 | map.length = end - kernel_x_end; |
| 1401 | map.type = MT_MEMORY_RW; |
| 1402 | |
| 1403 | create_mapping(&map); |
| 1404 | } |
| 1405 | } |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1406 | } |
| 1407 | } |
| 1408 | |
Santosh Shilimkar | a77e0c7 | 2013-07-31 12:44:46 -0400 | [diff] [blame] | 1409 | #ifdef CONFIG_ARM_LPAE |
| 1410 | /* |
| 1411 | * early_paging_init() recreates boot time page table setup, allowing machines |
| 1412 | * to switch over to a high (>4G) address space on LPAE systems |
| 1413 | */ |
| 1414 | void __init early_paging_init(const struct machine_desc *mdesc, |
| 1415 | struct proc_info_list *procinfo) |
| 1416 | { |
| 1417 | pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags; |
| 1418 | unsigned long map_start, map_end; |
| 1419 | pgd_t *pgd0, *pgdk; |
| 1420 | pud_t *pud0, *pudk, *pud_start; |
| 1421 | pmd_t *pmd0, *pmdk; |
| 1422 | phys_addr_t phys; |
| 1423 | int i; |
| 1424 | |
| 1425 | if (!(mdesc->init_meminfo)) |
| 1426 | return; |
| 1427 | |
| 1428 | /* remap kernel code and data */ |
| 1429 | map_start = init_mm.start_code; |
| 1430 | map_end = init_mm.brk; |
| 1431 | |
| 1432 | /* get a handle on things... */ |
| 1433 | pgd0 = pgd_offset_k(0); |
| 1434 | pud_start = pud0 = pud_offset(pgd0, 0); |
| 1435 | pmd0 = pmd_offset(pud0, 0); |
| 1436 | |
| 1437 | pgdk = pgd_offset_k(map_start); |
| 1438 | pudk = pud_offset(pgdk, map_start); |
| 1439 | pmdk = pmd_offset(pudk, map_start); |
| 1440 | |
| 1441 | mdesc->init_meminfo(); |
| 1442 | |
| 1443 | /* Run the patch stub to update the constants */ |
| 1444 | fixup_pv_table(&__pv_table_begin, |
| 1445 | (&__pv_table_end - &__pv_table_begin) << 2); |
| 1446 | |
| 1447 | /* |
| 1448 | * Cache cleaning operations for self-modifying code |
| 1449 | * We should clean the entries by MVA but running a |
| 1450 | * for loop over every pv_table entry pointer would |
| 1451 | * just complicate the code. |
| 1452 | */ |
| 1453 | flush_cache_louis(); |
| 1454 | dsb(); |
| 1455 | isb(); |
| 1456 | |
| 1457 | /* remap level 1 table */ |
| 1458 | for (i = 0; i < PTRS_PER_PGD; pud0++, i++) { |
| 1459 | set_pud(pud0, |
| 1460 | __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER)); |
| 1461 | pmd0 += PTRS_PER_PMD; |
| 1462 | } |
| 1463 | |
| 1464 | /* remap pmds for kernel mapping */ |
| 1465 | phys = __pa(map_start) & PMD_MASK; |
| 1466 | do { |
| 1467 | *pmdk++ = __pmd(phys | pmdprot); |
| 1468 | phys += PMD_SIZE; |
| 1469 | } while (phys < map_end); |
| 1470 | |
| 1471 | flush_cache_all(); |
| 1472 | cpu_switch_mm(pgd0, &init_mm); |
| 1473 | cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET); |
| 1474 | local_flush_bp_all(); |
| 1475 | local_flush_tlb_all(); |
| 1476 | } |
| 1477 | |
| 1478 | #else |
| 1479 | |
| 1480 | void __init early_paging_init(const struct machine_desc *mdesc, |
| 1481 | struct proc_info_list *procinfo) |
| 1482 | { |
| 1483 | if (mdesc->init_meminfo) |
| 1484 | mdesc->init_meminfo(); |
| 1485 | } |
| 1486 | |
| 1487 | #endif |
| 1488 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1489 | /* |
| 1490 | * paging_init() sets up the page tables, initialises the zone memory |
| 1491 | * maps, and sets up the zero page, bad page and bad page tables. |
| 1492 | */ |
Russell King | ff69a4c | 2013-07-26 14:55:59 +0100 | [diff] [blame] | 1493 | void __init paging_init(const struct machine_desc *mdesc) |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1494 | { |
| 1495 | void *zero_page; |
| 1496 | |
| 1497 | build_mem_type_table(); |
Nicolas Pitre | 4b5f32c | 2008-10-06 13:24:40 -0400 | [diff] [blame] | 1498 | prepare_page_table(); |
Russell King | a222712 | 2010-03-25 18:56:05 +0000 | [diff] [blame] | 1499 | map_lowmem(); |
Marek Szyprowski | c790950 | 2011-12-29 13:09:51 +0100 | [diff] [blame] | 1500 | dma_contiguous_remap(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1501 | devicemaps_init(mdesc); |
Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 1502 | kmap_init(); |
Joonsoo Kim | de40614e | 2013-04-05 03:16:51 +0100 | [diff] [blame] | 1503 | tcm_init(); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1504 | |
| 1505 | top_pmd = pmd_off_k(0xffff0000); |
| 1506 | |
Russell King | 3abe9d3 | 2010-03-25 17:02:59 +0000 | [diff] [blame] | 1507 | /* allocate the zero page. */ |
| 1508 | zero_page = early_alloc(PAGE_SIZE); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1509 | |
Russell King | 8d717a5 | 2010-05-22 19:47:18 +0100 | [diff] [blame] | 1510 | bootmem_init(); |
Russell King | 2778f62 | 2010-07-09 16:27:52 +0100 | [diff] [blame] | 1511 | |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1512 | empty_zero_page = virt_to_page(zero_page); |
Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 1513 | __flush_dcache_page(NULL, empty_zero_page); |
Russell King | d111e8f | 2006-09-27 15:27:33 +0100 | [diff] [blame] | 1514 | } |