blob: 09033890c8b0bd033721a4bbfb56a25b4c7db203 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010038
39#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010040#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010041
Russell Kingd111e8f2006-09-27 15:27:33 +010042/*
43 * empty_zero_page is a special page that is used for
44 * zero-initialized data and COW.
45 */
46struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040047EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010048
49/*
50 * The pmd table for the upper-most set of pages.
51 */
52pmd_t *top_pmd;
53
Russell Kingae8f1542006-09-27 15:38:34 +010054#define CPOLICY_UNCACHED 0
55#define CPOLICY_BUFFERED 1
56#define CPOLICY_WRITETHROUGH 2
57#define CPOLICY_WRITEBACK 3
58#define CPOLICY_WRITEALLOC 4
59
60static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
61static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010062pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010063pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050064pgprot_t pgprot_hyp_device;
65pgprot_t pgprot_s2;
66pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010067
Imre_Deak44b18692007-02-11 13:45:13 +010068EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010069EXPORT_SYMBOL(pgprot_kernel);
70
71struct cachepolicy {
72 const char policy[16];
73 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010074 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000075 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050076 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010077};
78
Christoffer Dallcc577c22013-01-20 18:28:04 -050079#ifdef CONFIG_ARM_LPAE
80#define s2_policy(policy) policy
81#else
82#define s2_policy(policy) 0
83#endif
84
Russell Kingae8f1542006-09-27 15:38:34 +010085static struct cachepolicy cache_policies[] __initdata = {
86 {
87 .policy = "uncached",
88 .cr_mask = CR_W|CR_C,
89 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050091 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010092 }, {
93 .policy = "buffered",
94 .cr_mask = CR_C,
95 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010096 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050097 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010098 }, {
99 .policy = "writethrough",
100 .cr_mask = 0,
101 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100102 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500103 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100104 }, {
105 .policy = "writeback",
106 .cr_mask = 0,
107 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100108 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500109 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100110 }, {
111 .policy = "writealloc",
112 .cr_mask = 0,
113 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100114 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500115 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100116 }
117};
118
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100119#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100120/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100121 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100122 * problems by allowing the cache or the cache and
123 * writebuffer to be turned off. (Note: the write
124 * buffer should not be on and the cache off).
125 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100126static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100127{
128 int i;
129
130 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
131 int len = strlen(cache_policies[i].policy);
132
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100134 cachepolicy = i;
135 cr_alignment &= ~cache_policies[i].cr_mask;
136 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100137 break;
138 }
139 }
140 if (i == ARRAY_SIZE(cache_policies))
141 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000142 /*
143 * This restriction is partly to do with the way we boot; it is
144 * unpredictable to have memory mapped using two different sets of
145 * memory attributes (shared, type, and cache attribs). We can not
146 * change these attributes once the initial assembly has setup the
147 * page tables.
148 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100149 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
150 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
151 cachepolicy = CPOLICY_WRITEBACK;
152 }
Russell Kingae8f1542006-09-27 15:38:34 +0100153 flush_cache_all();
154 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100156}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100158
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100160{
161 char *p = "buffered";
162 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 early_cachepolicy(p);
164 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100165}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100166early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100167
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100168static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100169{
170 char *p = "uncached";
171 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100172 early_cachepolicy(p);
173 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100174}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100175early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100176
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000177#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100178static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100179{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100180 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100181 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100182 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100183 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100184 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100185}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100186early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000187#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100188
189static int __init noalign_setup(char *__unused)
190{
191 cr_alignment &= ~CR_A;
192 cr_no_alignment &= ~CR_A;
193 set_cr(cr_alignment);
194 return 1;
195}
196__setup("noalign", noalign_setup);
197
Russell King255d1f82006-12-18 00:12:47 +0000198#ifndef CONFIG_SMP
199void adjust_cr(unsigned long mask, unsigned long set)
200{
201 unsigned long flags;
202
203 mask &= ~CR_A;
204
205 set &= mask;
206
207 local_irq_save(flags);
208
209 cr_no_alignment = (cr_no_alignment & ~mask) | set;
210 cr_alignment = (cr_alignment & ~mask) | set;
211
212 set_cr((get_cr() & ~mask) | set);
213
214 local_irq_restore(flags);
215}
216#endif
217
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100218#else /* ifdef CONFIG_CPU_CP15 */
219
220static int __init early_cachepolicy(char *p)
221{
222 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
223}
224early_param("cachepolicy", early_cachepolicy);
225
226static int __init noalign_setup(char *__unused)
227{
228 pr_warning("noalign kernel parameter not supported without cp15\n");
229}
230__setup("noalign", noalign_setup);
231
232#endif /* ifdef CONFIG_CPU_CP15 / else */
233
Russell King36bb94b2010-11-16 08:40:36 +0000234#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000235#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100236
Russell Kingb29e9f52007-04-21 10:47:29 +0100237static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100238 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100239 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
240 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100241 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000242 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100243 .domain = DOMAIN_IO,
244 },
245 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100246 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100247 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000248 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100249 .domain = DOMAIN_IO,
250 },
251 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100252 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100253 .prot_l1 = PMD_TYPE_TABLE,
254 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
255 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600256 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100257 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100258 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100259 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000260 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100261 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 },
Russell Kingebb4c652008-11-09 11:18:36 +0000263 [MT_UNCACHED] = {
264 .prot_pte = PROT_PTE_DEVICE,
265 .prot_l1 = PMD_TYPE_TABLE,
266 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
267 .domain = DOMAIN_IO,
268 },
Russell Kingae8f1542006-09-27 15:38:34 +0100269 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100270 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100271 .domain = DOMAIN_KERNEL,
272 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000273#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100274 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100276 .domain = DOMAIN_KERNEL,
277 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000278#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_LOW_VECTORS] = {
280 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000281 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100282 .prot_l1 = PMD_TYPE_TABLE,
283 .domain = DOMAIN_USER,
284 },
285 [MT_HIGH_VECTORS] = {
286 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000287 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100288 .prot_l1 = PMD_TYPE_TABLE,
289 .domain = DOMAIN_USER,
290 },
Russell King2e2c9de2013-10-24 10:26:40 +0100291 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000292 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100293 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100294 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100295 .domain = DOMAIN_KERNEL,
296 },
Russell Kingebd49222013-10-24 08:12:39 +0100297 [MT_MEMORY_RW] = {
298 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
299 L_PTE_XN,
300 .prot_l1 = PMD_TYPE_TABLE,
301 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
302 .domain = DOMAIN_KERNEL,
303 },
Russell Kingae8f1542006-09-27 15:38:34 +0100304 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100305 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100306 .domain = DOMAIN_KERNEL,
307 },
Russell King2e2c9de2013-10-24 10:26:40 +0100308 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100309 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000310 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100311 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100312 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
313 .domain = DOMAIN_KERNEL,
314 },
Russell King2e2c9de2013-10-24 10:26:40 +0100315 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100316 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000317 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100318 .prot_l1 = PMD_TYPE_TABLE,
319 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
320 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100321 },
Russell King2e2c9de2013-10-24 10:26:40 +0100322 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000323 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100324 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100325 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100326 },
Russell King2e2c9de2013-10-24 10:26:40 +0100327 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700328 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100329 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700330 .prot_l1 = PMD_TYPE_TABLE,
331 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
332 PMD_SECT_UNCACHED | PMD_SECT_XN,
333 .domain = DOMAIN_KERNEL,
334 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100335 [MT_MEMORY_DMA_READY] = {
336 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
337 .prot_l1 = PMD_TYPE_TABLE,
338 .domain = DOMAIN_KERNEL,
339 },
Russell Kingae8f1542006-09-27 15:38:34 +0100340};
341
Russell Kingb29e9f52007-04-21 10:47:29 +0100342const struct mem_type *get_mem_type(unsigned int type)
343{
344 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
345}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200346EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100347
Laura Abbott75374ad2013-06-17 10:29:13 -0700348#define PTE_SET_FN(_name, pteop) \
349static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
350 void *data) \
351{ \
352 pte_t pte = pteop(*ptep); \
353\
354 set_pte_ext(ptep, pte, 0); \
355 return 0; \
356} \
357
358#define SET_MEMORY_FN(_name, callback) \
359int set_memory_##_name(unsigned long addr, int numpages) \
360{ \
361 unsigned long start = addr; \
362 unsigned long size = PAGE_SIZE*numpages; \
363 unsigned end = start + size; \
364\
365 if (start < MODULES_VADDR || start >= MODULES_END) \
366 return -EINVAL;\
367\
368 if (end < MODULES_VADDR || end >= MODULES_END) \
369 return -EINVAL; \
370\
371 apply_to_page_range(&init_mm, start, size, callback, NULL); \
372 flush_tlb_kernel_range(start, end); \
373 return 0;\
374}
375
376PTE_SET_FN(ro, pte_wrprotect)
377PTE_SET_FN(rw, pte_mkwrite)
378PTE_SET_FN(x, pte_mkexec)
379PTE_SET_FN(nx, pte_mknexec)
380
381SET_MEMORY_FN(ro, pte_set_ro)
382SET_MEMORY_FN(rw, pte_set_rw)
383SET_MEMORY_FN(x, pte_set_x)
384SET_MEMORY_FN(nx, pte_set_nx)
385
Russell Kingae8f1542006-09-27 15:38:34 +0100386/*
387 * Adjust the PMD section entries according to the CPU in use.
388 */
389static void __init build_mem_type_table(void)
390{
391 struct cachepolicy *cp;
392 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100393 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500394 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100395 int cpu_arch = cpu_architecture();
396 int i;
397
Catalin Marinas11179d82007-07-20 11:42:24 +0100398 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100399#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100400 if (cachepolicy > CPOLICY_BUFFERED)
401 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100402#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100403 if (cachepolicy > CPOLICY_WRITETHROUGH)
404 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100405#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100406 }
Russell Kingae8f1542006-09-27 15:38:34 +0100407 if (cpu_arch < CPU_ARCH_ARMv5) {
408 if (cachepolicy >= CPOLICY_WRITEALLOC)
409 cachepolicy = CPOLICY_WRITEBACK;
410 ecc_mask = 0;
411 }
Russell Kingf00ec482010-09-04 10:47:48 +0100412 if (is_smp())
413 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100414
415 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000416 * Strip out features not present on earlier architectures.
417 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
418 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100419 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000420 if (cpu_arch < CPU_ARCH_ARMv5)
421 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
422 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
423 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
424 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
425 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100426
427 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000428 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
429 * "update-able on write" bit on ARM610). However, Xscale and
430 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100431 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000432 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100433 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100434 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100435 mem_types[i].prot_l1 &= ~PMD_BIT4;
436 }
437 } else if (cpu_arch < CPU_ARCH_ARMv6) {
438 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100439 if (mem_types[i].prot_l1)
440 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100441 if (mem_types[i].prot_sect)
442 mem_types[i].prot_sect |= PMD_BIT4;
443 }
444 }
Russell Kingae8f1542006-09-27 15:38:34 +0100445
Russell Kingb1cce6b2008-11-04 10:52:28 +0000446 /*
447 * Mark the device areas according to the CPU/architecture.
448 */
449 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
450 if (!cpu_is_xsc3()) {
451 /*
452 * Mark device regions on ARMv6+ as execute-never
453 * to prevent speculative instruction fetches.
454 */
455 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
456 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
457 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
458 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100459
460 /* Also setup NX memory mapping */
461 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000462 }
463 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
464 /*
465 * For ARMv7 with TEX remapping,
466 * - shared device is SXCB=1100
467 * - nonshared device is SXCB=0100
468 * - write combine device mem is SXCB=0001
469 * (Uncached Normal memory)
470 */
471 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
472 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
473 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
474 } else if (cpu_is_xsc3()) {
475 /*
476 * For Xscale3,
477 * - shared device is TEXCB=00101
478 * - nonshared device is TEXCB=01000
479 * - write combine device mem is TEXCB=00100
480 * (Inner/Outer Uncacheable in xsc3 parlance)
481 */
482 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
483 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
484 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
485 } else {
486 /*
487 * For ARMv6 and ARMv7 without TEX remapping,
488 * - shared device is TEXCB=00001
489 * - nonshared device is TEXCB=01000
490 * - write combine device mem is TEXCB=00100
491 * (Uncached Normal in ARMv6 parlance).
492 */
493 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
494 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
495 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
496 }
497 } else {
498 /*
499 * On others, write combining is "Uncached/Buffered"
500 */
501 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
502 }
503
504 /*
505 * Now deal with the memory-type mappings
506 */
Russell Kingae8f1542006-09-27 15:38:34 +0100507 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100508 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500509 s2_pgprot = cp->pte_s2;
510 hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
Russell Kingbb30f362008-09-06 20:04:59 +0100511
Russell Kingbb30f362008-09-06 20:04:59 +0100512 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100513 * ARMv6 and above have extended page tables.
514 */
515 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000516#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100517 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100518 * Mark cache clean areas and XIP ROM read only
519 * from SVC mode and no access from userspace.
520 */
521 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
522 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
523 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000524#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100525
Russell Kingf00ec482010-09-04 10:47:48 +0100526 if (is_smp()) {
527 /*
528 * Mark memory with the "shared" attribute
529 * for SMP systems
530 */
531 user_pgprot |= L_PTE_SHARED;
532 kern_pgprot |= L_PTE_SHARED;
533 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500534 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100535 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
536 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
537 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
538 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100539 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
540 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100541 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
542 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100543 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100544 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
545 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100546 }
Russell Kingae8f1542006-09-27 15:38:34 +0100547 }
548
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100549 /*
550 * Non-cacheable Normal - intended for memory areas that must
551 * not cause dirty cache line writebacks when used
552 */
553 if (cpu_arch >= CPU_ARCH_ARMv6) {
554 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
555 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100556 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100557 PMD_SECT_BUFFERED;
558 } else {
559 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100560 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100561 PMD_SECT_TEX(1);
562 }
563 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100564 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100565 }
566
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000567#ifdef CONFIG_ARM_LPAE
568 /*
569 * Do not generate access flag faults for the kernel mappings.
570 */
571 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
572 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100573 if (mem_types[i].prot_sect)
574 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000575 }
576 kern_pgprot |= PTE_EXT_AF;
577 vecs_pgprot |= PTE_EXT_AF;
578#endif
579
Russell Kingae8f1542006-09-27 15:38:34 +0100580 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100581 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100582 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100583 }
584
Russell Kingbb30f362008-09-06 20:04:59 +0100585 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
586 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100587
Imre_Deak44b18692007-02-11 13:45:13 +0100588 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100589 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000590 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500591 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
592 pgprot_s2_device = __pgprot(s2_device_pgprot);
593 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100594
595 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
596 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100597 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
598 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100599 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
600 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100601 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100602 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100603 mem_types[MT_ROM].prot_sect |= cp->pmd;
604
605 switch (cp->pmd) {
606 case PMD_SECT_WT:
607 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
608 break;
609 case PMD_SECT_WB:
610 case PMD_SECT_WBWA:
611 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
612 break;
613 }
Michal Simek905b5792013-11-07 12:49:53 +0100614 pr_info("Memory policy: %sData cache %s\n",
615 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100616
617 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
618 struct mem_type *t = &mem_types[i];
619 if (t->prot_l1)
620 t->prot_l1 |= PMD_DOMAIN(t->domain);
621 if (t->prot_sect)
622 t->prot_sect |= PMD_DOMAIN(t->domain);
623 }
Russell Kingae8f1542006-09-27 15:38:34 +0100624}
625
Catalin Marinasd9073872010-09-13 16:01:24 +0100626#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
627pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
628 unsigned long size, pgprot_t vma_prot)
629{
630 if (!pfn_valid(pfn))
631 return pgprot_noncached(vma_prot);
632 else if (file->f_flags & O_SYNC)
633 return pgprot_writecombine(vma_prot);
634 return vma_prot;
635}
636EXPORT_SYMBOL(phys_mem_access_prot);
637#endif
638
Russell Kingae8f1542006-09-27 15:38:34 +0100639#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
640
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400641static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000642{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400643 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100644 memset(ptr, 0, sz);
645 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000646}
647
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400648static void __init *early_alloc(unsigned long sz)
649{
650 return early_alloc_aligned(sz, sz);
651}
652
Russell King4bb2e272010-07-01 18:33:29 +0100653static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
654{
655 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100656 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000657 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100658 }
659 BUG_ON(pmd_bad(*pmd));
660 return pte_offset_kernel(pmd, addr);
661}
662
Russell King24e6c692007-04-21 10:21:28 +0100663static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
664 unsigned long end, unsigned long pfn,
665 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100666{
Russell King4bb2e272010-07-01 18:33:29 +0100667 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100668 do {
Russell King40d192b2008-09-06 21:15:56 +0100669 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100670 pfn++;
671 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100672}
673
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100674static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100675 unsigned long end, phys_addr_t phys,
676 const struct mem_type *type)
677{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100678 pmd_t *p = pmd;
679
Sricharan Re651eab2013-03-18 12:24:04 +0100680#ifndef CONFIG_ARM_LPAE
681 /*
682 * In classic MMU format, puds and pmds are folded in to
683 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
684 * group of L1 entries making up one logical pointer to
685 * an L2 table (2MB), where as PMDs refer to the individual
686 * L1 entries (1MB). Hence increment to get the correct
687 * offset for odd 1MB sections.
688 * (See arch/arm/include/asm/pgtable-2level.h)
689 */
690 if (addr & SECTION_SIZE)
691 pmd++;
692#endif
693 do {
694 *pmd = __pmd(phys | type->prot_sect);
695 phys += SECTION_SIZE;
696 } while (pmd++, addr += SECTION_SIZE, addr != end);
697
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100698 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100699}
700
701static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000702 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100703 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100704{
Russell King516295e2010-11-21 16:27:49 +0000705 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100706 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100707
Sricharan Re651eab2013-03-18 12:24:04 +0100708 do {
Russell King24e6c692007-04-21 10:21:28 +0100709 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100710 * With LPAE, we must loop over to map
711 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100712 */
Sricharan Re651eab2013-03-18 12:24:04 +0100713 next = pmd_addr_end(addr, end);
714
715 /*
716 * Try a section mapping - addr, next and phys must all be
717 * aligned to a section boundary.
718 */
719 if (type->prot_sect &&
720 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100721 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100722 } else {
723 alloc_init_pte(pmd, addr, next,
724 __phys_to_pfn(phys), type);
725 }
726
727 phys += next - addr;
728
729 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100730}
731
Stephen Boyd14904922012-04-27 01:40:10 +0100732static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400733 unsigned long end, phys_addr_t phys,
734 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000735{
736 pud_t *pud = pud_offset(pgd, addr);
737 unsigned long next;
738
739 do {
740 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100741 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000742 phys += next - addr;
743 } while (pud++, addr = next, addr != end);
744}
745
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000746#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100747static void __init create_36bit_mapping(struct map_desc *md,
748 const struct mem_type *type)
749{
Russell King97092e02010-11-16 00:16:01 +0000750 unsigned long addr, length, end;
751 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100752 pgd_t *pgd;
753
754 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100755 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100756 length = PAGE_ALIGN(md->length);
757
758 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
759 printk(KERN_ERR "MM: CPU does not support supersection "
760 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100761 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100762 return;
763 }
764
765 /* N.B. ARMv6 supersections are only defined to work with domain 0.
766 * Since domain assignments can in fact be arbitrary, the
767 * 'domain == 0' check below is required to insure that ARMv6
768 * supersections are only allocated for domain 0 regardless
769 * of the actual domain assignments in use.
770 */
771 if (type->domain) {
772 printk(KERN_ERR "MM: invalid domain in supersection "
773 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100774 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100775 return;
776 }
777
778 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100779 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
780 " at 0x%08lx invalid alignment\n",
781 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100782 return;
783 }
784
785 /*
786 * Shift bits [35:32] of address into bits [23:20] of PMD
787 * (See ARMv6 spec).
788 */
789 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
790
791 pgd = pgd_offset_k(addr);
792 end = addr + length;
793 do {
Russell King516295e2010-11-21 16:27:49 +0000794 pud_t *pud = pud_offset(pgd, addr);
795 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100796 int i;
797
798 for (i = 0; i < 16; i++)
799 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
800
801 addr += SUPERSECTION_SIZE;
802 phys += SUPERSECTION_SIZE;
803 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
804 } while (addr != end);
805}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000806#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100807
Russell Kingae8f1542006-09-27 15:38:34 +0100808/*
809 * Create the page directory entries and any necessary
810 * page tables for the mapping specified by `md'. We
811 * are able to cope here with varying sizes and address
812 * offsets, and we take full advantage of sections and
813 * supersections.
814 */
Russell Kinga2227122010-03-25 18:56:05 +0000815static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100816{
Will Deaconcae62922011-02-15 12:42:57 +0100817 unsigned long addr, length, end;
818 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100819 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100820 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100821
822 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100823 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
824 " at 0x%08lx in user region\n",
825 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100826 return;
827 }
828
829 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400830 md->virtual >= PAGE_OFFSET &&
831 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100832 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400833 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100834 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100835 }
836
Russell Kingd5c98172007-04-21 10:05:32 +0100837 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100838
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000839#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100840 /*
841 * Catch 36-bit addresses
842 */
Russell King4a56c1e2007-04-21 10:16:48 +0100843 if (md->pfn >= 0x100000) {
844 create_36bit_mapping(md, type);
845 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100846 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000847#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100848
Russell King7b9c7b42007-07-04 21:16:33 +0100849 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100850 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100851 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100852
Russell King24e6c692007-04-21 10:21:28 +0100853 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100854 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100855 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100856 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100857 return;
858 }
859
Russell King24e6c692007-04-21 10:21:28 +0100860 pgd = pgd_offset_k(addr);
861 end = addr + length;
862 do {
863 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100864
Russell King516295e2010-11-21 16:27:49 +0000865 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100866
Russell King24e6c692007-04-21 10:21:28 +0100867 phys += next - addr;
868 addr = next;
869 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100870}
871
872/*
873 * Create the architecture specific mappings
874 */
875void __init iotable_init(struct map_desc *io_desc, int nr)
876{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400877 struct map_desc *md;
878 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100879 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100880
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400881 if (!nr)
882 return;
883
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100884 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400885
886 for (md = io_desc; nr; md++, nr--) {
887 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100888
889 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400890 vm->addr = (void *)(md->virtual & PAGE_MASK);
891 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600892 vm->phys_addr = __pfn_to_phys(md->pfn);
893 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400894 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400895 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100896 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400897 }
Russell Kingae8f1542006-09-27 15:38:34 +0100898}
899
Rob Herringc2794432012-02-29 18:10:58 -0600900void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
901 void *caller)
902{
903 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100904 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600905
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100906 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
907
908 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600909 vm->addr = (void *)addr;
910 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200911 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600912 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100913 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600914}
915
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100916#ifndef CONFIG_ARM_LPAE
917
918/*
919 * The Linux PMD is made of two consecutive section entries covering 2MB
920 * (see definition in include/asm/pgtable-2level.h). However a call to
921 * create_mapping() may optimize static mappings by using individual
922 * 1MB section mappings. This leaves the actual PMD potentially half
923 * initialized if the top or bottom section entry isn't used, leaving it
924 * open to problems if a subsequent ioremap() or vmalloc() tries to use
925 * the virtual space left free by that unused section entry.
926 *
927 * Let's avoid the issue by inserting dummy vm entries covering the unused
928 * PMD halves once the static mappings are in place.
929 */
930
931static void __init pmd_empty_section_gap(unsigned long addr)
932{
Rob Herringc2794432012-02-29 18:10:58 -0600933 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100934}
935
936static void __init fill_pmd_gaps(void)
937{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100938 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100939 struct vm_struct *vm;
940 unsigned long addr, next = 0;
941 pmd_t *pmd;
942
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100943 list_for_each_entry(svm, &static_vmlist, list) {
944 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100945 addr = (unsigned long)vm->addr;
946 if (addr < next)
947 continue;
948
949 /*
950 * Check if this vm starts on an odd section boundary.
951 * If so and the first section entry for this PMD is free
952 * then we block the corresponding virtual address.
953 */
954 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
955 pmd = pmd_off_k(addr);
956 if (pmd_none(*pmd))
957 pmd_empty_section_gap(addr & PMD_MASK);
958 }
959
960 /*
961 * Then check if this vm ends on an odd section boundary.
962 * If so and the second section entry for this PMD is empty
963 * then we block the corresponding virtual address.
964 */
965 addr += vm->size;
966 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
967 pmd = pmd_off_k(addr) + 1;
968 if (pmd_none(*pmd))
969 pmd_empty_section_gap(addr);
970 }
971
972 /* no need to look at any vm entry until we hit the next PMD */
973 next = (addr + PMD_SIZE - 1) & PMD_MASK;
974 }
975}
976
977#else
978#define fill_pmd_gaps() do { } while (0)
979#endif
980
Rob Herringc2794432012-02-29 18:10:58 -0600981#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
982static void __init pci_reserve_io(void)
983{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100984 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600985
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100986 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
987 if (svm)
988 return;
Rob Herringc2794432012-02-29 18:10:58 -0600989
Rob Herringc2794432012-02-29 18:10:58 -0600990 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
991}
992#else
993#define pci_reserve_io() do { } while (0)
994#endif
995
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600996#ifdef CONFIG_DEBUG_LL
997void __init debug_ll_io_init(void)
998{
999 struct map_desc map;
1000
1001 debug_ll_addr(&map.pfn, &map.virtual);
1002 if (!map.pfn || !map.virtual)
1003 return;
1004 map.pfn = __phys_to_pfn(map.pfn);
1005 map.virtual &= PAGE_MASK;
1006 map.length = PAGE_SIZE;
1007 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001008 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001009}
1010#endif
1011
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001012static void * __initdata vmalloc_min =
1013 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001014
1015/*
1016 * vmalloc=size forces the vmalloc area to be exactly 'size'
1017 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001018 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001019 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001020static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001021{
Russell King79612392010-05-22 16:20:14 +01001022 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001023
1024 if (vmalloc_reserve < SZ_16M) {
1025 vmalloc_reserve = SZ_16M;
1026 printk(KERN_WARNING
1027 "vmalloc area too small, limiting to %luMB\n",
1028 vmalloc_reserve >> 20);
1029 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001030
1031 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1032 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
1033 printk(KERN_WARNING
1034 "vmalloc area is too big, limiting to %luMB\n",
1035 vmalloc_reserve >> 20);
1036 }
Russell King79612392010-05-22 16:20:14 +01001037
1038 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001039 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001040}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001041early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001042
Marek Szyprowskic7909502011-12-29 13:09:51 +01001043phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001044
Russell King0371d3f2011-07-05 19:58:29 +01001045void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001046{
Russell Kingc65b7e92013-07-17 17:53:04 +01001047 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +01001048 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001049 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001050
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001051 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001052 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001053 phys_addr_t size_limit;
1054
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001055 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001056 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001057
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001058 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001059 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001060 else
1061 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001062
1063 bank->highmem = highmem;
1064
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001065#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001066 /*
1067 * Split those memory banks which are partially overlapping
1068 * the vmalloc area greatly simplifying things later.
1069 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001070 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001071 if (meminfo.nr_banks >= NR_BANKS) {
1072 printk(KERN_CRIT "NR_BANKS too low, "
1073 "ignoring high memory\n");
1074 } else {
1075 memmove(bank + 1, bank,
1076 (meminfo.nr_banks - i) * sizeof(*bank));
1077 meminfo.nr_banks++;
1078 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001079 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001080 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001081 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001082 j++;
1083 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001084 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001085 }
1086#else
1087 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001088 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1089 */
1090 if (highmem) {
1091 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1092 "(!CONFIG_HIGHMEM).\n",
1093 (unsigned long long)bank->start,
1094 (unsigned long long)bank->start + bank->size - 1);
1095 continue;
1096 }
1097
1098 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001099 * Check whether this memory bank would partially overlap
1100 * the vmalloc area.
1101 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001102 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001103 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1104 "to -%.8llx (vmalloc region overlap).\n",
1105 (unsigned long long)bank->start,
1106 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001107 (unsigned long long)bank->start + size_limit - 1);
1108 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001109 }
1110#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001111 if (!bank->highmem) {
1112 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001113
Russell Kingc65b7e92013-07-17 17:53:04 +01001114 if (bank_end > arm_lowmem_limit)
1115 arm_lowmem_limit = bank_end;
1116
1117 /*
1118 * Find the first non-section-aligned page, and point
1119 * memblock_limit at it. This relies on rounding the
1120 * limit down to be section-aligned, which happens at
1121 * the end of this function.
1122 *
1123 * With this algorithm, the start or end of almost any
1124 * bank can be non-section-aligned. The only exception
1125 * is that the start of the bank 0 must be section-
1126 * aligned, since otherwise memory would need to be
1127 * allocated when mapping the start of bank 0, which
1128 * occurs before any free memory is mapped.
1129 */
1130 if (!memblock_limit) {
1131 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1132 memblock_limit = bank->start;
1133 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1134 memblock_limit = bank_end;
1135 }
1136 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001137 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001138 }
Russell Kinge616c592009-09-27 20:55:43 +01001139#ifdef CONFIG_HIGHMEM
1140 if (highmem) {
1141 const char *reason = NULL;
1142
1143 if (cache_is_vipt_aliasing()) {
1144 /*
1145 * Interactions between kmap and other mappings
1146 * make highmem support with aliasing VIPT caches
1147 * rather difficult.
1148 */
1149 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001150 }
1151 if (reason) {
1152 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1153 reason);
1154 while (j > 0 && meminfo.bank[j - 1].highmem)
1155 j--;
1156 }
1157 }
1158#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001159 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001160 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001161
1162 /*
1163 * Round the memblock limit down to a section size. This
1164 * helps to ensure that we will allocate memory from the
1165 * last full section, which should be mapped.
1166 */
1167 if (memblock_limit)
1168 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1169 if (!memblock_limit)
1170 memblock_limit = arm_lowmem_limit;
1171
1172 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001173}
1174
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001175static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001176{
1177 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001178 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001179
1180 /*
1181 * Clear out all the mappings below the kernel image.
1182 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001183 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001184 pmd_clear(pmd_off_k(addr));
1185
1186#ifdef CONFIG_XIP_KERNEL
1187 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001188 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001189#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001190 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001191 pmd_clear(pmd_off_k(addr));
1192
1193 /*
Russell King8df65162010-10-27 19:57:38 +01001194 * Find the end of the first block of lowmem.
1195 */
1196 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001197 if (end >= arm_lowmem_limit)
1198 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001199
1200 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001201 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001202 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001203 */
Russell King8df65162010-10-27 19:57:38 +01001204 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001205 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001206 pmd_clear(pmd_off_k(addr));
1207}
1208
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001209#ifdef CONFIG_ARM_LPAE
1210/* the first page is reserved for pgd */
1211#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1212 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1213#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001214#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001215#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001216
Russell Kingd111e8f2006-09-27 15:27:33 +01001217/*
Russell King2778f622010-07-09 16:27:52 +01001218 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001219 */
Russell King2778f622010-07-09 16:27:52 +01001220void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001221{
Russell Kingd111e8f2006-09-27 15:27:33 +01001222 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001223 * Reserve the page tables. These are already in use,
1224 * and can only be in node 0.
1225 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001226 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001227
Russell Kingd111e8f2006-09-27 15:27:33 +01001228#ifdef CONFIG_SA1111
1229 /*
1230 * Because of the SA1111 DMA bug, we want to preserve our
1231 * precious DMA-able memory...
1232 */
Russell King2778f622010-07-09 16:27:52 +01001233 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001234#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001235}
1236
1237/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001238 * Set up the device mappings. Since we clear out the page tables for all
1239 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001240 * This means you have to be careful how you debug this function, or any
1241 * called function. This means you can't use any function or debugging
1242 * method which may touch any device, otherwise the kernel _will_ crash.
1243 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001244static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001245{
1246 struct map_desc map;
1247 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001248 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001249
1250 /*
1251 * Allocate the vector page early.
1252 */
Russell King19accfd2013-07-04 11:40:32 +01001253 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001254
1255 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001256
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001257 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001258 pmd_clear(pmd_off_k(addr));
1259
1260 /*
1261 * Map the kernel if it is XIP.
1262 * It is always first in the modulearea.
1263 */
1264#ifdef CONFIG_XIP_KERNEL
1265 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001266 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001267 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001268 map.type = MT_ROM;
1269 create_mapping(&map);
1270#endif
1271
1272 /*
1273 * Map the cache flushing regions.
1274 */
1275#ifdef FLUSH_BASE
1276 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1277 map.virtual = FLUSH_BASE;
1278 map.length = SZ_1M;
1279 map.type = MT_CACHECLEAN;
1280 create_mapping(&map);
1281#endif
1282#ifdef FLUSH_BASE_MINICACHE
1283 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1284 map.virtual = FLUSH_BASE_MINICACHE;
1285 map.length = SZ_1M;
1286 map.type = MT_MINICLEAN;
1287 create_mapping(&map);
1288#endif
1289
1290 /*
1291 * Create a mapping for the machine vectors at the high-vectors
1292 * location (0xffff0000). If we aren't using high-vectors, also
1293 * create a mapping at the low-vectors virtual address.
1294 */
Russell King94e5a852012-01-18 15:32:49 +00001295 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001296 map.virtual = 0xffff0000;
1297 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001298#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001299 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001300#else
1301 map.type = MT_LOW_VECTORS;
1302#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001303 create_mapping(&map);
1304
1305 if (!vectors_high()) {
1306 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001307 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001308 map.type = MT_LOW_VECTORS;
1309 create_mapping(&map);
1310 }
1311
Russell King19accfd2013-07-04 11:40:32 +01001312 /* Now create a kernel read-only mapping */
1313 map.pfn += 1;
1314 map.virtual = 0xffff0000 + PAGE_SIZE;
1315 map.length = PAGE_SIZE;
1316 map.type = MT_LOW_VECTORS;
1317 create_mapping(&map);
1318
Russell Kingd111e8f2006-09-27 15:27:33 +01001319 /*
1320 * Ask the machine support to map in the statically mapped devices.
1321 */
1322 if (mdesc->map_io)
1323 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001324 else
1325 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001326 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001327
Rob Herringc2794432012-02-29 18:10:58 -06001328 /* Reserve fixed i/o space in VMALLOC region */
1329 pci_reserve_io();
1330
Russell Kingd111e8f2006-09-27 15:27:33 +01001331 /*
1332 * Finally flush the caches and tlb to ensure that we're in a
1333 * consistent state wrt the writebuffer. This also ensures that
1334 * any write-allocated cache lines in the vector page are written
1335 * back. After this point, we can start to touch devices again.
1336 */
1337 local_flush_tlb_all();
1338 flush_cache_all();
1339}
1340
Nicolas Pitred73cd422008-09-15 16:44:55 -04001341static void __init kmap_init(void)
1342{
1343#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001344 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1345 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001346#endif
1347}
1348
Russell Kinga2227122010-03-25 18:56:05 +00001349static void __init map_lowmem(void)
1350{
Russell King8df65162010-10-27 19:57:38 +01001351 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001352 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1353 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001354
1355 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001356 for_each_memblock(memory, reg) {
1357 phys_addr_t start = reg->base;
1358 phys_addr_t end = start + reg->size;
1359 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001360
Marek Szyprowskic7909502011-12-29 13:09:51 +01001361 if (end > arm_lowmem_limit)
1362 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001363 if (start >= end)
1364 break;
1365
Russell Kingebd49222013-10-24 08:12:39 +01001366 if (end < kernel_x_start || start >= kernel_x_end) {
1367 map.pfn = __phys_to_pfn(start);
1368 map.virtual = __phys_to_virt(start);
1369 map.length = end - start;
1370 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001371
Russell Kingebd49222013-10-24 08:12:39 +01001372 create_mapping(&map);
1373 } else {
1374 /* This better cover the entire kernel */
1375 if (start < kernel_x_start) {
1376 map.pfn = __phys_to_pfn(start);
1377 map.virtual = __phys_to_virt(start);
1378 map.length = kernel_x_start - start;
1379 map.type = MT_MEMORY_RW;
1380
1381 create_mapping(&map);
1382 }
1383
1384 map.pfn = __phys_to_pfn(kernel_x_start);
1385 map.virtual = __phys_to_virt(kernel_x_start);
1386 map.length = kernel_x_end - kernel_x_start;
1387 map.type = MT_MEMORY_RWX;
1388
1389 create_mapping(&map);
1390
1391 if (kernel_x_end < end) {
1392 map.pfn = __phys_to_pfn(kernel_x_end);
1393 map.virtual = __phys_to_virt(kernel_x_end);
1394 map.length = end - kernel_x_end;
1395 map.type = MT_MEMORY_RW;
1396
1397 create_mapping(&map);
1398 }
1399 }
Russell Kinga2227122010-03-25 18:56:05 +00001400 }
1401}
1402
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001403#ifdef CONFIG_ARM_LPAE
1404/*
1405 * early_paging_init() recreates boot time page table setup, allowing machines
1406 * to switch over to a high (>4G) address space on LPAE systems
1407 */
1408void __init early_paging_init(const struct machine_desc *mdesc,
1409 struct proc_info_list *procinfo)
1410{
1411 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1412 unsigned long map_start, map_end;
1413 pgd_t *pgd0, *pgdk;
1414 pud_t *pud0, *pudk, *pud_start;
1415 pmd_t *pmd0, *pmdk;
1416 phys_addr_t phys;
1417 int i;
1418
1419 if (!(mdesc->init_meminfo))
1420 return;
1421
1422 /* remap kernel code and data */
1423 map_start = init_mm.start_code;
1424 map_end = init_mm.brk;
1425
1426 /* get a handle on things... */
1427 pgd0 = pgd_offset_k(0);
1428 pud_start = pud0 = pud_offset(pgd0, 0);
1429 pmd0 = pmd_offset(pud0, 0);
1430
1431 pgdk = pgd_offset_k(map_start);
1432 pudk = pud_offset(pgdk, map_start);
1433 pmdk = pmd_offset(pudk, map_start);
1434
1435 mdesc->init_meminfo();
1436
1437 /* Run the patch stub to update the constants */
1438 fixup_pv_table(&__pv_table_begin,
1439 (&__pv_table_end - &__pv_table_begin) << 2);
1440
1441 /*
1442 * Cache cleaning operations for self-modifying code
1443 * We should clean the entries by MVA but running a
1444 * for loop over every pv_table entry pointer would
1445 * just complicate the code.
1446 */
1447 flush_cache_louis();
1448 dsb();
1449 isb();
1450
1451 /* remap level 1 table */
1452 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1453 set_pud(pud0,
1454 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1455 pmd0 += PTRS_PER_PMD;
1456 }
1457
1458 /* remap pmds for kernel mapping */
1459 phys = __pa(map_start) & PMD_MASK;
1460 do {
1461 *pmdk++ = __pmd(phys | pmdprot);
1462 phys += PMD_SIZE;
1463 } while (phys < map_end);
1464
1465 flush_cache_all();
1466 cpu_switch_mm(pgd0, &init_mm);
1467 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1468 local_flush_bp_all();
1469 local_flush_tlb_all();
1470}
1471
1472#else
1473
1474void __init early_paging_init(const struct machine_desc *mdesc,
1475 struct proc_info_list *procinfo)
1476{
1477 if (mdesc->init_meminfo)
1478 mdesc->init_meminfo();
1479}
1480
1481#endif
1482
Russell Kingd111e8f2006-09-27 15:27:33 +01001483/*
1484 * paging_init() sets up the page tables, initialises the zone memory
1485 * maps, and sets up the zero page, bad page and bad page tables.
1486 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001487void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001488{
1489 void *zero_page;
1490
1491 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001492 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001493 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001494 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001495 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001496 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001497 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001498
1499 top_pmd = pmd_off_k(0xffff0000);
1500
Russell King3abe9d32010-03-25 17:02:59 +00001501 /* allocate the zero page. */
1502 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001503
Russell King8d717a52010-05-22 19:47:18 +01001504 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001505
Russell Kingd111e8f2006-09-27 15:27:33 +01001506 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001507 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001508}