blob: 3eb638c35ba1b00cb25847f6d2a736c13c6802a2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
28#include "8250.h"
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * init function returns:
32 * > 0 - number of ports
33 * = 0 - use board->num_ports
34 * < 0 - error
35 */
36struct pci_serial_quirk {
37 u32 vendor;
38 u32 device;
39 u32 subvendor;
40 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040041 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000043 int (*setup)(struct serial_private *,
44 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010045 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 void (*exit)(struct pci_dev *dev);
47};
48
49#define PCI_NUM_BAR_RESOURCES 6
50
51struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010052 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 struct pci_serial_quirk *quirk;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -020055 const struct pciserial_board *board;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 int line[0];
57};
58
Nicos Gollan7808edc2011-05-05 21:00:37 +020059static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010060 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static void moan_device(const char *str, struct pci_dev *dev)
63{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070064 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070065 "%s: %s\n"
66 "Please send the output of lspci -vv, this\n"
67 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
68 "manufacturer and name of serial board or\n"
Russell Kingf2e0ea82015-03-06 10:49:21 +000069 "modem board to <linux-serial@vger.kernel.org>.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 pci_name(dev), str, dev->vendor, dev->device,
71 dev->subsystem_vendor, dev->subsystem_device);
72}
73
74static int
Alan Cox2655a2c2012-07-12 12:59:50 +010075setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int bar, int offset, int regshift)
77{
Russell King70db3d92005-07-27 11:34:27 +010078 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 if (bar >= PCI_NUM_BAR_RESOURCES)
81 return -EINVAL;
82
83 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020084 if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 return -ENOMEM;
86
Alan Cox2655a2c2012-07-12 12:59:50 +010087 port->port.iotype = UPIO_MEM;
88 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050089 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +020090 port->port.membase = pcim_iomap_table(dev)[bar] + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010091 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010093 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.mapbase = 0;
96 port->port.membase = NULL;
97 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 return 0;
100}
101
102/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800103 * ADDI-DATA GmbH communication cards <info@addi-data.com>
104 */
105static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000106 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100107 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108{
109 unsigned int bar = 0, offset = board->first_offset;
110 bar = FL_GET_BASE(board->flags);
111
112 if (idx < 2) {
113 offset += idx * board->uart_offset;
114 } else if ((idx >= 2) && (idx < 4)) {
115 bar += 1;
116 offset += ((idx - 2) * board->uart_offset);
117 } else if ((idx >= 4) && (idx < 6)) {
118 bar += 2;
119 offset += ((idx - 4) * board->uart_offset);
120 } else if (idx >= 6) {
121 bar += 3;
122 offset += ((idx - 6) * board->uart_offset);
123 }
124
125 return setup_port(priv, port, bar, offset, board->reg_shift);
126}
127
128/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 * AFAVLAB uses a different mixture of BARs and offsets
130 * Not that ugly ;) -- HW
131 */
132static int
Russell King975a1a72009-01-02 13:44:27 +0000133afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100134 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 bar = FL_GET_BASE(board->flags);
139 if (idx < 4)
140 bar += idx;
141 else {
142 bar = 4;
143 offset += (idx - 4) * board->uart_offset;
144 }
145
Russell King70db3d92005-07-27 11:34:27 +0100146 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147}
148
149/*
150 * HP's Remote Management Console. The Diva chip came in several
151 * different versions. N-class, L2000 and A500 have two Diva chips, each
152 * with 3 UARTs (the third UART on the second chip is unused). Superdome
153 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
154 * one Diva chip, but it has been expanded to 5 UARTs.
155 */
Russell King61a116e2006-07-03 15:22:35 +0100156static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 int rc = 0;
159
160 switch (dev->subsystem_device) {
161 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
162 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
163 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
164 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
165 rc = 3;
166 break;
167 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
168 rc = 2;
169 break;
170 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
171 rc = 4;
172 break;
173 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100174 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 rc = 1;
176 break;
177 }
178
179 return rc;
180}
181
182/*
183 * HP's Diva chip puts the 4th/5th serial port further out, and
184 * some serial ports are supposed to be hidden on certain models.
185 */
186static int
Russell King975a1a72009-01-02 13:44:27 +0000187pci_hp_diva_setup(struct serial_private *priv,
188 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100189 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
191 unsigned int offset = board->first_offset;
192 unsigned int bar = FL_GET_BASE(board->flags);
193
Russell King70db3d92005-07-27 11:34:27 +0100194 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
196 if (idx == 3)
197 idx++;
198 break;
199 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
200 if (idx > 0)
201 idx++;
202 if (idx > 2)
203 idx++;
204 break;
205 }
206 if (idx > 2)
207 offset = 0x18;
208
209 offset += idx * board->uart_offset;
210
Russell King70db3d92005-07-27 11:34:27 +0100211 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214/*
215 * Added for EKF Intel i960 serial boards
216 */
Russell King61a116e2006-07-03 15:22:35 +0100217static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200219 u32 oldval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 if (!(dev->subsystem_device & 0x1000))
222 return -ENODEV;
223
224 /* is firmware started? */
Heikki Krogerus0a0d4122015-01-12 13:47:46 +0200225 pci_read_config_dword(dev, 0x44, &oldval);
Alan Cox5756ee92008-02-08 04:18:51 -0800226 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700227 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return -ENODEV;
229 }
230 return 0;
231}
232
233/*
234 * Some PCI serial cards using the PLX 9050 PCI interface chip require
235 * that the card interrupt be explicitly enabled or disabled. This
236 * seems to be mainly needed on card using the PLX which also use I/O
237 * mapped memory.
238 */
Russell King61a116e2006-07-03 15:22:35 +0100239static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 u8 irq_config;
242 void __iomem *p;
243
244 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
245 moan_device("no memory in bar 0", dev);
246 return 0;
247 }
248
249 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100250 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800251 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800255 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /*
257 * As the megawolf cards have the int pins active
258 * high, and have 2 UART chips, both ints must be
259 * enabled on the 9050. Also, the UARTS are set in
260 * 16450 mode by default, so we have to enable the
261 * 16C950 'enhanced' mode so that we can use the
262 * deep FIFOs
263 */
264 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 /*
266 * enable/disable interrupts
267 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700268 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 if (p == NULL)
270 return -ENOMEM;
271 writel(irq_config, p + 0x4c);
272
273 /*
274 * Read the register back to ensure that it took effect.
275 */
276 readl(p + 0x4c);
277 iounmap(p);
278
279 return 0;
280}
281
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500282static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 u8 __iomem *p;
285
286 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
287 return;
288
289 /*
290 * disable interrupts
291 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700292 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 if (p != NULL) {
294 writel(0, p + 0x4c);
295
296 /*
297 * Read the register back to ensure that it took effect.
298 */
299 readl(p + 0x4c);
300 iounmap(p);
301 }
302}
303
Will Page04bf7e72009-04-06 17:32:15 +0100304#define NI8420_INT_ENABLE_REG 0x38
305#define NI8420_INT_ENABLE_BIT 0x2000
306
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500307static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100308{
309 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100310 unsigned int bar = 0;
311
312 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
313 moan_device("no memory in bar", dev);
314 return;
315 }
316
Aaron Sierra398a9db2014-10-30 19:49:45 -0500317 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100318 if (p == NULL)
319 return;
320
321 /* Disable the CPU Interrupt */
322 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
323 p + NI8420_INT_ENABLE_REG);
324 iounmap(p);
325}
326
327
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100328/* MITE registers */
329#define MITE_IOWBSR1 0xc4
330#define MITE_IOWCR1 0xf4
331#define MITE_LCIMR1 0x08
332#define MITE_LCIMR2 0x10
333
334#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
335
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500336static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100337{
338 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100339 unsigned int bar = 0;
340
341 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
342 moan_device("no memory in bar", dev);
343 return;
344 }
345
Aaron Sierra398a9db2014-10-30 19:49:45 -0500346 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100347 if (p == NULL)
348 return;
349
350 /* Disable the CPU Interrupt */
351 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
352 iounmap(p);
353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
356static int
Russell King975a1a72009-01-02 13:44:27 +0000357sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100358 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 unsigned int bar, offset = board->first_offset;
361
362 bar = 0;
363
364 if (idx < 4) {
365 /* first four channels map to 0, 0x100, 0x200, 0x300 */
366 offset += idx * board->uart_offset;
367 } else if (idx < 8) {
368 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
369 offset += idx * board->uart_offset + 0xC00;
370 } else /* we have only 8 ports on PMC-OCTALPRO */
371 return 1;
372
Russell King70db3d92005-07-27 11:34:27 +0100373 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376/*
377* This does initialization for PMC OCTALPRO cards:
378* maps the device memory, resets the UARTs (needed, bc
379* if the module is removed and inserted again, the card
380* is in the sleep mode) and enables global interrupt.
381*/
382
383/* global control register offset for SBS PMC-OctalPro */
384#define OCT_REG_CR_OFF 0x500
385
Russell King61a116e2006-07-03 15:22:35 +0100386static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
388 u8 __iomem *p;
389
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100390 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 if (p == NULL)
393 return -ENOMEM;
394 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800395 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800397 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 /* Set bit-2 (INTENABLE) of Control Register */
400 writeb(0x4, p + OCT_REG_CR_OFF);
401 iounmap(p);
402
403 return 0;
404}
405
406/*
407 * Disables the global interrupt of PMC-OctalPro
408 */
409
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500410static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411{
412 u8 __iomem *p;
413
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100414 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800415 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
416 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 iounmap(p);
419}
420
421/*
422 * SIIG serial cards have an PCI interface chip which also controls
423 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300424 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 * are stored in the EEPROM chip. It can cause problems because this
426 * version of serial driver doesn't support differently clocked UART's
427 * on single PCI card. To prevent this, initialization functions set
428 * high frequency clocking for all UART's on given card. It is safe (I
429 * hope) because it doesn't touch EEPROM settings to prevent conflicts
430 * with other OSes (like M$ DOS).
431 *
432 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800433 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * There is two family of SIIG serial cards with different PCI
435 * interface chip and different configuration methods:
436 * - 10x cards have control registers in IO and/or memory space;
437 * - 20x cards have control registers in standard PCI configuration space.
438 *
Russell King67d74b82005-07-27 11:33:03 +0100439 * Note: all 10x cards have PCI device ids 0x10..
440 * all 20x cards have PCI device ids 0x20..
441 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100442 * There are also Quartet Serial cards which use Oxford Semiconductor
443 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
444 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 * Note: some SIIG cards are probed by the parport_serial object.
446 */
447
448#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
449#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
450
451static int pci_siig10x_init(struct pci_dev *dev)
452{
453 u16 data;
454 void __iomem *p;
455
456 switch (dev->device & 0xfff8) {
457 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
458 data = 0xffdf;
459 break;
460 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
461 data = 0xf7ff;
462 break;
463 default: /* 1S1P, 4S */
464 data = 0xfffb;
465 break;
466 }
467
Alan Cox6f441fe2008-05-01 04:34:59 -0700468 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 if (p == NULL)
470 return -ENOMEM;
471
472 writew(readw(p + 0x28) & data, p + 0x28);
473 readw(p + 0x28);
474 iounmap(p);
475 return 0;
476}
477
478#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
479#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
480
481static int pci_siig20x_init(struct pci_dev *dev)
482{
483 u8 data;
484
485 /* Change clock frequency for the first UART. */
486 pci_read_config_byte(dev, 0x6f, &data);
487 pci_write_config_byte(dev, 0x6f, data & 0xef);
488
489 /* If this card has 2 UART, we have to do the same with second UART. */
490 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
491 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
492 pci_read_config_byte(dev, 0x73, &data);
493 pci_write_config_byte(dev, 0x73, data & 0xef);
494 }
495 return 0;
496}
497
Russell King67d74b82005-07-27 11:33:03 +0100498static int pci_siig_init(struct pci_dev *dev)
499{
500 unsigned int type = dev->device & 0xff00;
501
502 if (type == 0x1000)
503 return pci_siig10x_init(dev);
504 else if (type == 0x2000)
505 return pci_siig20x_init(dev);
506
507 moan_device("Unknown SIIG card", dev);
508 return -ENODEV;
509}
510
Andrey Panin3ec9c592006-02-02 20:15:09 +0000511static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000512 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100513 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000514{
515 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
516
517 if (idx > 3) {
518 bar = 4;
519 offset = (idx - 4) * 8;
520 }
521
522 return setup_port(priv, port, bar, offset, 0);
523}
524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525/*
526 * Timedia has an explosion of boards, and to avoid the PCI table from
527 * growing *huge*, we use this function to collapse some 70 entries
528 * in the PCI table into one, for sanity's and compactness's sake.
529 */
Helge Dellere9422e02006-08-29 21:57:29 +0200530static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
532};
533
Helge Dellere9422e02006-08-29 21:57:29 +0200534static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800536 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
537 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
539 0xD079, 0
540};
541
Helge Dellere9422e02006-08-29 21:57:29 +0200542static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800543 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
544 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
546 0xB157, 0
547};
548
Helge Dellere9422e02006-08-29 21:57:29 +0200549static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800550 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
552};
553
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000554static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200556 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557} timedia_data[] = {
558 { 1, timedia_single_port },
559 { 2, timedia_dual_port },
560 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200561 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562};
563
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400564/*
565 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
566 * listing them individually, this driver merely grabs them all with
567 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
568 * and should be left free to be claimed by parport_serial instead.
569 */
570static int pci_timedia_probe(struct pci_dev *dev)
571{
572 /*
573 * Check the third digit of the subdevice ID
574 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
575 */
576 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
577 dev_info(&dev->dev,
578 "ignoring Timedia subdevice %04x for parport_serial\n",
579 dev->subsystem_device);
580 return -ENODEV;
581 }
582
583 return 0;
584}
585
Russell King61a116e2006-07-03 15:22:35 +0100586static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587{
Helge Dellere9422e02006-08-29 21:57:29 +0200588 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 int i, j;
590
Helge Dellere9422e02006-08-29 21:57:29 +0200591 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 ids = timedia_data[i].ids;
593 for (j = 0; ids[j]; j++)
594 if (dev->subsystem_device == ids[j])
595 return timedia_data[i].num;
596 }
597 return 0;
598}
599
600/*
601 * Timedia/SUNIX uses a mixture of BARs and offsets
602 * Ugh, this is ugly as all hell --- TYT
603 */
604static int
Russell King975a1a72009-01-02 13:44:27 +0000605pci_timedia_setup(struct serial_private *priv,
606 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100607 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
609 unsigned int bar = 0, offset = board->first_offset;
610
611 switch (idx) {
612 case 0:
613 bar = 0;
614 break;
615 case 1:
616 offset = board->uart_offset;
617 bar = 0;
618 break;
619 case 2:
620 bar = 1;
621 break;
622 case 3:
623 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000624 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 case 4: /* BAR 2 */
626 case 5: /* BAR 3 */
627 case 6: /* BAR 4 */
628 case 7: /* BAR 5 */
629 bar = idx - 2;
630 }
631
Russell King70db3d92005-07-27 11:34:27 +0100632 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635/*
636 * Some Titan cards are also a little weird
637 */
638static int
Russell King70db3d92005-07-27 11:34:27 +0100639titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000640 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100641 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 unsigned int bar, offset = board->first_offset;
644
645 switch (idx) {
646 case 0:
647 bar = 1;
648 break;
649 case 1:
650 bar = 2;
651 break;
652 default:
653 bar = 4;
654 offset = (idx - 2) * board->uart_offset;
655 }
656
Russell King70db3d92005-07-27 11:34:27 +0100657 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Russell King61a116e2006-07-03 15:22:35 +0100660static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661{
662 msleep(100);
663 return 0;
664}
665
Will Page04bf7e72009-04-06 17:32:15 +0100666static int pci_ni8420_init(struct pci_dev *dev)
667{
668 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100669 unsigned int bar = 0;
670
671 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
672 moan_device("no memory in bar", dev);
673 return 0;
674 }
675
Aaron Sierra398a9db2014-10-30 19:49:45 -0500676 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100677 if (p == NULL)
678 return -ENOMEM;
679
680 /* Enable CPU Interrupt */
681 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
682 p + NI8420_INT_ENABLE_REG);
683
684 iounmap(p);
685 return 0;
686}
687
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100688#define MITE_IOWBSR1_WSIZE 0xa
689#define MITE_IOWBSR1_WIN_OFFSET 0x800
690#define MITE_IOWBSR1_WENAB (1 << 7)
691#define MITE_LCIMR1_IO_IE_0 (1 << 24)
692#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
693#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
694
695static int pci_ni8430_init(struct pci_dev *dev)
696{
697 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500698 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100699 u32 device_window;
700 unsigned int bar = 0;
701
702 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
703 moan_device("no memory in bar", dev);
704 return 0;
705 }
706
Aaron Sierra398a9db2014-10-30 19:49:45 -0500707 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100708 if (p == NULL)
709 return -ENOMEM;
710
Aaron Sierra398a9db2014-10-30 19:49:45 -0500711 /*
712 * Set device window address and size in BAR0, while acknowledging that
713 * the resource structure may contain a translated address that differs
714 * from the address the device responds to.
715 */
716 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
717 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Anton Wuerfel6d7c1572016-01-14 16:08:11 +0100718 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100719 writel(device_window, p + MITE_IOWBSR1);
720
721 /* Set window access to go to RAMSEL IO address space */
722 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
723 p + MITE_IOWCR1);
724
725 /* Enable IO Bus Interrupt 0 */
726 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
727
728 /* Enable CPU Interrupt */
729 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
730
731 iounmap(p);
732 return 0;
733}
734
735/* UART Port Control Register */
736#define NI8430_PORTCON 0x0f
737#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
738
739static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100740pci_ni8430_setup(struct serial_private *priv,
741 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100742 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100743{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500744 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100745 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100746 unsigned int bar, offset = board->first_offset;
747
748 if (idx >= board->num_ports)
749 return 1;
750
751 bar = FL_GET_BASE(board->flags);
752 offset += idx * board->uart_offset;
753
Aaron Sierra398a9db2014-10-30 19:49:45 -0500754 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500755 if (!p)
756 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100757
Joe Perches7c9d4402011-06-23 11:39:20 -0700758 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100759 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
760 p + offset + NI8430_PORTCON);
761
762 iounmap(p);
763
764 return setup_port(priv, port, bar, offset, board->reg_shift);
765}
766
Nicos Gollan7808edc2011-05-05 21:00:37 +0200767static int pci_netmos_9900_setup(struct serial_private *priv,
768 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100769 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200770{
771 unsigned int bar;
772
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400773 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
774 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775 /* netmos apparently orders BARs by datasheet layout, so serial
776 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
777 */
778 bar = 3 * idx;
779
780 return setup_port(priv, port, bar, 0, board->reg_shift);
781 } else {
782 return pci_default_setup(priv, board, port, idx);
783 }
784}
785
786/* the 99xx series comes with a range of device IDs and a variety
787 * of capabilities:
788 *
789 * 9900 has varying capabilities and can cascade to sub-controllers
790 * (cascading should be purely internal)
791 * 9904 is hardwired with 4 serial ports
792 * 9912 and 9922 are hardwired with 2 serial ports
793 */
794static int pci_netmos_9900_numports(struct pci_dev *dev)
795{
796 unsigned int c = dev->class;
797 unsigned int pi;
798 unsigned short sub_serports;
799
Anton Wuerfel149a44c2016-01-14 16:08:17 +0100800 pi = c & 0xff;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200801
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100802 if (pi == 2)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200803 return 1;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100804
805 if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200806 /* two possibilities: 0x30ps encodes number of parallel and
807 * serial ports, or 0x1000 indicates *something*. This is not
808 * immediately obvious, since the 2s1p+4s configuration seems
809 * to offer all functionality on functions 0..2, while still
810 * advertising the same function 3 as the 4s+2s1p config.
811 */
812 sub_serports = dev->subsystem_device & 0xf;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100813 if (sub_serports > 0)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200814 return sub_serports;
Anton Wuerfelc2f5fde2016-01-14 16:08:14 +0100815
816 dev_err(&dev->dev,
817 "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
818 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200819 }
820
821 moan_device("unknown NetMos/Mostech program interface", dev);
822 return 0;
823}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100824
Russell King61a116e2006-07-03 15:22:35 +0100825static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 /* subdevice 0x00PS means <P> parallel, <S> serial */
828 unsigned int num_serial = dev->subsystem_device & 0xf;
829
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800830 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
831 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700832 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200833
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000834 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
835 dev->subsystem_device == 0x0299)
836 return 0;
837
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838 switch (dev->device) { /* FALLTHROUGH on all */
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100839 case PCI_DEVICE_ID_NETMOS_9904:
840 case PCI_DEVICE_ID_NETMOS_9912:
841 case PCI_DEVICE_ID_NETMOS_9922:
842 case PCI_DEVICE_ID_NETMOS_9900:
843 num_serial = pci_netmos_9900_numports(dev);
844 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200845
Anton Wuerfelb3d67932016-01-14 16:08:23 +0100846 default:
847 break;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200848 }
849
Anton Wuerfel829b0002016-01-14 16:08:22 +0100850 if (num_serial == 0) {
851 moan_device("unknown NetMos/Mostech device", dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 return -ENODEV;
Anton Wuerfel829b0002016-01-14 16:08:22 +0100853 }
Nicos Gollan7808edc2011-05-05 21:00:37 +0200854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 return num_serial;
856}
857
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700858/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700859 * These chips are available with optionally one parallel port and up to
860 * two serial ports. Unfortunately they all have the same product id.
861 *
862 * Basic configuration is done over a region of 32 I/O ports. The base
863 * ioport is called INTA or INTC, depending on docs/other drivers.
864 *
865 * The region of the 32 I/O ports is configured in POSIO0R...
866 */
867
868/* registers */
869#define ITE_887x_MISCR 0x9c
870#define ITE_887x_INTCBAR 0x78
871#define ITE_887x_UARTBAR 0x7c
872#define ITE_887x_PS0BAR 0x10
873#define ITE_887x_POSIO0 0x60
874
875/* I/O space size */
876#define ITE_887x_IOSIZE 32
877/* I/O space size (bits 26-24; 8 bytes = 011b) */
878#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
879/* I/O space size (bits 26-24; 32 bytes = 101b) */
880#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
881/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
882#define ITE_887x_POSIO_SPEED (3 << 29)
883/* enable IO_Space bit */
884#define ITE_887x_POSIO_ENABLE (1 << 31)
885
Ralf Baechlef79abb82007-08-30 23:56:31 -0700886static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700887{
888 /* inta_addr are the configuration addresses of the ITE */
889 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
890 0x200, 0x280, 0 };
891 int ret, i, type;
892 struct resource *iobase = NULL;
893 u32 miscr, uartbar, ioport;
894
895 /* search for the base-ioport */
896 i = 0;
897 while (inta_addr[i] && iobase == NULL) {
898 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
899 "ite887x");
900 if (iobase != NULL) {
901 /* write POSIO0R - speed | size | ioport */
902 pci_write_config_dword(dev, ITE_887x_POSIO0,
903 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
904 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
905 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800906 pci_write_config_dword(dev, ITE_887x_INTCBAR,
907 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700908 ret = inb(inta_addr[i]);
909 if (ret != 0xff) {
910 /* ioport connected */
911 break;
912 }
913 release_region(iobase->start, ITE_887x_IOSIZE);
914 iobase = NULL;
915 }
916 i++;
917 }
918
919 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700920 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700921 return -ENODEV;
922 }
923
924 /* start of undocumented type checking (see parport_pc.c) */
925 type = inb(iobase->start + 0x18) & 0x0f;
926
927 switch (type) {
928 case 0x2: /* ITE8871 (1P) */
929 case 0xa: /* ITE8875 (1P) */
930 ret = 0;
931 break;
932 case 0xe: /* ITE8872 (2S1P) */
933 ret = 2;
934 break;
935 case 0x6: /* ITE8873 (1S) */
936 ret = 1;
937 break;
938 case 0x8: /* ITE8874 (2S) */
939 ret = 2;
940 break;
941 default:
942 moan_device("Unknown ITE887x", dev);
943 ret = -ENODEV;
944 }
945
946 /* configure all serial ports */
947 for (i = 0; i < ret; i++) {
948 /* read the I/O port from the device */
949 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
950 &ioport);
951 ioport &= 0x0000FF00; /* the actual base address */
952 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
953 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
954 ITE_887x_POSIO_IOSIZE_8 | ioport);
955
956 /* write the ioport to the UARTBAR */
957 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
958 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
959 uartbar |= (ioport << (16 * i)); /* set the ioport */
960 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
961
962 /* get current config */
963 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
964 /* disable interrupts (UARTx_Routing[3:0]) */
965 miscr &= ~(0xf << (12 - 4 * i));
966 /* activate the UART (UARTx_En) */
967 miscr |= 1 << (23 - i);
968 /* write new config with activated UART */
969 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
970 }
971
972 if (ret <= 0) {
973 /* the device has no UARTs if we get here */
974 release_region(iobase->start, ITE_887x_IOSIZE);
975 }
976
977 return ret;
978}
979
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500980static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700981{
982 u32 ioport;
983 /* the ioport is bit 0-15 in POSIO0R */
984 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
985 ioport &= 0xffff;
986 release_region(ioport, ITE_887x_IOSIZE);
987}
988
Russell King9f2a0362009-01-02 13:44:20 +0000989/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700990 * EndRun Technologies.
991 * Determine the number of ports available on the device.
992 */
993#define PCI_VENDOR_ID_ENDRUN 0x7401
994#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
995
996static int pci_endrun_init(struct pci_dev *dev)
997{
998 u8 __iomem *p;
999 unsigned long deviceID;
1000 unsigned int number_uarts = 0;
1001
1002 /* EndRun device is all 0xexxx */
1003 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1004 (dev->device & 0xf000) != 0xe000)
1005 return 0;
1006
1007 p = pci_iomap(dev, 0, 5);
1008 if (p == NULL)
1009 return -ENOMEM;
1010
1011 deviceID = ioread32(p);
1012 /* EndRun device */
1013 if (deviceID == 0x07000200) {
1014 number_uarts = ioread8(p + 4);
1015 dev_dbg(&dev->dev,
1016 "%d ports detected on EndRun PCI Express device\n",
1017 number_uarts);
1018 }
1019 pci_iounmap(dev, p);
1020 return number_uarts;
1021}
1022
1023/*
Russell King9f2a0362009-01-02 13:44:20 +00001024 * Oxford Semiconductor Inc.
1025 * Check that device is part of the Tornado range of devices, then determine
1026 * the number of ports available on the device.
1027 */
1028static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1029{
1030 u8 __iomem *p;
1031 unsigned long deviceID;
1032 unsigned int number_uarts = 0;
1033
1034 /* OxSemi Tornado devices are all 0xCxxx */
1035 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1036 (dev->device & 0xF000) != 0xC000)
1037 return 0;
1038
1039 p = pci_iomap(dev, 0, 5);
1040 if (p == NULL)
1041 return -ENOMEM;
1042
1043 deviceID = ioread32(p);
1044 /* Tornado device */
1045 if (deviceID == 0x07000200) {
1046 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001047 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001048 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001049 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001050 }
1051 pci_iounmap(dev, p);
1052 return number_uarts;
1053}
1054
Alan Coxeb26dfe2012-07-12 13:00:31 +01001055static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001056 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001057 struct uart_8250_port *port, int idx)
1058{
1059 port->bugs |= UART_BUG_PARITY;
1060 return pci_default_setup(priv, board, port, idx);
1061}
1062
Alan Cox55c7c0f2012-11-29 09:03:00 +10301063/* Quatech devices have their own extra interface features */
1064
1065struct quatech_feature {
1066 u16 devid;
1067 bool amcc;
1068};
1069
1070#define QPCR_TEST_FOR1 0x3F
1071#define QPCR_TEST_GET1 0x00
1072#define QPCR_TEST_FOR2 0x40
1073#define QPCR_TEST_GET2 0x40
1074#define QPCR_TEST_FOR3 0x80
1075#define QPCR_TEST_GET3 0x40
1076#define QPCR_TEST_FOR4 0xC0
1077#define QPCR_TEST_GET4 0x80
1078
1079#define QOPR_CLOCK_X1 0x0000
1080#define QOPR_CLOCK_X2 0x0001
1081#define QOPR_CLOCK_X4 0x0002
1082#define QOPR_CLOCK_X8 0x0003
1083#define QOPR_CLOCK_RATE_MASK 0x0003
1084
1085
1086static struct quatech_feature quatech_cards[] = {
1087 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1088 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1089 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1090 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1091 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1092 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1093 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1094 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1095 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1096 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1097 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1099 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1100 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1101 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1102 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1103 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1104 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1105 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1106 { 0, }
1107};
1108
1109static int pci_quatech_amcc(u16 devid)
1110{
1111 struct quatech_feature *qf = &quatech_cards[0];
1112 while (qf->devid) {
1113 if (qf->devid == devid)
1114 return qf->amcc;
1115 qf++;
1116 }
1117 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1118 return 0;
1119};
1120
1121static int pci_quatech_rqopr(struct uart_8250_port *port)
1122{
1123 unsigned long base = port->port.iobase;
1124 u8 LCR, val;
1125
1126 LCR = inb(base + UART_LCR);
1127 outb(0xBF, base + UART_LCR);
1128 val = inb(base + UART_SCR);
1129 outb(LCR, base + UART_LCR);
1130 return val;
1131}
1132
1133static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1134{
1135 unsigned long base = port->port.iobase;
Jiri Slaby17b27202016-06-23 13:34:22 +02001136 u8 LCR;
Alan Cox55c7c0f2012-11-29 09:03:00 +10301137
1138 LCR = inb(base + UART_LCR);
1139 outb(0xBF, base + UART_LCR);
Jiri Slaby17b27202016-06-23 13:34:22 +02001140 inb(base + UART_SCR);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301141 outb(qopr, base + UART_SCR);
1142 outb(LCR, base + UART_LCR);
1143}
1144
1145static int pci_quatech_rqmcr(struct uart_8250_port *port)
1146{
1147 unsigned long base = port->port.iobase;
1148 u8 LCR, val, qmcr;
1149
1150 LCR = inb(base + UART_LCR);
1151 outb(0xBF, base + UART_LCR);
1152 val = inb(base + UART_SCR);
1153 outb(val | 0x10, base + UART_SCR);
1154 qmcr = inb(base + UART_MCR);
1155 outb(val, base + UART_SCR);
1156 outb(LCR, base + UART_LCR);
1157
1158 return qmcr;
1159}
1160
1161static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1162{
1163 unsigned long base = port->port.iobase;
1164 u8 LCR, val;
1165
1166 LCR = inb(base + UART_LCR);
1167 outb(0xBF, base + UART_LCR);
1168 val = inb(base + UART_SCR);
1169 outb(val | 0x10, base + UART_SCR);
1170 outb(qmcr, base + UART_MCR);
1171 outb(val, base + UART_SCR);
1172 outb(LCR, base + UART_LCR);
1173}
1174
1175static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1176{
1177 unsigned long base = port->port.iobase;
1178 u8 LCR, val;
1179
1180 LCR = inb(base + UART_LCR);
1181 outb(0xBF, base + UART_LCR);
1182 val = inb(base + UART_SCR);
1183 if (val & 0x20) {
1184 outb(0x80, UART_LCR);
1185 if (!(inb(UART_SCR) & 0x20)) {
1186 outb(LCR, base + UART_LCR);
1187 return 1;
1188 }
1189 }
1190 return 0;
1191}
1192
1193static int pci_quatech_test(struct uart_8250_port *port)
1194{
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001195 u8 reg, qopr;
1196
1197 qopr = pci_quatech_rqopr(port);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301198 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1199 reg = pci_quatech_rqopr(port) & 0xC0;
1200 if (reg != QPCR_TEST_GET1)
1201 return -EINVAL;
1202 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET2)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET3)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET4)
1213 return -EINVAL;
1214
1215 pci_quatech_wqopr(port, qopr);
1216 return 0;
1217}
1218
1219static int pci_quatech_clock(struct uart_8250_port *port)
1220{
1221 u8 qopr, reg, set;
1222 unsigned long clock;
1223
1224 if (pci_quatech_test(port) < 0)
1225 return 1843200;
1226
1227 qopr = pci_quatech_rqopr(port);
1228
1229 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1230 reg = pci_quatech_rqopr(port);
1231 if (reg & QOPR_CLOCK_X8) {
1232 clock = 1843200;
1233 goto out;
1234 }
1235 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1236 reg = pci_quatech_rqopr(port);
1237 if (!(reg & QOPR_CLOCK_X8)) {
1238 clock = 1843200;
1239 goto out;
1240 }
1241 reg &= QOPR_CLOCK_X8;
1242 if (reg == QOPR_CLOCK_X2) {
1243 clock = 3685400;
1244 set = QOPR_CLOCK_X2;
1245 } else if (reg == QOPR_CLOCK_X4) {
1246 clock = 7372800;
1247 set = QOPR_CLOCK_X4;
1248 } else if (reg == QOPR_CLOCK_X8) {
1249 clock = 14745600;
1250 set = QOPR_CLOCK_X8;
1251 } else {
1252 clock = 1843200;
1253 set = QOPR_CLOCK_X1;
1254 }
1255 qopr &= ~QOPR_CLOCK_RATE_MASK;
1256 qopr |= set;
1257
1258out:
1259 pci_quatech_wqopr(port, qopr);
1260 return clock;
1261}
1262
1263static int pci_quatech_rs422(struct uart_8250_port *port)
1264{
1265 u8 qmcr;
1266 int rs422 = 0;
1267
1268 if (!pci_quatech_has_qmcr(port))
1269 return 0;
1270 qmcr = pci_quatech_rqmcr(port);
1271 pci_quatech_wqmcr(port, 0xFF);
1272 if (pci_quatech_rqmcr(port))
1273 rs422 = 1;
1274 pci_quatech_wqmcr(port, qmcr);
1275 return rs422;
1276}
1277
1278static int pci_quatech_init(struct pci_dev *dev)
1279{
1280 if (pci_quatech_amcc(dev->device)) {
1281 unsigned long base = pci_resource_start(dev, 0);
1282 if (base) {
1283 u32 tmp;
Anton Wuerfel1a33e342016-01-14 16:08:10 +01001284
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301285 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301286 tmp = inl(base + 0x3c);
1287 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 }
1290 }
1291 return 0;
1292}
1293
1294static int pci_quatech_setup(struct serial_private *priv,
1295 const struct pciserial_board *board,
1296 struct uart_8250_port *port, int idx)
1297{
1298 /* Needed by pci_quatech calls below */
1299 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1300 /* Set up the clocking */
1301 port->port.uartclk = pci_quatech_clock(port);
1302 /* For now just warn about RS422 */
1303 if (pci_quatech_rs422(port))
1304 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1305 return pci_default_setup(priv, board, port, idx);
1306}
1307
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001308static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301309{
1310}
1311
Alan Coxeb26dfe2012-07-12 13:00:31 +01001312static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001313 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001314 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
1316 unsigned int bar, offset = board->first_offset, maxnr;
1317
1318 bar = FL_GET_BASE(board->flags);
1319 if (board->flags & FL_BASE_BARS)
1320 bar += idx;
1321 else
1322 offset += idx * board->uart_offset;
1323
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001324 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1325 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1328 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001329
Russell King70db3d92005-07-27 11:34:27 +01001330 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Angelo Butti5c31ef92016-11-07 16:39:03 +01001333static int pci_pericom_setup(struct serial_private *priv,
1334 const struct pciserial_board *board,
1335 struct uart_8250_port *port, int idx)
1336{
1337 unsigned int bar, offset = board->first_offset, maxnr;
1338
1339 bar = FL_GET_BASE(board->flags);
1340 if (board->flags & FL_BASE_BARS)
1341 bar += idx;
1342 else
1343 offset += idx * board->uart_offset;
1344
1345 if (idx==3)
1346 offset = 0x38;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 return setup_port(priv, port, bar, offset, board->reg_shift);
1355}
1356
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001357static int
1358ce4100_serial_setup(struct serial_private *priv,
1359 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001360 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001361{
1362 int ret;
1363
Maxime Bizon08ec2122012-10-19 10:45:07 +02001364 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001365 port->port.iotype = UPIO_MEM32;
1366 port->port.type = PORT_XSCALE;
1367 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1368 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001369
1370 return ret;
1371}
1372
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001373static int
1374pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001375 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001376 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001377{
1378 return setup_port(priv, port, 2, idx * 8, 0);
1379}
1380
Stephen Hurdebebd492013-01-17 14:14:53 -08001381static int
1382pci_brcm_trumanage_setup(struct serial_private *priv,
1383 const struct pciserial_board *board,
1384 struct uart_8250_port *port, int idx)
1385{
1386 int ret = pci_default_setup(priv, board, port, idx);
1387
1388 port->port.type = PORT_BRCM_TRUMANAGE;
1389 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1390 return ret;
1391}
1392
Peter Hungfecf27a2015-07-28 11:59:24 +08001393/* RTS will control by MCR if this bit is 0 */
1394#define FINTEK_RTS_CONTROL_BY_HW BIT(4)
1395/* only worked with FINTEK_RTS_CONTROL_BY_HW on */
1396#define FINTEK_RTS_INVERT BIT(5)
1397
1398/* We should do proper H/W transceiver setting before change to RS485 mode */
1399static int pci_fintek_rs485_config(struct uart_port *port,
1400 struct serial_rs485 *rs485)
1401{
Geliang Tang30c6c352015-12-27 22:29:42 +08001402 struct pci_dev *pci_dev = to_pci_dev(port->dev);
Peter Hungfecf27a2015-07-28 11:59:24 +08001403 u8 setting;
1404 u8 *index = (u8 *) port->private_data;
Peter Hungfecf27a2015-07-28 11:59:24 +08001405
1406 pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
1407
Peter Hungd3159452015-08-05 14:44:53 +08001408 if (!rs485)
1409 rs485 = &port->rs485;
1410 else if (rs485->flags & SER_RS485_ENABLED)
Peter Hungfecf27a2015-07-28 11:59:24 +08001411 memset(rs485->padding, 0, sizeof(rs485->padding));
1412 else
1413 memset(rs485, 0, sizeof(*rs485));
1414
1415 /* F81504/508/512 not support RTS delay before or after send */
1416 rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
1417
1418 if (rs485->flags & SER_RS485_ENABLED) {
1419 /* Enable RTS H/W control mode */
1420 setting |= FINTEK_RTS_CONTROL_BY_HW;
1421
1422 if (rs485->flags & SER_RS485_RTS_ON_SEND) {
1423 /* RTS driving high on TX */
1424 setting &= ~FINTEK_RTS_INVERT;
1425 } else {
1426 /* RTS driving low on TX */
1427 setting |= FINTEK_RTS_INVERT;
1428 }
1429
1430 rs485->delay_rts_after_send = 0;
1431 rs485->delay_rts_before_send = 0;
1432 } else {
1433 /* Disable RTS H/W control mode */
1434 setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
1435 }
1436
1437 pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
Peter Hungd3159452015-08-05 14:44:53 +08001438
1439 if (rs485 != &port->rs485)
1440 port->rs485 = *rs485;
1441
Peter Hungfecf27a2015-07-28 11:59:24 +08001442 return 0;
1443}
1444
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001445static int pci_fintek_setup(struct serial_private *priv,
1446 const struct pciserial_board *board,
1447 struct uart_8250_port *port, int idx)
1448{
1449 struct pci_dev *pdev = priv->dev;
Peter Hungfecf27a2015-07-28 11:59:24 +08001450 u8 *data;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001451 u8 config_base;
Peter Hung6a8bc232015-04-01 14:00:21 +08001452 u16 iobase;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001453
Peter Hung6a8bc232015-04-01 14:00:21 +08001454 config_base = 0x40 + 0x08 * idx;
1455
1456 /* Get the io address from configuration space */
1457 pci_read_config_word(pdev, config_base + 4, &iobase);
1458
1459 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
1460
1461 port->port.iotype = UPIO_PORT;
1462 port->port.iobase = iobase;
Peter Hungfecf27a2015-07-28 11:59:24 +08001463 port->port.rs485_config = pci_fintek_rs485_config;
1464
1465 data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
1466 if (!data)
1467 return -ENOMEM;
1468
1469 /* preserve index in PCI configuration space */
1470 *data = idx;
1471 port->port.private_data = data;
Peter Hung6a8bc232015-04-01 14:00:21 +08001472
1473 return 0;
1474}
1475
1476static int pci_fintek_init(struct pci_dev *dev)
1477{
1478 unsigned long iobase;
1479 u32 max_port, i;
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001480 resource_size_t bar_data[3];
Peter Hung6a8bc232015-04-01 14:00:21 +08001481 u8 config_base;
Peter Hungd3159452015-08-05 14:44:53 +08001482 struct serial_private *priv = pci_get_drvdata(dev);
1483 struct uart_8250_port *port;
Peter Hung6a8bc232015-04-01 14:00:21 +08001484
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001485 if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
1486 !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
1487 !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
1488 return -ENODEV;
1489
Peter Hung6a8bc232015-04-01 14:00:21 +08001490 switch (dev->device) {
1491 case 0x1104: /* 4 ports */
1492 case 0x1108: /* 8 ports */
1493 max_port = dev->device & 0xff;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001494 break;
Peter Hung6a8bc232015-04-01 14:00:21 +08001495 case 0x1112: /* 12 ports */
1496 max_port = 12;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001497 break;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001498 default:
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001499 return -EINVAL;
1500 }
1501
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001502 /* Get the io address dispatch from the BIOS */
Ji-Ze Hong (Peter Hong)6def0472016-12-23 09:41:20 +08001503 bar_data[0] = pci_resource_start(dev, 5);
1504 bar_data[1] = pci_resource_start(dev, 4);
1505 bar_data[2] = pci_resource_start(dev, 3);
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001506
Peter Hung6a8bc232015-04-01 14:00:21 +08001507 for (i = 0; i < max_port; ++i) {
1508 /* UART0 configuration offset start from 0x40 */
1509 config_base = 0x40 + 0x08 * i;
Peter Hungcb8ee9f2014-11-19 13:22:27 +08001510
Peter Hung6a8bc232015-04-01 14:00:21 +08001511 /* Calculate Real IO Port */
1512 iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001513
Peter Hung6a8bc232015-04-01 14:00:21 +08001514 /* Enable UART I/O port */
1515 pci_write_config_byte(dev, config_base + 0x00, 0x01);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001516
Peter Hung6a8bc232015-04-01 14:00:21 +08001517 /* Select 128-byte FIFO and 8x FIFO threshold */
1518 pci_write_config_byte(dev, config_base + 0x01, 0x33);
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001519
Peter Hung6a8bc232015-04-01 14:00:21 +08001520 /* LSB UART */
1521 pci_write_config_byte(dev, config_base + 0x04,
1522 (u8)(iobase & 0xff));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001523
Peter Hung6a8bc232015-04-01 14:00:21 +08001524 /* MSB UART */
1525 pci_write_config_byte(dev, config_base + 0x05,
1526 (u8)((iobase & 0xff00) >> 8));
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001527
Peter Hung6a8bc232015-04-01 14:00:21 +08001528 pci_write_config_byte(dev, config_base + 0x06, dev->irq);
Peter Hungfecf27a2015-07-28 11:59:24 +08001529
Peter Hungd3159452015-08-05 14:44:53 +08001530 if (priv) {
1531 /* re-apply RS232/485 mode when
1532 * pciserial_resume_ports()
1533 */
1534 port = serial8250_get_port(priv->line[i]);
1535 pci_fintek_rs485_config(&port->port, NULL);
1536 } else {
1537 /* First init without port data
1538 * force init to RS232 Mode
1539 */
1540 pci_write_config_byte(dev, config_base + 0x07, 0x01);
1541 }
Peter Hung6a8bc232015-04-01 14:00:21 +08001542 }
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001543
Peter Hung6a8bc232015-04-01 14:00:21 +08001544 return max_port;
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001545}
1546
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001547static int skip_tx_en_setup(struct serial_private *priv,
1548 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001549 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001550{
Alan Cox2655a2c2012-07-12 12:59:50 +01001551 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001552 dev_dbg(&priv->dev->dev,
1553 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1554 priv->dev->vendor, priv->dev->device,
1555 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001556
1557 return pci_default_setup(priv, board, port, idx);
1558}
1559
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001560static void kt_handle_break(struct uart_port *p)
1561{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001562 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001563 /*
1564 * On receipt of a BI, serial device in Intel ME (Intel
1565 * management engine) needs to have its fifos cleared for sane
1566 * SOL (Serial Over Lan) output.
1567 */
1568 serial8250_clear_and_reinit_fifos(up);
1569}
1570
1571static unsigned int kt_serial_in(struct uart_port *p, int offset)
1572{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001573 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001574 unsigned int val;
1575
1576 /*
1577 * When the Intel ME (management engine) gets reset its serial
1578 * port registers could return 0 momentarily. Functions like
1579 * serial8250_console_write, read and save the IER, perform
1580 * some operation and then restore it. In order to avoid
1581 * setting IER register inadvertently to 0, if the value read
1582 * is 0, double check with ier value in uart_8250_port and use
1583 * that instead. up->ier should be the same value as what is
1584 * currently configured.
1585 */
1586 val = inb(p->iobase + offset);
1587 if (offset == UART_IER) {
1588 if (val == 0)
1589 val = up->ier;
1590 }
1591 return val;
1592}
1593
Dan Williamsbc02d152012-04-06 11:49:50 -07001594static int kt_serial_setup(struct serial_private *priv,
1595 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001596 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001597{
Alan Cox2655a2c2012-07-12 12:59:50 +01001598 port->port.flags |= UPF_BUG_THRE;
1599 port->port.serial_in = kt_serial_in;
1600 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001601 return skip_tx_en_setup(priv, board, port, idx);
1602}
1603
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001604static int pci_eg20t_init(struct pci_dev *dev)
1605{
1606#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1607 return -ENODEV;
1608#else
1609 return 0;
1610#endif
1611}
1612
Jan Kiszkab6fce732016-09-19 06:56:59 +02001613#define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
1614#define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
1615#define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
1616#define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
1617#define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
1618#define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
1619#define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
1620#define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
1621#define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
1622#define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
1623#define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
1624#define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
Matt Schulte14faa8c2012-11-21 10:35:15 -06001625#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1626#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1627#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1628#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1629
1630static int
1631pci_fastcom335_setup(struct serial_private *priv,
1632 const struct pciserial_board *board,
1633 struct uart_8250_port *port, int idx)
1634{
1635 u8 __iomem *p;
1636
1637 p = pci_ioremap_bar(priv->dev, 0);
1638 if (p == NULL)
1639 return -ENOMEM;
1640
1641 port->port.flags |= UPF_EXAR_EFR;
1642
1643 /*
1644 * Setup Multipurpose Input/Output pins.
1645 */
1646 if (idx == 0) {
1647 switch (priv->dev->device) {
1648 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1649 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001650 writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
1651 writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1652 writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001653 break;
1654 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1655 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
Jan Kiszkab6fce732016-09-19 06:56:59 +02001656 writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1657 writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
1658 writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001659 break;
1660 }
Jan Kiszkab6fce732016-09-19 06:56:59 +02001661 writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1662 writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1663 writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
Matt Schulte14faa8c2012-11-21 10:35:15 -06001664 }
1665 writeb(0x00, p + UART_EXAR_8XMODE);
1666 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1667 writeb(32, p + UART_EXAR_TXTRG);
1668 writeb(32, p + UART_EXAR_RXTRG);
1669 iounmap(p);
1670
1671 return pci_default_setup(priv, board, port, idx);
1672}
1673
Matt Schultedc96efb2012-11-19 09:12:04 -06001674static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001675pci_wch_ch353_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001676 const struct pciserial_board *board,
1677 struct uart_8250_port *port, int idx)
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001678{
1679 port->port.flags |= UPF_FIXED_TYPE;
1680 port->port.type = PORT_16550A;
Søren Holm06315342011-09-02 22:55:37 +02001681 return pci_default_setup(priv, board, port, idx);
1682}
1683
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001684static int
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001685pci_wch_ch355_setup(struct serial_private *priv,
1686 const struct pciserial_board *board,
1687 struct uart_8250_port *port, int idx)
1688{
1689 port->port.flags |= UPF_FIXED_TYPE;
1690 port->port.type = PORT_16550A;
1691 return pci_default_setup(priv, board, port, idx);
1692}
1693
1694static int
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001695pci_wch_ch38x_setup(struct serial_private *priv,
Anton Wuerfel6d7c1572016-01-14 16:08:11 +01001696 const struct pciserial_board *board,
1697 struct uart_8250_port *port, int idx)
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001698{
1699 port->port.flags |= UPF_FIXED_TYPE;
1700 port->port.type = PORT_16850;
1701 return pci_default_setup(priv, board, port, idx);
1702}
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1705#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1706#define PCI_DEVICE_ID_OCTPRO 0x0001
1707#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1708#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1709#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1710#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001711#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1712#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001713#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001714#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001715#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001716#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1717#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001718#define PCI_DEVICE_ID_TITAN_200I 0x8028
1719#define PCI_DEVICE_ID_TITAN_400I 0x8048
1720#define PCI_DEVICE_ID_TITAN_800I 0x8088
1721#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1722#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1723#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1724#define PCI_DEVICE_ID_TITAN_100E 0xA010
1725#define PCI_DEVICE_ID_TITAN_200E 0xA012
1726#define PCI_DEVICE_ID_TITAN_400E 0xA013
1727#define PCI_DEVICE_ID_TITAN_800E 0xA014
1728#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1729#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001730#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001731#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1732#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1733#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1734#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001735#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001736#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001737#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001738#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001739#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001740#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001741#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1742#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001743#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001744#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03001745#define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
Alan Cox66835492012-08-16 12:01:33 +01001746#define PCI_VENDOR_ID_AGESTAR 0x5372
1747#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001748#define PCI_VENDOR_ID_ASIX 0x9710
Stephen Hurdebebd492013-01-17 14:14:53 -08001749#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001750#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Matt Schulte14faa8c2012-11-21 10:35:15 -06001751
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001752#define PCI_VENDOR_ID_SUNIX 0x1fd4
1753#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1754
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001755#define PCIE_VENDOR_ID_WCH 0x1c00
1756#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03001757#define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08001758#define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Adam Lee89c043a2015-08-03 13:28:13 +08001760#define PCI_VENDOR_ID_PERICOM 0x12D8
1761#define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
1762#define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
1763#define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
1764#define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
1765
Jimi Damonc8d19242016-07-20 17:00:40 -07001766#define PCI_VENDOR_ID_ACCESIO 0x494f
1767#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
1768#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
1769#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
1770#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
1771#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
1772#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
1773#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
1774#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
1775#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
1776#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
1777#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
1778#define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
1779#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
1780#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
1781#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
1782#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
1783#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
1784#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
1785#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
1786#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
1787#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
1788#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
1789#define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
1790#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
1791#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
1792#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
1793#define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
1794#define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
1795#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
1796#define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
1797#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
1798#define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
1799#define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
1800
1801
1802
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001803/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1804#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001805#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807/*
1808 * Master list of serial port init/setup/exit quirks.
1809 * This does not describe the general nature of the port.
1810 * (ie, baud base, number and location of ports, etc)
1811 *
1812 * This list is ordered alphabetically by vendor then device.
1813 * Specific entries must come before more generic entries.
1814 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001815static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001817 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1818 */
1819 {
Ian Abbott086231f2013-07-16 16:14:39 +01001820 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001821 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001822 .subvendor = PCI_ANY_ID,
1823 .subdevice = PCI_ANY_ID,
1824 .setup = addidata_apci7800_setup,
1825 },
1826 /*
Russell King61a116e2006-07-03 15:22:35 +01001827 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 * It is not clear whether this applies to all products.
1829 */
1830 {
1831 .vendor = PCI_VENDOR_ID_AFAVLAB,
1832 .device = PCI_ANY_ID,
1833 .subvendor = PCI_ANY_ID,
1834 .subdevice = PCI_ANY_ID,
1835 .setup = afavlab_setup,
1836 },
1837 /*
1838 * HP Diva
1839 */
1840 {
1841 .vendor = PCI_VENDOR_ID_HP,
1842 .device = PCI_DEVICE_ID_HP_DIVA,
1843 .subvendor = PCI_ANY_ID,
1844 .subdevice = PCI_ANY_ID,
1845 .init = pci_hp_diva_init,
1846 .setup = pci_hp_diva_setup,
1847 },
1848 /*
1849 * Intel
1850 */
1851 {
1852 .vendor = PCI_VENDOR_ID_INTEL,
1853 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1854 .subvendor = 0xe4bf,
1855 .subdevice = PCI_ANY_ID,
1856 .init = pci_inteli960ni_init,
1857 .setup = pci_default_setup,
1858 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001859 {
1860 .vendor = PCI_VENDOR_ID_INTEL,
1861 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1862 .subvendor = PCI_ANY_ID,
1863 .subdevice = PCI_ANY_ID,
1864 .setup = skip_tx_en_setup,
1865 },
1866 {
1867 .vendor = PCI_VENDOR_ID_INTEL,
1868 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1869 .subvendor = PCI_ANY_ID,
1870 .subdevice = PCI_ANY_ID,
1871 .setup = skip_tx_en_setup,
1872 },
1873 {
1874 .vendor = PCI_VENDOR_ID_INTEL,
1875 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1876 .subvendor = PCI_ANY_ID,
1877 .subdevice = PCI_ANY_ID,
1878 .setup = skip_tx_en_setup,
1879 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001880 {
1881 .vendor = PCI_VENDOR_ID_INTEL,
1882 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1883 .subvendor = PCI_ANY_ID,
1884 .subdevice = PCI_ANY_ID,
1885 .setup = ce4100_serial_setup,
1886 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001887 {
1888 .vendor = PCI_VENDOR_ID_INTEL,
1889 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1890 .subvendor = PCI_ANY_ID,
1891 .subdevice = PCI_ANY_ID,
1892 .setup = kt_serial_setup,
1893 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001895 * ITE
1896 */
1897 {
1898 .vendor = PCI_VENDOR_ID_ITE,
1899 .device = PCI_DEVICE_ID_ITE_8872,
1900 .subvendor = PCI_ANY_ID,
1901 .subdevice = PCI_ANY_ID,
1902 .init = pci_ite887x_init,
1903 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001904 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001905 },
1906 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001907 * National Instruments
1908 */
1909 {
1910 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001911 .device = PCI_DEVICE_ID_NI_PCI23216,
1912 .subvendor = PCI_ANY_ID,
1913 .subdevice = PCI_ANY_ID,
1914 .init = pci_ni8420_init,
1915 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001916 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001917 },
1918 {
1919 .vendor = PCI_VENDOR_ID_NI,
1920 .device = PCI_DEVICE_ID_NI_PCI2328,
1921 .subvendor = PCI_ANY_ID,
1922 .subdevice = PCI_ANY_ID,
1923 .init = pci_ni8420_init,
1924 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001925 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001926 },
1927 {
1928 .vendor = PCI_VENDOR_ID_NI,
1929 .device = PCI_DEVICE_ID_NI_PCI2324,
1930 .subvendor = PCI_ANY_ID,
1931 .subdevice = PCI_ANY_ID,
1932 .init = pci_ni8420_init,
1933 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001934 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001935 },
1936 {
1937 .vendor = PCI_VENDOR_ID_NI,
1938 .device = PCI_DEVICE_ID_NI_PCI2322,
1939 .subvendor = PCI_ANY_ID,
1940 .subdevice = PCI_ANY_ID,
1941 .init = pci_ni8420_init,
1942 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001943 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001944 },
1945 {
1946 .vendor = PCI_VENDOR_ID_NI,
1947 .device = PCI_DEVICE_ID_NI_PCI2324I,
1948 .subvendor = PCI_ANY_ID,
1949 .subdevice = PCI_ANY_ID,
1950 .init = pci_ni8420_init,
1951 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001952 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001953 },
1954 {
1955 .vendor = PCI_VENDOR_ID_NI,
1956 .device = PCI_DEVICE_ID_NI_PCI2322I,
1957 .subvendor = PCI_ANY_ID,
1958 .subdevice = PCI_ANY_ID,
1959 .init = pci_ni8420_init,
1960 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001961 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001962 },
1963 {
1964 .vendor = PCI_VENDOR_ID_NI,
1965 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
1966 .subvendor = PCI_ANY_ID,
1967 .subdevice = PCI_ANY_ID,
1968 .init = pci_ni8420_init,
1969 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001970 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001971 },
1972 {
1973 .vendor = PCI_VENDOR_ID_NI,
1974 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
1975 .subvendor = PCI_ANY_ID,
1976 .subdevice = PCI_ANY_ID,
1977 .init = pci_ni8420_init,
1978 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001979 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001980 },
1981 {
1982 .vendor = PCI_VENDOR_ID_NI,
1983 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
1984 .subvendor = PCI_ANY_ID,
1985 .subdevice = PCI_ANY_ID,
1986 .init = pci_ni8420_init,
1987 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001988 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001989 },
1990 {
1991 .vendor = PCI_VENDOR_ID_NI,
1992 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
1993 .subvendor = PCI_ANY_ID,
1994 .subdevice = PCI_ANY_ID,
1995 .init = pci_ni8420_init,
1996 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001997 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01001998 },
1999 {
2000 .vendor = PCI_VENDOR_ID_NI,
2001 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2002 .subvendor = PCI_ANY_ID,
2003 .subdevice = PCI_ANY_ID,
2004 .init = pci_ni8420_init,
2005 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002006 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002007 },
2008 {
2009 .vendor = PCI_VENDOR_ID_NI,
2010 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2011 .subvendor = PCI_ANY_ID,
2012 .subdevice = PCI_ANY_ID,
2013 .init = pci_ni8420_init,
2014 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002015 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002016 },
2017 {
2018 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002019 .device = PCI_ANY_ID,
2020 .subvendor = PCI_ANY_ID,
2021 .subdevice = PCI_ANY_ID,
2022 .init = pci_ni8430_init,
2023 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002024 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002025 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302026 /* Quatech */
2027 {
2028 .vendor = PCI_VENDOR_ID_QUATECH,
2029 .device = PCI_ANY_ID,
2030 .subvendor = PCI_ANY_ID,
2031 .subdevice = PCI_ANY_ID,
2032 .init = pci_quatech_init,
2033 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002034 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302035 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002036 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 * Panacom
2038 */
2039 {
2040 .vendor = PCI_VENDOR_ID_PANACOM,
2041 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2042 .subvendor = PCI_ANY_ID,
2043 .subdevice = PCI_ANY_ID,
2044 .init = pci_plx9050_init,
2045 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002046 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002047 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 {
2049 .vendor = PCI_VENDOR_ID_PANACOM,
2050 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2051 .subvendor = PCI_ANY_ID,
2052 .subdevice = PCI_ANY_ID,
2053 .init = pci_plx9050_init,
2054 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002055 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 },
2057 /*
Angelo Butti5c31ef92016-11-07 16:39:03 +01002058 * Pericom (Only 7954 - It have a offset jump for port 4)
2059 */
2060 {
2061 .vendor = PCI_VENDOR_ID_PERICOM,
2062 .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
2063 .subvendor = PCI_ANY_ID,
2064 .subdevice = PCI_ANY_ID,
2065 .setup = pci_pericom_setup,
2066 },
2067 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 * PLX
2069 */
2070 {
2071 .vendor = PCI_VENDOR_ID_PLX,
2072 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002073 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2074 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2075 .init = pci_plx9050_init,
2076 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002077 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002078 },
2079 {
2080 .vendor = PCI_VENDOR_ID_PLX,
2081 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2083 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2084 .init = pci_plx9050_init,
2085 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002086 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 },
2088 {
2089 .vendor = PCI_VENDOR_ID_PLX,
2090 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2091 .subvendor = PCI_VENDOR_ID_PLX,
2092 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2093 .init = pci_plx9050_init,
2094 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002095 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 },
2097 /*
2098 * SBS Technologies, Inc., PMC-OCTALPRO 232
2099 */
2100 {
2101 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2102 .device = PCI_DEVICE_ID_OCTPRO,
2103 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2104 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2105 .init = sbs_init,
2106 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002107 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 },
2109 /*
2110 * SBS Technologies, Inc., PMC-OCTALPRO 422
2111 */
2112 {
2113 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2114 .device = PCI_DEVICE_ID_OCTPRO,
2115 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2116 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2117 .init = sbs_init,
2118 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002119 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 },
2121 /*
2122 * SBS Technologies, Inc., P-Octal 232
2123 */
2124 {
2125 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2126 .device = PCI_DEVICE_ID_OCTPRO,
2127 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2128 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2129 .init = sbs_init,
2130 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002131 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 },
2133 /*
2134 * SBS Technologies, Inc., P-Octal 422
2135 */
2136 {
2137 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2138 .device = PCI_DEVICE_ID_OCTPRO,
2139 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2140 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2141 .init = sbs_init,
2142 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002143 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 /*
Russell King61a116e2006-07-03 15:22:35 +01002146 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 */
2148 {
2149 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002150 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 .subvendor = PCI_ANY_ID,
2152 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002153 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002154 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 },
2156 /*
2157 * Titan cards
2158 */
2159 {
2160 .vendor = PCI_VENDOR_ID_TITAN,
2161 .device = PCI_DEVICE_ID_TITAN_400L,
2162 .subvendor = PCI_ANY_ID,
2163 .subdevice = PCI_ANY_ID,
2164 .setup = titan_400l_800l_setup,
2165 },
2166 {
2167 .vendor = PCI_VENDOR_ID_TITAN,
2168 .device = PCI_DEVICE_ID_TITAN_800L,
2169 .subvendor = PCI_ANY_ID,
2170 .subdevice = PCI_ANY_ID,
2171 .setup = titan_400l_800l_setup,
2172 },
2173 /*
2174 * Timedia cards
2175 */
2176 {
2177 .vendor = PCI_VENDOR_ID_TIMEDIA,
2178 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2179 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2180 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002181 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 .init = pci_timedia_init,
2183 .setup = pci_timedia_setup,
2184 },
2185 {
2186 .vendor = PCI_VENDOR_ID_TIMEDIA,
2187 .device = PCI_ANY_ID,
2188 .subvendor = PCI_ANY_ID,
2189 .subdevice = PCI_ANY_ID,
2190 .setup = pci_timedia_setup,
2191 },
2192 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002193 * SUNIX (Timedia) cards
2194 * Do not "probe" for these cards as there is at least one combination
2195 * card that should be handled by parport_pc that doesn't match the
2196 * rule in pci_timedia_probe.
2197 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2198 * There are some boards with part number SER5037AL that report
2199 * subdevice ID 0x0002.
2200 */
2201 {
2202 .vendor = PCI_VENDOR_ID_SUNIX,
2203 .device = PCI_DEVICE_ID_SUNIX_1999,
2204 .subvendor = PCI_VENDOR_ID_SUNIX,
2205 .subdevice = PCI_ANY_ID,
2206 .init = pci_timedia_init,
2207 .setup = pci_timedia_setup,
2208 },
2209 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 * Xircom cards
2211 */
2212 {
2213 .vendor = PCI_VENDOR_ID_XIRCOM,
2214 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2215 .subvendor = PCI_ANY_ID,
2216 .subdevice = PCI_ANY_ID,
2217 .init = pci_xircom_init,
2218 .setup = pci_default_setup,
2219 },
2220 /*
Russell King61a116e2006-07-03 15:22:35 +01002221 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 */
2223 {
2224 .vendor = PCI_VENDOR_ID_NETMOS,
2225 .device = PCI_ANY_ID,
2226 .subvendor = PCI_ANY_ID,
2227 .subdevice = PCI_ANY_ID,
2228 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002229 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 },
2231 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002232 * EndRun Technologies
2233 */
2234 {
2235 .vendor = PCI_VENDOR_ID_ENDRUN,
2236 .device = PCI_ANY_ID,
2237 .subvendor = PCI_ANY_ID,
2238 .subdevice = PCI_ANY_ID,
2239 .init = pci_endrun_init,
2240 .setup = pci_default_setup,
2241 },
2242 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002243 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002244 */
2245 {
2246 .vendor = PCI_VENDOR_ID_OXSEMI,
2247 .device = PCI_ANY_ID,
2248 .subvendor = PCI_ANY_ID,
2249 .subdevice = PCI_ANY_ID,
2250 .init = pci_oxsemi_tornado_init,
2251 .setup = pci_default_setup,
2252 },
2253 {
2254 .vendor = PCI_VENDOR_ID_MAINPINE,
2255 .device = PCI_ANY_ID,
2256 .subvendor = PCI_ANY_ID,
2257 .subdevice = PCI_ANY_ID,
2258 .init = pci_oxsemi_tornado_init,
2259 .setup = pci_default_setup,
2260 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002261 {
2262 .vendor = PCI_VENDOR_ID_DIGI,
2263 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2264 .subvendor = PCI_SUBVENDOR_ID_IBM,
2265 .subdevice = PCI_ANY_ID,
2266 .init = pci_oxsemi_tornado_init,
2267 .setup = pci_default_setup,
2268 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002269 {
2270 .vendor = PCI_VENDOR_ID_INTEL,
2271 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002272 .subvendor = PCI_ANY_ID,
2273 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002274 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002275 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002276 },
2277 {
2278 .vendor = PCI_VENDOR_ID_INTEL,
2279 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002280 .subvendor = PCI_ANY_ID,
2281 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002282 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002283 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002284 },
2285 {
2286 .vendor = PCI_VENDOR_ID_INTEL,
2287 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002288 .subvendor = PCI_ANY_ID,
2289 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002290 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002291 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002292 },
2293 {
2294 .vendor = PCI_VENDOR_ID_INTEL,
2295 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002296 .subvendor = PCI_ANY_ID,
2297 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002298 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002299 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002300 },
2301 {
2302 .vendor = 0x10DB,
2303 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002304 .subvendor = PCI_ANY_ID,
2305 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002306 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002307 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002308 },
2309 {
2310 .vendor = 0x10DB,
2311 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002312 .subvendor = PCI_ANY_ID,
2313 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002314 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002315 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002316 },
2317 {
2318 .vendor = 0x10DB,
2319 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002320 .subvendor = PCI_ANY_ID,
2321 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002322 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002323 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002324 },
2325 {
2326 .vendor = 0x10DB,
2327 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002328 .subvendor = PCI_ANY_ID,
2329 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002330 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002331 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002332 },
2333 {
2334 .vendor = 0x10DB,
2335 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002336 .subvendor = PCI_ANY_ID,
2337 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002338 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002339 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002340 },
Russell King9f2a0362009-01-02 13:44:20 +00002341 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002342 * Cronyx Omega PCI (PLX-chip based)
2343 */
2344 {
2345 .vendor = PCI_VENDOR_ID_PLX,
2346 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2347 .subvendor = PCI_ANY_ID,
2348 .subdevice = PCI_ANY_ID,
2349 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002350 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002351 /* WCH CH353 1S1P card (16550 clone) */
2352 {
2353 .vendor = PCI_VENDOR_ID_WCH,
2354 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2355 .subvendor = PCI_ANY_ID,
2356 .subdevice = PCI_ANY_ID,
2357 .setup = pci_wch_ch353_setup,
2358 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002359 /* WCH CH353 2S1P card (16550 clone) */
2360 {
Alan Cox27788c52012-09-04 16:21:06 +01002361 .vendor = PCI_VENDOR_ID_WCH,
2362 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2363 .subvendor = PCI_ANY_ID,
2364 .subdevice = PCI_ANY_ID,
2365 .setup = pci_wch_ch353_setup,
2366 },
2367 /* WCH CH353 4S card (16550 clone) */
2368 {
2369 .vendor = PCI_VENDOR_ID_WCH,
2370 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2371 .subvendor = PCI_ANY_ID,
2372 .subdevice = PCI_ANY_ID,
2373 .setup = pci_wch_ch353_setup,
2374 },
2375 /* WCH CH353 2S1PF card (16550 clone) */
2376 {
2377 .vendor = PCI_VENDOR_ID_WCH,
2378 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2379 .subvendor = PCI_ANY_ID,
2380 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002381 .setup = pci_wch_ch353_setup,
2382 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002383 /* WCH CH352 2S card (16550 clone) */
2384 {
2385 .vendor = PCI_VENDOR_ID_WCH,
2386 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2387 .subvendor = PCI_ANY_ID,
2388 .subdevice = PCI_ANY_ID,
2389 .setup = pci_wch_ch353_setup,
2390 },
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03002391 /* WCH CH355 4S card (16550 clone) */
2392 {
2393 .vendor = PCI_VENDOR_ID_WCH,
2394 .device = PCI_DEVICE_ID_WCH_CH355_4S,
2395 .subvendor = PCI_ANY_ID,
2396 .subdevice = PCI_ANY_ID,
2397 .setup = pci_wch_ch355_setup,
2398 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002399 /* WCH CH382 2S card (16850 clone) */
2400 {
2401 .vendor = PCIE_VENDOR_ID_WCH,
2402 .device = PCIE_DEVICE_ID_WCH_CH382_2S,
2403 .subvendor = PCI_ANY_ID,
2404 .subdevice = PCI_ANY_ID,
2405 .setup = pci_wch_ch38x_setup,
2406 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002407 /* WCH CH382 2S1P card (16850 clone) */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002408 {
2409 .vendor = PCIE_VENDOR_ID_WCH,
2410 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2411 .subvendor = PCI_ANY_ID,
2412 .subdevice = PCI_ANY_ID,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002413 .setup = pci_wch_ch38x_setup,
2414 },
2415 /* WCH CH384 4S card (16850 clone) */
2416 {
2417 .vendor = PCIE_VENDOR_ID_WCH,
2418 .device = PCIE_DEVICE_ID_WCH_CH384_4S,
2419 .subvendor = PCI_ANY_ID,
2420 .subdevice = PCI_ANY_ID,
2421 .setup = pci_wch_ch38x_setup,
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002422 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002423 /*
2424 * ASIX devices with FIFO bug
2425 */
2426 {
2427 .vendor = PCI_VENDOR_ID_ASIX,
2428 .device = PCI_ANY_ID,
2429 .subvendor = PCI_ANY_ID,
2430 .subdevice = PCI_ANY_ID,
2431 .setup = pci_asix_setup,
2432 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002433 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002434 * Commtech, Inc. Fastcom adapters
2435 *
2436 */
2437 {
2438 .vendor = PCI_VENDOR_ID_COMMTECH,
2439 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2440 .subvendor = PCI_ANY_ID,
2441 .subdevice = PCI_ANY_ID,
2442 .setup = pci_fastcom335_setup,
2443 },
2444 {
2445 .vendor = PCI_VENDOR_ID_COMMTECH,
2446 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2447 .subvendor = PCI_ANY_ID,
2448 .subdevice = PCI_ANY_ID,
2449 .setup = pci_fastcom335_setup,
2450 },
2451 {
2452 .vendor = PCI_VENDOR_ID_COMMTECH,
2453 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2454 .subvendor = PCI_ANY_ID,
2455 .subdevice = PCI_ANY_ID,
2456 .setup = pci_fastcom335_setup,
2457 },
2458 {
2459 .vendor = PCI_VENDOR_ID_COMMTECH,
2460 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2461 .subvendor = PCI_ANY_ID,
2462 .subdevice = PCI_ANY_ID,
2463 .setup = pci_fastcom335_setup,
2464 },
Matt Schulte14faa8c2012-11-21 10:35:15 -06002465 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002466 * Broadcom TruManage (NetXtreme)
2467 */
2468 {
2469 .vendor = PCI_VENDOR_ID_BROADCOM,
2470 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2471 .subvendor = PCI_ANY_ID,
2472 .subdevice = PCI_ANY_ID,
2473 .setup = pci_brcm_trumanage_setup,
2474 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002475 {
2476 .vendor = 0x1c29,
2477 .device = 0x1104,
2478 .subvendor = PCI_ANY_ID,
2479 .subdevice = PCI_ANY_ID,
2480 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002481 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002482 },
2483 {
2484 .vendor = 0x1c29,
2485 .device = 0x1108,
2486 .subvendor = PCI_ANY_ID,
2487 .subdevice = PCI_ANY_ID,
2488 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002489 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002490 },
2491 {
2492 .vendor = 0x1c29,
2493 .device = 0x1112,
2494 .subvendor = PCI_ANY_ID,
2495 .subdevice = PCI_ANY_ID,
2496 .setup = pci_fintek_setup,
Peter Hung6a8bc232015-04-01 14:00:21 +08002497 .init = pci_fintek_init,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002498 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002499
2500 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 * Default "match everything" terminator entry
2502 */
2503 {
2504 .vendor = PCI_ANY_ID,
2505 .device = PCI_ANY_ID,
2506 .subvendor = PCI_ANY_ID,
2507 .subdevice = PCI_ANY_ID,
2508 .setup = pci_default_setup,
2509 }
2510};
2511
2512static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2513{
2514 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2515}
2516
2517static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2518{
2519 struct pci_serial_quirk *quirk;
2520
2521 for (quirk = pci_serial_quirks; ; quirk++)
2522 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2523 quirk_id_matches(quirk->device, dev->device) &&
2524 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2525 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002526 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527 return quirk;
2528}
2529
Andrew Mortondd68e882006-01-05 10:55:26 +00002530static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002531 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532{
2533 if (board->flags & FL_NOIRQ)
2534 return 0;
2535 else
2536 return dev->irq;
2537}
2538
2539/*
2540 * This is the configuration table for all of the PCI serial boards
2541 * which we support. It is directly indexed by the pci_board_num_t enum
2542 * value, which is encoded in the pci_device_id PCI probe table's
2543 * driver_data member.
2544 *
2545 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002546 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002548 * bn = PCI BAR number
2549 * bt = Index using PCI BARs
2550 * n = number of serial ports
2551 * baud = baud rate
2552 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002554 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002555 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 * Please note: in theory if n = 1, _bt infix should make no difference.
2557 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2558 */
2559enum pci_board_num_t {
2560 pbn_default = 0,
2561
2562 pbn_b0_1_115200,
2563 pbn_b0_2_115200,
2564 pbn_b0_4_115200,
2565 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002566 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567
2568 pbn_b0_1_921600,
2569 pbn_b0_2_921600,
2570 pbn_b0_4_921600,
2571
David Ransondb1de152005-07-27 11:43:55 -07002572 pbn_b0_2_1130000,
2573
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002574 pbn_b0_4_1152000,
2575
Matt Schulte14faa8c2012-11-21 10:35:15 -06002576 pbn_b0_2_1152000_200,
2577 pbn_b0_4_1152000_200,
2578 pbn_b0_8_1152000_200,
2579
Gareth Howlett26e92862006-01-04 17:00:42 +00002580 pbn_b0_2_1843200,
2581 pbn_b0_4_1843200,
2582
2583 pbn_b0_2_1843200_200,
2584 pbn_b0_4_1843200_200,
2585 pbn_b0_8_1843200_200,
2586
Lee Howard7106b4e2008-10-21 13:48:58 +01002587 pbn_b0_1_4000000,
2588
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 pbn_b0_bt_1_115200,
2590 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002591 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 pbn_b0_bt_8_115200,
2593
2594 pbn_b0_bt_1_460800,
2595 pbn_b0_bt_2_460800,
2596 pbn_b0_bt_4_460800,
2597
2598 pbn_b0_bt_1_921600,
2599 pbn_b0_bt_2_921600,
2600 pbn_b0_bt_4_921600,
2601 pbn_b0_bt_8_921600,
2602
2603 pbn_b1_1_115200,
2604 pbn_b1_2_115200,
2605 pbn_b1_4_115200,
2606 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002607 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608
2609 pbn_b1_1_921600,
2610 pbn_b1_2_921600,
2611 pbn_b1_4_921600,
2612 pbn_b1_8_921600,
2613
Gareth Howlett26e92862006-01-04 17:00:42 +00002614 pbn_b1_2_1250000,
2615
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002616 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002617 pbn_b1_bt_2_115200,
2618 pbn_b1_bt_4_115200,
2619
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 pbn_b1_bt_2_921600,
2621
2622 pbn_b1_1_1382400,
2623 pbn_b1_2_1382400,
2624 pbn_b1_4_1382400,
2625 pbn_b1_8_1382400,
2626
2627 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002628 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002629 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 pbn_b2_8_115200,
2631
2632 pbn_b2_1_460800,
2633 pbn_b2_4_460800,
2634 pbn_b2_8_460800,
2635 pbn_b2_16_460800,
2636
2637 pbn_b2_1_921600,
2638 pbn_b2_4_921600,
2639 pbn_b2_8_921600,
2640
Lytochkin Borise8470032010-07-26 10:02:26 +04002641 pbn_b2_8_1152000,
2642
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643 pbn_b2_bt_1_115200,
2644 pbn_b2_bt_2_115200,
2645 pbn_b2_bt_4_115200,
2646
2647 pbn_b2_bt_2_921600,
2648 pbn_b2_bt_4_921600,
2649
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002650 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651 pbn_b3_4_115200,
2652 pbn_b3_8_115200,
2653
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002654 pbn_b4_bt_2_921600,
2655 pbn_b4_bt_4_921600,
2656 pbn_b4_bt_8_921600,
2657
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658 /*
2659 * Board-specific versions.
2660 */
2661 pbn_panacom,
2662 pbn_panacom2,
2663 pbn_panacom4,
2664 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002665 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002667 pbn_oxsemi_1_4000000,
2668 pbn_oxsemi_2_4000000,
2669 pbn_oxsemi_4_4000000,
2670 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671 pbn_intel_i960,
2672 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 pbn_computone_4,
2674 pbn_computone_6,
2675 pbn_computone_8,
2676 pbn_sbsxrsio,
Olof Johanssonaa798502007-08-22 14:01:55 -07002677 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002678 pbn_ni8430_2,
2679 pbn_ni8430_4,
2680 pbn_ni8430_8,
2681 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002682 pbn_ADDIDATA_PCIe_1_3906250,
2683 pbn_ADDIDATA_PCIe_2_3906250,
2684 pbn_ADDIDATA_PCIe_4_3906250,
2685 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002686 pbn_ce4100_1_115200,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002687 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002688 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002689 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002690 pbn_fintek_4,
2691 pbn_fintek_8,
2692 pbn_fintek_12,
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08002693 pbn_wch382_2,
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03002694 pbn_wch384_4,
Adam Lee89c043a2015-08-03 13:28:13 +08002695 pbn_pericom_PI7C9X7951,
2696 pbn_pericom_PI7C9X7952,
2697 pbn_pericom_PI7C9X7954,
2698 pbn_pericom_PI7C9X7958,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699};
2700
2701/*
2702 * uart_offset - the space between channels
2703 * reg_shift - describes how the UART registers are mapped
2704 * to PCI memory by the card.
2705 * For example IER register on SBS, Inc. PMC-OctPro is located at
2706 * offset 0x10 from the UART base, while UART_IER is defined as 1
2707 * in include/linux/serial_reg.h,
2708 * see first lines of serial_in() and serial_out() in 8250.c
2709*/
2710
Bill Pembertonde88b342012-11-19 13:24:32 -05002711static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712 [pbn_default] = {
2713 .flags = FL_BASE0,
2714 .num_ports = 1,
2715 .base_baud = 115200,
2716 .uart_offset = 8,
2717 },
2718 [pbn_b0_1_115200] = {
2719 .flags = FL_BASE0,
2720 .num_ports = 1,
2721 .base_baud = 115200,
2722 .uart_offset = 8,
2723 },
2724 [pbn_b0_2_115200] = {
2725 .flags = FL_BASE0,
2726 .num_ports = 2,
2727 .base_baud = 115200,
2728 .uart_offset = 8,
2729 },
2730 [pbn_b0_4_115200] = {
2731 .flags = FL_BASE0,
2732 .num_ports = 4,
2733 .base_baud = 115200,
2734 .uart_offset = 8,
2735 },
2736 [pbn_b0_5_115200] = {
2737 .flags = FL_BASE0,
2738 .num_ports = 5,
2739 .base_baud = 115200,
2740 .uart_offset = 8,
2741 },
Alan Coxbf0df632007-10-16 01:24:00 -07002742 [pbn_b0_8_115200] = {
2743 .flags = FL_BASE0,
2744 .num_ports = 8,
2745 .base_baud = 115200,
2746 .uart_offset = 8,
2747 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748 [pbn_b0_1_921600] = {
2749 .flags = FL_BASE0,
2750 .num_ports = 1,
2751 .base_baud = 921600,
2752 .uart_offset = 8,
2753 },
2754 [pbn_b0_2_921600] = {
2755 .flags = FL_BASE0,
2756 .num_ports = 2,
2757 .base_baud = 921600,
2758 .uart_offset = 8,
2759 },
2760 [pbn_b0_4_921600] = {
2761 .flags = FL_BASE0,
2762 .num_ports = 4,
2763 .base_baud = 921600,
2764 .uart_offset = 8,
2765 },
David Ransondb1de152005-07-27 11:43:55 -07002766
2767 [pbn_b0_2_1130000] = {
2768 .flags = FL_BASE0,
2769 .num_ports = 2,
2770 .base_baud = 1130000,
2771 .uart_offset = 8,
2772 },
2773
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002774 [pbn_b0_4_1152000] = {
2775 .flags = FL_BASE0,
2776 .num_ports = 4,
2777 .base_baud = 1152000,
2778 .uart_offset = 8,
2779 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780
Matt Schulte14faa8c2012-11-21 10:35:15 -06002781 [pbn_b0_2_1152000_200] = {
2782 .flags = FL_BASE0,
2783 .num_ports = 2,
2784 .base_baud = 1152000,
2785 .uart_offset = 0x200,
2786 },
2787
2788 [pbn_b0_4_1152000_200] = {
2789 .flags = FL_BASE0,
2790 .num_ports = 4,
2791 .base_baud = 1152000,
2792 .uart_offset = 0x200,
2793 },
2794
2795 [pbn_b0_8_1152000_200] = {
2796 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06002797 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06002798 .base_baud = 1152000,
2799 .uart_offset = 0x200,
2800 },
2801
Gareth Howlett26e92862006-01-04 17:00:42 +00002802 [pbn_b0_2_1843200] = {
2803 .flags = FL_BASE0,
2804 .num_ports = 2,
2805 .base_baud = 1843200,
2806 .uart_offset = 8,
2807 },
2808 [pbn_b0_4_1843200] = {
2809 .flags = FL_BASE0,
2810 .num_ports = 4,
2811 .base_baud = 1843200,
2812 .uart_offset = 8,
2813 },
2814
2815 [pbn_b0_2_1843200_200] = {
2816 .flags = FL_BASE0,
2817 .num_ports = 2,
2818 .base_baud = 1843200,
2819 .uart_offset = 0x200,
2820 },
2821 [pbn_b0_4_1843200_200] = {
2822 .flags = FL_BASE0,
2823 .num_ports = 4,
2824 .base_baud = 1843200,
2825 .uart_offset = 0x200,
2826 },
2827 [pbn_b0_8_1843200_200] = {
2828 .flags = FL_BASE0,
2829 .num_ports = 8,
2830 .base_baud = 1843200,
2831 .uart_offset = 0x200,
2832 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002833 [pbn_b0_1_4000000] = {
2834 .flags = FL_BASE0,
2835 .num_ports = 1,
2836 .base_baud = 4000000,
2837 .uart_offset = 8,
2838 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002839
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840 [pbn_b0_bt_1_115200] = {
2841 .flags = FL_BASE0|FL_BASE_BARS,
2842 .num_ports = 1,
2843 .base_baud = 115200,
2844 .uart_offset = 8,
2845 },
2846 [pbn_b0_bt_2_115200] = {
2847 .flags = FL_BASE0|FL_BASE_BARS,
2848 .num_ports = 2,
2849 .base_baud = 115200,
2850 .uart_offset = 8,
2851 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002852 [pbn_b0_bt_4_115200] = {
2853 .flags = FL_BASE0|FL_BASE_BARS,
2854 .num_ports = 4,
2855 .base_baud = 115200,
2856 .uart_offset = 8,
2857 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 [pbn_b0_bt_8_115200] = {
2859 .flags = FL_BASE0|FL_BASE_BARS,
2860 .num_ports = 8,
2861 .base_baud = 115200,
2862 .uart_offset = 8,
2863 },
2864
2865 [pbn_b0_bt_1_460800] = {
2866 .flags = FL_BASE0|FL_BASE_BARS,
2867 .num_ports = 1,
2868 .base_baud = 460800,
2869 .uart_offset = 8,
2870 },
2871 [pbn_b0_bt_2_460800] = {
2872 .flags = FL_BASE0|FL_BASE_BARS,
2873 .num_ports = 2,
2874 .base_baud = 460800,
2875 .uart_offset = 8,
2876 },
2877 [pbn_b0_bt_4_460800] = {
2878 .flags = FL_BASE0|FL_BASE_BARS,
2879 .num_ports = 4,
2880 .base_baud = 460800,
2881 .uart_offset = 8,
2882 },
2883
2884 [pbn_b0_bt_1_921600] = {
2885 .flags = FL_BASE0|FL_BASE_BARS,
2886 .num_ports = 1,
2887 .base_baud = 921600,
2888 .uart_offset = 8,
2889 },
2890 [pbn_b0_bt_2_921600] = {
2891 .flags = FL_BASE0|FL_BASE_BARS,
2892 .num_ports = 2,
2893 .base_baud = 921600,
2894 .uart_offset = 8,
2895 },
2896 [pbn_b0_bt_4_921600] = {
2897 .flags = FL_BASE0|FL_BASE_BARS,
2898 .num_ports = 4,
2899 .base_baud = 921600,
2900 .uart_offset = 8,
2901 },
2902 [pbn_b0_bt_8_921600] = {
2903 .flags = FL_BASE0|FL_BASE_BARS,
2904 .num_ports = 8,
2905 .base_baud = 921600,
2906 .uart_offset = 8,
2907 },
2908
2909 [pbn_b1_1_115200] = {
2910 .flags = FL_BASE1,
2911 .num_ports = 1,
2912 .base_baud = 115200,
2913 .uart_offset = 8,
2914 },
2915 [pbn_b1_2_115200] = {
2916 .flags = FL_BASE1,
2917 .num_ports = 2,
2918 .base_baud = 115200,
2919 .uart_offset = 8,
2920 },
2921 [pbn_b1_4_115200] = {
2922 .flags = FL_BASE1,
2923 .num_ports = 4,
2924 .base_baud = 115200,
2925 .uart_offset = 8,
2926 },
2927 [pbn_b1_8_115200] = {
2928 .flags = FL_BASE1,
2929 .num_ports = 8,
2930 .base_baud = 115200,
2931 .uart_offset = 8,
2932 },
Will Page04bf7e72009-04-06 17:32:15 +01002933 [pbn_b1_16_115200] = {
2934 .flags = FL_BASE1,
2935 .num_ports = 16,
2936 .base_baud = 115200,
2937 .uart_offset = 8,
2938 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939
2940 [pbn_b1_1_921600] = {
2941 .flags = FL_BASE1,
2942 .num_ports = 1,
2943 .base_baud = 921600,
2944 .uart_offset = 8,
2945 },
2946 [pbn_b1_2_921600] = {
2947 .flags = FL_BASE1,
2948 .num_ports = 2,
2949 .base_baud = 921600,
2950 .uart_offset = 8,
2951 },
2952 [pbn_b1_4_921600] = {
2953 .flags = FL_BASE1,
2954 .num_ports = 4,
2955 .base_baud = 921600,
2956 .uart_offset = 8,
2957 },
2958 [pbn_b1_8_921600] = {
2959 .flags = FL_BASE1,
2960 .num_ports = 8,
2961 .base_baud = 921600,
2962 .uart_offset = 8,
2963 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002964 [pbn_b1_2_1250000] = {
2965 .flags = FL_BASE1,
2966 .num_ports = 2,
2967 .base_baud = 1250000,
2968 .uart_offset = 8,
2969 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002971 [pbn_b1_bt_1_115200] = {
2972 .flags = FL_BASE1|FL_BASE_BARS,
2973 .num_ports = 1,
2974 .base_baud = 115200,
2975 .uart_offset = 8,
2976 },
Will Page04bf7e72009-04-06 17:32:15 +01002977 [pbn_b1_bt_2_115200] = {
2978 .flags = FL_BASE1|FL_BASE_BARS,
2979 .num_ports = 2,
2980 .base_baud = 115200,
2981 .uart_offset = 8,
2982 },
2983 [pbn_b1_bt_4_115200] = {
2984 .flags = FL_BASE1|FL_BASE_BARS,
2985 .num_ports = 4,
2986 .base_baud = 115200,
2987 .uart_offset = 8,
2988 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002989
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 [pbn_b1_bt_2_921600] = {
2991 .flags = FL_BASE1|FL_BASE_BARS,
2992 .num_ports = 2,
2993 .base_baud = 921600,
2994 .uart_offset = 8,
2995 },
2996
2997 [pbn_b1_1_1382400] = {
2998 .flags = FL_BASE1,
2999 .num_ports = 1,
3000 .base_baud = 1382400,
3001 .uart_offset = 8,
3002 },
3003 [pbn_b1_2_1382400] = {
3004 .flags = FL_BASE1,
3005 .num_ports = 2,
3006 .base_baud = 1382400,
3007 .uart_offset = 8,
3008 },
3009 [pbn_b1_4_1382400] = {
3010 .flags = FL_BASE1,
3011 .num_ports = 4,
3012 .base_baud = 1382400,
3013 .uart_offset = 8,
3014 },
3015 [pbn_b1_8_1382400] = {
3016 .flags = FL_BASE1,
3017 .num_ports = 8,
3018 .base_baud = 1382400,
3019 .uart_offset = 8,
3020 },
3021
3022 [pbn_b2_1_115200] = {
3023 .flags = FL_BASE2,
3024 .num_ports = 1,
3025 .base_baud = 115200,
3026 .uart_offset = 8,
3027 },
Peter Horton737c1752006-08-26 09:07:36 +01003028 [pbn_b2_2_115200] = {
3029 .flags = FL_BASE2,
3030 .num_ports = 2,
3031 .base_baud = 115200,
3032 .uart_offset = 8,
3033 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003034 [pbn_b2_4_115200] = {
3035 .flags = FL_BASE2,
3036 .num_ports = 4,
3037 .base_baud = 115200,
3038 .uart_offset = 8,
3039 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003040 [pbn_b2_8_115200] = {
3041 .flags = FL_BASE2,
3042 .num_ports = 8,
3043 .base_baud = 115200,
3044 .uart_offset = 8,
3045 },
3046
3047 [pbn_b2_1_460800] = {
3048 .flags = FL_BASE2,
3049 .num_ports = 1,
3050 .base_baud = 460800,
3051 .uart_offset = 8,
3052 },
3053 [pbn_b2_4_460800] = {
3054 .flags = FL_BASE2,
3055 .num_ports = 4,
3056 .base_baud = 460800,
3057 .uart_offset = 8,
3058 },
3059 [pbn_b2_8_460800] = {
3060 .flags = FL_BASE2,
3061 .num_ports = 8,
3062 .base_baud = 460800,
3063 .uart_offset = 8,
3064 },
3065 [pbn_b2_16_460800] = {
3066 .flags = FL_BASE2,
3067 .num_ports = 16,
3068 .base_baud = 460800,
3069 .uart_offset = 8,
3070 },
3071
3072 [pbn_b2_1_921600] = {
3073 .flags = FL_BASE2,
3074 .num_ports = 1,
3075 .base_baud = 921600,
3076 .uart_offset = 8,
3077 },
3078 [pbn_b2_4_921600] = {
3079 .flags = FL_BASE2,
3080 .num_ports = 4,
3081 .base_baud = 921600,
3082 .uart_offset = 8,
3083 },
3084 [pbn_b2_8_921600] = {
3085 .flags = FL_BASE2,
3086 .num_ports = 8,
3087 .base_baud = 921600,
3088 .uart_offset = 8,
3089 },
3090
Lytochkin Borise8470032010-07-26 10:02:26 +04003091 [pbn_b2_8_1152000] = {
3092 .flags = FL_BASE2,
3093 .num_ports = 8,
3094 .base_baud = 1152000,
3095 .uart_offset = 8,
3096 },
3097
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 [pbn_b2_bt_1_115200] = {
3099 .flags = FL_BASE2|FL_BASE_BARS,
3100 .num_ports = 1,
3101 .base_baud = 115200,
3102 .uart_offset = 8,
3103 },
3104 [pbn_b2_bt_2_115200] = {
3105 .flags = FL_BASE2|FL_BASE_BARS,
3106 .num_ports = 2,
3107 .base_baud = 115200,
3108 .uart_offset = 8,
3109 },
3110 [pbn_b2_bt_4_115200] = {
3111 .flags = FL_BASE2|FL_BASE_BARS,
3112 .num_ports = 4,
3113 .base_baud = 115200,
3114 .uart_offset = 8,
3115 },
3116
3117 [pbn_b2_bt_2_921600] = {
3118 .flags = FL_BASE2|FL_BASE_BARS,
3119 .num_ports = 2,
3120 .base_baud = 921600,
3121 .uart_offset = 8,
3122 },
3123 [pbn_b2_bt_4_921600] = {
3124 .flags = FL_BASE2|FL_BASE_BARS,
3125 .num_ports = 4,
3126 .base_baud = 921600,
3127 .uart_offset = 8,
3128 },
3129
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003130 [pbn_b3_2_115200] = {
3131 .flags = FL_BASE3,
3132 .num_ports = 2,
3133 .base_baud = 115200,
3134 .uart_offset = 8,
3135 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136 [pbn_b3_4_115200] = {
3137 .flags = FL_BASE3,
3138 .num_ports = 4,
3139 .base_baud = 115200,
3140 .uart_offset = 8,
3141 },
3142 [pbn_b3_8_115200] = {
3143 .flags = FL_BASE3,
3144 .num_ports = 8,
3145 .base_baud = 115200,
3146 .uart_offset = 8,
3147 },
3148
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003149 [pbn_b4_bt_2_921600] = {
3150 .flags = FL_BASE4,
3151 .num_ports = 2,
3152 .base_baud = 921600,
3153 .uart_offset = 8,
3154 },
3155 [pbn_b4_bt_4_921600] = {
3156 .flags = FL_BASE4,
3157 .num_ports = 4,
3158 .base_baud = 921600,
3159 .uart_offset = 8,
3160 },
3161 [pbn_b4_bt_8_921600] = {
3162 .flags = FL_BASE4,
3163 .num_ports = 8,
3164 .base_baud = 921600,
3165 .uart_offset = 8,
3166 },
3167
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 /*
3169 * Entries following this are board-specific.
3170 */
3171
3172 /*
3173 * Panacom - IOMEM
3174 */
3175 [pbn_panacom] = {
3176 .flags = FL_BASE2,
3177 .num_ports = 2,
3178 .base_baud = 921600,
3179 .uart_offset = 0x400,
3180 .reg_shift = 7,
3181 },
3182 [pbn_panacom2] = {
3183 .flags = FL_BASE2|FL_BASE_BARS,
3184 .num_ports = 2,
3185 .base_baud = 921600,
3186 .uart_offset = 0x400,
3187 .reg_shift = 7,
3188 },
3189 [pbn_panacom4] = {
3190 .flags = FL_BASE2|FL_BASE_BARS,
3191 .num_ports = 4,
3192 .base_baud = 921600,
3193 .uart_offset = 0x400,
3194 .reg_shift = 7,
3195 },
3196
3197 /* I think this entry is broken - the first_offset looks wrong --rmk */
3198 [pbn_plx_romulus] = {
3199 .flags = FL_BASE2,
3200 .num_ports = 4,
3201 .base_baud = 921600,
3202 .uart_offset = 8 << 2,
3203 .reg_shift = 2,
3204 .first_offset = 0x03,
3205 },
3206
3207 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003208 * EndRun Technologies
3209 * Uses the size of PCI Base region 0 to
3210 * signal now many ports are available
3211 * 2 port 952 Uart support
3212 */
3213 [pbn_endrun_2_4000000] = {
3214 .flags = FL_BASE0,
3215 .num_ports = 2,
3216 .base_baud = 4000000,
3217 .uart_offset = 0x200,
3218 .first_offset = 0x1000,
3219 },
3220
3221 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222 * This board uses the size of PCI Base region 0 to
3223 * signal now many ports are available
3224 */
3225 [pbn_oxsemi] = {
3226 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3227 .num_ports = 32,
3228 .base_baud = 115200,
3229 .uart_offset = 8,
3230 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003231 [pbn_oxsemi_1_4000000] = {
3232 .flags = FL_BASE0,
3233 .num_ports = 1,
3234 .base_baud = 4000000,
3235 .uart_offset = 0x200,
3236 .first_offset = 0x1000,
3237 },
3238 [pbn_oxsemi_2_4000000] = {
3239 .flags = FL_BASE0,
3240 .num_ports = 2,
3241 .base_baud = 4000000,
3242 .uart_offset = 0x200,
3243 .first_offset = 0x1000,
3244 },
3245 [pbn_oxsemi_4_4000000] = {
3246 .flags = FL_BASE0,
3247 .num_ports = 4,
3248 .base_baud = 4000000,
3249 .uart_offset = 0x200,
3250 .first_offset = 0x1000,
3251 },
3252 [pbn_oxsemi_8_4000000] = {
3253 .flags = FL_BASE0,
3254 .num_ports = 8,
3255 .base_baud = 4000000,
3256 .uart_offset = 0x200,
3257 .first_offset = 0x1000,
3258 },
3259
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260
3261 /*
3262 * EKF addition for i960 Boards form EKF with serial port.
3263 * Max 256 ports.
3264 */
3265 [pbn_intel_i960] = {
3266 .flags = FL_BASE0,
3267 .num_ports = 32,
3268 .base_baud = 921600,
3269 .uart_offset = 8 << 2,
3270 .reg_shift = 2,
3271 .first_offset = 0x10000,
3272 },
3273 [pbn_sgi_ioc3] = {
3274 .flags = FL_BASE0|FL_NOIRQ,
3275 .num_ports = 1,
3276 .base_baud = 458333,
3277 .uart_offset = 8,
3278 .reg_shift = 0,
3279 .first_offset = 0x20178,
3280 },
3281
3282 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283 * Computone - uses IOMEM.
3284 */
3285 [pbn_computone_4] = {
3286 .flags = FL_BASE0,
3287 .num_ports = 4,
3288 .base_baud = 921600,
3289 .uart_offset = 0x40,
3290 .reg_shift = 2,
3291 .first_offset = 0x200,
3292 },
3293 [pbn_computone_6] = {
3294 .flags = FL_BASE0,
3295 .num_ports = 6,
3296 .base_baud = 921600,
3297 .uart_offset = 0x40,
3298 .reg_shift = 2,
3299 .first_offset = 0x200,
3300 },
3301 [pbn_computone_8] = {
3302 .flags = FL_BASE0,
3303 .num_ports = 8,
3304 .base_baud = 921600,
3305 .uart_offset = 0x40,
3306 .reg_shift = 2,
3307 .first_offset = 0x200,
3308 },
3309 [pbn_sbsxrsio] = {
3310 .flags = FL_BASE0,
3311 .num_ports = 8,
3312 .base_baud = 460800,
3313 .uart_offset = 256,
3314 .reg_shift = 4,
3315 },
3316 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07003317 * PA Semi PWRficient PA6T-1682M on-chip UART
3318 */
3319 [pbn_pasemi_1682M] = {
3320 .flags = FL_BASE0,
3321 .num_ports = 1,
3322 .base_baud = 8333333,
3323 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003324 /*
3325 * National Instruments 843x
3326 */
3327 [pbn_ni8430_16] = {
3328 .flags = FL_BASE0,
3329 .num_ports = 16,
3330 .base_baud = 3686400,
3331 .uart_offset = 0x10,
3332 .first_offset = 0x800,
3333 },
3334 [pbn_ni8430_8] = {
3335 .flags = FL_BASE0,
3336 .num_ports = 8,
3337 .base_baud = 3686400,
3338 .uart_offset = 0x10,
3339 .first_offset = 0x800,
3340 },
3341 [pbn_ni8430_4] = {
3342 .flags = FL_BASE0,
3343 .num_ports = 4,
3344 .base_baud = 3686400,
3345 .uart_offset = 0x10,
3346 .first_offset = 0x800,
3347 },
3348 [pbn_ni8430_2] = {
3349 .flags = FL_BASE0,
3350 .num_ports = 2,
3351 .base_baud = 3686400,
3352 .uart_offset = 0x10,
3353 .first_offset = 0x800,
3354 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003355 /*
3356 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3357 */
3358 [pbn_ADDIDATA_PCIe_1_3906250] = {
3359 .flags = FL_BASE0,
3360 .num_ports = 1,
3361 .base_baud = 3906250,
3362 .uart_offset = 0x200,
3363 .first_offset = 0x1000,
3364 },
3365 [pbn_ADDIDATA_PCIe_2_3906250] = {
3366 .flags = FL_BASE0,
3367 .num_ports = 2,
3368 .base_baud = 3906250,
3369 .uart_offset = 0x200,
3370 .first_offset = 0x1000,
3371 },
3372 [pbn_ADDIDATA_PCIe_4_3906250] = {
3373 .flags = FL_BASE0,
3374 .num_ports = 4,
3375 .base_baud = 3906250,
3376 .uart_offset = 0x200,
3377 .first_offset = 0x1000,
3378 },
3379 [pbn_ADDIDATA_PCIe_8_3906250] = {
3380 .flags = FL_BASE0,
3381 .num_ports = 8,
3382 .base_baud = 3906250,
3383 .uart_offset = 0x200,
3384 .first_offset = 0x1000,
3385 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003386 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003387 .flags = FL_BASE_BARS,
3388 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003389 .base_baud = 921600,
3390 .reg_shift = 2,
3391 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003392 [pbn_omegapci] = {
3393 .flags = FL_BASE0,
3394 .num_ports = 8,
3395 .base_baud = 115200,
3396 .uart_offset = 0x200,
3397 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003398 [pbn_NETMOS9900_2s_115200] = {
3399 .flags = FL_BASE0,
3400 .num_ports = 2,
3401 .base_baud = 115200,
3402 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003403 [pbn_brcm_trumanage] = {
3404 .flags = FL_BASE0,
3405 .num_ports = 1,
3406 .reg_shift = 2,
3407 .base_baud = 115200,
3408 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003409 [pbn_fintek_4] = {
3410 .num_ports = 4,
3411 .uart_offset = 8,
3412 .base_baud = 115200,
3413 .first_offset = 0x40,
3414 },
3415 [pbn_fintek_8] = {
3416 .num_ports = 8,
3417 .uart_offset = 8,
3418 .base_baud = 115200,
3419 .first_offset = 0x40,
3420 },
3421 [pbn_fintek_12] = {
3422 .num_ports = 12,
3423 .uart_offset = 8,
3424 .base_baud = 115200,
3425 .first_offset = 0x40,
3426 },
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08003427 [pbn_wch382_2] = {
3428 .flags = FL_BASE0,
3429 .num_ports = 2,
3430 .base_baud = 115200,
3431 .uart_offset = 8,
3432 .first_offset = 0xC0,
3433 },
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003434 [pbn_wch384_4] = {
3435 .flags = FL_BASE0,
3436 .num_ports = 4,
3437 .base_baud = 115200,
3438 .uart_offset = 8,
3439 .first_offset = 0xC0,
3440 },
Adam Lee89c043a2015-08-03 13:28:13 +08003441 /*
3442 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
3443 */
3444 [pbn_pericom_PI7C9X7951] = {
3445 .flags = FL_BASE0,
3446 .num_ports = 1,
3447 .base_baud = 921600,
3448 .uart_offset = 0x8,
3449 },
3450 [pbn_pericom_PI7C9X7952] = {
3451 .flags = FL_BASE0,
3452 .num_ports = 2,
3453 .base_baud = 921600,
3454 .uart_offset = 0x8,
3455 },
3456 [pbn_pericom_PI7C9X7954] = {
3457 .flags = FL_BASE0,
3458 .num_ports = 4,
3459 .base_baud = 921600,
3460 .uart_offset = 0x8,
3461 },
3462 [pbn_pericom_PI7C9X7958] = {
3463 .flags = FL_BASE0,
3464 .num_ports = 8,
3465 .base_baud = 921600,
3466 .uart_offset = 0x8,
3467 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468};
3469
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003470static const struct pci_device_id blacklist[] = {
3471 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003472 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003473 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3474 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003475
3476 /* multi-io cards handled by parport_serial */
3477 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003478 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03003479 { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003480 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03003481 { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003482
Mathieu OTHACEHEc216c4a2016-02-24 20:10:22 +01003483 /* Moxa Smartio MUE boards handled by 8250_moxa */
3484 { PCI_VDEVICE(MOXA, 0x1024), },
3485 { PCI_VDEVICE(MOXA, 0x1025), },
3486 { PCI_VDEVICE(MOXA, 0x1045), },
3487 { PCI_VDEVICE(MOXA, 0x1144), },
3488 { PCI_VDEVICE(MOXA, 0x1160), },
3489 { PCI_VDEVICE(MOXA, 0x1161), },
3490 { PCI_VDEVICE(MOXA, 0x1182), },
3491 { PCI_VDEVICE(MOXA, 0x1183), },
3492 { PCI_VDEVICE(MOXA, 0x1322), },
3493 { PCI_VDEVICE(MOXA, 0x1342), },
3494 { PCI_VDEVICE(MOXA, 0x1381), },
3495 { PCI_VDEVICE(MOXA, 0x1683), },
3496
Heikki Krogerusd9eda9b2015-10-13 13:29:02 +03003497 /* Intel platforms with MID UART */
3498 { PCI_VDEVICE(INTEL, 0x081b), },
3499 { PCI_VDEVICE(INTEL, 0x081c), },
3500 { PCI_VDEVICE(INTEL, 0x081d), },
3501 { PCI_VDEVICE(INTEL, 0x1191), },
Heikki Krogerus6ede6dc2015-10-13 13:29:06 +03003502 { PCI_VDEVICE(INTEL, 0x19d8), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003503
3504 /* Intel platforms with DesignWare UART */
Andy Shevchenko6bb5d752016-08-17 19:20:28 +03003505 { PCI_VDEVICE(INTEL, 0x0936), },
Andy Shevchenkoa13e19c2016-08-17 19:20:27 +03003506 { PCI_VDEVICE(INTEL, 0x0f0a), },
3507 { PCI_VDEVICE(INTEL, 0x0f0c), },
3508 { PCI_VDEVICE(INTEL, 0x228a), },
3509 { PCI_VDEVICE(INTEL, 0x228c), },
3510 { PCI_VDEVICE(INTEL, 0x9ce3), },
3511 { PCI_VDEVICE(INTEL, 0x9ce4), },
Sudip Mukherjee5d1a2382017-01-30 22:28:22 +00003512
3513 /* Exar devices */
3514 { PCI_VDEVICE(EXAR, PCI_ANY_ID), },
Christian Schmidt436bbd42007-08-22 14:01:19 -07003515};
3516
Linus Torvalds1da177e2005-04-16 15:20:36 -07003517/*
3518 * Given a complete unknown PCI device, try to use some heuristics to
3519 * guess what the configuration might be, based on the pitiful PCI
3520 * serial specs. Returns 0 on success, 1 on failure.
3521 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003522static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003523serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003525 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003527
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 /*
3529 * If it is not a communications device or the programming
3530 * interface is greater than 6, give up.
3531 *
3532 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003533 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003534 */
3535 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3536 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3537 (dev->class & 0xff) > 6)
3538 return -ENODEV;
3539
Christian Schmidt436bbd42007-08-22 14:01:19 -07003540 /*
3541 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003542 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003543 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003544 for (bldev = blacklist;
3545 bldev < blacklist + ARRAY_SIZE(blacklist);
3546 bldev++) {
3547 if (dev->vendor == bldev->vendor &&
3548 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003549 return -ENODEV;
3550 }
3551
Linus Torvalds1da177e2005-04-16 15:20:36 -07003552 num_iomem = num_port = 0;
3553 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3554 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3555 num_port++;
3556 if (first_port == -1)
3557 first_port = i;
3558 }
3559 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3560 num_iomem++;
3561 }
3562
3563 /*
3564 * If there is 1 or 0 iomem regions, and exactly one port,
3565 * use it. We guess the number of ports based on the IO
3566 * region size.
3567 */
3568 if (num_iomem <= 1 && num_port == 1) {
3569 board->flags = first_port;
3570 board->num_ports = pci_resource_len(dev, first_port) / 8;
3571 return 0;
3572 }
3573
3574 /*
3575 * Now guess if we've got a board which indexes by BARs.
3576 * Each IO BAR should be 8 bytes, and they should follow
3577 * consecutively.
3578 */
3579 first_port = -1;
3580 num_port = 0;
3581 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3582 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3583 pci_resource_len(dev, i) == 8 &&
3584 (first_port == -1 || (first_port + num_port) == i)) {
3585 num_port++;
3586 if (first_port == -1)
3587 first_port = i;
3588 }
3589 }
3590
3591 if (num_port > 1) {
3592 board->flags = first_port | FL_BASE_BARS;
3593 board->num_ports = num_port;
3594 return 0;
3595 }
3596
3597 return -ENODEV;
3598}
3599
3600static inline int
Russell King975a1a72009-01-02 13:44:27 +00003601serial_pci_matches(const struct pciserial_board *board,
3602 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603{
3604 return
3605 board->num_ports == guessed->num_ports &&
3606 board->base_baud == guessed->base_baud &&
3607 board->uart_offset == guessed->uart_offset &&
3608 board->reg_shift == guessed->reg_shift &&
3609 board->first_offset == guessed->first_offset;
3610}
3611
Russell King241fc432005-07-27 11:35:54 +01003612struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003613pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003614{
Alan Cox2655a2c2012-07-12 12:59:50 +01003615 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003616 struct serial_private *priv;
3617 struct pci_serial_quirk *quirk;
3618 int rc, nr_ports, i;
3619
3620 nr_ports = board->num_ports;
3621
3622 /*
3623 * Find an init and setup quirks.
3624 */
3625 quirk = find_quirk(dev);
3626
3627 /*
3628 * Run the new-style initialization function.
3629 * The initialization function returns:
3630 * <0 - error
3631 * 0 - use board->num_ports
3632 * >0 - number of ports
3633 */
3634 if (quirk->init) {
3635 rc = quirk->init(dev);
3636 if (rc < 0) {
3637 priv = ERR_PTR(rc);
3638 goto err_out;
3639 }
3640 if (rc)
3641 nr_ports = rc;
3642 }
3643
Burman Yan8f31bb32007-02-14 00:33:07 -08003644 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003645 sizeof(unsigned int) * nr_ports,
3646 GFP_KERNEL);
3647 if (!priv) {
3648 priv = ERR_PTR(-ENOMEM);
3649 goto err_deinit;
3650 }
3651
Russell King241fc432005-07-27 11:35:54 +01003652 priv->dev = dev;
3653 priv->quirk = quirk;
3654
Alan Cox2655a2c2012-07-12 12:59:50 +01003655 memset(&uart, 0, sizeof(uart));
3656 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3657 uart.port.uartclk = board->base_baud * 16;
3658 uart.port.irq = get_pci_irq(dev, board);
3659 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003660
3661 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003662 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003663 break;
3664
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003665 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3666 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003667
Alan Cox2655a2c2012-07-12 12:59:50 +01003668 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003669 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003670 dev_err(&dev->dev,
3671 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3672 uart.port.iobase, uart.port.irq,
3673 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003674 break;
3675 }
3676 }
Russell King241fc432005-07-27 11:35:54 +01003677 priv->nr = i;
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003678 priv->board = board;
Russell King241fc432005-07-27 11:35:54 +01003679 return priv;
3680
Alan Cox5756ee92008-02-08 04:18:51 -08003681err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003682 if (quirk->exit)
3683 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003684err_out:
Russell King241fc432005-07-27 11:35:54 +01003685 return priv;
3686}
3687EXPORT_SYMBOL_GPL(pciserial_init_ports);
3688
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003689void pciserial_detach_ports(struct serial_private *priv)
Russell King241fc432005-07-27 11:35:54 +01003690{
3691 struct pci_serial_quirk *quirk;
3692 int i;
3693
3694 for (i = 0; i < priv->nr; i++)
3695 serial8250_unregister_port(priv->line[i]);
3696
Russell King241fc432005-07-27 11:35:54 +01003697 /*
3698 * Find the exit quirks.
3699 */
3700 quirk = find_quirk(priv->dev);
3701 if (quirk->exit)
3702 quirk->exit(priv->dev);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003703}
Russell King241fc432005-07-27 11:35:54 +01003704
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02003705void pciserial_remove_ports(struct serial_private *priv)
3706{
3707 pciserial_detach_ports(priv);
Russell King241fc432005-07-27 11:35:54 +01003708 kfree(priv);
3709}
3710EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3711
3712void pciserial_suspend_ports(struct serial_private *priv)
3713{
3714 int i;
3715
3716 for (i = 0; i < priv->nr; i++)
3717 if (priv->line[i] >= 0)
3718 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003719
3720 /*
3721 * Ensure that every init quirk is properly torn down
3722 */
3723 if (priv->quirk->exit)
3724 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003725}
3726EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3727
3728void pciserial_resume_ports(struct serial_private *priv)
3729{
3730 int i;
3731
3732 /*
3733 * Ensure that the board is correctly configured.
3734 */
3735 if (priv->quirk->init)
3736 priv->quirk->init(priv->dev);
3737
3738 for (i = 0; i < priv->nr; i++)
3739 if (priv->line[i] >= 0)
3740 serial8250_resume_port(priv->line[i]);
3741}
3742EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3743
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744/*
3745 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3746 * to the arrangement of serial ports on a PCI card.
3747 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003748static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3750{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003751 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003752 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003753 const struct pciserial_board *board;
3754 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003755 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003757 quirk = find_quirk(dev);
3758 if (quirk->probe) {
3759 rc = quirk->probe(dev);
3760 if (rc)
3761 return rc;
3762 }
3763
Linus Torvalds1da177e2005-04-16 15:20:36 -07003764 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003765 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003766 ent->driver_data);
3767 return -EINVAL;
3768 }
3769
3770 board = &pci_boards[ent->driver_data];
3771
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003772 rc = pcim_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05003773 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 if (rc)
3775 return rc;
3776
3777 if (ent->driver_data == pbn_default) {
3778 /*
3779 * Use a copy of the pci_board entry for this;
3780 * avoid changing entries in the table.
3781 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003782 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003783 board = &tmp;
3784
3785 /*
3786 * We matched one of our class entries. Try to
3787 * determine the parameters of this board.
3788 */
Russell King975a1a72009-01-02 13:44:27 +00003789 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003790 if (rc)
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003791 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792 } else {
3793 /*
3794 * We matched an explicit entry. If we are able to
3795 * detect this boards settings with our heuristic,
3796 * then we no longer need this entry.
3797 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003798 memcpy(&tmp, &pci_boards[pbn_default],
3799 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800 rc = serial_pci_guess_board(dev, &tmp);
3801 if (rc == 0 && serial_pci_matches(board, &tmp))
3802 moan_device("Redundant entry in serial pci_table.",
3803 dev);
3804 }
3805
Russell King241fc432005-07-27 11:35:54 +01003806 priv = pciserial_init_ports(dev, board);
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003807 if (IS_ERR(priv))
3808 return PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809
Andy Shevchenko3f64b1d2016-02-15 18:01:51 +02003810 pci_set_drvdata(dev, priv);
3811 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812}
3813
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003814static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003815{
3816 struct serial_private *priv = pci_get_drvdata(dev);
3817
Russell King241fc432005-07-27 11:35:54 +01003818 pciserial_remove_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819}
3820
Andy Shevchenko61702c32015-02-02 14:53:26 +02003821#ifdef CONFIG_PM_SLEEP
3822static int pciserial_suspend_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003823{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003824 struct pci_dev *pdev = to_pci_dev(dev);
3825 struct serial_private *priv = pci_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003826
Russell King241fc432005-07-27 11:35:54 +01003827 if (priv)
3828 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003829
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 return 0;
3831}
3832
Andy Shevchenko61702c32015-02-02 14:53:26 +02003833static int pciserial_resume_one(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834{
Andy Shevchenko61702c32015-02-02 14:53:26 +02003835 struct pci_dev *pdev = to_pci_dev(dev);
3836 struct serial_private *priv = pci_get_drvdata(pdev);
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003837 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
3839 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003840 /*
3841 * The device may have been disabled. Re-enable it.
3842 */
Andy Shevchenko61702c32015-02-02 14:53:26 +02003843 err = pci_enable_device(pdev);
Alan Cox40836c42008-10-13 10:36:11 +01003844 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003845 if (err)
Andy Shevchenko61702c32015-02-02 14:53:26 +02003846 dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01003847 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003848 }
3849 return 0;
3850}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003851#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003852
Andy Shevchenko61702c32015-02-02 14:53:26 +02003853static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
3854 pciserial_resume_one);
3855
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00003857 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3858 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
3859 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
3860 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00003861 /* Advantech also use 0x3618 and 0xf618 */
3862 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
3863 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3864 pbn_b0_4_921600 },
3865 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
3866 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
3867 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003868 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3869 PCI_SUBVENDOR_ID_CONNECT_TECH,
3870 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3871 pbn_b1_8_1382400 },
3872 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3873 PCI_SUBVENDOR_ID_CONNECT_TECH,
3874 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3875 pbn_b1_4_1382400 },
3876 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
3877 PCI_SUBVENDOR_ID_CONNECT_TECH,
3878 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3879 pbn_b1_2_1382400 },
3880 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3881 PCI_SUBVENDOR_ID_CONNECT_TECH,
3882 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
3883 pbn_b1_8_1382400 },
3884 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3885 PCI_SUBVENDOR_ID_CONNECT_TECH,
3886 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
3887 pbn_b1_4_1382400 },
3888 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3889 PCI_SUBVENDOR_ID_CONNECT_TECH,
3890 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
3891 pbn_b1_2_1382400 },
3892 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3893 PCI_SUBVENDOR_ID_CONNECT_TECH,
3894 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
3895 pbn_b1_8_921600 },
3896 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3897 PCI_SUBVENDOR_ID_CONNECT_TECH,
3898 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
3899 pbn_b1_8_921600 },
3900 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3901 PCI_SUBVENDOR_ID_CONNECT_TECH,
3902 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
3903 pbn_b1_4_921600 },
3904 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3905 PCI_SUBVENDOR_ID_CONNECT_TECH,
3906 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
3907 pbn_b1_4_921600 },
3908 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3909 PCI_SUBVENDOR_ID_CONNECT_TECH,
3910 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
3911 pbn_b1_2_921600 },
3912 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3913 PCI_SUBVENDOR_ID_CONNECT_TECH,
3914 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
3915 pbn_b1_8_921600 },
3916 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3917 PCI_SUBVENDOR_ID_CONNECT_TECH,
3918 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
3919 pbn_b1_8_921600 },
3920 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3921 PCI_SUBVENDOR_ID_CONNECT_TECH,
3922 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
3923 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003924 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
3925 PCI_SUBVENDOR_ID_CONNECT_TECH,
3926 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
3927 pbn_b1_2_1250000 },
3928 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3929 PCI_SUBVENDOR_ID_CONNECT_TECH,
3930 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
3931 pbn_b0_2_1843200 },
3932 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3933 PCI_SUBVENDOR_ID_CONNECT_TECH,
3934 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
3935 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00003936 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
3937 PCI_VENDOR_ID_AFAVLAB,
3938 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
3939 pbn_b0_4_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08003941 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942 pbn_b2_bt_1_115200 },
3943 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08003944 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 pbn_b2_bt_2_115200 },
3946 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08003947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003948 pbn_b2_bt_4_115200 },
3949 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08003950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951 pbn_b2_bt_2_115200 },
3952 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08003953 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954 pbn_b2_bt_4_115200 },
3955 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08003956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00003958 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
3959 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3960 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003961 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
3962 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3963 pbn_b2_8_115200 },
3964
3965 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
3966 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3967 pbn_b2_bt_2_115200 },
3968 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
3969 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3970 pbn_b2_bt_2_921600 },
3971 /*
3972 * VScom SPCOM800, from sl@s.pl
3973 */
Alan Cox5756ee92008-02-08 04:18:51 -08003974 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
3975 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976 pbn_b2_8_921600 },
3977 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08003978 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07003980 /* Unknown card - subdevice 0x1584 */
3981 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3982 PCI_VENDOR_ID_PLX,
3983 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00003984 pbn_b2_4_115200 },
3985 /* Unknown card - subdevice 0x1588 */
3986 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3987 PCI_VENDOR_ID_PLX,
3988 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
3989 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003990 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
3991 PCI_SUBVENDOR_ID_KEYSPAN,
3992 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
3993 pbn_panacom },
3994 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
3995 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3996 pbn_panacom4 },
3997 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
3998 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
3999 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004000 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4001 PCI_VENDOR_ID_ESDGMBH,
4002 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4003 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004004 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4005 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004006 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 pbn_b2_4_460800 },
4008 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4009 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004010 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011 pbn_b2_8_460800 },
4012 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4013 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004014 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015 pbn_b2_16_460800 },
4016 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4017 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004018 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019 pbn_b2_16_460800 },
4020 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4021 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004022 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 pbn_b2_4_460800 },
4024 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4025 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004026 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004028 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4029 PCI_SUBVENDOR_ID_EXSYS,
4030 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004031 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032 /*
4033 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4034 * (Exoray@isys.ca)
4035 */
4036 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4037 0x10b5, 0x106a, 0, 0,
4038 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304039 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004040 * EndRun Technologies. PCI express device range.
4041 * EndRun PTP/1588 has 2 Native UARTs.
4042 */
4043 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4044 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4045 pbn_endrun_2_4000000 },
4046 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304047 * Quatech cards. These actually have configurable clocks but for
4048 * now we just use the default.
4049 *
4050 * 100 series are RS232, 200 series RS422,
4051 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4053 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4054 pbn_b1_4_115200 },
4055 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4056 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4057 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304058 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4059 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4060 pbn_b2_2_115200 },
4061 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4063 pbn_b1_2_115200 },
4064 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4066 pbn_b2_2_115200 },
4067 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4069 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004070 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4071 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4072 pbn_b1_8_115200 },
4073 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4074 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4075 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304076 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4077 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4078 pbn_b1_4_115200 },
4079 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4080 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4081 pbn_b1_2_115200 },
4082 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4083 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4084 pbn_b1_4_115200 },
4085 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4086 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4087 pbn_b1_2_115200 },
4088 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4089 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4090 pbn_b2_4_115200 },
4091 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4092 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4093 pbn_b2_2_115200 },
4094 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4095 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4096 pbn_b2_1_115200 },
4097 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4098 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4099 pbn_b2_4_115200 },
4100 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4101 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4102 pbn_b2_2_115200 },
4103 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4104 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4105 pbn_b2_1_115200 },
4106 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4107 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4108 pbn_b0_8_115200 },
4109
Linus Torvalds1da177e2005-04-16 15:20:36 -07004110 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004111 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4112 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004113 pbn_b0_4_921600 },
4114 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004115 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4116 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004117 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004118 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4119 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4120 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004121
4122 /*
4123 * The below card is a little controversial since it is the
4124 * subject of a PCI vendor/device ID clash. (See
4125 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4126 * For now just used the hex ID 0x950a.
4127 */
4128 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004129 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4130 0, 0, pbn_b0_2_115200 },
4131 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4132 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4133 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004134 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004135 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4136 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004137 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4138 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4139 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004140 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4142 pbn_b0_4_115200 },
4143 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4144 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4145 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004146 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
Anton Wuerfel1a33e342016-01-14 16:08:10 +01004147 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Lytochkin Borise8470032010-07-26 10:02:26 +04004148 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149
4150 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004151 * Oxford Semiconductor Inc. Tornado PCI express device range.
4152 */
4153 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4154 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4155 pbn_b0_1_4000000 },
4156 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4157 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4158 pbn_b0_1_4000000 },
4159 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4160 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4161 pbn_oxsemi_1_4000000 },
4162 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4163 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4164 pbn_oxsemi_1_4000000 },
4165 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4166 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4167 pbn_b0_1_4000000 },
4168 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4169 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4170 pbn_b0_1_4000000 },
4171 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4172 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4173 pbn_oxsemi_1_4000000 },
4174 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4175 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4176 pbn_oxsemi_1_4000000 },
4177 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4178 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4179 pbn_b0_1_4000000 },
4180 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4181 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4182 pbn_b0_1_4000000 },
4183 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4184 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4185 pbn_b0_1_4000000 },
4186 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4187 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4188 pbn_b0_1_4000000 },
4189 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4190 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4191 pbn_oxsemi_2_4000000 },
4192 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4193 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4194 pbn_oxsemi_2_4000000 },
4195 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4196 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4197 pbn_oxsemi_4_4000000 },
4198 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4199 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4200 pbn_oxsemi_4_4000000 },
4201 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4202 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4203 pbn_oxsemi_8_4000000 },
4204 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4205 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4206 pbn_oxsemi_8_4000000 },
4207 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4208 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4209 pbn_oxsemi_1_4000000 },
4210 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4211 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4212 pbn_oxsemi_1_4000000 },
4213 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4214 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4215 pbn_oxsemi_1_4000000 },
4216 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4217 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4218 pbn_oxsemi_1_4000000 },
4219 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4220 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4221 pbn_oxsemi_1_4000000 },
4222 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4223 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4224 pbn_oxsemi_1_4000000 },
4225 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4226 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4227 pbn_oxsemi_1_4000000 },
4228 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4229 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4230 pbn_oxsemi_1_4000000 },
4231 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4232 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4233 pbn_oxsemi_1_4000000 },
4234 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4235 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4236 pbn_oxsemi_1_4000000 },
4237 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4238 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4239 pbn_oxsemi_1_4000000 },
4240 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4241 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4242 pbn_oxsemi_1_4000000 },
4243 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4244 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4245 pbn_oxsemi_1_4000000 },
4246 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4247 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4248 pbn_oxsemi_1_4000000 },
4249 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4250 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4251 pbn_oxsemi_1_4000000 },
4252 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4253 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4254 pbn_oxsemi_1_4000000 },
4255 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4256 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4257 pbn_oxsemi_1_4000000 },
4258 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4259 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4260 pbn_oxsemi_1_4000000 },
4261 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4262 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4263 pbn_oxsemi_1_4000000 },
4264 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4265 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4266 pbn_oxsemi_1_4000000 },
4267 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4268 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4269 pbn_oxsemi_1_4000000 },
4270 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4271 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4272 pbn_oxsemi_1_4000000 },
4273 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4274 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4275 pbn_oxsemi_1_4000000 },
4276 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4277 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4278 pbn_oxsemi_1_4000000 },
4279 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4280 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4281 pbn_oxsemi_1_4000000 },
4282 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4283 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4284 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004285 /*
4286 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4287 */
4288 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4289 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4290 pbn_oxsemi_1_4000000 },
4291 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4292 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4293 pbn_oxsemi_2_4000000 },
4294 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4295 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4296 pbn_oxsemi_4_4000000 },
4297 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4298 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4299 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004300
4301 /*
4302 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4303 */
4304 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4305 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4306 pbn_oxsemi_2_4000000 },
4307
Lee Howard7106b4e2008-10-21 13:48:58 +01004308 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004309 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4310 * from skokodyn@yahoo.com
4311 */
4312 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4313 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4314 pbn_sbsxrsio },
4315 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4316 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4317 pbn_sbsxrsio },
4318 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4319 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4320 pbn_sbsxrsio },
4321 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4322 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4323 pbn_sbsxrsio },
4324
4325 /*
4326 * Digitan DS560-558, from jimd@esoft.com
4327 */
4328 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004329 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004330 pbn_b1_1_115200 },
4331
4332 /*
4333 * Titan Electronic cards
4334 * The 400L and 800L have a custom setup quirk.
4335 */
4336 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004337 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004338 pbn_b0_1_921600 },
4339 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004340 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004341 pbn_b0_2_921600 },
4342 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004343 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004344 pbn_b0_4_921600 },
4345 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004346 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 pbn_b0_4_921600 },
4348 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4349 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4350 pbn_b1_1_921600 },
4351 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4352 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4353 pbn_b1_bt_2_921600 },
4354 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4355 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4356 pbn_b0_bt_4_921600 },
4357 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4358 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4359 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004360 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4361 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4362 pbn_b4_bt_2_921600 },
4363 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4364 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4365 pbn_b4_bt_4_921600 },
4366 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4367 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4368 pbn_b4_bt_8_921600 },
4369 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4370 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4371 pbn_b0_4_921600 },
4372 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4373 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4374 pbn_b0_4_921600 },
4375 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4376 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4377 pbn_b0_4_921600 },
4378 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4379 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4380 pbn_oxsemi_1_4000000 },
4381 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4382 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4383 pbn_oxsemi_2_4000000 },
4384 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4385 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4386 pbn_oxsemi_4_4000000 },
4387 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4388 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4389 pbn_oxsemi_8_4000000 },
4390 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4391 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4392 pbn_oxsemi_2_4000000 },
4393 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4395 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004396 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4398 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004399 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4401 pbn_b0_4_921600 },
4402 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4403 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4404 pbn_b0_4_921600 },
4405 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4406 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4407 pbn_b0_4_921600 },
4408 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4410 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004411
4412 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4413 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4414 pbn_b2_1_460800 },
4415 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4416 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4417 pbn_b2_1_460800 },
4418 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4419 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4420 pbn_b2_1_460800 },
4421 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4422 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4423 pbn_b2_bt_2_921600 },
4424 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4425 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4426 pbn_b2_bt_2_921600 },
4427 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4428 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4429 pbn_b2_bt_2_921600 },
4430 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4431 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4432 pbn_b2_bt_4_921600 },
4433 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4434 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4435 pbn_b2_bt_4_921600 },
4436 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4437 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4438 pbn_b2_bt_4_921600 },
4439 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4440 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4441 pbn_b0_1_921600 },
4442 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4443 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4444 pbn_b0_1_921600 },
4445 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4446 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4447 pbn_b0_1_921600 },
4448 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4449 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4450 pbn_b0_bt_2_921600 },
4451 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4452 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4453 pbn_b0_bt_2_921600 },
4454 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4455 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4456 pbn_b0_bt_2_921600 },
4457 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4458 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4459 pbn_b0_bt_4_921600 },
4460 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4461 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4462 pbn_b0_bt_4_921600 },
4463 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4464 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4465 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004466 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4467 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4468 pbn_b0_bt_8_921600 },
4469 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4470 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4471 pbn_b0_bt_8_921600 },
4472 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4473 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4474 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004475
4476 /*
4477 * Computone devices submitted by Doug McNash dmcnash@computone.com
4478 */
4479 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4480 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4481 0, 0, pbn_computone_4 },
4482 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4483 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4484 0, 0, pbn_computone_8 },
4485 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4486 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4487 0, 0, pbn_computone_6 },
4488
4489 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4490 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4491 pbn_oxsemi },
4492 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4493 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4494 pbn_b0_bt_1_921600 },
4495
4496 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004497 * SUNIX (TIMEDIA)
4498 */
4499 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4500 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4501 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4502 pbn_b0_bt_1_921600 },
4503
4504 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4505 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4506 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4507 pbn_b0_bt_1_921600 },
4508
4509 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004510 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4511 */
4512 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4513 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4514 pbn_b0_bt_8_115200 },
4515 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4516 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4517 pbn_b0_bt_8_115200 },
4518
4519 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4520 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4521 pbn_b0_bt_2_115200 },
4522 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4523 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4524 pbn_b0_bt_2_115200 },
4525 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4526 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4527 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004528 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4529 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4530 pbn_b0_bt_2_115200 },
4531 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4532 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4533 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4535 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4536 pbn_b0_bt_4_460800 },
4537 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4538 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4539 pbn_b0_bt_4_460800 },
4540 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4542 pbn_b0_bt_2_460800 },
4543 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4545 pbn_b0_bt_2_460800 },
4546 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4548 pbn_b0_bt_2_460800 },
4549 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4550 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4551 pbn_b0_bt_1_115200 },
4552 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_b0_bt_1_460800 },
4555
4556 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004557 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4558 * Cards are identified by their subsystem vendor IDs, which
4559 * (in hex) match the model number.
4560 *
4561 * Note that JC140x are RS422/485 cards which require ox950
4562 * ACR = 0x10, and as such are not currently fully supported.
4563 */
4564 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4565 0x1204, 0x0004, 0, 0,
4566 pbn_b0_4_921600 },
4567 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4568 0x1208, 0x0004, 0, 0,
4569 pbn_b0_4_921600 },
4570/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4571 0x1402, 0x0002, 0, 0,
4572 pbn_b0_2_921600 }, */
4573/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4574 0x1404, 0x0004, 0, 0,
4575 pbn_b0_4_921600 }, */
4576 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4577 0x1208, 0x0004, 0, 0,
4578 pbn_b0_4_921600 },
4579
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004580 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4581 0x1204, 0x0004, 0, 0,
4582 pbn_b0_4_921600 },
4583 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4584 0x1208, 0x0004, 0, 0,
4585 pbn_b0_4_921600 },
4586 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4587 0x1208, 0x0004, 0, 0,
4588 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004589 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4591 */
4592 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4593 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4594 pbn_b1_1_1382400 },
4595
4596 /*
4597 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4598 */
4599 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4600 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4601 pbn_b1_1_1382400 },
4602
4603 /*
4604 * RAStel 2 port modem, gerg@moreton.com.au
4605 */
4606 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4608 pbn_b2_bt_2_115200 },
4609
4610 /*
4611 * EKF addition for i960 Boards form EKF with serial port
4612 */
4613 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4614 0xE4BF, PCI_ANY_ID, 0, 0,
4615 pbn_intel_i960 },
4616
4617 /*
4618 * Xircom Cardbus/Ethernet combos
4619 */
4620 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4621 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4622 pbn_b0_1_115200 },
4623 /*
4624 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4625 */
4626 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4627 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4628 pbn_b0_1_115200 },
4629
4630 /*
4631 * Untested PCI modems, sent in from various folks...
4632 */
4633
4634 /*
4635 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4636 */
4637 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4638 0x1048, 0x1500, 0, 0,
4639 pbn_b1_1_115200 },
4640
4641 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4642 0xFF00, 0, 0, 0,
4643 pbn_sgi_ioc3 },
4644
4645 /*
4646 * HP Diva card
4647 */
4648 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4649 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4650 pbn_b1_1_115200 },
4651 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4652 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4653 pbn_b0_5_115200 },
4654 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4655 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4656 pbn_b2_1_115200 },
4657
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004658 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4660 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004661 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4663 pbn_b3_4_115200 },
4664 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4665 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4666 pbn_b3_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004667 /*
Adam Lee89c043a2015-08-03 13:28:13 +08004668 * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
4669 */
4670 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
4671 PCI_ANY_ID, PCI_ANY_ID,
4672 0,
4673 0, pbn_pericom_PI7C9X7951 },
4674 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
4675 PCI_ANY_ID, PCI_ANY_ID,
4676 0,
4677 0, pbn_pericom_PI7C9X7952 },
4678 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
4679 PCI_ANY_ID, PCI_ANY_ID,
4680 0,
4681 0, pbn_pericom_PI7C9X7954 },
4682 { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
4683 PCI_ANY_ID, PCI_ANY_ID,
4684 0,
4685 0, pbn_pericom_PI7C9X7958 },
4686 /*
Jimi Damonc8d19242016-07-20 17:00:40 -07004687 * ACCES I/O Products quad
4688 */
4689 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
4690 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4691 pbn_pericom_PI7C9X7954 },
4692 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
4693 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4694 pbn_pericom_PI7C9X7954 },
4695 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
4696 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4697 pbn_pericom_PI7C9X7954 },
4698 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
4699 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4700 pbn_pericom_PI7C9X7954 },
4701 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
4702 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4703 pbn_pericom_PI7C9X7954 },
4704 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
4705 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4706 pbn_pericom_PI7C9X7954 },
4707 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
4708 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4709 pbn_pericom_PI7C9X7954 },
4710 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
4711 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4712 pbn_pericom_PI7C9X7954 },
4713 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
4714 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4715 pbn_pericom_PI7C9X7954 },
4716 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
4717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4718 pbn_pericom_PI7C9X7954 },
4719 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
4720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4721 pbn_pericom_PI7C9X7954 },
4722 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
4723 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4724 pbn_pericom_PI7C9X7954 },
4725 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
4726 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4727 pbn_pericom_PI7C9X7954 },
4728 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
4729 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4730 pbn_pericom_PI7C9X7954 },
4731 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
4732 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4733 pbn_pericom_PI7C9X7954 },
4734 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
4735 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4736 pbn_pericom_PI7C9X7954 },
4737 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
4738 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4739 pbn_pericom_PI7C9X7954 },
4740 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
4741 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4742 pbn_pericom_PI7C9X7954 },
4743 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
4744 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4745 pbn_pericom_PI7C9X7954 },
4746 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
4747 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4748 pbn_pericom_PI7C9X7954 },
4749 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
4750 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4751 pbn_pericom_PI7C9X7954 },
4752 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
4753 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4754 pbn_pericom_PI7C9X7954 },
4755 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
4756 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4757 pbn_pericom_PI7C9X7954 },
4758 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
4759 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4760 pbn_pericom_PI7C9X7954 },
4761 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
4762 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4763 pbn_pericom_PI7C9X7958 },
4764 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
4765 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4766 pbn_pericom_PI7C9X7958 },
4767 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
4768 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4769 pbn_pericom_PI7C9X7958 },
4770 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
4771 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4772 pbn_pericom_PI7C9X7958 },
4773 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
4774 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4775 pbn_pericom_PI7C9X7958 },
4776 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
4777 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4778 pbn_pericom_PI7C9X7958 },
4779 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
4780 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4781 pbn_pericom_PI7C9X7958 },
4782 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
4783 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4784 pbn_pericom_PI7C9X7958 },
4785 { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
4786 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4787 pbn_pericom_PI7C9X7958 },
4788 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004789 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4790 */
4791 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4792 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4793 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07004794 /*
4795 * ITE
4796 */
4797 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4798 PCI_ANY_ID, PCI_ANY_ID,
4799 0, 0,
4800 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004801
4802 /*
Peter Horton737c1752006-08-26 09:07:36 +01004803 * IntaShield IS-200
4804 */
4805 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4806 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4807 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07004808 /*
4809 * IntaShield IS-400
4810 */
4811 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4812 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4813 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01004814 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08004815 * Perle PCI-RAS cards
4816 */
4817 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4818 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4819 0, 0, pbn_b2_4_921600 },
4820 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4821 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4822 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07004823
4824 /*
4825 * Mainpine series cards: Fairly standard layout but fools
4826 * parts of the autodetect in some cases and uses otherwise
4827 * unmatched communications subclasses in the PCI Express case
4828 */
4829
4830 { /* RockForceDUO */
4831 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4832 PCI_VENDOR_ID_MAINPINE, 0x0200,
4833 0, 0, pbn_b0_2_115200 },
4834 { /* RockForceQUATRO */
4835 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4836 PCI_VENDOR_ID_MAINPINE, 0x0300,
4837 0, 0, pbn_b0_4_115200 },
4838 { /* RockForceDUO+ */
4839 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4840 PCI_VENDOR_ID_MAINPINE, 0x0400,
4841 0, 0, pbn_b0_2_115200 },
4842 { /* RockForceQUATRO+ */
4843 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4844 PCI_VENDOR_ID_MAINPINE, 0x0500,
4845 0, 0, pbn_b0_4_115200 },
4846 { /* RockForce+ */
4847 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4848 PCI_VENDOR_ID_MAINPINE, 0x0600,
4849 0, 0, pbn_b0_2_115200 },
4850 { /* RockForce+ */
4851 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4852 PCI_VENDOR_ID_MAINPINE, 0x0700,
4853 0, 0, pbn_b0_4_115200 },
4854 { /* RockForceOCTO+ */
4855 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4856 PCI_VENDOR_ID_MAINPINE, 0x0800,
4857 0, 0, pbn_b0_8_115200 },
4858 { /* RockForceDUO+ */
4859 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4860 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4861 0, 0, pbn_b0_2_115200 },
4862 { /* RockForceQUARTRO+ */
4863 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4864 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4865 0, 0, pbn_b0_4_115200 },
4866 { /* RockForceOCTO+ */
4867 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4868 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4869 0, 0, pbn_b0_8_115200 },
4870 { /* RockForceD1 */
4871 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4872 PCI_VENDOR_ID_MAINPINE, 0x2000,
4873 0, 0, pbn_b0_1_115200 },
4874 { /* RockForceF1 */
4875 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4876 PCI_VENDOR_ID_MAINPINE, 0x2100,
4877 0, 0, pbn_b0_1_115200 },
4878 { /* RockForceD2 */
4879 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4880 PCI_VENDOR_ID_MAINPINE, 0x2200,
4881 0, 0, pbn_b0_2_115200 },
4882 { /* RockForceF2 */
4883 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4884 PCI_VENDOR_ID_MAINPINE, 0x2300,
4885 0, 0, pbn_b0_2_115200 },
4886 { /* RockForceD4 */
4887 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4888 PCI_VENDOR_ID_MAINPINE, 0x2400,
4889 0, 0, pbn_b0_4_115200 },
4890 { /* RockForceF4 */
4891 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4892 PCI_VENDOR_ID_MAINPINE, 0x2500,
4893 0, 0, pbn_b0_4_115200 },
4894 { /* RockForceD8 */
4895 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4896 PCI_VENDOR_ID_MAINPINE, 0x2600,
4897 0, 0, pbn_b0_8_115200 },
4898 { /* RockForceF8 */
4899 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4900 PCI_VENDOR_ID_MAINPINE, 0x2700,
4901 0, 0, pbn_b0_8_115200 },
4902 { /* IQ Express D1 */
4903 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4904 PCI_VENDOR_ID_MAINPINE, 0x3000,
4905 0, 0, pbn_b0_1_115200 },
4906 { /* IQ Express F1 */
4907 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4908 PCI_VENDOR_ID_MAINPINE, 0x3100,
4909 0, 0, pbn_b0_1_115200 },
4910 { /* IQ Express D2 */
4911 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4912 PCI_VENDOR_ID_MAINPINE, 0x3200,
4913 0, 0, pbn_b0_2_115200 },
4914 { /* IQ Express F2 */
4915 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4916 PCI_VENDOR_ID_MAINPINE, 0x3300,
4917 0, 0, pbn_b0_2_115200 },
4918 { /* IQ Express D4 */
4919 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4920 PCI_VENDOR_ID_MAINPINE, 0x3400,
4921 0, 0, pbn_b0_4_115200 },
4922 { /* IQ Express F4 */
4923 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4924 PCI_VENDOR_ID_MAINPINE, 0x3500,
4925 0, 0, pbn_b0_4_115200 },
4926 { /* IQ Express D8 */
4927 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4928 PCI_VENDOR_ID_MAINPINE, 0x3C00,
4929 0, 0, pbn_b0_8_115200 },
4930 { /* IQ Express F8 */
4931 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4932 PCI_VENDOR_ID_MAINPINE, 0x3D00,
4933 0, 0, pbn_b0_8_115200 },
4934
4935
Thomas Hoehn48212002007-02-10 01:46:05 -08004936 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07004937 * PA Semi PA6T-1682M on-chip UART
4938 */
4939 { PCI_VENDOR_ID_PASEMI, 0xa004,
4940 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4941 pbn_pasemi_1682M },
4942
4943 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004944 * National Instruments
4945 */
Will Page04bf7e72009-04-06 17:32:15 +01004946 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
4947 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4948 pbn_b1_16_115200 },
4949 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
4950 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4951 pbn_b1_8_115200 },
4952 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
4953 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4954 pbn_b1_bt_4_115200 },
4955 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
4956 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4957 pbn_b1_bt_2_115200 },
4958 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
4959 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4960 pbn_b1_bt_4_115200 },
4961 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
4962 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4963 pbn_b1_bt_2_115200 },
4964 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
4965 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4966 pbn_b1_16_115200 },
4967 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
4968 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4969 pbn_b1_8_115200 },
4970 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
4971 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4972 pbn_b1_bt_4_115200 },
4973 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
4974 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4975 pbn_b1_bt_2_115200 },
4976 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
4977 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4978 pbn_b1_bt_4_115200 },
4979 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
4980 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4981 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01004982 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
4983 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4984 pbn_ni8430_2 },
4985 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
4986 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4987 pbn_ni8430_2 },
4988 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
4989 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4990 pbn_ni8430_4 },
4991 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
4992 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4993 pbn_ni8430_4 },
4994 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
4995 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4996 pbn_ni8430_8 },
4997 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
4998 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4999 pbn_ni8430_8 },
5000 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5001 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5002 pbn_ni8430_16 },
5003 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5004 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5005 pbn_ni8430_16 },
5006 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5007 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5008 pbn_ni8430_2 },
5009 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5010 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5011 pbn_ni8430_2 },
5012 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5013 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5014 pbn_ni8430_4 },
5015 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5016 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5017 pbn_ni8430_4 },
5018
5019 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005020 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5021 */
5022 { PCI_VENDOR_ID_ADDIDATA,
5023 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5024 PCI_ANY_ID,
5025 PCI_ANY_ID,
5026 0,
5027 0,
5028 pbn_b0_4_115200 },
5029
5030 { PCI_VENDOR_ID_ADDIDATA,
5031 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5032 PCI_ANY_ID,
5033 PCI_ANY_ID,
5034 0,
5035 0,
5036 pbn_b0_2_115200 },
5037
5038 { PCI_VENDOR_ID_ADDIDATA,
5039 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5040 PCI_ANY_ID,
5041 PCI_ANY_ID,
5042 0,
5043 0,
5044 pbn_b0_1_115200 },
5045
Ian Abbott086231f2013-07-16 16:14:39 +01005046 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005047 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005048 PCI_ANY_ID,
5049 PCI_ANY_ID,
5050 0,
5051 0,
5052 pbn_b1_8_115200 },
5053
5054 { PCI_VENDOR_ID_ADDIDATA,
5055 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5056 PCI_ANY_ID,
5057 PCI_ANY_ID,
5058 0,
5059 0,
5060 pbn_b0_4_115200 },
5061
5062 { PCI_VENDOR_ID_ADDIDATA,
5063 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5064 PCI_ANY_ID,
5065 PCI_ANY_ID,
5066 0,
5067 0,
5068 pbn_b0_2_115200 },
5069
5070 { PCI_VENDOR_ID_ADDIDATA,
5071 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5072 PCI_ANY_ID,
5073 PCI_ANY_ID,
5074 0,
5075 0,
5076 pbn_b0_1_115200 },
5077
5078 { PCI_VENDOR_ID_ADDIDATA,
5079 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5080 PCI_ANY_ID,
5081 PCI_ANY_ID,
5082 0,
5083 0,
5084 pbn_b0_4_115200 },
5085
5086 { PCI_VENDOR_ID_ADDIDATA,
5087 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5088 PCI_ANY_ID,
5089 PCI_ANY_ID,
5090 0,
5091 0,
5092 pbn_b0_2_115200 },
5093
5094 { PCI_VENDOR_ID_ADDIDATA,
5095 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5096 PCI_ANY_ID,
5097 PCI_ANY_ID,
5098 0,
5099 0,
5100 pbn_b0_1_115200 },
5101
5102 { PCI_VENDOR_ID_ADDIDATA,
5103 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5104 PCI_ANY_ID,
5105 PCI_ANY_ID,
5106 0,
5107 0,
5108 pbn_b0_8_115200 },
5109
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005110 { PCI_VENDOR_ID_ADDIDATA,
5111 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5112 PCI_ANY_ID,
5113 PCI_ANY_ID,
5114 0,
5115 0,
5116 pbn_ADDIDATA_PCIe_4_3906250 },
5117
5118 { PCI_VENDOR_ID_ADDIDATA,
5119 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5120 PCI_ANY_ID,
5121 PCI_ANY_ID,
5122 0,
5123 0,
5124 pbn_ADDIDATA_PCIe_2_3906250 },
5125
5126 { PCI_VENDOR_ID_ADDIDATA,
5127 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5128 PCI_ANY_ID,
5129 PCI_ANY_ID,
5130 0,
5131 0,
5132 pbn_ADDIDATA_PCIe_1_3906250 },
5133
5134 { PCI_VENDOR_ID_ADDIDATA,
5135 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5136 PCI_ANY_ID,
5137 PCI_ANY_ID,
5138 0,
5139 0,
5140 pbn_ADDIDATA_PCIe_8_3906250 },
5141
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005142 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5143 PCI_VENDOR_ID_IBM, 0x0299,
5144 0, 0, pbn_b0_bt_2_115200 },
5145
Stefan Seyfried972ce082013-07-01 09:14:21 +02005146 /*
5147 * other NetMos 9835 devices are most likely handled by the
5148 * parport_serial driver, check drivers/parport/parport_serial.c
5149 * before adding them here.
5150 */
5151
Michael Bueschc4285b42009-06-30 11:41:21 -07005152 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5153 0xA000, 0x1000,
5154 0, 0, pbn_b0_1_115200 },
5155
Nicos Gollan7808edc2011-05-05 21:00:37 +02005156 /* the 9901 is a rebranded 9912 */
5157 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5158 0xA000, 0x1000,
5159 0, 0, pbn_b0_1_115200 },
5160
5161 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5162 0xA000, 0x1000,
5163 0, 0, pbn_b0_1_115200 },
5164
5165 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5166 0xA000, 0x1000,
5167 0, 0, pbn_b0_1_115200 },
5168
5169 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5170 0xA000, 0x1000,
5171 0, 0, pbn_b0_1_115200 },
5172
5173 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5174 0xA000, 0x3002,
5175 0, 0, pbn_NETMOS9900_2s_115200 },
5176
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005177 /*
Eric Smith44178172011-07-11 22:53:13 -06005178 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005179 */
5180
5181 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5182 0xA000, 0x1000,
5183 0, 0, pbn_b0_1_115200 },
5184
5185 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005186 0xA000, 0x3002,
5187 0, 0, pbn_b0_bt_2_115200 },
5188
5189 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005190 0xA000, 0x3004,
5191 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005192 /* Intel CE4100 */
5193 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5194 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5195 pbn_ce4100_1_115200 },
Mika Westerberg6c55d9b2016-01-29 16:49:47 +02005196
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005197 /*
5198 * Cronyx Omega PCI
5199 */
5200 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5201 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5202 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005203
5204 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005205 * Broadcom TruManage
5206 */
5207 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5208 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5209 pbn_brcm_trumanage },
5210
5211 /*
Alan Cox66835492012-08-16 12:01:33 +01005212 * AgeStar as-prs2-009
5213 */
5214 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5215 PCI_ANY_ID, PCI_ANY_ID,
5216 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005217
5218 /*
5219 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5220 * so not listed here.
5221 */
5222 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5223 PCI_ANY_ID, PCI_ANY_ID,
5224 0, 0, pbn_b0_bt_4_115200 },
5225
5226 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5227 PCI_ANY_ID, PCI_ANY_ID,
5228 0, 0, pbn_b0_bt_2_115200 },
5229
Alexandr Petrenko55c368c2016-05-23 10:04:54 +03005230 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
5231 PCI_ANY_ID, PCI_ANY_ID,
5232 0, 0, pbn_b0_bt_4_115200 },
5233
Jeremy McNicoll7dde5572016-02-02 13:00:45 -08005234 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
5235 PCI_ANY_ID, PCI_ANY_ID,
5236 0, 0, pbn_wch382_2 },
5237
Sergej Pupykin72a3c0e2014-12-30 16:16:50 +03005238 { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
5239 PCI_ANY_ID, PCI_ANY_ID,
5240 0, 0, pbn_wch384_4 },
5241
Alan Cox66835492012-08-16 12:01:33 +01005242 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005243 * Commtech, Inc. Fastcom adapters
5244 */
5245 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5246 PCI_ANY_ID, PCI_ANY_ID,
5247 0,
5248 0, pbn_b0_2_1152000_200 },
5249 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5250 PCI_ANY_ID, PCI_ANY_ID,
5251 0,
5252 0, pbn_b0_4_1152000_200 },
5253 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5254 PCI_ANY_ID, PCI_ANY_ID,
5255 0,
5256 0, pbn_b0_4_1152000_200 },
5257 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5258 PCI_ANY_ID, PCI_ANY_ID,
5259 0,
5260 0, pbn_b0_8_1152000_200 },
Matt Schulte14faa8c2012-11-21 10:35:15 -06005261
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005262 /* Fintek PCI serial cards */
5263 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5264 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5265 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5266
Matt Schulte14faa8c2012-11-21 10:35:15 -06005267 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 * These entries match devices with class COMMUNICATION_SERIAL,
5269 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5270 */
5271 { PCI_ANY_ID, PCI_ANY_ID,
5272 PCI_ANY_ID, PCI_ANY_ID,
5273 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5274 0xffff00, pbn_default },
5275 { PCI_ANY_ID, PCI_ANY_ID,
5276 PCI_ANY_ID, PCI_ANY_ID,
5277 PCI_CLASS_COMMUNICATION_MODEM << 8,
5278 0xffff00, pbn_default },
5279 { PCI_ANY_ID, PCI_ANY_ID,
5280 PCI_ANY_ID, PCI_ANY_ID,
5281 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5282 0xffff00, pbn_default },
5283 { 0, }
5284};
5285
Michael Reed28071902011-05-31 12:06:28 -05005286static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5287 pci_channel_state_t state)
5288{
5289 struct serial_private *priv = pci_get_drvdata(dev);
5290
5291 if (state == pci_channel_io_perm_failure)
5292 return PCI_ERS_RESULT_DISCONNECT;
5293
5294 if (priv)
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005295 pciserial_detach_ports(priv);
Michael Reed28071902011-05-31 12:06:28 -05005296
5297 pci_disable_device(dev);
5298
5299 return PCI_ERS_RESULT_NEED_RESET;
5300}
5301
5302static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5303{
5304 int rc;
5305
5306 rc = pci_enable_device(dev);
5307
5308 if (rc)
5309 return PCI_ERS_RESULT_DISCONNECT;
5310
5311 pci_restore_state(dev);
5312 pci_save_state(dev);
5313
5314 return PCI_ERS_RESULT_RECOVERED;
5315}
5316
5317static void serial8250_io_resume(struct pci_dev *dev)
5318{
5319 struct serial_private *priv = pci_get_drvdata(dev);
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005320 struct serial_private *new;
Michael Reed28071902011-05-31 12:06:28 -05005321
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005322 if (!priv)
5323 return;
5324
Gabriel Krisman Bertazic130b662016-12-28 16:42:00 -02005325 new = pciserial_init_ports(dev, priv->board);
5326 if (!IS_ERR(new)) {
5327 pci_set_drvdata(dev, new);
5328 kfree(priv);
Gabriel Krisman Bertazif209fa02016-11-28 19:34:42 -02005329 }
Michael Reed28071902011-05-31 12:06:28 -05005330}
5331
Stephen Hemminger1d352032012-09-07 09:33:17 -07005332static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005333 .error_detected = serial8250_io_error_detected,
5334 .slot_reset = serial8250_io_slot_reset,
5335 .resume = serial8250_io_resume,
5336};
5337
Linus Torvalds1da177e2005-04-16 15:20:36 -07005338static struct pci_driver serial_pci_driver = {
5339 .name = "serial",
5340 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005341 .remove = pciserial_remove_one,
Andy Shevchenko61702c32015-02-02 14:53:26 +02005342 .driver = {
5343 .pm = &pciserial_pm_ops,
5344 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005345 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005346 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005347};
5348
Wei Yongjun15a12e82012-10-26 23:04:22 +08005349module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005350
5351MODULE_LICENSE("GPL");
5352MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5353MODULE_DEVICE_TABLE(pci, serial_pci_tbl);