blob: 0468e15e6f10e62bb103d4371a89882ec66a2894 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Probe module for 8250/16550-type PCI serial ports.
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070012#undef DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/string.h>
16#include <linux/kernel.h>
17#include <linux/slab.h>
18#include <linux/delay.h>
19#include <linux/tty.h>
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -070020#include <linux/serial_reg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/serial_core.h>
22#include <linux/8250_pci.h>
23#include <linux/bitops.h>
24
25#include <asm/byteorder.h>
26#include <asm/io.h>
27
Andy Shevchenko9a1870c2014-08-19 20:29:22 +030028#include <linux/dmaengine.h>
29#include <linux/platform_data/dma-dw.h>
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "8250.h"
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 * init function returns:
35 * > 0 - number of ports
36 * = 0 - use board->num_ports
37 * < 0 - error
38 */
39struct pci_serial_quirk {
40 u32 vendor;
41 u32 device;
42 u32 subvendor;
43 u32 subdevice;
Frédéric Brière5bf8f502011-05-29 15:08:03 -040044 int (*probe)(struct pci_dev *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 int (*init)(struct pci_dev *dev);
Russell King975a1a72009-01-02 13:44:27 +000046 int (*setup)(struct serial_private *,
47 const struct pciserial_board *,
Alan Cox2655a2c2012-07-12 12:59:50 +010048 struct uart_8250_port *, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 void (*exit)(struct pci_dev *dev);
50};
51
52#define PCI_NUM_BAR_RESOURCES 6
53
54struct serial_private {
Russell King70db3d92005-07-27 11:34:27 +010055 struct pci_dev *dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 unsigned int nr;
57 void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
58 struct pci_serial_quirk *quirk;
59 int line[0];
60};
61
Nicos Gollan7808edc2011-05-05 21:00:37 +020062static int pci_default_setup(struct serial_private*,
Alan Cox2655a2c2012-07-12 12:59:50 +010063 const struct pciserial_board*, struct uart_8250_port *, int);
Nicos Gollan7808edc2011-05-05 21:00:37 +020064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065static void moan_device(const char *str, struct pci_dev *dev)
66{
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -070067 dev_err(&dev->dev,
Joe Perchesad361c92009-07-06 13:05:40 -070068 "%s: %s\n"
69 "Please send the output of lspci -vv, this\n"
70 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
71 "manufacturer and name of serial board or\n"
72 "modem board to rmk+serial@arm.linux.org.uk.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 pci_name(dev), str, dev->vendor, dev->device,
74 dev->subsystem_vendor, dev->subsystem_device);
75}
76
77static int
Alan Cox2655a2c2012-07-12 12:59:50 +010078setup_port(struct serial_private *priv, struct uart_8250_port *port,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 int bar, int offset, int regshift)
80{
Russell King70db3d92005-07-27 11:34:27 +010081 struct pci_dev *dev = priv->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 if (bar >= PCI_NUM_BAR_RESOURCES)
84 return -EINVAL;
85
86 if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 if (!priv->remapped_bar[bar])
Aaron Sierra398a9db2014-10-30 19:49:45 -050088 priv->remapped_bar[bar] = pci_ioremap_bar(dev, bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 if (!priv->remapped_bar[bar])
90 return -ENOMEM;
91
Alan Cox2655a2c2012-07-12 12:59:50 +010092 port->port.iotype = UPIO_MEM;
93 port->port.iobase = 0;
Aaron Sierra398a9db2014-10-30 19:49:45 -050094 port->port.mapbase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +010095 port->port.membase = priv->remapped_bar[bar] + offset;
96 port->port.regshift = regshift;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 } else {
Alan Cox2655a2c2012-07-12 12:59:50 +010098 port->port.iotype = UPIO_PORT;
Aaron Sierra398a9db2014-10-30 19:49:45 -050099 port->port.iobase = pci_resource_start(dev, bar) + offset;
Alan Cox2655a2c2012-07-12 12:59:50 +0100100 port->port.mapbase = 0;
101 port->port.membase = NULL;
102 port->port.regshift = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104 return 0;
105}
106
107/*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800108 * ADDI-DATA GmbH communication cards <info@addi-data.com>
109 */
110static int addidata_apci7800_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000111 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100112 struct uart_8250_port *port, int idx)
Krauth.Julien02c9b5c2008-02-04 22:27:49 -0800113{
114 unsigned int bar = 0, offset = board->first_offset;
115 bar = FL_GET_BASE(board->flags);
116
117 if (idx < 2) {
118 offset += idx * board->uart_offset;
119 } else if ((idx >= 2) && (idx < 4)) {
120 bar += 1;
121 offset += ((idx - 2) * board->uart_offset);
122 } else if ((idx >= 4) && (idx < 6)) {
123 bar += 2;
124 offset += ((idx - 4) * board->uart_offset);
125 } else if (idx >= 6) {
126 bar += 3;
127 offset += ((idx - 6) * board->uart_offset);
128 }
129
130 return setup_port(priv, port, bar, offset, board->reg_shift);
131}
132
133/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * AFAVLAB uses a different mixture of BARs and offsets
135 * Not that ugly ;) -- HW
136 */
137static int
Russell King975a1a72009-01-02 13:44:27 +0000138afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100139 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140{
141 unsigned int bar, offset = board->first_offset;
Alan Cox5756ee92008-02-08 04:18:51 -0800142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 bar = FL_GET_BASE(board->flags);
144 if (idx < 4)
145 bar += idx;
146 else {
147 bar = 4;
148 offset += (idx - 4) * board->uart_offset;
149 }
150
Russell King70db3d92005-07-27 11:34:27 +0100151 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
153
154/*
155 * HP's Remote Management Console. The Diva chip came in several
156 * different versions. N-class, L2000 and A500 have two Diva chips, each
157 * with 3 UARTs (the third UART on the second chip is unused). Superdome
158 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
159 * one Diva chip, but it has been expanded to 5 UARTs.
160 */
Russell King61a116e2006-07-03 15:22:35 +0100161static int pci_hp_diva_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 int rc = 0;
164
165 switch (dev->subsystem_device) {
166 case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
167 case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
168 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
169 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
170 rc = 3;
171 break;
172 case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
173 rc = 2;
174 break;
175 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
176 rc = 4;
177 break;
178 case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
Justin Chen551f8f02005-10-24 22:16:38 +0100179 case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 rc = 1;
181 break;
182 }
183
184 return rc;
185}
186
187/*
188 * HP's Diva chip puts the 4th/5th serial port further out, and
189 * some serial ports are supposed to be hidden on certain models.
190 */
191static int
Russell King975a1a72009-01-02 13:44:27 +0000192pci_hp_diva_setup(struct serial_private *priv,
193 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100194 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
196 unsigned int offset = board->first_offset;
197 unsigned int bar = FL_GET_BASE(board->flags);
198
Russell King70db3d92005-07-27 11:34:27 +0100199 switch (priv->dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
201 if (idx == 3)
202 idx++;
203 break;
204 case PCI_DEVICE_ID_HP_DIVA_EVEREST:
205 if (idx > 0)
206 idx++;
207 if (idx > 2)
208 idx++;
209 break;
210 }
211 if (idx > 2)
212 offset = 0x18;
213
214 offset += idx * board->uart_offset;
215
Russell King70db3d92005-07-27 11:34:27 +0100216 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219/*
220 * Added for EKF Intel i960 serial boards
221 */
Russell King61a116e2006-07-03 15:22:35 +0100222static int pci_inteli960ni_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 unsigned long oldval;
225
226 if (!(dev->subsystem_device & 0x1000))
227 return -ENODEV;
228
229 /* is firmware started? */
Alan Cox5756ee92008-02-08 04:18:51 -0800230 pci_read_config_dword(dev, 0x44, (void *)&oldval);
231 if (oldval == 0x00001000L) { /* RESET value */
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700232 dev_dbg(&dev->dev, "Local i960 firmware missing\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 return -ENODEV;
234 }
235 return 0;
236}
237
238/*
239 * Some PCI serial cards using the PLX 9050 PCI interface chip require
240 * that the card interrupt be explicitly enabled or disabled. This
241 * seems to be mainly needed on card using the PLX which also use I/O
242 * mapped memory.
243 */
Russell King61a116e2006-07-03 15:22:35 +0100244static int pci_plx9050_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 u8 irq_config;
247 void __iomem *p;
248
249 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
250 moan_device("no memory in bar 0", dev);
251 return 0;
252 }
253
254 irq_config = 0x41;
Bjorn Helgaasadd7b582005-10-24 22:11:57 +0100255 if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
Alan Cox5756ee92008-02-08 04:18:51 -0800256 dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 irq_config = 0x43;
Alan Cox5756ee92008-02-08 04:18:51 -0800258
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
Alan Cox5756ee92008-02-08 04:18:51 -0800260 (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 /*
262 * As the megawolf cards have the int pins active
263 * high, and have 2 UART chips, both ints must be
264 * enabled on the 9050. Also, the UARTS are set in
265 * 16450 mode by default, so we have to enable the
266 * 16C950 'enhanced' mode so that we can use the
267 * deep FIFOs
268 */
269 irq_config = 0x5b;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 /*
271 * enable/disable interrupts
272 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700273 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (p == NULL)
275 return -ENOMEM;
276 writel(irq_config, p + 0x4c);
277
278 /*
279 * Read the register back to ensure that it took effect.
280 */
281 readl(p + 0x4c);
282 iounmap(p);
283
284 return 0;
285}
286
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500287static void pci_plx9050_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288{
289 u8 __iomem *p;
290
291 if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
292 return;
293
294 /*
295 * disable interrupts
296 */
Alan Cox6f441fe2008-05-01 04:34:59 -0700297 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (p != NULL) {
299 writel(0, p + 0x4c);
300
301 /*
302 * Read the register back to ensure that it took effect.
303 */
304 readl(p + 0x4c);
305 iounmap(p);
306 }
307}
308
Will Page04bf7e72009-04-06 17:32:15 +0100309#define NI8420_INT_ENABLE_REG 0x38
310#define NI8420_INT_ENABLE_BIT 0x2000
311
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500312static void pci_ni8420_exit(struct pci_dev *dev)
Will Page04bf7e72009-04-06 17:32:15 +0100313{
314 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100315 unsigned int bar = 0;
316
317 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
318 moan_device("no memory in bar", dev);
319 return;
320 }
321
Aaron Sierra398a9db2014-10-30 19:49:45 -0500322 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100323 if (p == NULL)
324 return;
325
326 /* Disable the CPU Interrupt */
327 writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
328 p + NI8420_INT_ENABLE_REG);
329 iounmap(p);
330}
331
332
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100333/* MITE registers */
334#define MITE_IOWBSR1 0xc4
335#define MITE_IOWCR1 0xf4
336#define MITE_LCIMR1 0x08
337#define MITE_LCIMR2 0x10
338
339#define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
340
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500341static void pci_ni8430_exit(struct pci_dev *dev)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100342{
343 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100344 unsigned int bar = 0;
345
346 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
347 moan_device("no memory in bar", dev);
348 return;
349 }
350
Aaron Sierra398a9db2014-10-30 19:49:45 -0500351 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100352 if (p == NULL)
353 return;
354
355 /* Disable the CPU Interrupt */
356 writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
357 iounmap(p);
358}
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
361static int
Russell King975a1a72009-01-02 13:44:27 +0000362sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100363 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 unsigned int bar, offset = board->first_offset;
366
367 bar = 0;
368
369 if (idx < 4) {
370 /* first four channels map to 0, 0x100, 0x200, 0x300 */
371 offset += idx * board->uart_offset;
372 } else if (idx < 8) {
373 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
374 offset += idx * board->uart_offset + 0xC00;
375 } else /* we have only 8 ports on PMC-OCTALPRO */
376 return 1;
377
Russell King70db3d92005-07-27 11:34:27 +0100378 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
381/*
382* This does initialization for PMC OCTALPRO cards:
383* maps the device memory, resets the UARTs (needed, bc
384* if the module is removed and inserted again, the card
385* is in the sleep mode) and enables global interrupt.
386*/
387
388/* global control register offset for SBS PMC-OctalPro */
389#define OCT_REG_CR_OFF 0x500
390
Russell King61a116e2006-07-03 15:22:35 +0100391static int sbs_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392{
393 u8 __iomem *p;
394
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100395 p = pci_ioremap_bar(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 if (p == NULL)
398 return -ENOMEM;
399 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
Alan Cox5756ee92008-02-08 04:18:51 -0800400 writeb(0x10, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 udelay(50);
Alan Cox5756ee92008-02-08 04:18:51 -0800402 writeb(0x0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* Set bit-2 (INTENABLE) of Control Register */
405 writeb(0x4, p + OCT_REG_CR_OFF);
406 iounmap(p);
407
408 return 0;
409}
410
411/*
412 * Disables the global interrupt of PMC-OctalPro
413 */
414
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500415static void sbs_exit(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 u8 __iomem *p;
418
Arjan van de Ven24ed3ab2009-06-24 18:34:58 +0100419 p = pci_ioremap_bar(dev, 0);
Alan Cox5756ee92008-02-08 04:18:51 -0800420 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
421 if (p != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 writeb(0, p + OCT_REG_CR_OFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 iounmap(p);
424}
425
426/*
427 * SIIG serial cards have an PCI interface chip which also controls
428 * the UART clocking frequency. Each UART can be clocked independently
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300429 * (except cards equipped with 4 UARTs) and initial clocking settings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 * are stored in the EEPROM chip. It can cause problems because this
431 * version of serial driver doesn't support differently clocked UART's
432 * on single PCI card. To prevent this, initialization functions set
433 * high frequency clocking for all UART's on given card. It is safe (I
434 * hope) because it doesn't touch EEPROM settings to prevent conflicts
435 * with other OSes (like M$ DOS).
436 *
437 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
Alan Cox5756ee92008-02-08 04:18:51 -0800438 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 * There is two family of SIIG serial cards with different PCI
440 * interface chip and different configuration methods:
441 * - 10x cards have control registers in IO and/or memory space;
442 * - 20x cards have control registers in standard PCI configuration space.
443 *
Russell King67d74b82005-07-27 11:33:03 +0100444 * Note: all 10x cards have PCI device ids 0x10..
445 * all 20x cards have PCI device ids 0x20..
446 *
Andrey Paninfbc0dc02005-07-18 11:38:09 +0100447 * There are also Quartet Serial cards which use Oxford Semiconductor
448 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
449 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 * Note: some SIIG cards are probed by the parport_serial object.
451 */
452
453#define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
454#define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
455
456static int pci_siig10x_init(struct pci_dev *dev)
457{
458 u16 data;
459 void __iomem *p;
460
461 switch (dev->device & 0xfff8) {
462 case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
463 data = 0xffdf;
464 break;
465 case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
466 data = 0xf7ff;
467 break;
468 default: /* 1S1P, 4S */
469 data = 0xfffb;
470 break;
471 }
472
Alan Cox6f441fe2008-05-01 04:34:59 -0700473 p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 if (p == NULL)
475 return -ENOMEM;
476
477 writew(readw(p + 0x28) & data, p + 0x28);
478 readw(p + 0x28);
479 iounmap(p);
480 return 0;
481}
482
483#define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
484#define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
485
486static int pci_siig20x_init(struct pci_dev *dev)
487{
488 u8 data;
489
490 /* Change clock frequency for the first UART. */
491 pci_read_config_byte(dev, 0x6f, &data);
492 pci_write_config_byte(dev, 0x6f, data & 0xef);
493
494 /* If this card has 2 UART, we have to do the same with second UART. */
495 if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
496 ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
497 pci_read_config_byte(dev, 0x73, &data);
498 pci_write_config_byte(dev, 0x73, data & 0xef);
499 }
500 return 0;
501}
502
Russell King67d74b82005-07-27 11:33:03 +0100503static int pci_siig_init(struct pci_dev *dev)
504{
505 unsigned int type = dev->device & 0xff00;
506
507 if (type == 0x1000)
508 return pci_siig10x_init(dev);
509 else if (type == 0x2000)
510 return pci_siig20x_init(dev);
511
512 moan_device("Unknown SIIG card", dev);
513 return -ENODEV;
514}
515
Andrey Panin3ec9c592006-02-02 20:15:09 +0000516static int pci_siig_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000517 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100518 struct uart_8250_port *port, int idx)
Andrey Panin3ec9c592006-02-02 20:15:09 +0000519{
520 unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
521
522 if (idx > 3) {
523 bar = 4;
524 offset = (idx - 4) * 8;
525 }
526
527 return setup_port(priv, port, bar, offset, 0);
528}
529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530/*
531 * Timedia has an explosion of boards, and to avoid the PCI table from
532 * growing *huge*, we use this function to collapse some 70 entries
533 * in the PCI table into one, for sanity's and compactness's sake.
534 */
Helge Dellere9422e02006-08-29 21:57:29 +0200535static const unsigned short timedia_single_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
537};
538
Helge Dellere9422e02006-08-29 21:57:29 +0200539static const unsigned short timedia_dual_port[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
Alan Cox5756ee92008-02-08 04:18:51 -0800541 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
542 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
544 0xD079, 0
545};
546
Helge Dellere9422e02006-08-29 21:57:29 +0200547static const unsigned short timedia_quad_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800548 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
549 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
551 0xB157, 0
552};
553
Helge Dellere9422e02006-08-29 21:57:29 +0200554static const unsigned short timedia_eight_port[] = {
Alan Cox5756ee92008-02-08 04:18:51 -0800555 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
557};
558
Arjan van de Vencb3592b2005-11-28 21:04:11 +0000559static const struct timedia_struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 int num;
Helge Dellere9422e02006-08-29 21:57:29 +0200561 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562} timedia_data[] = {
563 { 1, timedia_single_port },
564 { 2, timedia_dual_port },
565 { 4, timedia_quad_port },
Helge Dellere9422e02006-08-29 21:57:29 +0200566 { 8, timedia_eight_port }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567};
568
Frédéric Brièreb9b24552011-05-29 15:08:04 -0400569/*
570 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
571 * listing them individually, this driver merely grabs them all with
572 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
573 * and should be left free to be claimed by parport_serial instead.
574 */
575static int pci_timedia_probe(struct pci_dev *dev)
576{
577 /*
578 * Check the third digit of the subdevice ID
579 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
580 */
581 if ((dev->subsystem_device & 0x00f0) >= 0x70) {
582 dev_info(&dev->dev,
583 "ignoring Timedia subdevice %04x for parport_serial\n",
584 dev->subsystem_device);
585 return -ENODEV;
586 }
587
588 return 0;
589}
590
Russell King61a116e2006-07-03 15:22:35 +0100591static int pci_timedia_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
Helge Dellere9422e02006-08-29 21:57:29 +0200593 const unsigned short *ids;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 int i, j;
595
Helge Dellere9422e02006-08-29 21:57:29 +0200596 for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 ids = timedia_data[i].ids;
598 for (j = 0; ids[j]; j++)
599 if (dev->subsystem_device == ids[j])
600 return timedia_data[i].num;
601 }
602 return 0;
603}
604
605/*
606 * Timedia/SUNIX uses a mixture of BARs and offsets
607 * Ugh, this is ugly as all hell --- TYT
608 */
609static int
Russell King975a1a72009-01-02 13:44:27 +0000610pci_timedia_setup(struct serial_private *priv,
611 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100612 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613{
614 unsigned int bar = 0, offset = board->first_offset;
615
616 switch (idx) {
617 case 0:
618 bar = 0;
619 break;
620 case 1:
621 offset = board->uart_offset;
622 bar = 0;
623 break;
624 case 2:
625 bar = 1;
626 break;
627 case 3:
628 offset = board->uart_offset;
Dave Jonesc2cd6d32005-12-07 18:11:26 +0000629 /* FALLTHROUGH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 case 4: /* BAR 2 */
631 case 5: /* BAR 3 */
632 case 6: /* BAR 4 */
633 case 7: /* BAR 5 */
634 bar = idx - 2;
635 }
636
Russell King70db3d92005-07-27 11:34:27 +0100637 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638}
639
640/*
641 * Some Titan cards are also a little weird
642 */
643static int
Russell King70db3d92005-07-27 11:34:27 +0100644titan_400l_800l_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +0000645 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100646 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
648 unsigned int bar, offset = board->first_offset;
649
650 switch (idx) {
651 case 0:
652 bar = 1;
653 break;
654 case 1:
655 bar = 2;
656 break;
657 default:
658 bar = 4;
659 offset = (idx - 2) * board->uart_offset;
660 }
661
Russell King70db3d92005-07-27 11:34:27 +0100662 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
Russell King61a116e2006-07-03 15:22:35 +0100665static int pci_xircom_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 msleep(100);
668 return 0;
669}
670
Will Page04bf7e72009-04-06 17:32:15 +0100671static int pci_ni8420_init(struct pci_dev *dev)
672{
673 void __iomem *p;
Will Page04bf7e72009-04-06 17:32:15 +0100674 unsigned int bar = 0;
675
676 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
677 moan_device("no memory in bar", dev);
678 return 0;
679 }
680
Aaron Sierra398a9db2014-10-30 19:49:45 -0500681 p = pci_ioremap_bar(dev, bar);
Will Page04bf7e72009-04-06 17:32:15 +0100682 if (p == NULL)
683 return -ENOMEM;
684
685 /* Enable CPU Interrupt */
686 writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
687 p + NI8420_INT_ENABLE_REG);
688
689 iounmap(p);
690 return 0;
691}
692
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100693#define MITE_IOWBSR1_WSIZE 0xa
694#define MITE_IOWBSR1_WIN_OFFSET 0x800
695#define MITE_IOWBSR1_WENAB (1 << 7)
696#define MITE_LCIMR1_IO_IE_0 (1 << 24)
697#define MITE_LCIMR2_SET_CPU_IE (1 << 31)
698#define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
699
700static int pci_ni8430_init(struct pci_dev *dev)
701{
702 void __iomem *p;
Aaron Sierra398a9db2014-10-30 19:49:45 -0500703 struct pci_bus_region region;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100704 u32 device_window;
705 unsigned int bar = 0;
706
707 if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
708 moan_device("no memory in bar", dev);
709 return 0;
710 }
711
Aaron Sierra398a9db2014-10-30 19:49:45 -0500712 p = pci_ioremap_bar(dev, bar);
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100713 if (p == NULL)
714 return -ENOMEM;
715
Aaron Sierra398a9db2014-10-30 19:49:45 -0500716 /*
717 * Set device window address and size in BAR0, while acknowledging that
718 * the resource structure may contain a translated address that differs
719 * from the address the device responds to.
720 */
721 pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
722 device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100723 | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
724 writel(device_window, p + MITE_IOWBSR1);
725
726 /* Set window access to go to RAMSEL IO address space */
727 writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
728 p + MITE_IOWCR1);
729
730 /* Enable IO Bus Interrupt 0 */
731 writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
732
733 /* Enable CPU Interrupt */
734 writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
735
736 iounmap(p);
737 return 0;
738}
739
740/* UART Port Control Register */
741#define NI8430_PORTCON 0x0f
742#define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
743
744static int
Alan Coxbf538fe2009-04-06 17:35:42 +0100745pci_ni8430_setup(struct serial_private *priv,
746 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100747 struct uart_8250_port *port, int idx)
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100748{
Aaron Sierra398a9db2014-10-30 19:49:45 -0500749 struct pci_dev *dev = priv->dev;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100750 void __iomem *p;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100751 unsigned int bar, offset = board->first_offset;
752
753 if (idx >= board->num_ports)
754 return 1;
755
756 bar = FL_GET_BASE(board->flags);
757 offset += idx * board->uart_offset;
758
Aaron Sierra398a9db2014-10-30 19:49:45 -0500759 p = pci_ioremap_bar(dev, bar);
Aaron Sierra5d14bba2014-10-30 19:49:52 -0500760 if (!p)
761 return -ENOMEM;
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100762
Joe Perches7c9d4402011-06-23 11:39:20 -0700763 /* enable the transceiver */
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100764 writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
765 p + offset + NI8430_PORTCON);
766
767 iounmap(p);
768
769 return setup_port(priv, port, bar, offset, board->reg_shift);
770}
771
Nicos Gollan7808edc2011-05-05 21:00:37 +0200772static int pci_netmos_9900_setup(struct serial_private *priv,
773 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +0100774 struct uart_8250_port *port, int idx)
Nicos Gollan7808edc2011-05-05 21:00:37 +0200775{
776 unsigned int bar;
777
Dmitry Eremin-Solenikov333c0852014-02-11 14:18:13 +0400778 if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
779 (priv->dev->subsystem_device & 0xff00) == 0x3000) {
Nicos Gollan7808edc2011-05-05 21:00:37 +0200780 /* netmos apparently orders BARs by datasheet layout, so serial
781 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
782 */
783 bar = 3 * idx;
784
785 return setup_port(priv, port, bar, 0, board->reg_shift);
786 } else {
787 return pci_default_setup(priv, board, port, idx);
788 }
789}
790
791/* the 99xx series comes with a range of device IDs and a variety
792 * of capabilities:
793 *
794 * 9900 has varying capabilities and can cascade to sub-controllers
795 * (cascading should be purely internal)
796 * 9904 is hardwired with 4 serial ports
797 * 9912 and 9922 are hardwired with 2 serial ports
798 */
799static int pci_netmos_9900_numports(struct pci_dev *dev)
800{
801 unsigned int c = dev->class;
802 unsigned int pi;
803 unsigned short sub_serports;
804
805 pi = (c & 0xff);
806
807 if (pi == 2) {
808 return 1;
809 } else if ((pi == 0) &&
810 (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
811 /* two possibilities: 0x30ps encodes number of parallel and
812 * serial ports, or 0x1000 indicates *something*. This is not
813 * immediately obvious, since the 2s1p+4s configuration seems
814 * to offer all functionality on functions 0..2, while still
815 * advertising the same function 3 as the 4s+2s1p config.
816 */
817 sub_serports = dev->subsystem_device & 0xf;
818 if (sub_serports > 0) {
819 return sub_serports;
820 } else {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700821 dev_err(&dev->dev, "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
Nicos Gollan7808edc2011-05-05 21:00:37 +0200822 return 0;
823 }
824 }
825
826 moan_device("unknown NetMos/Mostech program interface", dev);
827 return 0;
828}
Shawn Bohrer46a0fac2009-04-06 17:32:07 +0100829
Russell King61a116e2006-07-03 15:22:35 +0100830static int pci_netmos_init(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831{
832 /* subdevice 0x00PS means <P> parallel, <S> serial */
833 unsigned int num_serial = dev->subsystem_device & 0xf;
834
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -0800835 if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
836 (dev->device == PCI_DEVICE_ID_NETMOS_9865))
Michael Bueschc4285b42009-06-30 11:41:21 -0700837 return 0;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200838
Jiri Slaby25cf9bc2009-01-15 13:30:34 +0000839 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
840 dev->subsystem_device == 0x0299)
841 return 0;
842
Nicos Gollan7808edc2011-05-05 21:00:37 +0200843 switch (dev->device) { /* FALLTHROUGH on all */
844 case PCI_DEVICE_ID_NETMOS_9904:
845 case PCI_DEVICE_ID_NETMOS_9912:
846 case PCI_DEVICE_ID_NETMOS_9922:
847 case PCI_DEVICE_ID_NETMOS_9900:
848 num_serial = pci_netmos_9900_numports(dev);
849 break;
850
851 default:
852 if (num_serial == 0 ) {
853 moan_device("unknown NetMos/Mostech device", dev);
854 }
855 }
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 if (num_serial == 0)
858 return -ENODEV;
Nicos Gollan7808edc2011-05-05 21:00:37 +0200859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 return num_serial;
861}
862
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700863/*
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700864 * These chips are available with optionally one parallel port and up to
865 * two serial ports. Unfortunately they all have the same product id.
866 *
867 * Basic configuration is done over a region of 32 I/O ports. The base
868 * ioport is called INTA or INTC, depending on docs/other drivers.
869 *
870 * The region of the 32 I/O ports is configured in POSIO0R...
871 */
872
873/* registers */
874#define ITE_887x_MISCR 0x9c
875#define ITE_887x_INTCBAR 0x78
876#define ITE_887x_UARTBAR 0x7c
877#define ITE_887x_PS0BAR 0x10
878#define ITE_887x_POSIO0 0x60
879
880/* I/O space size */
881#define ITE_887x_IOSIZE 32
882/* I/O space size (bits 26-24; 8 bytes = 011b) */
883#define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
884/* I/O space size (bits 26-24; 32 bytes = 101b) */
885#define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
886/* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
887#define ITE_887x_POSIO_SPEED (3 << 29)
888/* enable IO_Space bit */
889#define ITE_887x_POSIO_ENABLE (1 << 31)
890
Ralf Baechlef79abb82007-08-30 23:56:31 -0700891static int pci_ite887x_init(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700892{
893 /* inta_addr are the configuration addresses of the ITE */
894 static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
895 0x200, 0x280, 0 };
896 int ret, i, type;
897 struct resource *iobase = NULL;
898 u32 miscr, uartbar, ioport;
899
900 /* search for the base-ioport */
901 i = 0;
902 while (inta_addr[i] && iobase == NULL) {
903 iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
904 "ite887x");
905 if (iobase != NULL) {
906 /* write POSIO0R - speed | size | ioport */
907 pci_write_config_dword(dev, ITE_887x_POSIO0,
908 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
909 ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
910 /* write INTCBAR - ioport */
Alan Cox5756ee92008-02-08 04:18:51 -0800911 pci_write_config_dword(dev, ITE_887x_INTCBAR,
912 inta_addr[i]);
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700913 ret = inb(inta_addr[i]);
914 if (ret != 0xff) {
915 /* ioport connected */
916 break;
917 }
918 release_region(iobase->start, ITE_887x_IOSIZE);
919 iobase = NULL;
920 }
921 i++;
922 }
923
924 if (!inta_addr[i]) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -0700925 dev_err(&dev->dev, "ite887x: could not find iobase\n");
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700926 return -ENODEV;
927 }
928
929 /* start of undocumented type checking (see parport_pc.c) */
930 type = inb(iobase->start + 0x18) & 0x0f;
931
932 switch (type) {
933 case 0x2: /* ITE8871 (1P) */
934 case 0xa: /* ITE8875 (1P) */
935 ret = 0;
936 break;
937 case 0xe: /* ITE8872 (2S1P) */
938 ret = 2;
939 break;
940 case 0x6: /* ITE8873 (1S) */
941 ret = 1;
942 break;
943 case 0x8: /* ITE8874 (2S) */
944 ret = 2;
945 break;
946 default:
947 moan_device("Unknown ITE887x", dev);
948 ret = -ENODEV;
949 }
950
951 /* configure all serial ports */
952 for (i = 0; i < ret; i++) {
953 /* read the I/O port from the device */
954 pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
955 &ioport);
956 ioport &= 0x0000FF00; /* the actual base address */
957 pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
958 ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
959 ITE_887x_POSIO_IOSIZE_8 | ioport);
960
961 /* write the ioport to the UARTBAR */
962 pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
963 uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
964 uartbar |= (ioport << (16 * i)); /* set the ioport */
965 pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
966
967 /* get current config */
968 pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
969 /* disable interrupts (UARTx_Routing[3:0]) */
970 miscr &= ~(0xf << (12 - 4 * i));
971 /* activate the UART (UARTx_En) */
972 miscr |= 1 << (23 - i);
973 /* write new config with activated UART */
974 pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
975 }
976
977 if (ret <= 0) {
978 /* the device has no UARTs if we get here */
979 release_region(iobase->start, ITE_887x_IOSIZE);
980 }
981
982 return ret;
983}
984
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500985static void pci_ite887x_exit(struct pci_dev *dev)
Niels de Vos84f8c6f2007-08-22 14:01:14 -0700986{
987 u32 ioport;
988 /* the ioport is bit 0-15 in POSIO0R */
989 pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
990 ioport &= 0xffff;
991 release_region(ioport, ITE_887x_IOSIZE);
992}
993
Russell King9f2a0362009-01-02 13:44:20 +0000994/*
Mike Skoog1bc8cde2014-10-16 13:10:01 -0700995 * EndRun Technologies.
996 * Determine the number of ports available on the device.
997 */
998#define PCI_VENDOR_ID_ENDRUN 0x7401
999#define PCI_DEVICE_ID_ENDRUN_1588 0xe100
1000
1001static int pci_endrun_init(struct pci_dev *dev)
1002{
1003 u8 __iomem *p;
1004 unsigned long deviceID;
1005 unsigned int number_uarts = 0;
1006
1007 /* EndRun device is all 0xexxx */
1008 if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
1009 (dev->device & 0xf000) != 0xe000)
1010 return 0;
1011
1012 p = pci_iomap(dev, 0, 5);
1013 if (p == NULL)
1014 return -ENOMEM;
1015
1016 deviceID = ioread32(p);
1017 /* EndRun device */
1018 if (deviceID == 0x07000200) {
1019 number_uarts = ioread8(p + 4);
1020 dev_dbg(&dev->dev,
1021 "%d ports detected on EndRun PCI Express device\n",
1022 number_uarts);
1023 }
1024 pci_iounmap(dev, p);
1025 return number_uarts;
1026}
1027
1028/*
Russell King9f2a0362009-01-02 13:44:20 +00001029 * Oxford Semiconductor Inc.
1030 * Check that device is part of the Tornado range of devices, then determine
1031 * the number of ports available on the device.
1032 */
1033static int pci_oxsemi_tornado_init(struct pci_dev *dev)
1034{
1035 u8 __iomem *p;
1036 unsigned long deviceID;
1037 unsigned int number_uarts = 0;
1038
1039 /* OxSemi Tornado devices are all 0xCxxx */
1040 if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
1041 (dev->device & 0xF000) != 0xC000)
1042 return 0;
1043
1044 p = pci_iomap(dev, 0, 5);
1045 if (p == NULL)
1046 return -ENOMEM;
1047
1048 deviceID = ioread32(p);
1049 /* Tornado device */
1050 if (deviceID == 0x07000200) {
1051 number_uarts = ioread8(p + 4);
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001052 dev_dbg(&dev->dev,
Russell King9f2a0362009-01-02 13:44:20 +00001053 "%d ports detected on Oxford PCI Express device\n",
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001054 number_uarts);
Russell King9f2a0362009-01-02 13:44:20 +00001055 }
1056 pci_iounmap(dev, p);
1057 return number_uarts;
1058}
1059
Alan Coxeb26dfe2012-07-12 13:00:31 +01001060static int pci_asix_setup(struct serial_private *priv,
Russell King975a1a72009-01-02 13:44:27 +00001061 const struct pciserial_board *board,
Alan Coxeb26dfe2012-07-12 13:00:31 +01001062 struct uart_8250_port *port, int idx)
1063{
1064 port->bugs |= UART_BUG_PARITY;
1065 return pci_default_setup(priv, board, port, idx);
1066}
1067
Alan Cox55c7c0f2012-11-29 09:03:00 +10301068/* Quatech devices have their own extra interface features */
1069
1070struct quatech_feature {
1071 u16 devid;
1072 bool amcc;
1073};
1074
1075#define QPCR_TEST_FOR1 0x3F
1076#define QPCR_TEST_GET1 0x00
1077#define QPCR_TEST_FOR2 0x40
1078#define QPCR_TEST_GET2 0x40
1079#define QPCR_TEST_FOR3 0x80
1080#define QPCR_TEST_GET3 0x40
1081#define QPCR_TEST_FOR4 0xC0
1082#define QPCR_TEST_GET4 0x80
1083
1084#define QOPR_CLOCK_X1 0x0000
1085#define QOPR_CLOCK_X2 0x0001
1086#define QOPR_CLOCK_X4 0x0002
1087#define QOPR_CLOCK_X8 0x0003
1088#define QOPR_CLOCK_RATE_MASK 0x0003
1089
1090
1091static struct quatech_feature quatech_cards[] = {
1092 { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
1093 { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
1094 { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
1095 { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
1096 { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
1097 { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
1098 { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
1099 { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
1100 { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
1101 { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
1102 { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
1103 { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
1104 { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
1105 { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
1106 { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
1107 { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
1108 { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
1109 { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
1110 { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
1111 { 0, }
1112};
1113
1114static int pci_quatech_amcc(u16 devid)
1115{
1116 struct quatech_feature *qf = &quatech_cards[0];
1117 while (qf->devid) {
1118 if (qf->devid == devid)
1119 return qf->amcc;
1120 qf++;
1121 }
1122 pr_err("quatech: unknown port type '0x%04X'.\n", devid);
1123 return 0;
1124};
1125
1126static int pci_quatech_rqopr(struct uart_8250_port *port)
1127{
1128 unsigned long base = port->port.iobase;
1129 u8 LCR, val;
1130
1131 LCR = inb(base + UART_LCR);
1132 outb(0xBF, base + UART_LCR);
1133 val = inb(base + UART_SCR);
1134 outb(LCR, base + UART_LCR);
1135 return val;
1136}
1137
1138static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
1139{
1140 unsigned long base = port->port.iobase;
1141 u8 LCR, val;
1142
1143 LCR = inb(base + UART_LCR);
1144 outb(0xBF, base + UART_LCR);
1145 val = inb(base + UART_SCR);
1146 outb(qopr, base + UART_SCR);
1147 outb(LCR, base + UART_LCR);
1148}
1149
1150static int pci_quatech_rqmcr(struct uart_8250_port *port)
1151{
1152 unsigned long base = port->port.iobase;
1153 u8 LCR, val, qmcr;
1154
1155 LCR = inb(base + UART_LCR);
1156 outb(0xBF, base + UART_LCR);
1157 val = inb(base + UART_SCR);
1158 outb(val | 0x10, base + UART_SCR);
1159 qmcr = inb(base + UART_MCR);
1160 outb(val, base + UART_SCR);
1161 outb(LCR, base + UART_LCR);
1162
1163 return qmcr;
1164}
1165
1166static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
1167{
1168 unsigned long base = port->port.iobase;
1169 u8 LCR, val;
1170
1171 LCR = inb(base + UART_LCR);
1172 outb(0xBF, base + UART_LCR);
1173 val = inb(base + UART_SCR);
1174 outb(val | 0x10, base + UART_SCR);
1175 outb(qmcr, base + UART_MCR);
1176 outb(val, base + UART_SCR);
1177 outb(LCR, base + UART_LCR);
1178}
1179
1180static int pci_quatech_has_qmcr(struct uart_8250_port *port)
1181{
1182 unsigned long base = port->port.iobase;
1183 u8 LCR, val;
1184
1185 LCR = inb(base + UART_LCR);
1186 outb(0xBF, base + UART_LCR);
1187 val = inb(base + UART_SCR);
1188 if (val & 0x20) {
1189 outb(0x80, UART_LCR);
1190 if (!(inb(UART_SCR) & 0x20)) {
1191 outb(LCR, base + UART_LCR);
1192 return 1;
1193 }
1194 }
1195 return 0;
1196}
1197
1198static int pci_quatech_test(struct uart_8250_port *port)
1199{
1200 u8 reg;
1201 u8 qopr = pci_quatech_rqopr(port);
1202 pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
1203 reg = pci_quatech_rqopr(port) & 0xC0;
1204 if (reg != QPCR_TEST_GET1)
1205 return -EINVAL;
1206 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
1207 reg = pci_quatech_rqopr(port) & 0xC0;
1208 if (reg != QPCR_TEST_GET2)
1209 return -EINVAL;
1210 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
1211 reg = pci_quatech_rqopr(port) & 0xC0;
1212 if (reg != QPCR_TEST_GET3)
1213 return -EINVAL;
1214 pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
1215 reg = pci_quatech_rqopr(port) & 0xC0;
1216 if (reg != QPCR_TEST_GET4)
1217 return -EINVAL;
1218
1219 pci_quatech_wqopr(port, qopr);
1220 return 0;
1221}
1222
1223static int pci_quatech_clock(struct uart_8250_port *port)
1224{
1225 u8 qopr, reg, set;
1226 unsigned long clock;
1227
1228 if (pci_quatech_test(port) < 0)
1229 return 1843200;
1230
1231 qopr = pci_quatech_rqopr(port);
1232
1233 pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
1234 reg = pci_quatech_rqopr(port);
1235 if (reg & QOPR_CLOCK_X8) {
1236 clock = 1843200;
1237 goto out;
1238 }
1239 pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
1240 reg = pci_quatech_rqopr(port);
1241 if (!(reg & QOPR_CLOCK_X8)) {
1242 clock = 1843200;
1243 goto out;
1244 }
1245 reg &= QOPR_CLOCK_X8;
1246 if (reg == QOPR_CLOCK_X2) {
1247 clock = 3685400;
1248 set = QOPR_CLOCK_X2;
1249 } else if (reg == QOPR_CLOCK_X4) {
1250 clock = 7372800;
1251 set = QOPR_CLOCK_X4;
1252 } else if (reg == QOPR_CLOCK_X8) {
1253 clock = 14745600;
1254 set = QOPR_CLOCK_X8;
1255 } else {
1256 clock = 1843200;
1257 set = QOPR_CLOCK_X1;
1258 }
1259 qopr &= ~QOPR_CLOCK_RATE_MASK;
1260 qopr |= set;
1261
1262out:
1263 pci_quatech_wqopr(port, qopr);
1264 return clock;
1265}
1266
1267static int pci_quatech_rs422(struct uart_8250_port *port)
1268{
1269 u8 qmcr;
1270 int rs422 = 0;
1271
1272 if (!pci_quatech_has_qmcr(port))
1273 return 0;
1274 qmcr = pci_quatech_rqmcr(port);
1275 pci_quatech_wqmcr(port, 0xFF);
1276 if (pci_quatech_rqmcr(port))
1277 rs422 = 1;
1278 pci_quatech_wqmcr(port, qmcr);
1279 return rs422;
1280}
1281
1282static int pci_quatech_init(struct pci_dev *dev)
1283{
1284 if (pci_quatech_amcc(dev->device)) {
1285 unsigned long base = pci_resource_start(dev, 0);
1286 if (base) {
1287 u32 tmp;
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301288 outl(inl(base + 0x38) | 0x00002000, base + 0x38);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301289 tmp = inl(base + 0x3c);
1290 outl(tmp | 0x01000000, base + 0x3c);
Jonathan Woithe9c5320f2013-12-09 16:33:08 +10301291 outl(tmp &= ~0x01000000, base + 0x3c);
Alan Cox55c7c0f2012-11-29 09:03:00 +10301292 }
1293 }
1294 return 0;
1295}
1296
1297static int pci_quatech_setup(struct serial_private *priv,
1298 const struct pciserial_board *board,
1299 struct uart_8250_port *port, int idx)
1300{
1301 /* Needed by pci_quatech calls below */
1302 port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
1303 /* Set up the clocking */
1304 port->port.uartclk = pci_quatech_clock(port);
1305 /* For now just warn about RS422 */
1306 if (pci_quatech_rs422(port))
1307 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1308 return pci_default_setup(priv, board, port, idx);
1309}
1310
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08001311static void pci_quatech_exit(struct pci_dev *dev)
Alan Cox55c7c0f2012-11-29 09:03:00 +10301312{
1313}
1314
Alan Coxeb26dfe2012-07-12 13:00:31 +01001315static int pci_default_setup(struct serial_private *priv,
Russell King70db3d92005-07-27 11:34:27 +01001316 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001317 struct uart_8250_port *port, int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318{
1319 unsigned int bar, offset = board->first_offset, maxnr;
1320
1321 bar = FL_GET_BASE(board->flags);
1322 if (board->flags & FL_BASE_BARS)
1323 bar += idx;
1324 else
1325 offset += idx * board->uart_offset;
1326
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001327 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1328 (board->reg_shift + 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
1330 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1331 return 1;
Alan Cox5756ee92008-02-08 04:18:51 -08001332
Russell King70db3d92005-07-27 11:34:27 +01001333 return setup_port(priv, port, bar, offset, board->reg_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334}
1335
Angelo Butti94341472013-10-15 22:41:10 +03001336static int pci_pericom_setup(struct serial_private *priv,
1337 const struct pciserial_board *board,
1338 struct uart_8250_port *port, int idx)
1339{
1340 unsigned int bar, offset = board->first_offset, maxnr;
1341
1342 bar = FL_GET_BASE(board->flags);
1343 if (board->flags & FL_BASE_BARS)
1344 bar += idx;
1345 else
1346 offset += idx * board->uart_offset;
1347
1348 maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
1349 (board->reg_shift + 3);
1350
1351 if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
1352 return 1;
1353
1354 port->port.uartclk = 14745600;
1355
1356 return setup_port(priv, port, bar, offset, board->reg_shift);
1357}
1358
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001359static int
1360ce4100_serial_setup(struct serial_private *priv,
1361 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001362 struct uart_8250_port *port, int idx)
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001363{
1364 int ret;
1365
Maxime Bizon08ec2122012-10-19 10:45:07 +02001366 ret = setup_port(priv, port, idx, 0, board->reg_shift);
Alan Cox2655a2c2012-07-12 12:59:50 +01001367 port->port.iotype = UPIO_MEM32;
1368 port->port.type = PORT_XSCALE;
1369 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1370 port->port.regshift = 2;
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001371
1372 return ret;
1373}
1374
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001375#define PCI_DEVICE_ID_INTEL_BYT_UART1 0x0f0a
1376#define PCI_DEVICE_ID_INTEL_BYT_UART2 0x0f0c
1377
Alan Cox29897082014-08-19 20:29:23 +03001378#define PCI_DEVICE_ID_INTEL_BSW_UART1 0x228a
1379#define PCI_DEVICE_ID_INTEL_BSW_UART2 0x228c
1380
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001381#define BYT_PRV_CLK 0x800
1382#define BYT_PRV_CLK_EN (1 << 0)
1383#define BYT_PRV_CLK_M_VAL_SHIFT 1
1384#define BYT_PRV_CLK_N_VAL_SHIFT 16
1385#define BYT_PRV_CLK_UPDATE (1 << 31)
1386
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001387#define BYT_TX_OVF_INT 0x820
1388#define BYT_TX_OVF_INT_MASK (1 << 1)
1389
1390static void
1391byt_set_termios(struct uart_port *p, struct ktermios *termios,
1392 struct ktermios *old)
1393{
1394 unsigned int baud = tty_termios_baud_rate(termios);
Aaron Sierra50825c52014-03-03 19:54:29 -06001395 unsigned int m, n;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001396 u32 reg;
1397
Aaron Sierra50825c52014-03-03 19:54:29 -06001398 /*
1399 * For baud rates 0.5M, 1M, 1.5M, 2M, 2.5M, 3M, 3.5M and 4M the
1400 * dividers must be adjusted.
1401 *
1402 * uartclk = (m / n) * 100 MHz, where m <= n
1403 */
1404 switch (baud) {
1405 case 500000:
1406 case 1000000:
1407 case 2000000:
1408 case 4000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001409 m = 64;
1410 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001411 p->uartclk = 64000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001412 break;
1413 case 3500000:
1414 m = 56;
1415 n = 100;
1416 p->uartclk = 56000000;
1417 break;
1418 case 1500000:
1419 case 3000000:
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001420 m = 48;
1421 n = 100;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001422 p->uartclk = 48000000;
Aaron Sierra50825c52014-03-03 19:54:29 -06001423 break;
1424 case 2500000:
1425 m = 40;
1426 n = 100;
1427 p->uartclk = 40000000;
1428 break;
1429 default:
Aaron Sierra41d3f092014-03-03 19:54:36 -06001430 m = 2304;
1431 n = 3125;
1432 p->uartclk = 73728000;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001433 }
1434
1435 /* Reset the clock */
1436 reg = (m << BYT_PRV_CLK_M_VAL_SHIFT) | (n << BYT_PRV_CLK_N_VAL_SHIFT);
1437 writel(reg, p->membase + BYT_PRV_CLK);
1438 reg |= BYT_PRV_CLK_EN | BYT_PRV_CLK_UPDATE;
1439 writel(reg, p->membase + BYT_PRV_CLK);
1440
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001441 serial8250_do_set_termios(p, termios, old);
1442}
1443
1444static bool byt_dma_filter(struct dma_chan *chan, void *param)
1445{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001446 struct dw_dma_slave *dws = param;
1447
1448 if (dws->dma_dev != chan->device->dev)
1449 return false;
1450
1451 chan->private = dws;
1452 return true;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001453}
1454
1455static int
1456byt_serial_setup(struct serial_private *priv,
1457 const struct pciserial_board *board,
1458 struct uart_8250_port *port, int idx)
1459{
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001460 struct pci_dev *pdev = priv->dev;
1461 struct device *dev = port->port.dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001462 struct uart_8250_dma *dma;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001463 struct dw_dma_slave *tx_param, *rx_param;
1464 struct pci_dev *dma_dev;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001465 int ret;
1466
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001467 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001468 if (!dma)
1469 return -ENOMEM;
1470
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001471 tx_param = devm_kzalloc(dev, sizeof(*tx_param), GFP_KERNEL);
1472 if (!tx_param)
1473 return -ENOMEM;
1474
1475 rx_param = devm_kzalloc(dev, sizeof(*rx_param), GFP_KERNEL);
1476 if (!rx_param)
1477 return -ENOMEM;
1478
1479 switch (pdev->device) {
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001480 case PCI_DEVICE_ID_INTEL_BYT_UART1:
Alan Cox29897082014-08-19 20:29:23 +03001481 case PCI_DEVICE_ID_INTEL_BSW_UART1:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001482 rx_param->src_id = 3;
1483 tx_param->dst_id = 2;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001484 break;
1485 case PCI_DEVICE_ID_INTEL_BYT_UART2:
Alan Cox29897082014-08-19 20:29:23 +03001486 case PCI_DEVICE_ID_INTEL_BSW_UART2:
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001487 rx_param->src_id = 5;
1488 tx_param->dst_id = 4;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001489 break;
1490 default:
1491 return -EINVAL;
1492 }
1493
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001494 rx_param->src_master = 1;
1495 rx_param->dst_master = 0;
1496
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001497 dma->rxconf.src_maxburst = 16;
1498
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001499 tx_param->src_master = 1;
1500 tx_param->dst_master = 0;
1501
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001502 dma->txconf.dst_maxburst = 16;
1503
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001504 dma_dev = pci_get_slot(pdev->bus, PCI_DEVFN(PCI_SLOT(pdev->devfn), 0));
1505 rx_param->dma_dev = &dma_dev->dev;
1506 tx_param->dma_dev = &dma_dev->dev;
1507
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001508 dma->fn = byt_dma_filter;
Andy Shevchenko9a1870c2014-08-19 20:29:22 +03001509 dma->rx_param = rx_param;
1510 dma->tx_param = tx_param;
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001511
1512 ret = pci_default_setup(priv, board, port, idx);
1513 port->port.iotype = UPIO_MEM;
1514 port->port.type = PORT_16550A;
1515 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1516 port->port.set_termios = byt_set_termios;
1517 port->port.fifosize = 64;
1518 port->tx_loadsz = 64;
1519 port->dma = dma;
1520 port->capabilities = UART_CAP_FIFO | UART_CAP_AFE;
1521
1522 /* Disable Tx counter interrupts */
1523 writel(BYT_TX_OVF_INT_MASK, port->port.membase + BYT_TX_OVF_INT);
1524
1525 return ret;
1526}
1527
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001528static int
1529pci_omegapci_setup(struct serial_private *priv,
Alan Cox1798ca12011-05-24 12:35:48 +01001530 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001531 struct uart_8250_port *port, int idx)
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001532{
1533 return setup_port(priv, port, 2, idx * 8, 0);
1534}
1535
Stephen Hurdebebd492013-01-17 14:14:53 -08001536static int
1537pci_brcm_trumanage_setup(struct serial_private *priv,
1538 const struct pciserial_board *board,
1539 struct uart_8250_port *port, int idx)
1540{
1541 int ret = pci_default_setup(priv, board, port, idx);
1542
1543 port->port.type = PORT_BRCM_TRUMANAGE;
1544 port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
1545 return ret;
1546}
1547
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07001548static int pci_fintek_setup(struct serial_private *priv,
1549 const struct pciserial_board *board,
1550 struct uart_8250_port *port, int idx)
1551{
1552 struct pci_dev *pdev = priv->dev;
1553 unsigned long base;
1554 unsigned long iobase;
1555 unsigned long ciobase = 0;
1556 u8 config_base;
1557
1558 /*
1559 * We are supposed to be able to read these from the PCI config space,
1560 * but the values there don't seem to match what we need to use, so
1561 * just use these hard-coded values for now, as they are correct.
1562 */
1563 switch (idx) {
1564 case 0: iobase = 0xe000; config_base = 0x40; break;
1565 case 1: iobase = 0xe008; config_base = 0x48; break;
1566 case 2: iobase = 0xe010; config_base = 0x50; break;
1567 case 3: iobase = 0xe018; config_base = 0x58; break;
1568 case 4: iobase = 0xe020; config_base = 0x60; break;
1569 case 5: iobase = 0xe028; config_base = 0x68; break;
1570 case 6: iobase = 0xe030; config_base = 0x70; break;
1571 case 7: iobase = 0xe038; config_base = 0x78; break;
1572 case 8: iobase = 0xe040; config_base = 0x80; break;
1573 case 9: iobase = 0xe048; config_base = 0x88; break;
1574 case 10: iobase = 0xe050; config_base = 0x90; break;
1575 case 11: iobase = 0xe058; config_base = 0x98; break;
1576 default:
1577 /* Unknown number of ports, get out of here */
1578 return -EINVAL;
1579 }
1580
1581 if (idx < 4) {
1582 base = pci_resource_start(priv->dev, 3);
1583 ciobase = (int)(base + (0x8 * idx));
1584 }
1585
1586 dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%lx ciobase=0x%lx config_base=0x%2x\n",
1587 __func__, idx, iobase, ciobase, config_base);
1588
1589 /* Enable UART I/O port */
1590 pci_write_config_byte(pdev, config_base + 0x00, 0x01);
1591
1592 /* Select 128-byte FIFO and 8x FIFO threshold */
1593 pci_write_config_byte(pdev, config_base + 0x01, 0x33);
1594
1595 /* LSB UART */
1596 pci_write_config_byte(pdev, config_base + 0x04, (u8)(iobase & 0xff));
1597
1598 /* MSB UART */
1599 pci_write_config_byte(pdev, config_base + 0x05, (u8)((iobase & 0xff00) >> 8));
1600
1601 /* irq number, this usually fails, but the spec says to do it anyway. */
1602 pci_write_config_byte(pdev, config_base + 0x06, pdev->irq);
1603
1604 port->port.iotype = UPIO_PORT;
1605 port->port.iobase = iobase;
1606 port->port.mapbase = 0;
1607 port->port.membase = NULL;
1608 port->port.regshift = 0;
1609
1610 return 0;
1611}
1612
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001613static int skip_tx_en_setup(struct serial_private *priv,
1614 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001615 struct uart_8250_port *port, int idx)
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001616{
Alan Cox2655a2c2012-07-12 12:59:50 +01001617 port->port.flags |= UPF_NO_TXEN_TEST;
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07001618 dev_dbg(&priv->dev->dev,
1619 "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
1620 priv->dev->vendor, priv->dev->device,
1621 priv->dev->subsystem_vendor, priv->dev->subsystem_device);
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001622
1623 return pci_default_setup(priv, board, port, idx);
1624}
1625
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001626static void kt_handle_break(struct uart_port *p)
1627{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001628 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001629 /*
1630 * On receipt of a BI, serial device in Intel ME (Intel
1631 * management engine) needs to have its fifos cleared for sane
1632 * SOL (Serial Over Lan) output.
1633 */
1634 serial8250_clear_and_reinit_fifos(up);
1635}
1636
1637static unsigned int kt_serial_in(struct uart_port *p, int offset)
1638{
Andy Shevchenkob1261c82014-07-14 14:26:14 +03001639 struct uart_8250_port *up = up_to_u8250p(p);
Sudhakar Mamillapalli0ad372b2012-04-10 14:10:58 -07001640 unsigned int val;
1641
1642 /*
1643 * When the Intel ME (management engine) gets reset its serial
1644 * port registers could return 0 momentarily. Functions like
1645 * serial8250_console_write, read and save the IER, perform
1646 * some operation and then restore it. In order to avoid
1647 * setting IER register inadvertently to 0, if the value read
1648 * is 0, double check with ier value in uart_8250_port and use
1649 * that instead. up->ier should be the same value as what is
1650 * currently configured.
1651 */
1652 val = inb(p->iobase + offset);
1653 if (offset == UART_IER) {
1654 if (val == 0)
1655 val = up->ier;
1656 }
1657 return val;
1658}
1659
Dan Williamsbc02d152012-04-06 11:49:50 -07001660static int kt_serial_setup(struct serial_private *priv,
1661 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001662 struct uart_8250_port *port, int idx)
Dan Williamsbc02d152012-04-06 11:49:50 -07001663{
Alan Cox2655a2c2012-07-12 12:59:50 +01001664 port->port.flags |= UPF_BUG_THRE;
1665 port->port.serial_in = kt_serial_in;
1666 port->port.handle_break = kt_handle_break;
Dan Williamsbc02d152012-04-06 11:49:50 -07001667 return skip_tx_en_setup(priv, board, port, idx);
1668}
1669
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09001670static int pci_eg20t_init(struct pci_dev *dev)
1671{
1672#if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1673 return -ENODEV;
1674#else
1675 return 0;
1676#endif
1677}
1678
Søren Holm06315342011-09-02 22:55:37 +02001679static int
1680pci_xr17c154_setup(struct serial_private *priv,
1681 const struct pciserial_board *board,
Alan Cox2655a2c2012-07-12 12:59:50 +01001682 struct uart_8250_port *port, int idx)
Søren Holm06315342011-09-02 22:55:37 +02001683{
Alan Cox2655a2c2012-07-12 12:59:50 +01001684 port->port.flags |= UPF_EXAR_EFR;
Søren Holm06315342011-09-02 22:55:37 +02001685 return pci_default_setup(priv, board, port, idx);
1686}
1687
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001688static int
Matt Schultedc96efb2012-11-19 09:12:04 -06001689pci_xr17v35x_setup(struct serial_private *priv,
1690 const struct pciserial_board *board,
1691 struct uart_8250_port *port, int idx)
1692{
1693 u8 __iomem *p;
1694
1695 p = pci_ioremap_bar(priv->dev, 0);
Matt Schulte13c32372012-11-21 10:39:18 -06001696 if (p == NULL)
1697 return -ENOMEM;
Matt Schultedc96efb2012-11-19 09:12:04 -06001698
1699 port->port.flags |= UPF_EXAR_EFR;
1700
1701 /*
1702 * Setup Multipurpose Input/Output pins.
1703 */
1704 if (idx == 0) {
1705 writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
1706 writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
1707 writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
1708 writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
1709 writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
1710 writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
1711 writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
1712 writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
1713 writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
1714 writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
1715 writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
1716 writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
1717 }
Matt Schultef965b9c2012-11-20 11:25:40 -06001718 writeb(0x00, p + UART_EXAR_8XMODE);
1719 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1720 writeb(128, p + UART_EXAR_TXTRG);
1721 writeb(128, p + UART_EXAR_RXTRG);
Matt Schultedc96efb2012-11-19 09:12:04 -06001722 iounmap(p);
1723
1724 return pci_default_setup(priv, board, port, idx);
1725}
1726
Matt Schulte14faa8c2012-11-21 10:35:15 -06001727#define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1728#define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1729#define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1730#define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1731
1732static int
1733pci_fastcom335_setup(struct serial_private *priv,
1734 const struct pciserial_board *board,
1735 struct uart_8250_port *port, int idx)
1736{
1737 u8 __iomem *p;
1738
1739 p = pci_ioremap_bar(priv->dev, 0);
1740 if (p == NULL)
1741 return -ENOMEM;
1742
1743 port->port.flags |= UPF_EXAR_EFR;
1744
1745 /*
1746 * Setup Multipurpose Input/Output pins.
1747 */
1748 if (idx == 0) {
1749 switch (priv->dev->device) {
1750 case PCI_DEVICE_ID_COMMTECH_4222PCI335:
1751 case PCI_DEVICE_ID_COMMTECH_4224PCI335:
1752 writeb(0x78, p + 0x90); /* MPIOLVL[7:0] */
1753 writeb(0x00, p + 0x92); /* MPIOINV[7:0] */
1754 writeb(0x00, p + 0x93); /* MPIOSEL[7:0] */
1755 break;
1756 case PCI_DEVICE_ID_COMMTECH_2324PCI335:
1757 case PCI_DEVICE_ID_COMMTECH_2328PCI335:
1758 writeb(0x00, p + 0x90); /* MPIOLVL[7:0] */
1759 writeb(0xc0, p + 0x92); /* MPIOINV[7:0] */
1760 writeb(0xc0, p + 0x93); /* MPIOSEL[7:0] */
1761 break;
1762 }
1763 writeb(0x00, p + 0x8f); /* MPIOINT[7:0] */
1764 writeb(0x00, p + 0x91); /* MPIO3T[7:0] */
1765 writeb(0x00, p + 0x94); /* MPIOOD[7:0] */
1766 }
1767 writeb(0x00, p + UART_EXAR_8XMODE);
1768 writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1769 writeb(32, p + UART_EXAR_TXTRG);
1770 writeb(32, p + UART_EXAR_RXTRG);
1771 iounmap(p);
1772
1773 return pci_default_setup(priv, board, port, idx);
1774}
1775
Matt Schultedc96efb2012-11-19 09:12:04 -06001776static int
Guainluca Anzolin6971c632012-09-04 15:56:12 +01001777pci_wch_ch353_setup(struct serial_private *priv,
1778 const struct pciserial_board *board,
1779 struct uart_8250_port *port, int idx)
1780{
1781 port->port.flags |= UPF_FIXED_TYPE;
1782 port->port.type = PORT_16550A;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 return pci_default_setup(priv, board, port, idx);
1784}
1785
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001786static int
1787pci_wch_ch382_setup(struct serial_private *priv,
1788 const struct pciserial_board *board,
1789 struct uart_8250_port *port, int idx)
1790{
1791 port->port.flags |= UPF_FIXED_TYPE;
1792 port->port.type = PORT_16850;
1793 return pci_default_setup(priv, board, port, idx);
1794}
1795
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796#define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1797#define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1798#define PCI_DEVICE_ID_OCTPRO 0x0001
1799#define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1800#define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1801#define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1802#define PCI_SUBDEVICE_ID_POCTAL422 0x0408
Flavio Leitner26e82202012-09-21 21:04:34 -03001803#define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1804#define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
Michael Bramer78d70d42009-01-27 11:51:16 +00001805#define PCI_VENDOR_ID_ADVANTECH 0x13fe
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001806#define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
Michael Bramer78d70d42009-01-27 11:51:16 +00001807#define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
Thomee Wright0c6d7742014-05-19 20:30:51 +00001808#define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
1809#define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
Yegor Yefremov66169ad2010-06-04 09:58:18 +02001810#define PCI_DEVICE_ID_TITAN_200I 0x8028
1811#define PCI_DEVICE_ID_TITAN_400I 0x8048
1812#define PCI_DEVICE_ID_TITAN_800I 0x8088
1813#define PCI_DEVICE_ID_TITAN_800EH 0xA007
1814#define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1815#define PCI_DEVICE_ID_TITAN_400EH 0xA009
1816#define PCI_DEVICE_ID_TITAN_100E 0xA010
1817#define PCI_DEVICE_ID_TITAN_200E 0xA012
1818#define PCI_DEVICE_ID_TITAN_400E 0xA013
1819#define PCI_DEVICE_ID_TITAN_800E 0xA014
1820#define PCI_DEVICE_ID_TITAN_200EI 0xA016
1821#define PCI_DEVICE_ID_TITAN_200EISI 0xA017
Yegor Yefremov48c02472013-12-09 12:11:15 +01001822#define PCI_DEVICE_ID_TITAN_200V3 0xA306
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01001823#define PCI_DEVICE_ID_TITAN_400V3 0xA310
1824#define PCI_DEVICE_ID_TITAN_410V3 0xA312
1825#define PCI_DEVICE_ID_TITAN_800V3 0xA314
1826#define PCI_DEVICE_ID_TITAN_800V3B 0xA315
Lytochkin Borise8470032010-07-26 10:02:26 +04001827#define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
Scott Kilauaa273ae2011-05-11 15:41:59 -05001828#define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04001829#define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
Dan Williamsbc02d152012-04-06 11:49:50 -07001830#define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
Alan Cox27788c52012-09-04 16:21:06 +01001831#define PCI_VENDOR_ID_WCH 0x4348
Wang YanQing8b5c9132013-03-05 23:16:48 +08001832#define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
Alan Cox27788c52012-09-04 16:21:06 +01001833#define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1834#define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
Ezequiel Garciafeb58142014-05-24 15:24:51 -03001835#define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
Alan Cox27788c52012-09-04 16:21:06 +01001836#define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
Alan Cox66835492012-08-16 12:01:33 +01001837#define PCI_VENDOR_ID_AGESTAR 0x5372
1838#define PCI_DEVICE_ID_AGESTAR_9375 0x6872
Alan Coxeb26dfe2012-07-12 13:00:31 +01001839#define PCI_VENDOR_ID_ASIX 0x9710
Matt Schulte14faa8c2012-11-21 10:35:15 -06001840#define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1841#define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
Matt Schulteb7b90412012-12-06 22:19:59 -06001842#define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
Stephen Hurdebebd492013-01-17 14:14:53 -08001843#define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001844#define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001845#define PCI_DEVICE_ID_INTEL_QRK_UART 0x0936
Matt Schulte14faa8c2012-11-21 10:35:15 -06001846
Stephen Chiversabd7bac2013-01-28 19:49:20 +11001847#define PCI_VENDOR_ID_SUNIX 0x1fd4
1848#define PCI_DEVICE_ID_SUNIX_1999 0x1999
1849
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03001850#define PCIE_VENDOR_ID_WCH 0x1c00
1851#define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001853/* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1854#define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
Scott Ashcroftd13402a2013-03-03 21:35:06 +00001855#define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07001856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857/*
1858 * Master list of serial port init/setup/exit quirks.
1859 * This does not describe the general nature of the port.
1860 * (ie, baud base, number and location of ports, etc)
1861 *
1862 * This list is ordered alphabetically by vendor then device.
1863 * Specific entries must come before more generic entries.
1864 */
Sam Ravnborg7a63ce52008-04-28 02:14:02 -07001865static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001867 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1868 */
1869 {
Ian Abbott086231f2013-07-16 16:14:39 +01001870 .vendor = PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01001871 .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08001872 .subvendor = PCI_ANY_ID,
1873 .subdevice = PCI_ANY_ID,
1874 .setup = addidata_apci7800_setup,
1875 },
1876 /*
Russell King61a116e2006-07-03 15:22:35 +01001877 * AFAVLAB cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 * It is not clear whether this applies to all products.
1879 */
1880 {
1881 .vendor = PCI_VENDOR_ID_AFAVLAB,
1882 .device = PCI_ANY_ID,
1883 .subvendor = PCI_ANY_ID,
1884 .subdevice = PCI_ANY_ID,
1885 .setup = afavlab_setup,
1886 },
1887 /*
1888 * HP Diva
1889 */
1890 {
1891 .vendor = PCI_VENDOR_ID_HP,
1892 .device = PCI_DEVICE_ID_HP_DIVA,
1893 .subvendor = PCI_ANY_ID,
1894 .subdevice = PCI_ANY_ID,
1895 .init = pci_hp_diva_init,
1896 .setup = pci_hp_diva_setup,
1897 },
1898 /*
1899 * Intel
1900 */
1901 {
1902 .vendor = PCI_VENDOR_ID_INTEL,
1903 .device = PCI_DEVICE_ID_INTEL_80960_RP,
1904 .subvendor = 0xe4bf,
1905 .subdevice = PCI_ANY_ID,
1906 .init = pci_inteli960ni_init,
1907 .setup = pci_default_setup,
1908 },
Mauro Carvalho Chehabb6adea32009-02-20 15:38:52 -08001909 {
1910 .vendor = PCI_VENDOR_ID_INTEL,
1911 .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
1912 .subvendor = PCI_ANY_ID,
1913 .subdevice = PCI_ANY_ID,
1914 .setup = skip_tx_en_setup,
1915 },
1916 {
1917 .vendor = PCI_VENDOR_ID_INTEL,
1918 .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
1919 .subvendor = PCI_ANY_ID,
1920 .subdevice = PCI_ANY_ID,
1921 .setup = skip_tx_en_setup,
1922 },
1923 {
1924 .vendor = PCI_VENDOR_ID_INTEL,
1925 .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
1926 .subvendor = PCI_ANY_ID,
1927 .subdevice = PCI_ANY_ID,
1928 .setup = skip_tx_en_setup,
1929 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08001930 {
1931 .vendor = PCI_VENDOR_ID_INTEL,
1932 .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
1933 .subvendor = PCI_ANY_ID,
1934 .subdevice = PCI_ANY_ID,
1935 .setup = ce4100_serial_setup,
1936 },
Dan Williamsbc02d152012-04-06 11:49:50 -07001937 {
1938 .vendor = PCI_VENDOR_ID_INTEL,
1939 .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
1940 .subvendor = PCI_ANY_ID,
1941 .subdevice = PCI_ANY_ID,
1942 .setup = kt_serial_setup,
1943 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03001944 {
1945 .vendor = PCI_VENDOR_ID_INTEL,
1946 .device = PCI_DEVICE_ID_INTEL_BYT_UART1,
1947 .subvendor = PCI_ANY_ID,
1948 .subdevice = PCI_ANY_ID,
1949 .setup = byt_serial_setup,
1950 },
1951 {
1952 .vendor = PCI_VENDOR_ID_INTEL,
1953 .device = PCI_DEVICE_ID_INTEL_BYT_UART2,
1954 .subvendor = PCI_ANY_ID,
1955 .subdevice = PCI_ANY_ID,
1956 .setup = byt_serial_setup,
1957 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01001958 {
1959 .vendor = PCI_VENDOR_ID_INTEL,
1960 .device = PCI_DEVICE_ID_INTEL_QRK_UART,
1961 .subvendor = PCI_ANY_ID,
1962 .subdevice = PCI_ANY_ID,
1963 .setup = pci_default_setup,
1964 },
Linus Torvalds52d589a2014-10-18 18:11:04 -07001965 {
1966 .vendor = PCI_VENDOR_ID_INTEL,
Alan Cox29897082014-08-19 20:29:23 +03001967 .device = PCI_DEVICE_ID_INTEL_BSW_UART1,
1968 .subvendor = PCI_ANY_ID,
1969 .subdevice = PCI_ANY_ID,
1970 .setup = byt_serial_setup,
1971 },
1972 {
1973 .vendor = PCI_VENDOR_ID_INTEL,
1974 .device = PCI_DEVICE_ID_INTEL_BSW_UART2,
1975 .subvendor = PCI_ANY_ID,
1976 .subdevice = PCI_ANY_ID,
1977 .setup = byt_serial_setup,
1978 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 /*
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001980 * ITE
1981 */
1982 {
1983 .vendor = PCI_VENDOR_ID_ITE,
1984 .device = PCI_DEVICE_ID_ITE_8872,
1985 .subvendor = PCI_ANY_ID,
1986 .subdevice = PCI_ANY_ID,
1987 .init = pci_ite887x_init,
1988 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001989 .exit = pci_ite887x_exit,
Niels de Vos84f8c6f2007-08-22 14:01:14 -07001990 },
1991 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01001992 * National Instruments
1993 */
1994 {
1995 .vendor = PCI_VENDOR_ID_NI,
Will Page04bf7e72009-04-06 17:32:15 +01001996 .device = PCI_DEVICE_ID_NI_PCI23216,
1997 .subvendor = PCI_ANY_ID,
1998 .subdevice = PCI_ANY_ID,
1999 .init = pci_ni8420_init,
2000 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002001 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002002 },
2003 {
2004 .vendor = PCI_VENDOR_ID_NI,
2005 .device = PCI_DEVICE_ID_NI_PCI2328,
2006 .subvendor = PCI_ANY_ID,
2007 .subdevice = PCI_ANY_ID,
2008 .init = pci_ni8420_init,
2009 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002010 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002011 },
2012 {
2013 .vendor = PCI_VENDOR_ID_NI,
2014 .device = PCI_DEVICE_ID_NI_PCI2324,
2015 .subvendor = PCI_ANY_ID,
2016 .subdevice = PCI_ANY_ID,
2017 .init = pci_ni8420_init,
2018 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002019 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002020 },
2021 {
2022 .vendor = PCI_VENDOR_ID_NI,
2023 .device = PCI_DEVICE_ID_NI_PCI2322,
2024 .subvendor = PCI_ANY_ID,
2025 .subdevice = PCI_ANY_ID,
2026 .init = pci_ni8420_init,
2027 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002028 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002029 },
2030 {
2031 .vendor = PCI_VENDOR_ID_NI,
2032 .device = PCI_DEVICE_ID_NI_PCI2324I,
2033 .subvendor = PCI_ANY_ID,
2034 .subdevice = PCI_ANY_ID,
2035 .init = pci_ni8420_init,
2036 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002037 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002038 },
2039 {
2040 .vendor = PCI_VENDOR_ID_NI,
2041 .device = PCI_DEVICE_ID_NI_PCI2322I,
2042 .subvendor = PCI_ANY_ID,
2043 .subdevice = PCI_ANY_ID,
2044 .init = pci_ni8420_init,
2045 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002046 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002047 },
2048 {
2049 .vendor = PCI_VENDOR_ID_NI,
2050 .device = PCI_DEVICE_ID_NI_PXI8420_23216,
2051 .subvendor = PCI_ANY_ID,
2052 .subdevice = PCI_ANY_ID,
2053 .init = pci_ni8420_init,
2054 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002055 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002056 },
2057 {
2058 .vendor = PCI_VENDOR_ID_NI,
2059 .device = PCI_DEVICE_ID_NI_PXI8420_2328,
2060 .subvendor = PCI_ANY_ID,
2061 .subdevice = PCI_ANY_ID,
2062 .init = pci_ni8420_init,
2063 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002064 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002065 },
2066 {
2067 .vendor = PCI_VENDOR_ID_NI,
2068 .device = PCI_DEVICE_ID_NI_PXI8420_2324,
2069 .subvendor = PCI_ANY_ID,
2070 .subdevice = PCI_ANY_ID,
2071 .init = pci_ni8420_init,
2072 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002073 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002074 },
2075 {
2076 .vendor = PCI_VENDOR_ID_NI,
2077 .device = PCI_DEVICE_ID_NI_PXI8420_2322,
2078 .subvendor = PCI_ANY_ID,
2079 .subdevice = PCI_ANY_ID,
2080 .init = pci_ni8420_init,
2081 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002082 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002083 },
2084 {
2085 .vendor = PCI_VENDOR_ID_NI,
2086 .device = PCI_DEVICE_ID_NI_PXI8422_2324,
2087 .subvendor = PCI_ANY_ID,
2088 .subdevice = PCI_ANY_ID,
2089 .init = pci_ni8420_init,
2090 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002091 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002092 },
2093 {
2094 .vendor = PCI_VENDOR_ID_NI,
2095 .device = PCI_DEVICE_ID_NI_PXI8422_2322,
2096 .subvendor = PCI_ANY_ID,
2097 .subdevice = PCI_ANY_ID,
2098 .init = pci_ni8420_init,
2099 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002100 .exit = pci_ni8420_exit,
Will Page04bf7e72009-04-06 17:32:15 +01002101 },
2102 {
2103 .vendor = PCI_VENDOR_ID_NI,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002104 .device = PCI_ANY_ID,
2105 .subvendor = PCI_ANY_ID,
2106 .subdevice = PCI_ANY_ID,
2107 .init = pci_ni8430_init,
2108 .setup = pci_ni8430_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002109 .exit = pci_ni8430_exit,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002110 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10302111 /* Quatech */
2112 {
2113 .vendor = PCI_VENDOR_ID_QUATECH,
2114 .device = PCI_ANY_ID,
2115 .subvendor = PCI_ANY_ID,
2116 .subdevice = PCI_ANY_ID,
2117 .init = pci_quatech_init,
2118 .setup = pci_quatech_setup,
Greg Kroah-Hartmand73dfc62013-01-15 22:44:48 -08002119 .exit = pci_quatech_exit,
Alan Cox55c7c0f2012-11-29 09:03:00 +10302120 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002121 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 * Panacom
2123 */
2124 {
2125 .vendor = PCI_VENDOR_ID_PANACOM,
2126 .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
2127 .subvendor = PCI_ANY_ID,
2128 .subdevice = PCI_ANY_ID,
2129 .init = pci_plx9050_init,
2130 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002131 .exit = pci_plx9050_exit,
Alan Cox5756ee92008-02-08 04:18:51 -08002132 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 {
2134 .vendor = PCI_VENDOR_ID_PANACOM,
2135 .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
2136 .subvendor = PCI_ANY_ID,
2137 .subdevice = PCI_ANY_ID,
2138 .init = pci_plx9050_init,
2139 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002140 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 },
2142 /*
Angelo Butti94341472013-10-15 22:41:10 +03002143 * Pericom
2144 */
2145 {
2146 .vendor = 0x12d8,
2147 .device = 0x7952,
2148 .subvendor = PCI_ANY_ID,
2149 .subdevice = PCI_ANY_ID,
2150 .setup = pci_pericom_setup,
2151 },
2152 {
2153 .vendor = 0x12d8,
2154 .device = 0x7954,
2155 .subvendor = PCI_ANY_ID,
2156 .subdevice = PCI_ANY_ID,
2157 .setup = pci_pericom_setup,
2158 },
2159 {
2160 .vendor = 0x12d8,
2161 .device = 0x7958,
2162 .subvendor = PCI_ANY_ID,
2163 .subdevice = PCI_ANY_ID,
2164 .setup = pci_pericom_setup,
2165 },
2166
2167 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 * PLX
2169 */
2170 {
2171 .vendor = PCI_VENDOR_ID_PLX,
Thomas Hoehn48212002007-02-10 01:46:05 -08002172 .device = PCI_DEVICE_ID_PLX_9030,
2173 .subvendor = PCI_SUBVENDOR_ID_PERLE,
2174 .subdevice = PCI_ANY_ID,
2175 .setup = pci_default_setup,
2176 },
2177 {
2178 .vendor = PCI_VENDOR_ID_PLX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 .device = PCI_DEVICE_ID_PLX_9050,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002180 .subvendor = PCI_SUBVENDOR_ID_EXSYS,
2181 .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
2182 .init = pci_plx9050_init,
2183 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002184 .exit = pci_plx9050_exit,
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01002185 },
2186 {
2187 .vendor = PCI_VENDOR_ID_PLX,
2188 .device = PCI_DEVICE_ID_PLX_9050,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
2190 .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
2191 .init = pci_plx9050_init,
2192 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002193 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194 },
2195 {
2196 .vendor = PCI_VENDOR_ID_PLX,
2197 .device = PCI_DEVICE_ID_PLX_ROMULUS,
2198 .subvendor = PCI_VENDOR_ID_PLX,
2199 .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
2200 .init = pci_plx9050_init,
2201 .setup = pci_default_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002202 .exit = pci_plx9050_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 },
2204 /*
2205 * SBS Technologies, Inc., PMC-OCTALPRO 232
2206 */
2207 {
2208 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2209 .device = PCI_DEVICE_ID_OCTPRO,
2210 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2211 .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
2212 .init = sbs_init,
2213 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002214 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 },
2216 /*
2217 * SBS Technologies, Inc., PMC-OCTALPRO 422
2218 */
2219 {
2220 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2221 .device = PCI_DEVICE_ID_OCTPRO,
2222 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2223 .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
2224 .init = sbs_init,
2225 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002226 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 },
2228 /*
2229 * SBS Technologies, Inc., P-Octal 232
2230 */
2231 {
2232 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2233 .device = PCI_DEVICE_ID_OCTPRO,
2234 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2235 .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
2236 .init = sbs_init,
2237 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002238 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 },
2240 /*
2241 * SBS Technologies, Inc., P-Octal 422
2242 */
2243 {
2244 .vendor = PCI_VENDOR_ID_SBSMODULARIO,
2245 .device = PCI_DEVICE_ID_OCTPRO,
2246 .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
2247 .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
2248 .init = sbs_init,
2249 .setup = sbs_setup,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002250 .exit = sbs_exit,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 /*
Russell King61a116e2006-07-03 15:22:35 +01002253 * SIIG cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 */
2255 {
2256 .vendor = PCI_VENDOR_ID_SIIG,
Russell King67d74b82005-07-27 11:33:03 +01002257 .device = PCI_ANY_ID,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 .subvendor = PCI_ANY_ID,
2259 .subdevice = PCI_ANY_ID,
Russell King67d74b82005-07-27 11:33:03 +01002260 .init = pci_siig_init,
Andrey Panin3ec9c592006-02-02 20:15:09 +00002261 .setup = pci_siig_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 },
2263 /*
2264 * Titan cards
2265 */
2266 {
2267 .vendor = PCI_VENDOR_ID_TITAN,
2268 .device = PCI_DEVICE_ID_TITAN_400L,
2269 .subvendor = PCI_ANY_ID,
2270 .subdevice = PCI_ANY_ID,
2271 .setup = titan_400l_800l_setup,
2272 },
2273 {
2274 .vendor = PCI_VENDOR_ID_TITAN,
2275 .device = PCI_DEVICE_ID_TITAN_800L,
2276 .subvendor = PCI_ANY_ID,
2277 .subdevice = PCI_ANY_ID,
2278 .setup = titan_400l_800l_setup,
2279 },
2280 /*
2281 * Timedia cards
2282 */
2283 {
2284 .vendor = PCI_VENDOR_ID_TIMEDIA,
2285 .device = PCI_DEVICE_ID_TIMEDIA_1889,
2286 .subvendor = PCI_VENDOR_ID_TIMEDIA,
2287 .subdevice = PCI_ANY_ID,
Frédéric Brièreb9b24552011-05-29 15:08:04 -04002288 .probe = pci_timedia_probe,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 .init = pci_timedia_init,
2290 .setup = pci_timedia_setup,
2291 },
2292 {
2293 .vendor = PCI_VENDOR_ID_TIMEDIA,
2294 .device = PCI_ANY_ID,
2295 .subvendor = PCI_ANY_ID,
2296 .subdevice = PCI_ANY_ID,
2297 .setup = pci_timedia_setup,
2298 },
2299 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11002300 * SUNIX (Timedia) cards
2301 * Do not "probe" for these cards as there is at least one combination
2302 * card that should be handled by parport_pc that doesn't match the
2303 * rule in pci_timedia_probe.
2304 * It is part number is MIO5079A but its subdevice ID is 0x0102.
2305 * There are some boards with part number SER5037AL that report
2306 * subdevice ID 0x0002.
2307 */
2308 {
2309 .vendor = PCI_VENDOR_ID_SUNIX,
2310 .device = PCI_DEVICE_ID_SUNIX_1999,
2311 .subvendor = PCI_VENDOR_ID_SUNIX,
2312 .subdevice = PCI_ANY_ID,
2313 .init = pci_timedia_init,
2314 .setup = pci_timedia_setup,
2315 },
2316 /*
Søren Holm06315342011-09-02 22:55:37 +02002317 * Exar cards
2318 */
2319 {
2320 .vendor = PCI_VENDOR_ID_EXAR,
2321 .device = PCI_DEVICE_ID_EXAR_XR17C152,
2322 .subvendor = PCI_ANY_ID,
2323 .subdevice = PCI_ANY_ID,
2324 .setup = pci_xr17c154_setup,
2325 },
2326 {
2327 .vendor = PCI_VENDOR_ID_EXAR,
2328 .device = PCI_DEVICE_ID_EXAR_XR17C154,
2329 .subvendor = PCI_ANY_ID,
2330 .subdevice = PCI_ANY_ID,
2331 .setup = pci_xr17c154_setup,
2332 },
2333 {
2334 .vendor = PCI_VENDOR_ID_EXAR,
2335 .device = PCI_DEVICE_ID_EXAR_XR17C158,
2336 .subvendor = PCI_ANY_ID,
2337 .subdevice = PCI_ANY_ID,
2338 .setup = pci_xr17c154_setup,
2339 },
Matt Schultedc96efb2012-11-19 09:12:04 -06002340 {
2341 .vendor = PCI_VENDOR_ID_EXAR,
2342 .device = PCI_DEVICE_ID_EXAR_XR17V352,
2343 .subvendor = PCI_ANY_ID,
2344 .subdevice = PCI_ANY_ID,
2345 .setup = pci_xr17v35x_setup,
2346 },
2347 {
2348 .vendor = PCI_VENDOR_ID_EXAR,
2349 .device = PCI_DEVICE_ID_EXAR_XR17V354,
2350 .subvendor = PCI_ANY_ID,
2351 .subdevice = PCI_ANY_ID,
2352 .setup = pci_xr17v35x_setup,
2353 },
2354 {
2355 .vendor = PCI_VENDOR_ID_EXAR,
2356 .device = PCI_DEVICE_ID_EXAR_XR17V358,
2357 .subvendor = PCI_ANY_ID,
2358 .subdevice = PCI_ANY_ID,
2359 .setup = pci_xr17v35x_setup,
2360 },
Søren Holm06315342011-09-02 22:55:37 +02002361 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362 * Xircom cards
2363 */
2364 {
2365 .vendor = PCI_VENDOR_ID_XIRCOM,
2366 .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
2367 .subvendor = PCI_ANY_ID,
2368 .subdevice = PCI_ANY_ID,
2369 .init = pci_xircom_init,
2370 .setup = pci_default_setup,
2371 },
2372 /*
Russell King61a116e2006-07-03 15:22:35 +01002373 * Netmos cards - these may be called via parport_serial
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 */
2375 {
2376 .vendor = PCI_VENDOR_ID_NETMOS,
2377 .device = PCI_ANY_ID,
2378 .subvendor = PCI_ANY_ID,
2379 .subdevice = PCI_ANY_ID,
2380 .init = pci_netmos_init,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002381 .setup = pci_netmos_9900_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382 },
2383 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002384 * EndRun Technologies
2385 */
2386 {
2387 .vendor = PCI_VENDOR_ID_ENDRUN,
2388 .device = PCI_ANY_ID,
2389 .subvendor = PCI_ANY_ID,
2390 .subdevice = PCI_ANY_ID,
2391 .init = pci_endrun_init,
2392 .setup = pci_default_setup,
2393 },
2394 /*
Scott Kilauaa273ae2011-05-11 15:41:59 -05002395 * For Oxford Semiconductor Tornado based devices
Russell King9f2a0362009-01-02 13:44:20 +00002396 */
2397 {
2398 .vendor = PCI_VENDOR_ID_OXSEMI,
2399 .device = PCI_ANY_ID,
2400 .subvendor = PCI_ANY_ID,
2401 .subdevice = PCI_ANY_ID,
2402 .init = pci_oxsemi_tornado_init,
2403 .setup = pci_default_setup,
2404 },
2405 {
2406 .vendor = PCI_VENDOR_ID_MAINPINE,
2407 .device = PCI_ANY_ID,
2408 .subvendor = PCI_ANY_ID,
2409 .subdevice = PCI_ANY_ID,
2410 .init = pci_oxsemi_tornado_init,
2411 .setup = pci_default_setup,
2412 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05002413 {
2414 .vendor = PCI_VENDOR_ID_DIGI,
2415 .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
2416 .subvendor = PCI_SUBVENDOR_ID_IBM,
2417 .subdevice = PCI_ANY_ID,
2418 .init = pci_oxsemi_tornado_init,
2419 .setup = pci_default_setup,
2420 },
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002421 {
2422 .vendor = PCI_VENDOR_ID_INTEL,
2423 .device = 0x8811,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002424 .subvendor = PCI_ANY_ID,
2425 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002426 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002427 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002428 },
2429 {
2430 .vendor = PCI_VENDOR_ID_INTEL,
2431 .device = 0x8812,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002432 .subvendor = PCI_ANY_ID,
2433 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002434 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002435 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002436 },
2437 {
2438 .vendor = PCI_VENDOR_ID_INTEL,
2439 .device = 0x8813,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002440 .subvendor = PCI_ANY_ID,
2441 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002442 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002443 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002444 },
2445 {
2446 .vendor = PCI_VENDOR_ID_INTEL,
2447 .device = 0x8814,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002448 .subvendor = PCI_ANY_ID,
2449 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002450 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002451 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002452 },
2453 {
2454 .vendor = 0x10DB,
2455 .device = 0x8027,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002456 .subvendor = PCI_ANY_ID,
2457 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002458 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002459 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002460 },
2461 {
2462 .vendor = 0x10DB,
2463 .device = 0x8028,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002464 .subvendor = PCI_ANY_ID,
2465 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002466 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002467 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002468 },
2469 {
2470 .vendor = 0x10DB,
2471 .device = 0x8029,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002472 .subvendor = PCI_ANY_ID,
2473 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002474 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002475 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002476 },
2477 {
2478 .vendor = 0x10DB,
2479 .device = 0x800C,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002480 .subvendor = PCI_ANY_ID,
2481 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002482 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002483 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002484 },
2485 {
2486 .vendor = 0x10DB,
2487 .device = 0x800D,
Arnaud Patardaaa10eb2012-04-25 12:17:24 +02002488 .subvendor = PCI_ANY_ID,
2489 .subdevice = PCI_ANY_ID,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002490 .init = pci_eg20t_init,
Tomoya MORINAGA64d91cf2011-10-07 13:39:49 +09002491 .setup = pci_default_setup,
Tomoya MORINAGAeb7073d2011-06-02 11:31:29 +09002492 },
Russell King9f2a0362009-01-02 13:44:20 +00002493 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002494 * Cronyx Omega PCI (PLX-chip based)
2495 */
2496 {
2497 .vendor = PCI_VENDOR_ID_PLX,
2498 .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
2499 .subvendor = PCI_ANY_ID,
2500 .subdevice = PCI_ANY_ID,
2501 .setup = pci_omegapci_setup,
Alan Coxeb26dfe2012-07-12 13:00:31 +01002502 },
Ezequiel Garciafeb58142014-05-24 15:24:51 -03002503 /* WCH CH353 1S1P card (16550 clone) */
2504 {
2505 .vendor = PCI_VENDOR_ID_WCH,
2506 .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
2507 .subvendor = PCI_ANY_ID,
2508 .subdevice = PCI_ANY_ID,
2509 .setup = pci_wch_ch353_setup,
2510 },
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002511 /* WCH CH353 2S1P card (16550 clone) */
2512 {
Alan Cox27788c52012-09-04 16:21:06 +01002513 .vendor = PCI_VENDOR_ID_WCH,
2514 .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
2515 .subvendor = PCI_ANY_ID,
2516 .subdevice = PCI_ANY_ID,
2517 .setup = pci_wch_ch353_setup,
2518 },
2519 /* WCH CH353 4S card (16550 clone) */
2520 {
2521 .vendor = PCI_VENDOR_ID_WCH,
2522 .device = PCI_DEVICE_ID_WCH_CH353_4S,
2523 .subvendor = PCI_ANY_ID,
2524 .subdevice = PCI_ANY_ID,
2525 .setup = pci_wch_ch353_setup,
2526 },
2527 /* WCH CH353 2S1PF card (16550 clone) */
2528 {
2529 .vendor = PCI_VENDOR_ID_WCH,
2530 .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
2531 .subvendor = PCI_ANY_ID,
2532 .subdevice = PCI_ANY_ID,
Guainluca Anzolin6971c632012-09-04 15:56:12 +01002533 .setup = pci_wch_ch353_setup,
2534 },
Wang YanQing8b5c9132013-03-05 23:16:48 +08002535 /* WCH CH352 2S card (16550 clone) */
2536 {
2537 .vendor = PCI_VENDOR_ID_WCH,
2538 .device = PCI_DEVICE_ID_WCH_CH352_2S,
2539 .subvendor = PCI_ANY_ID,
2540 .subdevice = PCI_ANY_ID,
2541 .setup = pci_wch_ch353_setup,
2542 },
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03002543 /* WCH CH382 2S1P card (16750 clone) */
2544 {
2545 .vendor = PCIE_VENDOR_ID_WCH,
2546 .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
2547 .subvendor = PCI_ANY_ID,
2548 .subdevice = PCI_ANY_ID,
2549 .setup = pci_wch_ch382_setup,
2550 },
Alan Coxeb26dfe2012-07-12 13:00:31 +01002551 /*
2552 * ASIX devices with FIFO bug
2553 */
2554 {
2555 .vendor = PCI_VENDOR_ID_ASIX,
2556 .device = PCI_ANY_ID,
2557 .subvendor = PCI_ANY_ID,
2558 .subdevice = PCI_ANY_ID,
2559 .setup = pci_asix_setup,
2560 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002561 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06002562 * Commtech, Inc. Fastcom adapters
2563 *
2564 */
2565 {
2566 .vendor = PCI_VENDOR_ID_COMMTECH,
2567 .device = PCI_DEVICE_ID_COMMTECH_4222PCI335,
2568 .subvendor = PCI_ANY_ID,
2569 .subdevice = PCI_ANY_ID,
2570 .setup = pci_fastcom335_setup,
2571 },
2572 {
2573 .vendor = PCI_VENDOR_ID_COMMTECH,
2574 .device = PCI_DEVICE_ID_COMMTECH_4224PCI335,
2575 .subvendor = PCI_ANY_ID,
2576 .subdevice = PCI_ANY_ID,
2577 .setup = pci_fastcom335_setup,
2578 },
2579 {
2580 .vendor = PCI_VENDOR_ID_COMMTECH,
2581 .device = PCI_DEVICE_ID_COMMTECH_2324PCI335,
2582 .subvendor = PCI_ANY_ID,
2583 .subdevice = PCI_ANY_ID,
2584 .setup = pci_fastcom335_setup,
2585 },
2586 {
2587 .vendor = PCI_VENDOR_ID_COMMTECH,
2588 .device = PCI_DEVICE_ID_COMMTECH_2328PCI335,
2589 .subvendor = PCI_ANY_ID,
2590 .subdevice = PCI_ANY_ID,
2591 .setup = pci_fastcom335_setup,
2592 },
2593 {
2594 .vendor = PCI_VENDOR_ID_COMMTECH,
2595 .device = PCI_DEVICE_ID_COMMTECH_4222PCIE,
2596 .subvendor = PCI_ANY_ID,
2597 .subdevice = PCI_ANY_ID,
2598 .setup = pci_xr17v35x_setup,
2599 },
2600 {
2601 .vendor = PCI_VENDOR_ID_COMMTECH,
2602 .device = PCI_DEVICE_ID_COMMTECH_4224PCIE,
2603 .subvendor = PCI_ANY_ID,
2604 .subdevice = PCI_ANY_ID,
2605 .setup = pci_xr17v35x_setup,
2606 },
2607 {
2608 .vendor = PCI_VENDOR_ID_COMMTECH,
2609 .device = PCI_DEVICE_ID_COMMTECH_4228PCIE,
2610 .subvendor = PCI_ANY_ID,
2611 .subdevice = PCI_ANY_ID,
2612 .setup = pci_xr17v35x_setup,
2613 },
2614 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08002615 * Broadcom TruManage (NetXtreme)
2616 */
2617 {
2618 .vendor = PCI_VENDOR_ID_BROADCOM,
2619 .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
2620 .subvendor = PCI_ANY_ID,
2621 .subdevice = PCI_ANY_ID,
2622 .setup = pci_brcm_trumanage_setup,
2623 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002624 {
2625 .vendor = 0x1c29,
2626 .device = 0x1104,
2627 .subvendor = PCI_ANY_ID,
2628 .subdevice = PCI_ANY_ID,
2629 .setup = pci_fintek_setup,
2630 },
2631 {
2632 .vendor = 0x1c29,
2633 .device = 0x1108,
2634 .subvendor = PCI_ANY_ID,
2635 .subdevice = PCI_ANY_ID,
2636 .setup = pci_fintek_setup,
2637 },
2638 {
2639 .vendor = 0x1c29,
2640 .device = 0x1112,
2641 .subvendor = PCI_ANY_ID,
2642 .subdevice = PCI_ANY_ID,
2643 .setup = pci_fintek_setup,
2644 },
Stephen Hurdebebd492013-01-17 14:14:53 -08002645
2646 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002647 * Default "match everything" terminator entry
2648 */
2649 {
2650 .vendor = PCI_ANY_ID,
2651 .device = PCI_ANY_ID,
2652 .subvendor = PCI_ANY_ID,
2653 .subdevice = PCI_ANY_ID,
2654 .setup = pci_default_setup,
2655 }
2656};
2657
2658static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
2659{
2660 return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
2661}
2662
2663static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
2664{
2665 struct pci_serial_quirk *quirk;
2666
2667 for (quirk = pci_serial_quirks; ; quirk++)
2668 if (quirk_id_matches(quirk->vendor, dev->vendor) &&
2669 quirk_id_matches(quirk->device, dev->device) &&
2670 quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
2671 quirk_id_matches(quirk->subdevice, dev->subsystem_device))
Alan Cox5756ee92008-02-08 04:18:51 -08002672 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 return quirk;
2674}
2675
Andrew Mortondd68e882006-01-05 10:55:26 +00002676static inline int get_pci_irq(struct pci_dev *dev,
Russell King975a1a72009-01-02 13:44:27 +00002677 const struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678{
2679 if (board->flags & FL_NOIRQ)
2680 return 0;
2681 else
2682 return dev->irq;
2683}
2684
2685/*
2686 * This is the configuration table for all of the PCI serial boards
2687 * which we support. It is directly indexed by the pci_board_num_t enum
2688 * value, which is encoded in the pci_device_id PCI probe table's
2689 * driver_data member.
2690 *
2691 * The makeup of these names are:
Gareth Howlett26e92862006-01-04 17:00:42 +00002692 * pbn_bn{_bt}_n_baud{_offsetinhex}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002694 * bn = PCI BAR number
2695 * bt = Index using PCI BARs
2696 * n = number of serial ports
2697 * baud = baud rate
2698 * offsetinhex = offset for each sequential port (in hex)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699 *
Gareth Howlett26e92862006-01-04 17:00:42 +00002700 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
Russell Kingf1690f32005-05-06 10:19:09 +01002701 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002702 * Please note: in theory if n = 1, _bt infix should make no difference.
2703 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2704 */
2705enum pci_board_num_t {
2706 pbn_default = 0,
2707
2708 pbn_b0_1_115200,
2709 pbn_b0_2_115200,
2710 pbn_b0_4_115200,
2711 pbn_b0_5_115200,
Alan Coxbf0df632007-10-16 01:24:00 -07002712 pbn_b0_8_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
2714 pbn_b0_1_921600,
2715 pbn_b0_2_921600,
2716 pbn_b0_4_921600,
2717
David Ransondb1de152005-07-27 11:43:55 -07002718 pbn_b0_2_1130000,
2719
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002720 pbn_b0_4_1152000,
2721
Matt Schulte14faa8c2012-11-21 10:35:15 -06002722 pbn_b0_2_1152000_200,
2723 pbn_b0_4_1152000_200,
2724 pbn_b0_8_1152000_200,
2725
Gareth Howlett26e92862006-01-04 17:00:42 +00002726 pbn_b0_2_1843200,
2727 pbn_b0_4_1843200,
2728
2729 pbn_b0_2_1843200_200,
2730 pbn_b0_4_1843200_200,
2731 pbn_b0_8_1843200_200,
2732
Lee Howard7106b4e2008-10-21 13:48:58 +01002733 pbn_b0_1_4000000,
2734
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 pbn_b0_bt_1_115200,
2736 pbn_b0_bt_2_115200,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08002737 pbn_b0_bt_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738 pbn_b0_bt_8_115200,
2739
2740 pbn_b0_bt_1_460800,
2741 pbn_b0_bt_2_460800,
2742 pbn_b0_bt_4_460800,
2743
2744 pbn_b0_bt_1_921600,
2745 pbn_b0_bt_2_921600,
2746 pbn_b0_bt_4_921600,
2747 pbn_b0_bt_8_921600,
2748
2749 pbn_b1_1_115200,
2750 pbn_b1_2_115200,
2751 pbn_b1_4_115200,
2752 pbn_b1_8_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002753 pbn_b1_16_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
2755 pbn_b1_1_921600,
2756 pbn_b1_2_921600,
2757 pbn_b1_4_921600,
2758 pbn_b1_8_921600,
2759
Gareth Howlett26e92862006-01-04 17:00:42 +00002760 pbn_b1_2_1250000,
2761
Niels de Vos84f8c6f2007-08-22 14:01:14 -07002762 pbn_b1_bt_1_115200,
Will Page04bf7e72009-04-06 17:32:15 +01002763 pbn_b1_bt_2_115200,
2764 pbn_b1_bt_4_115200,
2765
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 pbn_b1_bt_2_921600,
2767
2768 pbn_b1_1_1382400,
2769 pbn_b1_2_1382400,
2770 pbn_b1_4_1382400,
2771 pbn_b1_8_1382400,
2772
2773 pbn_b2_1_115200,
Peter Horton737c1752006-08-26 09:07:36 +01002774 pbn_b2_2_115200,
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08002775 pbn_b2_4_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776 pbn_b2_8_115200,
2777
2778 pbn_b2_1_460800,
2779 pbn_b2_4_460800,
2780 pbn_b2_8_460800,
2781 pbn_b2_16_460800,
2782
2783 pbn_b2_1_921600,
2784 pbn_b2_4_921600,
2785 pbn_b2_8_921600,
2786
Lytochkin Borise8470032010-07-26 10:02:26 +04002787 pbn_b2_8_1152000,
2788
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 pbn_b2_bt_1_115200,
2790 pbn_b2_bt_2_115200,
2791 pbn_b2_bt_4_115200,
2792
2793 pbn_b2_bt_2_921600,
2794 pbn_b2_bt_4_921600,
2795
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00002796 pbn_b3_2_115200,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797 pbn_b3_4_115200,
2798 pbn_b3_8_115200,
2799
Yegor Yefremov66169ad2010-06-04 09:58:18 +02002800 pbn_b4_bt_2_921600,
2801 pbn_b4_bt_4_921600,
2802 pbn_b4_bt_8_921600,
2803
Linus Torvalds1da177e2005-04-16 15:20:36 -07002804 /*
2805 * Board-specific versions.
2806 */
2807 pbn_panacom,
2808 pbn_panacom2,
2809 pbn_panacom4,
2810 pbn_plx_romulus,
Mike Skoog1bc8cde2014-10-16 13:10:01 -07002811 pbn_endrun_2_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002812 pbn_oxsemi,
Lee Howard7106b4e2008-10-21 13:48:58 +01002813 pbn_oxsemi_1_4000000,
2814 pbn_oxsemi_2_4000000,
2815 pbn_oxsemi_4_4000000,
2816 pbn_oxsemi_8_4000000,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 pbn_intel_i960,
2818 pbn_sgi_ioc3,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 pbn_computone_4,
2820 pbn_computone_6,
2821 pbn_computone_8,
2822 pbn_sbsxrsio,
2823 pbn_exar_XR17C152,
2824 pbn_exar_XR17C154,
2825 pbn_exar_XR17C158,
Matt Schultedc96efb2012-11-19 09:12:04 -06002826 pbn_exar_XR17V352,
2827 pbn_exar_XR17V354,
2828 pbn_exar_XR17V358,
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07002829 pbn_exar_ibm_saturn,
Olof Johanssonaa798502007-08-22 14:01:55 -07002830 pbn_pasemi_1682M,
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01002831 pbn_ni8430_2,
2832 pbn_ni8430_4,
2833 pbn_ni8430_8,
2834 pbn_ni8430_16,
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07002835 pbn_ADDIDATA_PCIe_1_3906250,
2836 pbn_ADDIDATA_PCIe_2_3906250,
2837 pbn_ADDIDATA_PCIe_4_3906250,
2838 pbn_ADDIDATA_PCIe_8_3906250,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08002839 pbn_ce4100_1_115200,
Heikki Krogerusb15e5692013-09-27 10:52:59 +03002840 pbn_byt,
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01002841 pbn_qrk,
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04002842 pbn_omegapci,
Nicos Gollan7808edc2011-05-05 21:00:37 +02002843 pbn_NETMOS9900_2s_115200,
Stephen Hurdebebd492013-01-17 14:14:53 -08002844 pbn_brcm_trumanage,
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07002845 pbn_fintek_4,
2846 pbn_fintek_8,
2847 pbn_fintek_12,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848};
2849
2850/*
2851 * uart_offset - the space between channels
2852 * reg_shift - describes how the UART registers are mapped
2853 * to PCI memory by the card.
2854 * For example IER register on SBS, Inc. PMC-OctPro is located at
2855 * offset 0x10 from the UART base, while UART_IER is defined as 1
2856 * in include/linux/serial_reg.h,
2857 * see first lines of serial_in() and serial_out() in 8250.c
2858*/
2859
Bill Pembertonde88b342012-11-19 13:24:32 -05002860static struct pciserial_board pci_boards[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 [pbn_default] = {
2862 .flags = FL_BASE0,
2863 .num_ports = 1,
2864 .base_baud = 115200,
2865 .uart_offset = 8,
2866 },
2867 [pbn_b0_1_115200] = {
2868 .flags = FL_BASE0,
2869 .num_ports = 1,
2870 .base_baud = 115200,
2871 .uart_offset = 8,
2872 },
2873 [pbn_b0_2_115200] = {
2874 .flags = FL_BASE0,
2875 .num_ports = 2,
2876 .base_baud = 115200,
2877 .uart_offset = 8,
2878 },
2879 [pbn_b0_4_115200] = {
2880 .flags = FL_BASE0,
2881 .num_ports = 4,
2882 .base_baud = 115200,
2883 .uart_offset = 8,
2884 },
2885 [pbn_b0_5_115200] = {
2886 .flags = FL_BASE0,
2887 .num_ports = 5,
2888 .base_baud = 115200,
2889 .uart_offset = 8,
2890 },
Alan Coxbf0df632007-10-16 01:24:00 -07002891 [pbn_b0_8_115200] = {
2892 .flags = FL_BASE0,
2893 .num_ports = 8,
2894 .base_baud = 115200,
2895 .uart_offset = 8,
2896 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897 [pbn_b0_1_921600] = {
2898 .flags = FL_BASE0,
2899 .num_ports = 1,
2900 .base_baud = 921600,
2901 .uart_offset = 8,
2902 },
2903 [pbn_b0_2_921600] = {
2904 .flags = FL_BASE0,
2905 .num_ports = 2,
2906 .base_baud = 921600,
2907 .uart_offset = 8,
2908 },
2909 [pbn_b0_4_921600] = {
2910 .flags = FL_BASE0,
2911 .num_ports = 4,
2912 .base_baud = 921600,
2913 .uart_offset = 8,
2914 },
David Ransondb1de152005-07-27 11:43:55 -07002915
2916 [pbn_b0_2_1130000] = {
2917 .flags = FL_BASE0,
2918 .num_ports = 2,
2919 .base_baud = 1130000,
2920 .uart_offset = 8,
2921 },
2922
Andrey Paninfbc0dc02005-07-18 11:38:09 +01002923 [pbn_b0_4_1152000] = {
2924 .flags = FL_BASE0,
2925 .num_ports = 4,
2926 .base_baud = 1152000,
2927 .uart_offset = 8,
2928 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929
Matt Schulte14faa8c2012-11-21 10:35:15 -06002930 [pbn_b0_2_1152000_200] = {
2931 .flags = FL_BASE0,
2932 .num_ports = 2,
2933 .base_baud = 1152000,
2934 .uart_offset = 0x200,
2935 },
2936
2937 [pbn_b0_4_1152000_200] = {
2938 .flags = FL_BASE0,
2939 .num_ports = 4,
2940 .base_baud = 1152000,
2941 .uart_offset = 0x200,
2942 },
2943
2944 [pbn_b0_8_1152000_200] = {
2945 .flags = FL_BASE0,
Matt Schulte4f7d67d2012-12-06 22:19:58 -06002946 .num_ports = 8,
Matt Schulte14faa8c2012-11-21 10:35:15 -06002947 .base_baud = 1152000,
2948 .uart_offset = 0x200,
2949 },
2950
Gareth Howlett26e92862006-01-04 17:00:42 +00002951 [pbn_b0_2_1843200] = {
2952 .flags = FL_BASE0,
2953 .num_ports = 2,
2954 .base_baud = 1843200,
2955 .uart_offset = 8,
2956 },
2957 [pbn_b0_4_1843200] = {
2958 .flags = FL_BASE0,
2959 .num_ports = 4,
2960 .base_baud = 1843200,
2961 .uart_offset = 8,
2962 },
2963
2964 [pbn_b0_2_1843200_200] = {
2965 .flags = FL_BASE0,
2966 .num_ports = 2,
2967 .base_baud = 1843200,
2968 .uart_offset = 0x200,
2969 },
2970 [pbn_b0_4_1843200_200] = {
2971 .flags = FL_BASE0,
2972 .num_ports = 4,
2973 .base_baud = 1843200,
2974 .uart_offset = 0x200,
2975 },
2976 [pbn_b0_8_1843200_200] = {
2977 .flags = FL_BASE0,
2978 .num_ports = 8,
2979 .base_baud = 1843200,
2980 .uart_offset = 0x200,
2981 },
Lee Howard7106b4e2008-10-21 13:48:58 +01002982 [pbn_b0_1_4000000] = {
2983 .flags = FL_BASE0,
2984 .num_ports = 1,
2985 .base_baud = 4000000,
2986 .uart_offset = 8,
2987 },
Gareth Howlett26e92862006-01-04 17:00:42 +00002988
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989 [pbn_b0_bt_1_115200] = {
2990 .flags = FL_BASE0|FL_BASE_BARS,
2991 .num_ports = 1,
2992 .base_baud = 115200,
2993 .uart_offset = 8,
2994 },
2995 [pbn_b0_bt_2_115200] = {
2996 .flags = FL_BASE0|FL_BASE_BARS,
2997 .num_ports = 2,
2998 .base_baud = 115200,
2999 .uart_offset = 8,
3000 },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08003001 [pbn_b0_bt_4_115200] = {
3002 .flags = FL_BASE0|FL_BASE_BARS,
3003 .num_ports = 4,
3004 .base_baud = 115200,
3005 .uart_offset = 8,
3006 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007 [pbn_b0_bt_8_115200] = {
3008 .flags = FL_BASE0|FL_BASE_BARS,
3009 .num_ports = 8,
3010 .base_baud = 115200,
3011 .uart_offset = 8,
3012 },
3013
3014 [pbn_b0_bt_1_460800] = {
3015 .flags = FL_BASE0|FL_BASE_BARS,
3016 .num_ports = 1,
3017 .base_baud = 460800,
3018 .uart_offset = 8,
3019 },
3020 [pbn_b0_bt_2_460800] = {
3021 .flags = FL_BASE0|FL_BASE_BARS,
3022 .num_ports = 2,
3023 .base_baud = 460800,
3024 .uart_offset = 8,
3025 },
3026 [pbn_b0_bt_4_460800] = {
3027 .flags = FL_BASE0|FL_BASE_BARS,
3028 .num_ports = 4,
3029 .base_baud = 460800,
3030 .uart_offset = 8,
3031 },
3032
3033 [pbn_b0_bt_1_921600] = {
3034 .flags = FL_BASE0|FL_BASE_BARS,
3035 .num_ports = 1,
3036 .base_baud = 921600,
3037 .uart_offset = 8,
3038 },
3039 [pbn_b0_bt_2_921600] = {
3040 .flags = FL_BASE0|FL_BASE_BARS,
3041 .num_ports = 2,
3042 .base_baud = 921600,
3043 .uart_offset = 8,
3044 },
3045 [pbn_b0_bt_4_921600] = {
3046 .flags = FL_BASE0|FL_BASE_BARS,
3047 .num_ports = 4,
3048 .base_baud = 921600,
3049 .uart_offset = 8,
3050 },
3051 [pbn_b0_bt_8_921600] = {
3052 .flags = FL_BASE0|FL_BASE_BARS,
3053 .num_ports = 8,
3054 .base_baud = 921600,
3055 .uart_offset = 8,
3056 },
3057
3058 [pbn_b1_1_115200] = {
3059 .flags = FL_BASE1,
3060 .num_ports = 1,
3061 .base_baud = 115200,
3062 .uart_offset = 8,
3063 },
3064 [pbn_b1_2_115200] = {
3065 .flags = FL_BASE1,
3066 .num_ports = 2,
3067 .base_baud = 115200,
3068 .uart_offset = 8,
3069 },
3070 [pbn_b1_4_115200] = {
3071 .flags = FL_BASE1,
3072 .num_ports = 4,
3073 .base_baud = 115200,
3074 .uart_offset = 8,
3075 },
3076 [pbn_b1_8_115200] = {
3077 .flags = FL_BASE1,
3078 .num_ports = 8,
3079 .base_baud = 115200,
3080 .uart_offset = 8,
3081 },
Will Page04bf7e72009-04-06 17:32:15 +01003082 [pbn_b1_16_115200] = {
3083 .flags = FL_BASE1,
3084 .num_ports = 16,
3085 .base_baud = 115200,
3086 .uart_offset = 8,
3087 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088
3089 [pbn_b1_1_921600] = {
3090 .flags = FL_BASE1,
3091 .num_ports = 1,
3092 .base_baud = 921600,
3093 .uart_offset = 8,
3094 },
3095 [pbn_b1_2_921600] = {
3096 .flags = FL_BASE1,
3097 .num_ports = 2,
3098 .base_baud = 921600,
3099 .uart_offset = 8,
3100 },
3101 [pbn_b1_4_921600] = {
3102 .flags = FL_BASE1,
3103 .num_ports = 4,
3104 .base_baud = 921600,
3105 .uart_offset = 8,
3106 },
3107 [pbn_b1_8_921600] = {
3108 .flags = FL_BASE1,
3109 .num_ports = 8,
3110 .base_baud = 921600,
3111 .uart_offset = 8,
3112 },
Gareth Howlett26e92862006-01-04 17:00:42 +00003113 [pbn_b1_2_1250000] = {
3114 .flags = FL_BASE1,
3115 .num_ports = 2,
3116 .base_baud = 1250000,
3117 .uart_offset = 8,
3118 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003120 [pbn_b1_bt_1_115200] = {
3121 .flags = FL_BASE1|FL_BASE_BARS,
3122 .num_ports = 1,
3123 .base_baud = 115200,
3124 .uart_offset = 8,
3125 },
Will Page04bf7e72009-04-06 17:32:15 +01003126 [pbn_b1_bt_2_115200] = {
3127 .flags = FL_BASE1|FL_BASE_BARS,
3128 .num_ports = 2,
3129 .base_baud = 115200,
3130 .uart_offset = 8,
3131 },
3132 [pbn_b1_bt_4_115200] = {
3133 .flags = FL_BASE1|FL_BASE_BARS,
3134 .num_ports = 4,
3135 .base_baud = 115200,
3136 .uart_offset = 8,
3137 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07003138
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 [pbn_b1_bt_2_921600] = {
3140 .flags = FL_BASE1|FL_BASE_BARS,
3141 .num_ports = 2,
3142 .base_baud = 921600,
3143 .uart_offset = 8,
3144 },
3145
3146 [pbn_b1_1_1382400] = {
3147 .flags = FL_BASE1,
3148 .num_ports = 1,
3149 .base_baud = 1382400,
3150 .uart_offset = 8,
3151 },
3152 [pbn_b1_2_1382400] = {
3153 .flags = FL_BASE1,
3154 .num_ports = 2,
3155 .base_baud = 1382400,
3156 .uart_offset = 8,
3157 },
3158 [pbn_b1_4_1382400] = {
3159 .flags = FL_BASE1,
3160 .num_ports = 4,
3161 .base_baud = 1382400,
3162 .uart_offset = 8,
3163 },
3164 [pbn_b1_8_1382400] = {
3165 .flags = FL_BASE1,
3166 .num_ports = 8,
3167 .base_baud = 1382400,
3168 .uart_offset = 8,
3169 },
3170
3171 [pbn_b2_1_115200] = {
3172 .flags = FL_BASE2,
3173 .num_ports = 1,
3174 .base_baud = 115200,
3175 .uart_offset = 8,
3176 },
Peter Horton737c1752006-08-26 09:07:36 +01003177 [pbn_b2_2_115200] = {
3178 .flags = FL_BASE2,
3179 .num_ports = 2,
3180 .base_baud = 115200,
3181 .uart_offset = 8,
3182 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08003183 [pbn_b2_4_115200] = {
3184 .flags = FL_BASE2,
3185 .num_ports = 4,
3186 .base_baud = 115200,
3187 .uart_offset = 8,
3188 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 [pbn_b2_8_115200] = {
3190 .flags = FL_BASE2,
3191 .num_ports = 8,
3192 .base_baud = 115200,
3193 .uart_offset = 8,
3194 },
3195
3196 [pbn_b2_1_460800] = {
3197 .flags = FL_BASE2,
3198 .num_ports = 1,
3199 .base_baud = 460800,
3200 .uart_offset = 8,
3201 },
3202 [pbn_b2_4_460800] = {
3203 .flags = FL_BASE2,
3204 .num_ports = 4,
3205 .base_baud = 460800,
3206 .uart_offset = 8,
3207 },
3208 [pbn_b2_8_460800] = {
3209 .flags = FL_BASE2,
3210 .num_ports = 8,
3211 .base_baud = 460800,
3212 .uart_offset = 8,
3213 },
3214 [pbn_b2_16_460800] = {
3215 .flags = FL_BASE2,
3216 .num_ports = 16,
3217 .base_baud = 460800,
3218 .uart_offset = 8,
3219 },
3220
3221 [pbn_b2_1_921600] = {
3222 .flags = FL_BASE2,
3223 .num_ports = 1,
3224 .base_baud = 921600,
3225 .uart_offset = 8,
3226 },
3227 [pbn_b2_4_921600] = {
3228 .flags = FL_BASE2,
3229 .num_ports = 4,
3230 .base_baud = 921600,
3231 .uart_offset = 8,
3232 },
3233 [pbn_b2_8_921600] = {
3234 .flags = FL_BASE2,
3235 .num_ports = 8,
3236 .base_baud = 921600,
3237 .uart_offset = 8,
3238 },
3239
Lytochkin Borise8470032010-07-26 10:02:26 +04003240 [pbn_b2_8_1152000] = {
3241 .flags = FL_BASE2,
3242 .num_ports = 8,
3243 .base_baud = 1152000,
3244 .uart_offset = 8,
3245 },
3246
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247 [pbn_b2_bt_1_115200] = {
3248 .flags = FL_BASE2|FL_BASE_BARS,
3249 .num_ports = 1,
3250 .base_baud = 115200,
3251 .uart_offset = 8,
3252 },
3253 [pbn_b2_bt_2_115200] = {
3254 .flags = FL_BASE2|FL_BASE_BARS,
3255 .num_ports = 2,
3256 .base_baud = 115200,
3257 .uart_offset = 8,
3258 },
3259 [pbn_b2_bt_4_115200] = {
3260 .flags = FL_BASE2|FL_BASE_BARS,
3261 .num_ports = 4,
3262 .base_baud = 115200,
3263 .uart_offset = 8,
3264 },
3265
3266 [pbn_b2_bt_2_921600] = {
3267 .flags = FL_BASE2|FL_BASE_BARS,
3268 .num_ports = 2,
3269 .base_baud = 921600,
3270 .uart_offset = 8,
3271 },
3272 [pbn_b2_bt_4_921600] = {
3273 .flags = FL_BASE2|FL_BASE_BARS,
3274 .num_ports = 4,
3275 .base_baud = 921600,
3276 .uart_offset = 8,
3277 },
3278
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00003279 [pbn_b3_2_115200] = {
3280 .flags = FL_BASE3,
3281 .num_ports = 2,
3282 .base_baud = 115200,
3283 .uart_offset = 8,
3284 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285 [pbn_b3_4_115200] = {
3286 .flags = FL_BASE3,
3287 .num_ports = 4,
3288 .base_baud = 115200,
3289 .uart_offset = 8,
3290 },
3291 [pbn_b3_8_115200] = {
3292 .flags = FL_BASE3,
3293 .num_ports = 8,
3294 .base_baud = 115200,
3295 .uart_offset = 8,
3296 },
3297
Yegor Yefremov66169ad2010-06-04 09:58:18 +02003298 [pbn_b4_bt_2_921600] = {
3299 .flags = FL_BASE4,
3300 .num_ports = 2,
3301 .base_baud = 921600,
3302 .uart_offset = 8,
3303 },
3304 [pbn_b4_bt_4_921600] = {
3305 .flags = FL_BASE4,
3306 .num_ports = 4,
3307 .base_baud = 921600,
3308 .uart_offset = 8,
3309 },
3310 [pbn_b4_bt_8_921600] = {
3311 .flags = FL_BASE4,
3312 .num_ports = 8,
3313 .base_baud = 921600,
3314 .uart_offset = 8,
3315 },
3316
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 /*
3318 * Entries following this are board-specific.
3319 */
3320
3321 /*
3322 * Panacom - IOMEM
3323 */
3324 [pbn_panacom] = {
3325 .flags = FL_BASE2,
3326 .num_ports = 2,
3327 .base_baud = 921600,
3328 .uart_offset = 0x400,
3329 .reg_shift = 7,
3330 },
3331 [pbn_panacom2] = {
3332 .flags = FL_BASE2|FL_BASE_BARS,
3333 .num_ports = 2,
3334 .base_baud = 921600,
3335 .uart_offset = 0x400,
3336 .reg_shift = 7,
3337 },
3338 [pbn_panacom4] = {
3339 .flags = FL_BASE2|FL_BASE_BARS,
3340 .num_ports = 4,
3341 .base_baud = 921600,
3342 .uart_offset = 0x400,
3343 .reg_shift = 7,
3344 },
3345
3346 /* I think this entry is broken - the first_offset looks wrong --rmk */
3347 [pbn_plx_romulus] = {
3348 .flags = FL_BASE2,
3349 .num_ports = 4,
3350 .base_baud = 921600,
3351 .uart_offset = 8 << 2,
3352 .reg_shift = 2,
3353 .first_offset = 0x03,
3354 },
3355
3356 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07003357 * EndRun Technologies
3358 * Uses the size of PCI Base region 0 to
3359 * signal now many ports are available
3360 * 2 port 952 Uart support
3361 */
3362 [pbn_endrun_2_4000000] = {
3363 .flags = FL_BASE0,
3364 .num_ports = 2,
3365 .base_baud = 4000000,
3366 .uart_offset = 0x200,
3367 .first_offset = 0x1000,
3368 },
3369
3370 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 * This board uses the size of PCI Base region 0 to
3372 * signal now many ports are available
3373 */
3374 [pbn_oxsemi] = {
3375 .flags = FL_BASE0|FL_REGION_SZ_CAP,
3376 .num_ports = 32,
3377 .base_baud = 115200,
3378 .uart_offset = 8,
3379 },
Lee Howard7106b4e2008-10-21 13:48:58 +01003380 [pbn_oxsemi_1_4000000] = {
3381 .flags = FL_BASE0,
3382 .num_ports = 1,
3383 .base_baud = 4000000,
3384 .uart_offset = 0x200,
3385 .first_offset = 0x1000,
3386 },
3387 [pbn_oxsemi_2_4000000] = {
3388 .flags = FL_BASE0,
3389 .num_ports = 2,
3390 .base_baud = 4000000,
3391 .uart_offset = 0x200,
3392 .first_offset = 0x1000,
3393 },
3394 [pbn_oxsemi_4_4000000] = {
3395 .flags = FL_BASE0,
3396 .num_ports = 4,
3397 .base_baud = 4000000,
3398 .uart_offset = 0x200,
3399 .first_offset = 0x1000,
3400 },
3401 [pbn_oxsemi_8_4000000] = {
3402 .flags = FL_BASE0,
3403 .num_ports = 8,
3404 .base_baud = 4000000,
3405 .uart_offset = 0x200,
3406 .first_offset = 0x1000,
3407 },
3408
Linus Torvalds1da177e2005-04-16 15:20:36 -07003409
3410 /*
3411 * EKF addition for i960 Boards form EKF with serial port.
3412 * Max 256 ports.
3413 */
3414 [pbn_intel_i960] = {
3415 .flags = FL_BASE0,
3416 .num_ports = 32,
3417 .base_baud = 921600,
3418 .uart_offset = 8 << 2,
3419 .reg_shift = 2,
3420 .first_offset = 0x10000,
3421 },
3422 [pbn_sgi_ioc3] = {
3423 .flags = FL_BASE0|FL_NOIRQ,
3424 .num_ports = 1,
3425 .base_baud = 458333,
3426 .uart_offset = 8,
3427 .reg_shift = 0,
3428 .first_offset = 0x20178,
3429 },
3430
3431 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 * Computone - uses IOMEM.
3433 */
3434 [pbn_computone_4] = {
3435 .flags = FL_BASE0,
3436 .num_ports = 4,
3437 .base_baud = 921600,
3438 .uart_offset = 0x40,
3439 .reg_shift = 2,
3440 .first_offset = 0x200,
3441 },
3442 [pbn_computone_6] = {
3443 .flags = FL_BASE0,
3444 .num_ports = 6,
3445 .base_baud = 921600,
3446 .uart_offset = 0x40,
3447 .reg_shift = 2,
3448 .first_offset = 0x200,
3449 },
3450 [pbn_computone_8] = {
3451 .flags = FL_BASE0,
3452 .num_ports = 8,
3453 .base_baud = 921600,
3454 .uart_offset = 0x40,
3455 .reg_shift = 2,
3456 .first_offset = 0x200,
3457 },
3458 [pbn_sbsxrsio] = {
3459 .flags = FL_BASE0,
3460 .num_ports = 8,
3461 .base_baud = 460800,
3462 .uart_offset = 256,
3463 .reg_shift = 4,
3464 },
3465 /*
3466 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3467 * Only basic 16550A support.
3468 * XR17C15[24] are not tested, but they should work.
3469 */
3470 [pbn_exar_XR17C152] = {
3471 .flags = FL_BASE0,
3472 .num_ports = 2,
3473 .base_baud = 921600,
3474 .uart_offset = 0x200,
3475 },
3476 [pbn_exar_XR17C154] = {
3477 .flags = FL_BASE0,
3478 .num_ports = 4,
3479 .base_baud = 921600,
3480 .uart_offset = 0x200,
3481 },
3482 [pbn_exar_XR17C158] = {
3483 .flags = FL_BASE0,
3484 .num_ports = 8,
3485 .base_baud = 921600,
3486 .uart_offset = 0x200,
3487 },
Matt Schultedc96efb2012-11-19 09:12:04 -06003488 [pbn_exar_XR17V352] = {
3489 .flags = FL_BASE0,
3490 .num_ports = 2,
3491 .base_baud = 7812500,
3492 .uart_offset = 0x400,
3493 .reg_shift = 0,
3494 .first_offset = 0,
3495 },
3496 [pbn_exar_XR17V354] = {
3497 .flags = FL_BASE0,
3498 .num_ports = 4,
3499 .base_baud = 7812500,
3500 .uart_offset = 0x400,
3501 .reg_shift = 0,
3502 .first_offset = 0,
3503 },
3504 [pbn_exar_XR17V358] = {
3505 .flags = FL_BASE0,
3506 .num_ports = 8,
3507 .base_baud = 7812500,
3508 .uart_offset = 0x400,
3509 .reg_shift = 0,
3510 .first_offset = 0,
3511 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07003512 [pbn_exar_ibm_saturn] = {
3513 .flags = FL_BASE0,
3514 .num_ports = 1,
3515 .base_baud = 921600,
3516 .uart_offset = 0x200,
3517 },
3518
Olof Johanssonaa798502007-08-22 14:01:55 -07003519 /*
3520 * PA Semi PWRficient PA6T-1682M on-chip UART
3521 */
3522 [pbn_pasemi_1682M] = {
3523 .flags = FL_BASE0,
3524 .num_ports = 1,
3525 .base_baud = 8333333,
3526 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01003527 /*
3528 * National Instruments 843x
3529 */
3530 [pbn_ni8430_16] = {
3531 .flags = FL_BASE0,
3532 .num_ports = 16,
3533 .base_baud = 3686400,
3534 .uart_offset = 0x10,
3535 .first_offset = 0x800,
3536 },
3537 [pbn_ni8430_8] = {
3538 .flags = FL_BASE0,
3539 .num_ports = 8,
3540 .base_baud = 3686400,
3541 .uart_offset = 0x10,
3542 .first_offset = 0x800,
3543 },
3544 [pbn_ni8430_4] = {
3545 .flags = FL_BASE0,
3546 .num_ports = 4,
3547 .base_baud = 3686400,
3548 .uart_offset = 0x10,
3549 .first_offset = 0x800,
3550 },
3551 [pbn_ni8430_2] = {
3552 .flags = FL_BASE0,
3553 .num_ports = 2,
3554 .base_baud = 3686400,
3555 .uart_offset = 0x10,
3556 .first_offset = 0x800,
3557 },
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07003558 /*
3559 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3560 */
3561 [pbn_ADDIDATA_PCIe_1_3906250] = {
3562 .flags = FL_BASE0,
3563 .num_ports = 1,
3564 .base_baud = 3906250,
3565 .uart_offset = 0x200,
3566 .first_offset = 0x1000,
3567 },
3568 [pbn_ADDIDATA_PCIe_2_3906250] = {
3569 .flags = FL_BASE0,
3570 .num_ports = 2,
3571 .base_baud = 3906250,
3572 .uart_offset = 0x200,
3573 .first_offset = 0x1000,
3574 },
3575 [pbn_ADDIDATA_PCIe_4_3906250] = {
3576 .flags = FL_BASE0,
3577 .num_ports = 4,
3578 .base_baud = 3906250,
3579 .uart_offset = 0x200,
3580 .first_offset = 0x1000,
3581 },
3582 [pbn_ADDIDATA_PCIe_8_3906250] = {
3583 .flags = FL_BASE0,
3584 .num_ports = 8,
3585 .base_baud = 3906250,
3586 .uart_offset = 0x200,
3587 .first_offset = 0x1000,
3588 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003589 [pbn_ce4100_1_115200] = {
Maxime Bizon08ec2122012-10-19 10:45:07 +02003590 .flags = FL_BASE_BARS,
3591 .num_ports = 2,
Dirk Brandewie095e24b2010-11-17 07:35:20 -08003592 .base_baud = 921600,
3593 .reg_shift = 2,
3594 },
Aaron Sierra41d3f092014-03-03 19:54:36 -06003595 /*
3596 * Intel BayTrail HSUART reference clock is 44.2368 MHz at power-on,
3597 * but is overridden by byt_set_termios.
3598 */
Heikki Krogerusb15e5692013-09-27 10:52:59 +03003599 [pbn_byt] = {
3600 .flags = FL_BASE0,
3601 .num_ports = 1,
3602 .base_baud = 2764800,
3603 .uart_offset = 0x80,
3604 .reg_shift = 2,
3605 },
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01003606 [pbn_qrk] = {
3607 .flags = FL_BASE0,
3608 .num_ports = 1,
3609 .base_baud = 2764800,
3610 .reg_shift = 2,
3611 },
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04003612 [pbn_omegapci] = {
3613 .flags = FL_BASE0,
3614 .num_ports = 8,
3615 .base_baud = 115200,
3616 .uart_offset = 0x200,
3617 },
Nicos Gollan7808edc2011-05-05 21:00:37 +02003618 [pbn_NETMOS9900_2s_115200] = {
3619 .flags = FL_BASE0,
3620 .num_ports = 2,
3621 .base_baud = 115200,
3622 },
Stephen Hurdebebd492013-01-17 14:14:53 -08003623 [pbn_brcm_trumanage] = {
3624 .flags = FL_BASE0,
3625 .num_ports = 1,
3626 .reg_shift = 2,
3627 .base_baud = 115200,
3628 },
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07003629 [pbn_fintek_4] = {
3630 .num_ports = 4,
3631 .uart_offset = 8,
3632 .base_baud = 115200,
3633 .first_offset = 0x40,
3634 },
3635 [pbn_fintek_8] = {
3636 .num_ports = 8,
3637 .uart_offset = 8,
3638 .base_baud = 115200,
3639 .first_offset = 0x40,
3640 },
3641 [pbn_fintek_12] = {
3642 .num_ports = 12,
3643 .uart_offset = 8,
3644 .base_baud = 115200,
3645 .first_offset = 0x40,
3646 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003647};
3648
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003649static const struct pci_device_id blacklist[] = {
3650 /* softmodems */
Alan Cox5756ee92008-02-08 04:18:51 -08003651 { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
Maciej Szmigieroebf7c062010-10-26 21:48:21 +02003652 { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
3653 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003654
3655 /* multi-io cards handled by parport_serial */
3656 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
Ezequiel Garciafeb58142014-05-24 15:24:51 -03003657 { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
Sergej Pupykin2fdd8c82014-11-06 14:36:31 +03003658 { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
Christian Schmidt436bbd42007-08-22 14:01:19 -07003659};
3660
Linus Torvalds1da177e2005-04-16 15:20:36 -07003661/*
3662 * Given a complete unknown PCI device, try to use some heuristics to
3663 * guess what the configuration might be, based on the pitiful PCI
3664 * serial specs. Returns 0 on success, 1 on failure.
3665 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003666static int
Russell King1c7c1fe2005-07-27 11:31:19 +01003667serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003668{
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003669 const struct pci_device_id *bldev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003670 int num_iomem, num_port, first_port = -1, i;
Alan Cox5756ee92008-02-08 04:18:51 -08003671
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672 /*
3673 * If it is not a communications device or the programming
3674 * interface is greater than 6, give up.
3675 *
3676 * (Should we try to make guesses for multiport serial devices
Alan Cox5756ee92008-02-08 04:18:51 -08003677 * later?)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003678 */
3679 if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
3680 ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
3681 (dev->class & 0xff) > 6)
3682 return -ENODEV;
3683
Christian Schmidt436bbd42007-08-22 14:01:19 -07003684 /*
3685 * Do not access blacklisted devices that are known not to
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003686 * feature serial ports or are handled by other modules.
Christian Schmidt436bbd42007-08-22 14:01:19 -07003687 */
Guainluca Anzolin6971c632012-09-04 15:56:12 +01003688 for (bldev = blacklist;
3689 bldev < blacklist + ARRAY_SIZE(blacklist);
3690 bldev++) {
3691 if (dev->vendor == bldev->vendor &&
3692 dev->device == bldev->device)
Christian Schmidt436bbd42007-08-22 14:01:19 -07003693 return -ENODEV;
3694 }
3695
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696 num_iomem = num_port = 0;
3697 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3698 if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
3699 num_port++;
3700 if (first_port == -1)
3701 first_port = i;
3702 }
3703 if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
3704 num_iomem++;
3705 }
3706
3707 /*
3708 * If there is 1 or 0 iomem regions, and exactly one port,
3709 * use it. We guess the number of ports based on the IO
3710 * region size.
3711 */
3712 if (num_iomem <= 1 && num_port == 1) {
3713 board->flags = first_port;
3714 board->num_ports = pci_resource_len(dev, first_port) / 8;
3715 return 0;
3716 }
3717
3718 /*
3719 * Now guess if we've got a board which indexes by BARs.
3720 * Each IO BAR should be 8 bytes, and they should follow
3721 * consecutively.
3722 */
3723 first_port = -1;
3724 num_port = 0;
3725 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3726 if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
3727 pci_resource_len(dev, i) == 8 &&
3728 (first_port == -1 || (first_port + num_port) == i)) {
3729 num_port++;
3730 if (first_port == -1)
3731 first_port = i;
3732 }
3733 }
3734
3735 if (num_port > 1) {
3736 board->flags = first_port | FL_BASE_BARS;
3737 board->num_ports = num_port;
3738 return 0;
3739 }
3740
3741 return -ENODEV;
3742}
3743
3744static inline int
Russell King975a1a72009-01-02 13:44:27 +00003745serial_pci_matches(const struct pciserial_board *board,
3746 const struct pciserial_board *guessed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003747{
3748 return
3749 board->num_ports == guessed->num_ports &&
3750 board->base_baud == guessed->base_baud &&
3751 board->uart_offset == guessed->uart_offset &&
3752 board->reg_shift == guessed->reg_shift &&
3753 board->first_offset == guessed->first_offset;
3754}
3755
Russell King241fc432005-07-27 11:35:54 +01003756struct serial_private *
Russell King975a1a72009-01-02 13:44:27 +00003757pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
Russell King241fc432005-07-27 11:35:54 +01003758{
Alan Cox2655a2c2012-07-12 12:59:50 +01003759 struct uart_8250_port uart;
Russell King241fc432005-07-27 11:35:54 +01003760 struct serial_private *priv;
3761 struct pci_serial_quirk *quirk;
3762 int rc, nr_ports, i;
3763
3764 nr_ports = board->num_ports;
3765
3766 /*
3767 * Find an init and setup quirks.
3768 */
3769 quirk = find_quirk(dev);
3770
3771 /*
3772 * Run the new-style initialization function.
3773 * The initialization function returns:
3774 * <0 - error
3775 * 0 - use board->num_ports
3776 * >0 - number of ports
3777 */
3778 if (quirk->init) {
3779 rc = quirk->init(dev);
3780 if (rc < 0) {
3781 priv = ERR_PTR(rc);
3782 goto err_out;
3783 }
3784 if (rc)
3785 nr_ports = rc;
3786 }
3787
Burman Yan8f31bb32007-02-14 00:33:07 -08003788 priv = kzalloc(sizeof(struct serial_private) +
Russell King241fc432005-07-27 11:35:54 +01003789 sizeof(unsigned int) * nr_ports,
3790 GFP_KERNEL);
3791 if (!priv) {
3792 priv = ERR_PTR(-ENOMEM);
3793 goto err_deinit;
3794 }
3795
Russell King241fc432005-07-27 11:35:54 +01003796 priv->dev = dev;
3797 priv->quirk = quirk;
3798
Alan Cox2655a2c2012-07-12 12:59:50 +01003799 memset(&uart, 0, sizeof(uart));
3800 uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
3801 uart.port.uartclk = board->base_baud * 16;
3802 uart.port.irq = get_pci_irq(dev, board);
3803 uart.port.dev = &dev->dev;
Russell King241fc432005-07-27 11:35:54 +01003804
3805 for (i = 0; i < nr_ports; i++) {
Alan Cox2655a2c2012-07-12 12:59:50 +01003806 if (quirk->setup(priv, board, &uart, i))
Russell King241fc432005-07-27 11:35:54 +01003807 break;
3808
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003809 dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
3810 uart.port.iobase, uart.port.irq, uart.port.iotype);
Alan Cox5756ee92008-02-08 04:18:51 -08003811
Alan Cox2655a2c2012-07-12 12:59:50 +01003812 priv->line[i] = serial8250_register_8250_port(&uart);
Russell King241fc432005-07-27 11:35:54 +01003813 if (priv->line[i] < 0) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003814 dev_err(&dev->dev,
3815 "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
3816 uart.port.iobase, uart.port.irq,
3817 uart.port.iotype, priv->line[i]);
Russell King241fc432005-07-27 11:35:54 +01003818 break;
3819 }
3820 }
Russell King241fc432005-07-27 11:35:54 +01003821 priv->nr = i;
Russell King241fc432005-07-27 11:35:54 +01003822 return priv;
3823
Alan Cox5756ee92008-02-08 04:18:51 -08003824err_deinit:
Russell King241fc432005-07-27 11:35:54 +01003825 if (quirk->exit)
3826 quirk->exit(dev);
Alan Cox5756ee92008-02-08 04:18:51 -08003827err_out:
Russell King241fc432005-07-27 11:35:54 +01003828 return priv;
3829}
3830EXPORT_SYMBOL_GPL(pciserial_init_ports);
3831
3832void pciserial_remove_ports(struct serial_private *priv)
3833{
3834 struct pci_serial_quirk *quirk;
3835 int i;
3836
3837 for (i = 0; i < priv->nr; i++)
3838 serial8250_unregister_port(priv->line[i]);
3839
3840 for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
3841 if (priv->remapped_bar[i])
3842 iounmap(priv->remapped_bar[i]);
3843 priv->remapped_bar[i] = NULL;
3844 }
3845
3846 /*
3847 * Find the exit quirks.
3848 */
3849 quirk = find_quirk(priv->dev);
3850 if (quirk->exit)
3851 quirk->exit(priv->dev);
3852
3853 kfree(priv);
3854}
3855EXPORT_SYMBOL_GPL(pciserial_remove_ports);
3856
3857void pciserial_suspend_ports(struct serial_private *priv)
3858{
3859 int i;
3860
3861 for (i = 0; i < priv->nr; i++)
3862 if (priv->line[i] >= 0)
3863 serial8250_suspend_port(priv->line[i]);
Dan Williams5f1a3892012-04-10 14:11:03 -07003864
3865 /*
3866 * Ensure that every init quirk is properly torn down
3867 */
3868 if (priv->quirk->exit)
3869 priv->quirk->exit(priv->dev);
Russell King241fc432005-07-27 11:35:54 +01003870}
3871EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
3872
3873void pciserial_resume_ports(struct serial_private *priv)
3874{
3875 int i;
3876
3877 /*
3878 * Ensure that the board is correctly configured.
3879 */
3880 if (priv->quirk->init)
3881 priv->quirk->init(priv->dev);
3882
3883 for (i = 0; i < priv->nr; i++)
3884 if (priv->line[i] >= 0)
3885 serial8250_resume_port(priv->line[i]);
3886}
3887EXPORT_SYMBOL_GPL(pciserial_resume_ports);
3888
Linus Torvalds1da177e2005-04-16 15:20:36 -07003889/*
3890 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3891 * to the arrangement of serial ports on a PCI card.
3892 */
Bill Pemberton9671f092012-11-19 13:21:50 -05003893static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07003894pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
3895{
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003896 struct pci_serial_quirk *quirk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003897 struct serial_private *priv;
Russell King975a1a72009-01-02 13:44:27 +00003898 const struct pciserial_board *board;
3899 struct pciserial_board tmp;
Russell King241fc432005-07-27 11:35:54 +01003900 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003901
Frédéric Brière5bf8f502011-05-29 15:08:03 -04003902 quirk = find_quirk(dev);
3903 if (quirk->probe) {
3904 rc = quirk->probe(dev);
3905 if (rc)
3906 return rc;
3907 }
3908
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909 if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07003910 dev_err(&dev->dev, "invalid driver_data: %ld\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911 ent->driver_data);
3912 return -EINVAL;
3913 }
3914
3915 board = &pci_boards[ent->driver_data];
3916
3917 rc = pci_enable_device(dev);
Michael Reed28071902011-05-31 12:06:28 -05003918 pci_save_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919 if (rc)
3920 return rc;
3921
3922 if (ent->driver_data == pbn_default) {
3923 /*
3924 * Use a copy of the pci_board entry for this;
3925 * avoid changing entries in the table.
3926 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003927 memcpy(&tmp, board, sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928 board = &tmp;
3929
3930 /*
3931 * We matched one of our class entries. Try to
3932 * determine the parameters of this board.
3933 */
Russell King975a1a72009-01-02 13:44:27 +00003934 rc = serial_pci_guess_board(dev, &tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935 if (rc)
3936 goto disable;
3937 } else {
3938 /*
3939 * We matched an explicit entry. If we are able to
3940 * detect this boards settings with our heuristic,
3941 * then we no longer need this entry.
3942 */
Russell King1c7c1fe2005-07-27 11:31:19 +01003943 memcpy(&tmp, &pci_boards[pbn_default],
3944 sizeof(struct pciserial_board));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 rc = serial_pci_guess_board(dev, &tmp);
3946 if (rc == 0 && serial_pci_matches(board, &tmp))
3947 moan_device("Redundant entry in serial pci_table.",
3948 dev);
3949 }
3950
Russell King241fc432005-07-27 11:35:54 +01003951 priv = pciserial_init_ports(dev, board);
3952 if (!IS_ERR(priv)) {
3953 pci_set_drvdata(dev, priv);
3954 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003955 }
3956
Russell King241fc432005-07-27 11:35:54 +01003957 rc = PTR_ERR(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959 disable:
3960 pci_disable_device(dev);
3961 return rc;
3962}
3963
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003964static void pciserial_remove_one(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965{
3966 struct serial_private *priv = pci_get_drvdata(dev);
3967
Russell King241fc432005-07-27 11:35:54 +01003968 pciserial_remove_ports(priv);
Russell King056a8762005-07-22 10:15:04 +01003969
3970 pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003971}
3972
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07003973#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
3975{
3976 struct serial_private *priv = pci_get_drvdata(dev);
3977
Russell King241fc432005-07-27 11:35:54 +01003978 if (priv)
3979 pciserial_suspend_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003980
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981 pci_save_state(dev);
3982 pci_set_power_state(dev, pci_choose_state(dev, state));
3983 return 0;
3984}
3985
3986static int pciserial_resume_one(struct pci_dev *dev)
3987{
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003988 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989 struct serial_private *priv = pci_get_drvdata(dev);
3990
3991 pci_set_power_state(dev, PCI_D0);
3992 pci_restore_state(dev);
3993
3994 if (priv) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995 /*
3996 * The device may have been disabled. Re-enable it.
3997 */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07003998 err = pci_enable_device(dev);
Alan Cox40836c42008-10-13 10:36:11 +01003999 /* FIXME: We cannot simply error out here */
Dirk Hohndelccb9d592007-10-29 06:28:17 -07004000 if (err)
Greg Kroah-Hartmanaf8c5b82013-09-28 13:01:59 -07004001 dev_err(&dev->dev, "Unable to re-enable ports, trying to continue.\n");
Russell King241fc432005-07-27 11:35:54 +01004002 pciserial_resume_ports(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003 }
4004 return 0;
4005}
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07004006#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007
4008static struct pci_device_id serial_pci_tbl[] = {
Michael Bramer78d70d42009-01-27 11:51:16 +00004009 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
4010 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
4011 PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
4012 pbn_b2_8_921600 },
Thomee Wright0c6d7742014-05-19 20:30:51 +00004013 /* Advantech also use 0x3618 and 0xf618 */
4014 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
4015 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4016 pbn_b0_4_921600 },
4017 { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
4018 PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
4019 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4021 PCI_SUBVENDOR_ID_CONNECT_TECH,
4022 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4023 pbn_b1_8_1382400 },
4024 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4025 PCI_SUBVENDOR_ID_CONNECT_TECH,
4026 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4027 pbn_b1_4_1382400 },
4028 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
4029 PCI_SUBVENDOR_ID_CONNECT_TECH,
4030 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4031 pbn_b1_2_1382400 },
4032 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4033 PCI_SUBVENDOR_ID_CONNECT_TECH,
4034 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
4035 pbn_b1_8_1382400 },
4036 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4037 PCI_SUBVENDOR_ID_CONNECT_TECH,
4038 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
4039 pbn_b1_4_1382400 },
4040 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4041 PCI_SUBVENDOR_ID_CONNECT_TECH,
4042 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
4043 pbn_b1_2_1382400 },
4044 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4045 PCI_SUBVENDOR_ID_CONNECT_TECH,
4046 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
4047 pbn_b1_8_921600 },
4048 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4049 PCI_SUBVENDOR_ID_CONNECT_TECH,
4050 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
4051 pbn_b1_8_921600 },
4052 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4053 PCI_SUBVENDOR_ID_CONNECT_TECH,
4054 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
4055 pbn_b1_4_921600 },
4056 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4057 PCI_SUBVENDOR_ID_CONNECT_TECH,
4058 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
4059 pbn_b1_4_921600 },
4060 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4061 PCI_SUBVENDOR_ID_CONNECT_TECH,
4062 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
4063 pbn_b1_2_921600 },
4064 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4065 PCI_SUBVENDOR_ID_CONNECT_TECH,
4066 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
4067 pbn_b1_8_921600 },
4068 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4069 PCI_SUBVENDOR_ID_CONNECT_TECH,
4070 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
4071 pbn_b1_8_921600 },
4072 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4073 PCI_SUBVENDOR_ID_CONNECT_TECH,
4074 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
4075 pbn_b1_4_921600 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004076 { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
4077 PCI_SUBVENDOR_ID_CONNECT_TECH,
4078 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
4079 pbn_b1_2_1250000 },
4080 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4081 PCI_SUBVENDOR_ID_CONNECT_TECH,
4082 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
4083 pbn_b0_2_1843200 },
4084 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4085 PCI_SUBVENDOR_ID_CONNECT_TECH,
4086 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
4087 pbn_b0_4_1843200 },
Yoichi Yuasa85d14942006-02-08 21:46:24 +00004088 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
4089 PCI_VENDOR_ID_AFAVLAB,
4090 PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
4091 pbn_b0_4_1152000 },
Gareth Howlett26e92862006-01-04 17:00:42 +00004092 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4093 PCI_SUBVENDOR_ID_CONNECT_TECH,
4094 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
4095 pbn_b0_2_1843200_200 },
4096 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4097 PCI_SUBVENDOR_ID_CONNECT_TECH,
4098 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
4099 pbn_b0_4_1843200_200 },
4100 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4101 PCI_SUBVENDOR_ID_CONNECT_TECH,
4102 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
4103 pbn_b0_8_1843200_200 },
4104 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4105 PCI_SUBVENDOR_ID_CONNECT_TECH,
4106 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
4107 pbn_b0_2_1843200_200 },
4108 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4109 PCI_SUBVENDOR_ID_CONNECT_TECH,
4110 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
4111 pbn_b0_4_1843200_200 },
4112 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4113 PCI_SUBVENDOR_ID_CONNECT_TECH,
4114 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
4115 pbn_b0_8_1843200_200 },
4116 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4117 PCI_SUBVENDOR_ID_CONNECT_TECH,
4118 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
4119 pbn_b0_2_1843200_200 },
4120 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4121 PCI_SUBVENDOR_ID_CONNECT_TECH,
4122 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
4123 pbn_b0_4_1843200_200 },
4124 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4125 PCI_SUBVENDOR_ID_CONNECT_TECH,
4126 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
4127 pbn_b0_8_1843200_200 },
4128 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4129 PCI_SUBVENDOR_ID_CONNECT_TECH,
4130 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
4131 pbn_b0_2_1843200_200 },
4132 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4133 PCI_SUBVENDOR_ID_CONNECT_TECH,
4134 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
4135 pbn_b0_4_1843200_200 },
4136 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4137 PCI_SUBVENDOR_ID_CONNECT_TECH,
4138 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
4139 pbn_b0_8_1843200_200 },
Benjamin Herrenschmidtc68d2b12009-10-26 16:50:05 -07004140 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4141 PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
4142 0, 0, pbn_exar_ibm_saturn },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004143
4144 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
Alan Cox5756ee92008-02-08 04:18:51 -08004145 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004146 pbn_b2_bt_1_115200 },
4147 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
Alan Cox5756ee92008-02-08 04:18:51 -08004148 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 pbn_b2_bt_2_115200 },
4150 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
Alan Cox5756ee92008-02-08 04:18:51 -08004151 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152 pbn_b2_bt_4_115200 },
4153 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
Alan Cox5756ee92008-02-08 04:18:51 -08004154 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004155 pbn_b2_bt_2_115200 },
4156 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
Alan Cox5756ee92008-02-08 04:18:51 -08004157 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 pbn_b2_bt_4_115200 },
4159 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
Alan Cox5756ee92008-02-08 04:18:51 -08004160 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004161 pbn_b2_8_115200 },
Flavio Leitnere65f0f82009-01-02 13:50:43 +00004162 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
4163 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4164 pbn_b2_8_460800 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004165 { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
4166 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4167 pbn_b2_8_115200 },
4168
4169 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
4170 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4171 pbn_b2_bt_2_115200 },
4172 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
4173 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4174 pbn_b2_bt_2_921600 },
4175 /*
4176 * VScom SPCOM800, from sl@s.pl
4177 */
Alan Cox5756ee92008-02-08 04:18:51 -08004178 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
4179 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004180 pbn_b2_8_921600 },
4181 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
Alan Cox5756ee92008-02-08 04:18:51 -08004182 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004183 pbn_b2_4_921600 },
Catalin(ux) M BOIEb76c5a02008-07-23 21:29:46 -07004184 /* Unknown card - subdevice 0x1584 */
4185 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4186 PCI_VENDOR_ID_PLX,
4187 PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
Scott Ashcroftd13402a2013-03-03 21:35:06 +00004188 pbn_b2_4_115200 },
4189 /* Unknown card - subdevice 0x1588 */
4190 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4191 PCI_VENDOR_ID_PLX,
4192 PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
4193 pbn_b2_8_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4195 PCI_SUBVENDOR_ID_KEYSPAN,
4196 PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
4197 pbn_panacom },
4198 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
4199 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4200 pbn_panacom4 },
4201 { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
4202 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4203 pbn_panacom2 },
Matthias Fuchsa9cccd32007-02-10 01:46:05 -08004204 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4205 PCI_VENDOR_ID_ESDGMBH,
4206 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
4207 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4209 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004210 PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211 pbn_b2_4_460800 },
4212 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4213 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004214 PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215 pbn_b2_8_460800 },
4216 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4217 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004218 PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004219 pbn_b2_16_460800 },
4220 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4221 PCI_SUBVENDOR_ID_CHASE_PCIFAST,
Alan Cox5756ee92008-02-08 04:18:51 -08004222 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004223 pbn_b2_16_460800 },
4224 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4225 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004226 PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004227 pbn_b2_4_460800 },
4228 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4229 PCI_SUBVENDOR_ID_CHASE_PCIRAS,
Alan Cox5756ee92008-02-08 04:18:51 -08004230 PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004231 pbn_b2_8_460800 },
Bjorn Helgaasadd7b582005-10-24 22:11:57 +01004232 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
4233 PCI_SUBVENDOR_ID_EXSYS,
4234 PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
Shawn Bohreree4cd1b2012-05-28 15:20:47 -05004235 pbn_b2_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 /*
4237 * Megawolf Romulus PCI Serial Card, from Mike Hudson
4238 * (Exoray@isys.ca)
4239 */
4240 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
4241 0x10b5, 0x106a, 0, 0,
4242 pbn_plx_romulus },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304243 /*
Mike Skoog1bc8cde2014-10-16 13:10:01 -07004244 * EndRun Technologies. PCI express device range.
4245 * EndRun PTP/1588 has 2 Native UARTs.
4246 */
4247 { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
4248 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4249 pbn_endrun_2_4000000 },
4250 /*
Alan Cox55c7c0f2012-11-29 09:03:00 +10304251 * Quatech cards. These actually have configurable clocks but for
4252 * now we just use the default.
4253 *
4254 * 100 series are RS232, 200 series RS422,
4255 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
4257 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4258 pbn_b1_4_115200 },
4259 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
4260 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4261 pbn_b1_2_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304262 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
4263 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4264 pbn_b2_2_115200 },
4265 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
4266 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4267 pbn_b1_2_115200 },
4268 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
4269 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4270 pbn_b2_2_115200 },
4271 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
4272 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4273 pbn_b1_4_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004274 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
4275 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4276 pbn_b1_8_115200 },
4277 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
4278 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4279 pbn_b1_8_115200 },
Alan Cox55c7c0f2012-11-29 09:03:00 +10304280 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
4281 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4282 pbn_b1_4_115200 },
4283 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
4284 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4285 pbn_b1_2_115200 },
4286 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
4287 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4288 pbn_b1_4_115200 },
4289 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
4290 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4291 pbn_b1_2_115200 },
4292 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
4293 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4294 pbn_b2_4_115200 },
4295 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
4296 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4297 pbn_b2_2_115200 },
4298 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
4299 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4300 pbn_b2_1_115200 },
4301 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
4302 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4303 pbn_b2_4_115200 },
4304 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
4305 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4306 pbn_b2_2_115200 },
4307 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
4308 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4309 pbn_b2_1_115200 },
4310 { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
4311 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4312 pbn_b0_8_115200 },
4313
Linus Torvalds1da177e2005-04-16 15:20:36 -07004314 { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004315 PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
4316 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004317 pbn_b0_4_921600 },
4318 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Alan Cox5756ee92008-02-08 04:18:51 -08004319 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
4320 0, 0,
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004321 pbn_b0_4_1152000 },
Mikulas Patockac9bd9d02010-10-26 14:20:48 -04004322 { PCI_VENDOR_ID_OXSEMI, 0x9505,
4323 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4324 pbn_b0_bt_2_921600 },
David Ransondb1de152005-07-27 11:43:55 -07004325
4326 /*
4327 * The below card is a little controversial since it is the
4328 * subject of a PCI vendor/device ID clash. (See
4329 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
4330 * For now just used the hex ID 0x950a.
4331 */
4332 { PCI_VENDOR_ID_OXSEMI, 0x950a,
Flavio Leitner26e82202012-09-21 21:04:34 -03004333 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
4334 0, 0, pbn_b0_2_115200 },
4335 { PCI_VENDOR_ID_OXSEMI, 0x950a,
4336 PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
4337 0, 0, pbn_b0_2_115200 },
Niels de Vos39aced62009-01-02 13:46:58 +00004338 { PCI_VENDOR_ID_OXSEMI, 0x950a,
David Ransondb1de152005-07-27 11:43:55 -07004339 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4340 pbn_b0_2_1130000 },
Andre Przywara70fd8fd2009-06-11 12:41:57 +01004341 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
4342 PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
4343 pbn_b0_1_921600 },
Andrey Paninfbc0dc02005-07-18 11:38:09 +01004344 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4346 pbn_b0_4_115200 },
4347 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
4348 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4349 pbn_b0_bt_2_921600 },
Lytochkin Borise8470032010-07-26 10:02:26 +04004350 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
4351 PCI_ANY_ID , PCI_ANY_ID, 0, 0,
4352 pbn_b2_8_1152000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004353
4354 /*
Lee Howard7106b4e2008-10-21 13:48:58 +01004355 * Oxford Semiconductor Inc. Tornado PCI express device range.
4356 */
4357 { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
4358 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4359 pbn_b0_1_4000000 },
4360 { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
4361 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4362 pbn_b0_1_4000000 },
4363 { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
4364 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4365 pbn_oxsemi_1_4000000 },
4366 { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
4367 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4368 pbn_oxsemi_1_4000000 },
4369 { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
4370 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4371 pbn_b0_1_4000000 },
4372 { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
4373 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4374 pbn_b0_1_4000000 },
4375 { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
4376 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4377 pbn_oxsemi_1_4000000 },
4378 { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
4379 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4380 pbn_oxsemi_1_4000000 },
4381 { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
4382 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4383 pbn_b0_1_4000000 },
4384 { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
4385 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4386 pbn_b0_1_4000000 },
4387 { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
4388 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4389 pbn_b0_1_4000000 },
4390 { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
4391 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4392 pbn_b0_1_4000000 },
4393 { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
4394 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4395 pbn_oxsemi_2_4000000 },
4396 { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
4397 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4398 pbn_oxsemi_2_4000000 },
4399 { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
4400 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4401 pbn_oxsemi_4_4000000 },
4402 { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
4403 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4404 pbn_oxsemi_4_4000000 },
4405 { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
4406 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4407 pbn_oxsemi_8_4000000 },
4408 { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
4409 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4410 pbn_oxsemi_8_4000000 },
4411 { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
4412 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4413 pbn_oxsemi_1_4000000 },
4414 { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
4415 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4416 pbn_oxsemi_1_4000000 },
4417 { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
4418 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4419 pbn_oxsemi_1_4000000 },
4420 { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
4421 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4422 pbn_oxsemi_1_4000000 },
4423 { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
4424 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4425 pbn_oxsemi_1_4000000 },
4426 { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
4427 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4428 pbn_oxsemi_1_4000000 },
4429 { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
4430 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4431 pbn_oxsemi_1_4000000 },
4432 { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
4433 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4434 pbn_oxsemi_1_4000000 },
4435 { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
4436 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4437 pbn_oxsemi_1_4000000 },
4438 { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
4439 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4440 pbn_oxsemi_1_4000000 },
4441 { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
4442 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4443 pbn_oxsemi_1_4000000 },
4444 { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
4445 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4446 pbn_oxsemi_1_4000000 },
4447 { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
4448 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4449 pbn_oxsemi_1_4000000 },
4450 { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
4451 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4452 pbn_oxsemi_1_4000000 },
4453 { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
4454 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4455 pbn_oxsemi_1_4000000 },
4456 { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
4457 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4458 pbn_oxsemi_1_4000000 },
4459 { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
4460 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4461 pbn_oxsemi_1_4000000 },
4462 { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
4463 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4464 pbn_oxsemi_1_4000000 },
4465 { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
4466 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4467 pbn_oxsemi_1_4000000 },
4468 { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
4469 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4470 pbn_oxsemi_1_4000000 },
4471 { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
4472 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4473 pbn_oxsemi_1_4000000 },
4474 { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
4475 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4476 pbn_oxsemi_1_4000000 },
4477 { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
4478 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4479 pbn_oxsemi_1_4000000 },
4480 { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
4481 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4482 pbn_oxsemi_1_4000000 },
4483 { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
4484 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4485 pbn_oxsemi_1_4000000 },
4486 { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
4487 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4488 pbn_oxsemi_1_4000000 },
Lee Howardb80de362008-10-21 13:50:14 +01004489 /*
4490 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4491 */
4492 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4493 PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
4494 pbn_oxsemi_1_4000000 },
4495 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4496 PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
4497 pbn_oxsemi_2_4000000 },
4498 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4499 PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
4500 pbn_oxsemi_4_4000000 },
4501 { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4502 PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
4503 pbn_oxsemi_8_4000000 },
Scott Kilauaa273ae2011-05-11 15:41:59 -05004504
4505 /*
4506 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4507 */
4508 { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
4509 PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
4510 pbn_oxsemi_2_4000000 },
4511
Lee Howard7106b4e2008-10-21 13:48:58 +01004512 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004513 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4514 * from skokodyn@yahoo.com
4515 */
4516 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4517 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
4518 pbn_sbsxrsio },
4519 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4520 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
4521 pbn_sbsxrsio },
4522 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4523 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
4524 pbn_sbsxrsio },
4525 { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
4526 PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
4527 pbn_sbsxrsio },
4528
4529 /*
4530 * Digitan DS560-558, from jimd@esoft.com
4531 */
4532 { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
Alan Cox5756ee92008-02-08 04:18:51 -08004533 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534 pbn_b1_1_115200 },
4535
4536 /*
4537 * Titan Electronic cards
4538 * The 400L and 800L have a custom setup quirk.
4539 */
4540 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
Alan Cox5756ee92008-02-08 04:18:51 -08004541 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004542 pbn_b0_1_921600 },
4543 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
Alan Cox5756ee92008-02-08 04:18:51 -08004544 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004545 pbn_b0_2_921600 },
4546 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
Alan Cox5756ee92008-02-08 04:18:51 -08004547 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004548 pbn_b0_4_921600 },
4549 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
Alan Cox5756ee92008-02-08 04:18:51 -08004550 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004551 pbn_b0_4_921600 },
4552 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
4553 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4554 pbn_b1_1_921600 },
4555 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
4556 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4557 pbn_b1_bt_2_921600 },
4558 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
4559 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4560 pbn_b0_bt_4_921600 },
4561 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
4562 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4563 pbn_b0_bt_8_921600 },
Yegor Yefremov66169ad2010-06-04 09:58:18 +02004564 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
4565 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4566 pbn_b4_bt_2_921600 },
4567 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
4568 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4569 pbn_b4_bt_4_921600 },
4570 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
4571 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4572 pbn_b4_bt_8_921600 },
4573 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
4574 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4575 pbn_b0_4_921600 },
4576 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
4577 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4578 pbn_b0_4_921600 },
4579 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
4580 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4581 pbn_b0_4_921600 },
4582 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
4583 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4584 pbn_oxsemi_1_4000000 },
4585 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
4586 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4587 pbn_oxsemi_2_4000000 },
4588 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
4589 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4590 pbn_oxsemi_4_4000000 },
4591 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
4592 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4593 pbn_oxsemi_8_4000000 },
4594 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
4595 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4596 pbn_oxsemi_2_4000000 },
4597 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
4598 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4599 pbn_oxsemi_2_4000000 },
Yegor Yefremov48c02472013-12-09 12:11:15 +01004600 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
4601 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4602 pbn_b0_bt_2_921600 },
Yegor Yefremov1e9deb12011-12-27 15:47:37 +01004603 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
4604 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4605 pbn_b0_4_921600 },
4606 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
4607 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4608 pbn_b0_4_921600 },
4609 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
4610 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4611 pbn_b0_4_921600 },
4612 { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
4613 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4614 pbn_b0_4_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004615
4616 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
4617 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4618 pbn_b2_1_460800 },
4619 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
4620 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4621 pbn_b2_1_460800 },
4622 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
4623 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4624 pbn_b2_1_460800 },
4625 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
4626 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4627 pbn_b2_bt_2_921600 },
4628 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
4629 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4630 pbn_b2_bt_2_921600 },
4631 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
4632 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4633 pbn_b2_bt_2_921600 },
4634 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
4635 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4636 pbn_b2_bt_4_921600 },
4637 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
4638 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4639 pbn_b2_bt_4_921600 },
4640 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
4641 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4642 pbn_b2_bt_4_921600 },
4643 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
4644 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4645 pbn_b0_1_921600 },
4646 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
4647 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4648 pbn_b0_1_921600 },
4649 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
4650 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4651 pbn_b0_1_921600 },
4652 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
4653 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4654 pbn_b0_bt_2_921600 },
4655 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
4656 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4657 pbn_b0_bt_2_921600 },
4658 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
4659 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4660 pbn_b0_bt_2_921600 },
4661 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
4662 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4663 pbn_b0_bt_4_921600 },
4664 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
4665 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4666 pbn_b0_bt_4_921600 },
4667 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
4668 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4669 pbn_b0_bt_4_921600 },
Andrey Panin3ec9c592006-02-02 20:15:09 +00004670 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
4671 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4672 pbn_b0_bt_8_921600 },
4673 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
4674 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4675 pbn_b0_bt_8_921600 },
4676 { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
4677 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4678 pbn_b0_bt_8_921600 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004679
4680 /*
4681 * Computone devices submitted by Doug McNash dmcnash@computone.com
4682 */
4683 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4684 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
4685 0, 0, pbn_computone_4 },
4686 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4687 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
4688 0, 0, pbn_computone_8 },
4689 { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
4690 PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
4691 0, 0, pbn_computone_6 },
4692
4693 { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
4694 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4695 pbn_oxsemi },
4696 { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
4697 PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
4698 pbn_b0_bt_1_921600 },
4699
4700 /*
Stephen Chiversabd7bac2013-01-28 19:49:20 +11004701 * SUNIX (TIMEDIA)
4702 */
4703 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4704 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4705 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
4706 pbn_b0_bt_1_921600 },
4707
4708 { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
4709 PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
4710 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
4711 pbn_b0_bt_1_921600 },
4712
4713 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004714 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4715 */
4716 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
4717 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4718 pbn_b0_bt_8_115200 },
4719 { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
4720 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4721 pbn_b0_bt_8_115200 },
4722
4723 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
4724 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4725 pbn_b0_bt_2_115200 },
4726 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
4727 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4728 pbn_b0_bt_2_115200 },
4729 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
4730 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4731 pbn_b0_bt_2_115200 },
Lennert Buytenhekb87e5e22009-11-11 14:26:42 -08004732 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
4733 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4734 pbn_b0_bt_2_115200 },
4735 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
4736 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4737 pbn_b0_bt_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
4739 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4740 pbn_b0_bt_4_460800 },
4741 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
4742 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4743 pbn_b0_bt_4_460800 },
4744 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
4745 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4746 pbn_b0_bt_2_460800 },
4747 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
4748 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4749 pbn_b0_bt_2_460800 },
4750 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
4751 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4752 pbn_b0_bt_2_460800 },
4753 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
4754 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4755 pbn_b0_bt_1_115200 },
4756 { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
4757 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4758 pbn_b0_bt_1_460800 },
4759
4760 /*
Russell King1fb8cac2006-12-13 14:45:46 +00004761 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4762 * Cards are identified by their subsystem vendor IDs, which
4763 * (in hex) match the model number.
4764 *
4765 * Note that JC140x are RS422/485 cards which require ox950
4766 * ACR = 0x10, and as such are not currently fully supported.
4767 */
4768 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4769 0x1204, 0x0004, 0, 0,
4770 pbn_b0_4_921600 },
4771 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4772 0x1208, 0x0004, 0, 0,
4773 pbn_b0_4_921600 },
4774/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4775 0x1402, 0x0002, 0, 0,
4776 pbn_b0_2_921600 }, */
4777/* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4778 0x1404, 0x0004, 0, 0,
4779 pbn_b0_4_921600 }, */
4780 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
4781 0x1208, 0x0004, 0, 0,
4782 pbn_b0_4_921600 },
4783
Kiros Yeh2a52fcb2009-12-21 16:26:48 -08004784 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4785 0x1204, 0x0004, 0, 0,
4786 pbn_b0_4_921600 },
4787 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
4788 0x1208, 0x0004, 0, 0,
4789 pbn_b0_4_921600 },
4790 { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
4791 0x1208, 0x0004, 0, 0,
4792 pbn_b0_4_921600 },
Russell King1fb8cac2006-12-13 14:45:46 +00004793 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004794 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4795 */
4796 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
4797 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4798 pbn_b1_1_1382400 },
4799
4800 /*
4801 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4802 */
4803 { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
4804 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4805 pbn_b1_1_1382400 },
4806
4807 /*
4808 * RAStel 2 port modem, gerg@moreton.com.au
4809 */
4810 { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
4811 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4812 pbn_b2_bt_2_115200 },
4813
4814 /*
4815 * EKF addition for i960 Boards form EKF with serial port
4816 */
4817 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
4818 0xE4BF, PCI_ANY_ID, 0, 0,
4819 pbn_intel_i960 },
4820
4821 /*
4822 * Xircom Cardbus/Ethernet combos
4823 */
4824 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
4825 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4826 pbn_b0_1_115200 },
4827 /*
4828 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4829 */
4830 { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
4831 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4832 pbn_b0_1_115200 },
4833
4834 /*
4835 * Untested PCI modems, sent in from various folks...
4836 */
4837
4838 /*
4839 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4840 */
4841 { PCI_VENDOR_ID_ROCKWELL, 0x1004,
4842 0x1048, 0x1500, 0, 0,
4843 pbn_b1_1_115200 },
4844
4845 { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
4846 0xFF00, 0, 0, 0,
4847 pbn_sgi_ioc3 },
4848
4849 /*
4850 * HP Diva card
4851 */
4852 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4853 PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
4854 pbn_b1_1_115200 },
4855 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
4856 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4857 pbn_b0_5_115200 },
4858 { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
4859 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4860 pbn_b2_1_115200 },
4861
Alon Bar-Levd9004eb2006-01-18 11:47:33 +00004862 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
4863 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4864 pbn_b3_2_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004865 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
4866 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4867 pbn_b3_4_115200 },
4868 { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
4869 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4870 pbn_b3_8_115200 },
4871
4872 /*
4873 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
4874 */
4875 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
4876 PCI_ANY_ID, PCI_ANY_ID,
4877 0,
4878 0, pbn_exar_XR17C152 },
4879 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
4880 PCI_ANY_ID, PCI_ANY_ID,
4881 0,
4882 0, pbn_exar_XR17C154 },
4883 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
4884 PCI_ANY_ID, PCI_ANY_ID,
4885 0,
4886 0, pbn_exar_XR17C158 },
Matt Schultedc96efb2012-11-19 09:12:04 -06004887 /*
4888 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
4889 */
4890 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
4891 PCI_ANY_ID, PCI_ANY_ID,
4892 0,
4893 0, pbn_exar_XR17V352 },
4894 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
4895 PCI_ANY_ID, PCI_ANY_ID,
4896 0,
4897 0, pbn_exar_XR17V354 },
4898 { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
4899 PCI_ANY_ID, PCI_ANY_ID,
4900 0,
4901 0, pbn_exar_XR17V358 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004902
4903 /*
4904 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4905 */
4906 { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
4907 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
4908 pbn_b0_1_115200 },
Niels de Vos84f8c6f2007-08-22 14:01:14 -07004909 /*
4910 * ITE
4911 */
4912 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
4913 PCI_ANY_ID, PCI_ANY_ID,
4914 0, 0,
4915 pbn_b1_bt_1_115200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07004916
4917 /*
Peter Horton737c1752006-08-26 09:07:36 +01004918 * IntaShield IS-200
4919 */
4920 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
4921 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
4922 pbn_b2_2_115200 },
Ignacio García Pérez4b6f6ce2008-05-23 13:04:28 -07004923 /*
4924 * IntaShield IS-400
4925 */
4926 { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
4927 PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
4928 pbn_b2_4_115200 },
Peter Horton737c1752006-08-26 09:07:36 +01004929 /*
Thomas Hoehn48212002007-02-10 01:46:05 -08004930 * Perle PCI-RAS cards
4931 */
4932 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4933 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
4934 0, 0, pbn_b2_4_921600 },
4935 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
4936 PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
4937 0, 0, pbn_b2_8_921600 },
Alan Coxbf0df632007-10-16 01:24:00 -07004938
4939 /*
4940 * Mainpine series cards: Fairly standard layout but fools
4941 * parts of the autodetect in some cases and uses otherwise
4942 * unmatched communications subclasses in the PCI Express case
4943 */
4944
4945 { /* RockForceDUO */
4946 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4947 PCI_VENDOR_ID_MAINPINE, 0x0200,
4948 0, 0, pbn_b0_2_115200 },
4949 { /* RockForceQUATRO */
4950 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4951 PCI_VENDOR_ID_MAINPINE, 0x0300,
4952 0, 0, pbn_b0_4_115200 },
4953 { /* RockForceDUO+ */
4954 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4955 PCI_VENDOR_ID_MAINPINE, 0x0400,
4956 0, 0, pbn_b0_2_115200 },
4957 { /* RockForceQUATRO+ */
4958 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4959 PCI_VENDOR_ID_MAINPINE, 0x0500,
4960 0, 0, pbn_b0_4_115200 },
4961 { /* RockForce+ */
4962 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4963 PCI_VENDOR_ID_MAINPINE, 0x0600,
4964 0, 0, pbn_b0_2_115200 },
4965 { /* RockForce+ */
4966 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4967 PCI_VENDOR_ID_MAINPINE, 0x0700,
4968 0, 0, pbn_b0_4_115200 },
4969 { /* RockForceOCTO+ */
4970 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4971 PCI_VENDOR_ID_MAINPINE, 0x0800,
4972 0, 0, pbn_b0_8_115200 },
4973 { /* RockForceDUO+ */
4974 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4975 PCI_VENDOR_ID_MAINPINE, 0x0C00,
4976 0, 0, pbn_b0_2_115200 },
4977 { /* RockForceQUARTRO+ */
4978 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4979 PCI_VENDOR_ID_MAINPINE, 0x0D00,
4980 0, 0, pbn_b0_4_115200 },
4981 { /* RockForceOCTO+ */
4982 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4983 PCI_VENDOR_ID_MAINPINE, 0x1D00,
4984 0, 0, pbn_b0_8_115200 },
4985 { /* RockForceD1 */
4986 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4987 PCI_VENDOR_ID_MAINPINE, 0x2000,
4988 0, 0, pbn_b0_1_115200 },
4989 { /* RockForceF1 */
4990 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4991 PCI_VENDOR_ID_MAINPINE, 0x2100,
4992 0, 0, pbn_b0_1_115200 },
4993 { /* RockForceD2 */
4994 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4995 PCI_VENDOR_ID_MAINPINE, 0x2200,
4996 0, 0, pbn_b0_2_115200 },
4997 { /* RockForceF2 */
4998 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
4999 PCI_VENDOR_ID_MAINPINE, 0x2300,
5000 0, 0, pbn_b0_2_115200 },
5001 { /* RockForceD4 */
5002 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5003 PCI_VENDOR_ID_MAINPINE, 0x2400,
5004 0, 0, pbn_b0_4_115200 },
5005 { /* RockForceF4 */
5006 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5007 PCI_VENDOR_ID_MAINPINE, 0x2500,
5008 0, 0, pbn_b0_4_115200 },
5009 { /* RockForceD8 */
5010 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5011 PCI_VENDOR_ID_MAINPINE, 0x2600,
5012 0, 0, pbn_b0_8_115200 },
5013 { /* RockForceF8 */
5014 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5015 PCI_VENDOR_ID_MAINPINE, 0x2700,
5016 0, 0, pbn_b0_8_115200 },
5017 { /* IQ Express D1 */
5018 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5019 PCI_VENDOR_ID_MAINPINE, 0x3000,
5020 0, 0, pbn_b0_1_115200 },
5021 { /* IQ Express F1 */
5022 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5023 PCI_VENDOR_ID_MAINPINE, 0x3100,
5024 0, 0, pbn_b0_1_115200 },
5025 { /* IQ Express D2 */
5026 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5027 PCI_VENDOR_ID_MAINPINE, 0x3200,
5028 0, 0, pbn_b0_2_115200 },
5029 { /* IQ Express F2 */
5030 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5031 PCI_VENDOR_ID_MAINPINE, 0x3300,
5032 0, 0, pbn_b0_2_115200 },
5033 { /* IQ Express D4 */
5034 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5035 PCI_VENDOR_ID_MAINPINE, 0x3400,
5036 0, 0, pbn_b0_4_115200 },
5037 { /* IQ Express F4 */
5038 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5039 PCI_VENDOR_ID_MAINPINE, 0x3500,
5040 0, 0, pbn_b0_4_115200 },
5041 { /* IQ Express D8 */
5042 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5043 PCI_VENDOR_ID_MAINPINE, 0x3C00,
5044 0, 0, pbn_b0_8_115200 },
5045 { /* IQ Express F8 */
5046 PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
5047 PCI_VENDOR_ID_MAINPINE, 0x3D00,
5048 0, 0, pbn_b0_8_115200 },
5049
5050
Thomas Hoehn48212002007-02-10 01:46:05 -08005051 /*
Olof Johanssonaa798502007-08-22 14:01:55 -07005052 * PA Semi PA6T-1682M on-chip UART
5053 */
5054 { PCI_VENDOR_ID_PASEMI, 0xa004,
5055 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5056 pbn_pasemi_1682M },
5057
5058 /*
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005059 * National Instruments
5060 */
Will Page04bf7e72009-04-06 17:32:15 +01005061 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
5062 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5063 pbn_b1_16_115200 },
5064 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
5065 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5066 pbn_b1_8_115200 },
5067 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
5068 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5069 pbn_b1_bt_4_115200 },
5070 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
5071 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5072 pbn_b1_bt_2_115200 },
5073 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
5074 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5075 pbn_b1_bt_4_115200 },
5076 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
5077 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5078 pbn_b1_bt_2_115200 },
5079 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
5080 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5081 pbn_b1_16_115200 },
5082 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
5083 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5084 pbn_b1_8_115200 },
5085 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
5086 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5087 pbn_b1_bt_4_115200 },
5088 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
5089 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5090 pbn_b1_bt_2_115200 },
5091 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
5092 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5093 pbn_b1_bt_4_115200 },
5094 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
5095 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5096 pbn_b1_bt_2_115200 },
Shawn Bohrer46a0fac2009-04-06 17:32:07 +01005097 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
5098 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5099 pbn_ni8430_2 },
5100 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
5101 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5102 pbn_ni8430_2 },
5103 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
5104 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5105 pbn_ni8430_4 },
5106 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
5107 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5108 pbn_ni8430_4 },
5109 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
5110 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5111 pbn_ni8430_8 },
5112 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
5113 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5114 pbn_ni8430_8 },
5115 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
5116 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5117 pbn_ni8430_16 },
5118 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
5119 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5120 pbn_ni8430_16 },
5121 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
5122 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5123 pbn_ni8430_2 },
5124 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
5125 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5126 pbn_ni8430_2 },
5127 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
5128 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5129 pbn_ni8430_4 },
5130 { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
5131 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5132 pbn_ni8430_4 },
5133
5134 /*
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005135 * ADDI-DATA GmbH communication cards <info@addi-data.com>
5136 */
5137 { PCI_VENDOR_ID_ADDIDATA,
5138 PCI_DEVICE_ID_ADDIDATA_APCI7500,
5139 PCI_ANY_ID,
5140 PCI_ANY_ID,
5141 0,
5142 0,
5143 pbn_b0_4_115200 },
5144
5145 { PCI_VENDOR_ID_ADDIDATA,
5146 PCI_DEVICE_ID_ADDIDATA_APCI7420,
5147 PCI_ANY_ID,
5148 PCI_ANY_ID,
5149 0,
5150 0,
5151 pbn_b0_2_115200 },
5152
5153 { PCI_VENDOR_ID_ADDIDATA,
5154 PCI_DEVICE_ID_ADDIDATA_APCI7300,
5155 PCI_ANY_ID,
5156 PCI_ANY_ID,
5157 0,
5158 0,
5159 pbn_b0_1_115200 },
5160
Ian Abbott086231f2013-07-16 16:14:39 +01005161 { PCI_VENDOR_ID_AMCC,
Ian Abbott57c1f0e2013-07-16 16:14:40 +01005162 PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005163 PCI_ANY_ID,
5164 PCI_ANY_ID,
5165 0,
5166 0,
5167 pbn_b1_8_115200 },
5168
5169 { PCI_VENDOR_ID_ADDIDATA,
5170 PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
5171 PCI_ANY_ID,
5172 PCI_ANY_ID,
5173 0,
5174 0,
5175 pbn_b0_4_115200 },
5176
5177 { PCI_VENDOR_ID_ADDIDATA,
5178 PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
5179 PCI_ANY_ID,
5180 PCI_ANY_ID,
5181 0,
5182 0,
5183 pbn_b0_2_115200 },
5184
5185 { PCI_VENDOR_ID_ADDIDATA,
5186 PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
5187 PCI_ANY_ID,
5188 PCI_ANY_ID,
5189 0,
5190 0,
5191 pbn_b0_1_115200 },
5192
5193 { PCI_VENDOR_ID_ADDIDATA,
5194 PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
5195 PCI_ANY_ID,
5196 PCI_ANY_ID,
5197 0,
5198 0,
5199 pbn_b0_4_115200 },
5200
5201 { PCI_VENDOR_ID_ADDIDATA,
5202 PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
5203 PCI_ANY_ID,
5204 PCI_ANY_ID,
5205 0,
5206 0,
5207 pbn_b0_2_115200 },
5208
5209 { PCI_VENDOR_ID_ADDIDATA,
5210 PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
5211 PCI_ANY_ID,
5212 PCI_ANY_ID,
5213 0,
5214 0,
5215 pbn_b0_1_115200 },
5216
5217 { PCI_VENDOR_ID_ADDIDATA,
5218 PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
5219 PCI_ANY_ID,
5220 PCI_ANY_ID,
5221 0,
5222 0,
5223 pbn_b0_8_115200 },
5224
Krauth.Julien1b62cbf2009-10-26 16:50:04 -07005225 { PCI_VENDOR_ID_ADDIDATA,
5226 PCI_DEVICE_ID_ADDIDATA_APCIe7500,
5227 PCI_ANY_ID,
5228 PCI_ANY_ID,
5229 0,
5230 0,
5231 pbn_ADDIDATA_PCIe_4_3906250 },
5232
5233 { PCI_VENDOR_ID_ADDIDATA,
5234 PCI_DEVICE_ID_ADDIDATA_APCIe7420,
5235 PCI_ANY_ID,
5236 PCI_ANY_ID,
5237 0,
5238 0,
5239 pbn_ADDIDATA_PCIe_2_3906250 },
5240
5241 { PCI_VENDOR_ID_ADDIDATA,
5242 PCI_DEVICE_ID_ADDIDATA_APCIe7300,
5243 PCI_ANY_ID,
5244 PCI_ANY_ID,
5245 0,
5246 0,
5247 pbn_ADDIDATA_PCIe_1_3906250 },
5248
5249 { PCI_VENDOR_ID_ADDIDATA,
5250 PCI_DEVICE_ID_ADDIDATA_APCIe7800,
5251 PCI_ANY_ID,
5252 PCI_ANY_ID,
5253 0,
5254 0,
5255 pbn_ADDIDATA_PCIe_8_3906250 },
5256
Jiri Slaby25cf9bc2009-01-15 13:30:34 +00005257 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
5258 PCI_VENDOR_ID_IBM, 0x0299,
5259 0, 0, pbn_b0_bt_2_115200 },
5260
Stefan Seyfried972ce082013-07-01 09:14:21 +02005261 /*
5262 * other NetMos 9835 devices are most likely handled by the
5263 * parport_serial driver, check drivers/parport/parport_serial.c
5264 * before adding them here.
5265 */
5266
Michael Bueschc4285b42009-06-30 11:41:21 -07005267 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
5268 0xA000, 0x1000,
5269 0, 0, pbn_b0_1_115200 },
5270
Nicos Gollan7808edc2011-05-05 21:00:37 +02005271 /* the 9901 is a rebranded 9912 */
5272 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
5273 0xA000, 0x1000,
5274 0, 0, pbn_b0_1_115200 },
5275
5276 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
5277 0xA000, 0x1000,
5278 0, 0, pbn_b0_1_115200 },
5279
5280 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
5281 0xA000, 0x1000,
5282 0, 0, pbn_b0_1_115200 },
5283
5284 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5285 0xA000, 0x1000,
5286 0, 0, pbn_b0_1_115200 },
5287
5288 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
5289 0xA000, 0x3002,
5290 0, 0, pbn_NETMOS9900_2s_115200 },
5291
Krauth.Julien02c9b5c2008-02-04 22:27:49 -08005292 /*
Eric Smith44178172011-07-11 22:53:13 -06005293 * Best Connectivity and Rosewill PCI Multi I/O cards
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005294 */
5295
5296 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
5297 0xA000, 0x1000,
5298 0, 0, pbn_b0_1_115200 },
5299
5300 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Eric Smith44178172011-07-11 22:53:13 -06005301 0xA000, 0x3002,
5302 0, 0, pbn_b0_bt_2_115200 },
5303
5304 { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005305 0xA000, 0x3004,
5306 0, 0, pbn_b0_bt_4_115200 },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005307 /* Intel CE4100 */
5308 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
5309 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5310 pbn_ce4100_1_115200 },
Heikki Krogerusb15e5692013-09-27 10:52:59 +03005311 /* Intel BayTrail */
5312 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART1,
5313 PCI_ANY_ID, PCI_ANY_ID,
5314 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5315 pbn_byt },
5316 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT_UART2,
5317 PCI_ANY_ID, PCI_ANY_ID,
5318 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5319 pbn_byt },
Alan Cox29897082014-08-19 20:29:23 +03005320 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART1,
5321 PCI_ANY_ID, PCI_ANY_ID,
5322 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5323 pbn_byt },
5324 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW_UART2,
5325 PCI_ANY_ID, PCI_ANY_ID,
5326 PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xff0000,
5327 pbn_byt },
Dirk Brandewie095e24b2010-11-17 07:35:20 -08005328
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005329 /*
Bryan O'Donoghue1ede7dc2014-09-23 01:21:11 +01005330 * Intel Quark x1000
5331 */
5332 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_UART,
5333 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5334 pbn_qrk },
5335 /*
Antony Pavlovd9a0fbf2011-05-18 22:38:30 +04005336 * Cronyx Omega PCI
5337 */
5338 { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
5339 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5340 pbn_omegapci },
Ira W. Snyderac6ec5b2009-12-21 16:26:45 -08005341
5342 /*
Stephen Hurdebebd492013-01-17 14:14:53 -08005343 * Broadcom TruManage
5344 */
5345 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
5346 PCI_ANY_ID, PCI_ANY_ID, 0, 0,
5347 pbn_brcm_trumanage },
5348
5349 /*
Alan Cox66835492012-08-16 12:01:33 +01005350 * AgeStar as-prs2-009
5351 */
5352 { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
5353 PCI_ANY_ID, PCI_ANY_ID,
5354 0, 0, pbn_b0_bt_2_115200 },
Alan Cox27788c52012-09-04 16:21:06 +01005355
5356 /*
5357 * WCH CH353 series devices: The 2S1P is handled by parport_serial
5358 * so not listed here.
5359 */
5360 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
5361 PCI_ANY_ID, PCI_ANY_ID,
5362 0, 0, pbn_b0_bt_4_115200 },
5363
5364 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
5365 PCI_ANY_ID, PCI_ANY_ID,
5366 0, 0, pbn_b0_bt_2_115200 },
5367
Wang YanQing8b5c9132013-03-05 23:16:48 +08005368 { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH352_2S,
5369 PCI_ANY_ID, PCI_ANY_ID,
5370 0, 0, pbn_b0_bt_2_115200 },
5371
Alan Cox66835492012-08-16 12:01:33 +01005372 /*
Matt Schulte14faa8c2012-11-21 10:35:15 -06005373 * Commtech, Inc. Fastcom adapters
5374 */
5375 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCI335,
5376 PCI_ANY_ID, PCI_ANY_ID,
5377 0,
5378 0, pbn_b0_2_1152000_200 },
5379 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCI335,
5380 PCI_ANY_ID, PCI_ANY_ID,
5381 0,
5382 0, pbn_b0_4_1152000_200 },
5383 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2324PCI335,
5384 PCI_ANY_ID, PCI_ANY_ID,
5385 0,
5386 0, pbn_b0_4_1152000_200 },
5387 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_2328PCI335,
5388 PCI_ANY_ID, PCI_ANY_ID,
5389 0,
5390 0, pbn_b0_8_1152000_200 },
5391 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4222PCIE,
5392 PCI_ANY_ID, PCI_ANY_ID,
5393 0,
5394 0, pbn_exar_XR17V352 },
5395 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4224PCIE,
5396 PCI_ANY_ID, PCI_ANY_ID,
5397 0,
5398 0, pbn_exar_XR17V354 },
5399 { PCI_VENDOR_ID_COMMTECH, PCI_DEVICE_ID_COMMTECH_4228PCIE,
5400 PCI_ANY_ID, PCI_ANY_ID,
5401 0,
5402 0, pbn_exar_XR17V358 },
5403
Greg Kroah-Hartman2c62a3c2013-10-17 10:44:26 -07005404 /* Fintek PCI serial cards */
5405 { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
5406 { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
5407 { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
5408
Matt Schulte14faa8c2012-11-21 10:35:15 -06005409 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410 * These entries match devices with class COMMUNICATION_SERIAL,
5411 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
5412 */
5413 { PCI_ANY_ID, PCI_ANY_ID,
5414 PCI_ANY_ID, PCI_ANY_ID,
5415 PCI_CLASS_COMMUNICATION_SERIAL << 8,
5416 0xffff00, pbn_default },
5417 { PCI_ANY_ID, PCI_ANY_ID,
5418 PCI_ANY_ID, PCI_ANY_ID,
5419 PCI_CLASS_COMMUNICATION_MODEM << 8,
5420 0xffff00, pbn_default },
5421 { PCI_ANY_ID, PCI_ANY_ID,
5422 PCI_ANY_ID, PCI_ANY_ID,
5423 PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
5424 0xffff00, pbn_default },
5425 { 0, }
5426};
5427
Michael Reed28071902011-05-31 12:06:28 -05005428static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
5429 pci_channel_state_t state)
5430{
5431 struct serial_private *priv = pci_get_drvdata(dev);
5432
5433 if (state == pci_channel_io_perm_failure)
5434 return PCI_ERS_RESULT_DISCONNECT;
5435
5436 if (priv)
5437 pciserial_suspend_ports(priv);
5438
5439 pci_disable_device(dev);
5440
5441 return PCI_ERS_RESULT_NEED_RESET;
5442}
5443
5444static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
5445{
5446 int rc;
5447
5448 rc = pci_enable_device(dev);
5449
5450 if (rc)
5451 return PCI_ERS_RESULT_DISCONNECT;
5452
5453 pci_restore_state(dev);
5454 pci_save_state(dev);
5455
5456 return PCI_ERS_RESULT_RECOVERED;
5457}
5458
5459static void serial8250_io_resume(struct pci_dev *dev)
5460{
5461 struct serial_private *priv = pci_get_drvdata(dev);
5462
5463 if (priv)
5464 pciserial_resume_ports(priv);
5465}
5466
Stephen Hemminger1d352032012-09-07 09:33:17 -07005467static const struct pci_error_handlers serial8250_err_handler = {
Michael Reed28071902011-05-31 12:06:28 -05005468 .error_detected = serial8250_io_error_detected,
5469 .slot_reset = serial8250_io_slot_reset,
5470 .resume = serial8250_io_resume,
5471};
5472
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473static struct pci_driver serial_pci_driver = {
5474 .name = "serial",
5475 .probe = pciserial_init_one,
Bill Pemberton2d47b712012-11-19 13:21:34 -05005476 .remove = pciserial_remove_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07005477#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478 .suspend = pciserial_suspend_one,
5479 .resume = pciserial_resume_one,
Alexey Dobriyan1d5e7992006-09-25 16:51:27 -07005480#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005481 .id_table = serial_pci_tbl,
Michael Reed28071902011-05-31 12:06:28 -05005482 .err_handler = &serial8250_err_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483};
5484
Wei Yongjun15a12e82012-10-26 23:04:22 +08005485module_pci_driver(serial_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486
5487MODULE_LICENSE("GPL");
5488MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
5489MODULE_DEVICE_TABLE(pci, serial_pci_tbl);