Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights |
| 3 | * reserved. |
| 4 | * |
| 5 | * This software is available to you under a choice of one of two |
| 6 | * licenses. You may choose to be licensed under the terms of the GNU |
| 7 | * General Public License (GPL) Version 2, available from the file |
| 8 | * COPYING in the main directory of this source tree, or the NetLogic |
| 9 | * license below: |
| 10 | * |
| 11 | * Redistribution and use in source and binary forms, with or without |
| 12 | * modification, are permitted provided that the following conditions |
| 13 | * are met: |
| 14 | * |
| 15 | * 1. Redistributions of source code must retain the above copyright |
| 16 | * notice, this list of conditions and the following disclaimer. |
| 17 | * 2. Redistributions in binary form must reproduce the above copyright |
| 18 | * notice, this list of conditions and the following disclaimer in |
| 19 | * the documentation and/or other materials provided with the |
| 20 | * distribution. |
| 21 | * |
| 22 | * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR |
| 23 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| 24 | * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 25 | * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE |
| 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 27 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 28 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 29 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 30 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 31 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 32 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 33 | */ |
| 34 | |
| 35 | #ifndef _NLM_HAL_XLP_H |
| 36 | #define _NLM_HAL_XLP_H |
| 37 | |
Ganesan Ramalingam | 9bac624 | 2012-07-24 17:28:54 +0200 | [diff] [blame] | 38 | #define PIC_UART_0_IRQ 17 |
| 39 | #define PIC_UART_1_IRQ 18 |
Jayachandran C | c24a8a7 | 2013-12-21 16:52:13 +0530 | [diff] [blame] | 40 | |
| 41 | #define PIC_PCIE_LINK_LEGACY_IRQ_BASE 19 |
| 42 | #define PIC_PCIE_LINK_LEGACY_IRQ(i) (19 + (i)) |
Ganesan Ramalingam | 9eac359 | 2013-08-21 19:32:41 +0530 | [diff] [blame] | 43 | |
Ganesan Ramalingam | 1004165 | 2012-07-24 17:28:54 +0200 | [diff] [blame] | 44 | #define PIC_EHCI_0_IRQ 23 |
| 45 | #define PIC_EHCI_1_IRQ 24 |
| 46 | #define PIC_OHCI_0_IRQ 25 |
| 47 | #define PIC_OHCI_1_IRQ 26 |
| 48 | #define PIC_OHCI_2_IRQ 27 |
| 49 | #define PIC_OHCI_3_IRQ 28 |
Ganesan Ramalingam | 9eac359 | 2013-08-21 19:32:41 +0530 | [diff] [blame] | 50 | #define PIC_2XX_XHCI_0_IRQ 23 |
| 51 | #define PIC_2XX_XHCI_1_IRQ 24 |
| 52 | #define PIC_2XX_XHCI_2_IRQ 25 |
Ganesan Ramalingam | 3262b21 | 2013-12-21 16:52:28 +0530 | [diff] [blame] | 53 | #define PIC_9XX_XHCI_0_IRQ 23 |
| 54 | #define PIC_9XX_XHCI_1_IRQ 24 |
Ganesan Ramalingam | 9eac359 | 2013-08-21 19:32:41 +0530 | [diff] [blame] | 55 | |
Jayachandran C | 57d7cdb | 2012-07-24 17:28:54 +0200 | [diff] [blame] | 56 | #define PIC_MMC_IRQ 29 |
| 57 | #define PIC_I2C_0_IRQ 30 |
| 58 | #define PIC_I2C_1_IRQ 31 |
Ganesan Ramalingam | e5be1fd | 2013-08-11 14:43:58 +0530 | [diff] [blame] | 59 | #define PIC_I2C_2_IRQ 32 |
| 60 | #define PIC_I2C_3_IRQ 33 |
Jayachandran C | 0d57eba | 2014-05-09 16:35:34 +0530 | [diff] [blame] | 61 | #define PIC_SPI_IRQ 34 |
| 62 | #define PIC_NAND_IRQ 37 |
| 63 | #define PIC_SATA_IRQ 38 |
| 64 | #define PIC_GPIO_IRQ 39 |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 65 | |
Jayachandran C | c24a8a7 | 2013-12-21 16:52:13 +0530 | [diff] [blame] | 66 | #define PIC_PCIE_LINK_MSI_IRQ_BASE 44 /* 44 - 47 MSI IRQ */ |
| 67 | #define PIC_PCIE_LINK_MSI_IRQ(i) (44 + (i)) |
| 68 | |
| 69 | /* MSI-X with second link-level dispatch */ |
| 70 | #define PIC_PCIE_MSIX_IRQ_BASE 48 /* 48 - 51 MSI-X IRQ */ |
| 71 | #define PIC_PCIE_MSIX_IRQ(i) (48 + (i)) |
| 72 | |
Ganesan Ramalingam | d66f3f0 | 2014-05-09 16:35:49 +0530 | [diff] [blame] | 73 | /* XLP9xx and XLP8xx has 128 and 32 MSIX vectors respectively */ |
| 74 | #define NLM_MSIX_VEC_BASE 96 /* 96 - 223 - MSIX mapped */ |
| 75 | #define NLM_MSI_VEC_BASE 224 /* 224 -351 - MSI mapped */ |
Jayachandran C | c24a8a7 | 2013-12-21 16:52:13 +0530 | [diff] [blame] | 76 | |
| 77 | #define NLM_PIC_INDIRECT_VEC_BASE 512 |
| 78 | #define NLM_GPIO_VEC_BASE 768 |
| 79 | |
| 80 | #define PIC_IRQ_BASE 8 |
| 81 | #define PIC_IRT_FIRST_IRQ PIC_IRQ_BASE |
| 82 | #define PIC_IRT_LAST_IRQ 63 |
| 83 | |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 84 | #ifndef __ASSEMBLY__ |
| 85 | |
| 86 | /* SMP support functions */ |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 87 | void xlp_boot_core0_siblings(void); |
| 88 | void xlp_wakeup_secondary_cpus(void); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 89 | |
| 90 | void xlp_mmu_init(void); |
| 91 | void nlm_hal_init(void); |
Jayachandran C | a2ba6cd | 2013-08-21 19:31:29 +0530 | [diff] [blame] | 92 | int xlp_get_dram_map(int n, uint64_t *dram_map); |
| 93 | |
Jayachandran C | b6ba1c5 | 2013-12-21 16:52:27 +0530 | [diff] [blame] | 94 | struct pci_dev; |
| 95 | int xlp_socdev_to_node(const struct pci_dev *dev); |
| 96 | |
Jayachandran C | a2ba6cd | 2013-08-21 19:31:29 +0530 | [diff] [blame] | 97 | /* Device tree related */ |
Jayachandran C | e363bba | 2013-11-04 17:51:54 +0530 | [diff] [blame] | 98 | void xlp_early_init_devtree(void); |
Jayachandran C | aceee09 | 2013-06-10 06:41:00 +0000 | [diff] [blame] | 99 | void *xlp_dt_init(void *fdtp); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 100 | |
Jayachandran C | 4ca86a2 | 2013-08-11 14:43:54 +0530 | [diff] [blame] | 101 | static inline int cpu_is_xlpii(void) |
| 102 | { |
Jayachandran C | 5874743e | 2014-04-29 20:07:49 +0530 | [diff] [blame] | 103 | int chip = read_c0_prid() & PRID_IMP_MASK; |
Jayachandran C | 4ca86a2 | 2013-08-11 14:43:54 +0530 | [diff] [blame] | 104 | |
Jayachandran C | 8907c55 | 2013-12-21 16:52:20 +0530 | [diff] [blame] | 105 | return chip == PRID_IMP_NETLOGIC_XLP2XX || |
Yonghong Song | 1c98398 | 2014-04-29 20:07:53 +0530 | [diff] [blame] | 106 | chip == PRID_IMP_NETLOGIC_XLP9XX || |
| 107 | chip == PRID_IMP_NETLOGIC_XLP5XX; |
Jayachandran C | 4ca86a2 | 2013-08-11 14:43:54 +0530 | [diff] [blame] | 108 | } |
| 109 | |
Jayachandran C | 8907c55 | 2013-12-21 16:52:20 +0530 | [diff] [blame] | 110 | static inline int cpu_is_xlp9xx(void) |
| 111 | { |
Jayachandran C | 5874743e | 2014-04-29 20:07:49 +0530 | [diff] [blame] | 112 | int chip = read_c0_prid() & PRID_IMP_MASK; |
Jayachandran C | 8907c55 | 2013-12-21 16:52:20 +0530 | [diff] [blame] | 113 | |
Yonghong Song | 1c98398 | 2014-04-29 20:07:53 +0530 | [diff] [blame] | 114 | return chip == PRID_IMP_NETLOGIC_XLP9XX || |
| 115 | chip == PRID_IMP_NETLOGIC_XLP5XX; |
Jayachandran C | 8907c55 | 2013-12-21 16:52:20 +0530 | [diff] [blame] | 116 | } |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 117 | #endif /* !__ASSEMBLY__ */ |
| 118 | #endif /* _ASM_NLM_XLP_H */ |