blob: 0f7e45680ce5dad431b551167709967a60991ca0 [file] [log] [blame]
Greg Kroah-Hartmane2be04c2017-11-01 15:09:13 +01001/* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR BSD-2-Clause) */
Eli Cohene126ba92013-07-07 17:25:49 +03002/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03003 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Leon Romanovsky3085e292016-09-22 17:31:11 +030034#ifndef MLX5_ABI_USER_H
35#define MLX5_ABI_USER_H
Eli Cohene126ba92013-07-07 17:25:49 +030036
37#include <linux/types.h>
Dmitry V. Levin812755d2017-02-24 03:28:13 +030038#include <linux/if_ether.h> /* For ETH_ALEN. */
Eli Cohene126ba92013-07-07 17:25:49 +030039
40enum {
41 MLX5_QP_FLAG_SIGNATURE = 1 << 0,
42 MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +030043 MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
Yishai Hadas1ee47ab2017-12-24 16:31:36 +020044 MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
Eli Cohene126ba92013-07-07 17:25:49 +030045};
46
47enum {
48 MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
49};
50
Yishai Hadas79b20a62016-05-23 15:20:50 +030051enum {
52 MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
53};
54
Eli Cohene126ba92013-07-07 17:25:49 +030055/* Increment this value if any changes that break userspace ABI
56 * compatibility are made.
57 */
58#define MLX5_IB_UVERBS_ABI_VERSION 1
59
60/* Make sure that all structs defined in this file remain laid out so
61 * that they pack the same way on 32-bit and 64-bit architectures (to
62 * avoid incompatibility between 32-bit userspace and 64-bit kernels).
63 * In particular do not use pointer types -- pass pointers in __u64
64 * instead.
65 */
66
67struct mlx5_ib_alloc_ucontext_req {
Eli Cohen2f5ff262017-01-03 23:55:21 +020068 __u32 total_num_bfregs;
69 __u32 num_low_latency_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +030070};
71
Eli Cohen30aa60b2017-01-03 23:55:27 +020072enum mlx5_lib_caps {
Dmitry V. Levin812755d2017-02-24 03:28:13 +030073 MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
Eli Cohen30aa60b2017-01-03 23:55:27 +020074};
75
Eli Cohen78c0f982014-01-30 13:49:48 +020076struct mlx5_ib_alloc_ucontext_req_v2 {
Eli Cohen2f5ff262017-01-03 23:55:21 +020077 __u32 total_num_bfregs;
78 __u32 num_low_latency_bfregs;
Eli Cohen78c0f982014-01-30 13:49:48 +020079 __u32 flags;
Matan Barakb368d7c2015-12-15 20:30:12 +020080 __u32 comp_mask;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +020081 __u8 max_cqe_version;
82 __u8 reserved0;
83 __u16 reserved1;
84 __u32 reserved2;
Eli Cohen30aa60b2017-01-03 23:55:27 +020085 __u64 lib_caps;
Matan Barakb368d7c2015-12-15 20:30:12 +020086};
87
88enum mlx5_ib_alloc_ucontext_resp_mask {
89 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
Eli Cohen78c0f982014-01-30 13:49:48 +020090};
91
Bodong Wang402ca532016-06-17 15:02:20 +030092enum mlx5_user_cmds_supp_uhw {
93 MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
Moni Shoua6ad279c52016-11-23 08:23:23 +020094 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
Bodong Wang402ca532016-06-17 15:02:20 +030095};
96
Or Gerlitz78984892016-11-30 20:33:33 +020097/* The eth_min_inline response value is set to off-by-one vs the FW
98 * returned value to allow user-space to deal with older kernels.
99 */
100enum mlx5_user_inline_mode {
101 MLX5_USER_INLINE_MODE_NA,
102 MLX5_USER_INLINE_MODE_NONE,
103 MLX5_USER_INLINE_MODE_L2,
104 MLX5_USER_INLINE_MODE_IP,
105 MLX5_USER_INLINE_MODE_TCP_UDP,
106};
107
Eli Cohene126ba92013-07-07 17:25:49 +0300108struct mlx5_ib_alloc_ucontext_resp {
109 __u32 qp_tab_size;
110 __u32 bf_reg_size;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200111 __u32 tot_bfregs;
Eli Cohene126ba92013-07-07 17:25:49 +0300112 __u32 cache_line_size;
113 __u16 max_sq_desc_sz;
114 __u16 max_rq_desc_sz;
115 __u32 max_send_wqebb;
116 __u32 max_recv_wr;
117 __u32 max_srq_recv_wr;
118 __u16 num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +0200119 __u16 reserved1;
120 __u32 comp_mask;
121 __u32 response_length;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200122 __u8 cqe_version;
Bodong Wang402ca532016-06-17 15:02:20 +0300123 __u8 cmds_supp_uhw;
Or Gerlitz78984892016-11-30 20:33:33 +0200124 __u8 eth_min_inline;
125 __u8 reserved2;
Matan Barakb368d7c2015-12-15 20:30:12 +0200126 __u64 hca_core_clock_offset;
Eli Cohen30aa60b2017-01-03 23:55:27 +0200127 __u32 log_uar_size;
128 __u32 num_uars_per_page;
Yishai Hadas31a78a52017-12-24 16:31:34 +0200129 __u32 num_dyn_bfregs;
130 __u32 reserved3;
Eli Cohene126ba92013-07-07 17:25:49 +0300131};
132
133struct mlx5_ib_alloc_pd_resp {
134 __u32 pdn;
135};
136
Bodong Wang402ca532016-06-17 15:02:20 +0300137struct mlx5_ib_tso_caps {
138 __u32 max_tso; /* Maximum tso payload size in bytes */
139
140 /* Corresponding bit will be set if qp type from
141 * 'enum ib_qp_type' is supported, e.g.
142 * supported_qpts |= 1 << IB_QPT_UD
143 */
144 __u32 supported_qpts;
145};
146
Yishai Hadas31f69a82016-08-28 11:28:45 +0300147struct mlx5_ib_rss_caps {
148 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
149 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
150 __u8 reserved[7];
151};
152
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200153enum mlx5_ib_cqe_comp_res_format {
154 MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
155 MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
156 MLX5_IB_CQE_RES_RESERVED = 1 << 2,
157};
158
159struct mlx5_ib_cqe_comp_caps {
160 __u32 max_num;
161 __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
162};
163
Bodong Wangd9491672016-12-01 13:43:13 +0200164struct mlx5_packet_pacing_caps {
165 __u32 qp_rate_limit_min;
166 __u32 qp_rate_limit_max; /* In kpbs */
167
168 /* Corresponding bit will be set if qp type from
169 * 'enum ib_qp_type' is supported, e.g.
170 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
171 */
172 __u32 supported_qpts;
173 __u32 reserved;
174};
175
Bodong Wang795b6092017-08-17 15:52:34 +0300176enum mlx5_ib_mpw_caps {
177 MPW_RESERVED = 1 << 0,
178 MLX5_IB_ALLOW_MPW = 1 << 1,
Bodong Wang050da902017-08-17 15:52:35 +0300179 MLX5_IB_SUPPORT_EMPW = 1 << 2,
Bodong Wang795b6092017-08-17 15:52:34 +0300180};
181
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300182enum mlx5_ib_sw_parsing_offloads {
183 MLX5_IB_SW_PARSING = 1 << 0,
184 MLX5_IB_SW_PARSING_CSUM = 1 << 1,
185 MLX5_IB_SW_PARSING_LSO = 1 << 2,
186};
187
188struct mlx5_ib_sw_parsing_caps {
189 __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
190
191 /* Corresponding bit will be set if qp type from
192 * 'enum ib_qp_type' is supported, e.g.
193 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
194 */
195 __u32 supported_qpts;
196};
197
Noa Osherovichb4f34592017-10-17 18:01:12 +0300198struct mlx5_ib_striding_rq_caps {
199 __u32 min_single_stride_log_num_of_bytes;
200 __u32 max_single_stride_log_num_of_bytes;
201 __u32 min_single_wqe_log_num_of_strides;
202 __u32 max_single_wqe_log_num_of_strides;
203
204 /* Corresponding bit will be set if qp type from
205 * 'enum ib_qp_type' is supported, e.g.
206 * supported_qpts |= 1 << IB_QPT_RAW_PACKET
207 */
208 __u32 supported_qpts;
Noa Osherovichf17966f2017-11-02 15:22:28 +0200209 __u32 reserved;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300210};
211
Guy Levide57f2a2017-10-19 08:25:52 +0300212enum mlx5_ib_query_dev_resp_flags {
213 /* Support 128B CQE compression */
214 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
Guy Levi7a0c8f42017-10-19 08:25:53 +0300215 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
Guy Levide57f2a2017-10-19 08:25:52 +0300216};
217
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300218enum mlx5_ib_tunnel_offloads {
219 MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
220 MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
221 MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2
222};
223
Bodong Wang402ca532016-06-17 15:02:20 +0300224struct mlx5_ib_query_device_resp {
225 __u32 comp_mask;
226 __u32 response_length;
227 struct mlx5_ib_tso_caps tso_caps;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300228 struct mlx5_ib_rss_caps rss_caps;
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200229 struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
Bodong Wangd9491672016-12-01 13:43:13 +0200230 struct mlx5_packet_pacing_caps packet_pacing_caps;
Bodong Wang191ded42016-10-31 12:15:21 +0200231 __u32 mlx5_ib_support_multi_pkt_send_wqes;
Guy Levide57f2a2017-10-19 08:25:52 +0300232 __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
Noa Osherovich96dc3fc2017-08-17 15:52:28 +0300233 struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
Noa Osherovichb4f34592017-10-17 18:01:12 +0300234 struct mlx5_ib_striding_rq_caps striding_rq_caps;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300235 __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
236 __u32 reserved;
Bodong Wang402ca532016-06-17 15:02:20 +0300237};
238
Guy Levi7a0c8f42017-10-19 08:25:53 +0300239enum mlx5_ib_create_cq_flags {
240 MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
Eli Cohene126ba92013-07-07 17:25:49 +0300241};
242
243struct mlx5_ib_create_cq {
244 __u64 buf_addr;
245 __u64 db_addr;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200246 __u32 cqe_size;
Bodong Wang1cbe6fc2016-10-31 12:16:45 +0200247 __u8 cqe_comp_en;
248 __u8 cqe_comp_res_format;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300249 __u16 flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300250};
251
252struct mlx5_ib_create_cq_resp {
253 __u32 cqn;
254 __u32 reserved;
255};
256
257struct mlx5_ib_resize_cq {
258 __u64 buf_addr;
259 __u16 cqe_size;
260 __u16 reserved0;
261 __u32 reserved1;
262};
263
264struct mlx5_ib_create_srq {
265 __u64 buf_addr;
266 __u64 db_addr;
267 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200268 __u32 reserved0; /* explicit padding (optional on i386) */
269 __u32 uidx;
270 __u32 reserved1;
Eli Cohene126ba92013-07-07 17:25:49 +0300271};
272
273struct mlx5_ib_create_srq_resp {
274 __u32 srqn;
275 __u32 reserved;
276};
277
278struct mlx5_ib_create_qp {
279 __u64 buf_addr;
280 __u64 db_addr;
281 __u32 sq_wqe_count;
282 __u32 rq_wqe_count;
283 __u32 rq_wqe_shift;
284 __u32 flags;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200285 __u32 uidx;
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200286 __u32 bfreg_index;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200287 __u64 sq_buf_addr;
Eli Cohene126ba92013-07-07 17:25:49 +0300288};
289
Yishai Hadas28d61372016-05-23 15:20:56 +0300290/* RX Hash function flags */
291enum mlx5_rx_hash_function_flags {
292 MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
293};
294
295/*
296 * RX Hash flags, these flags allows to set which incoming packet's field should
297 * participates in RX Hash. Each flag represent certain packet's field,
298 * when the flag is set the field that is represented by the flag will
299 * participate in RX Hash calculation.
300 * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
301 * and *TCP and *UDP flags can't be enabled together on the same QP.
302*/
303enum mlx5_rx_hash_fields {
304 MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
305 MLX5_RX_HASH_DST_IPV4 = 1 << 1,
306 MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
307 MLX5_RX_HASH_DST_IPV6 = 1 << 3,
308 MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
309 MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
310 MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
Maor Gottlieb309fa342017-10-19 08:25:56 +0300311 MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
312 /* Save bits for future fields */
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200313 MLX5_RX_HASH_INNER = (1UL << 31),
Yishai Hadas28d61372016-05-23 15:20:56 +0300314};
315
316struct mlx5_ib_create_qp_rss {
317 __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
318 __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
319 __u8 rx_key_len; /* valid only for Toeplitz */
320 __u8 reserved[6];
321 __u8 rx_hash_key[128]; /* valid only for Toeplitz */
322 __u32 comp_mask;
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300323 __u32 flags;
Yishai Hadas28d61372016-05-23 15:20:56 +0300324};
325
Eli Cohene126ba92013-07-07 17:25:49 +0300326struct mlx5_ib_create_qp_resp {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200327 __u32 bfreg_index;
Eli Cohene126ba92013-07-07 17:25:49 +0300328};
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200329
Matan Barakd2370e02016-02-29 18:05:30 +0200330struct mlx5_ib_alloc_mw {
331 __u32 comp_mask;
332 __u8 num_klms;
333 __u8 reserved1;
334 __u16 reserved2;
335};
336
Noa Osherovichccc87082017-10-17 18:01:13 +0300337enum mlx5_ib_create_wq_mask {
338 MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
339};
340
Yishai Hadas79b20a62016-05-23 15:20:50 +0300341struct mlx5_ib_create_wq {
342 __u64 buf_addr;
343 __u64 db_addr;
344 __u32 rq_wqe_count;
345 __u32 rq_wqe_shift;
346 __u32 user_index;
347 __u32 flags;
348 __u32 comp_mask;
Noa Osherovichccc87082017-10-17 18:01:13 +0300349 __u32 single_stride_log_num_of_bytes;
350 __u32 single_wqe_log_num_of_strides;
351 __u32 two_byte_shift_en;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300352};
353
Moni Shoua5097e712016-11-23 08:23:25 +0200354struct mlx5_ib_create_ah_resp {
355 __u32 response_length;
356 __u8 dmac[ETH_ALEN];
357 __u8 reserved[6];
358};
359
Yishai Hadas79b20a62016-05-23 15:20:50 +0300360struct mlx5_ib_create_wq_resp {
361 __u32 response_length;
362 __u32 reserved;
363};
364
Yishai Hadasc5f90922016-05-23 15:20:53 +0300365struct mlx5_ib_create_rwq_ind_tbl_resp {
366 __u32 response_length;
367 __u32 reserved;
368};
369
Yishai Hadas79b20a62016-05-23 15:20:50 +0300370struct mlx5_ib_modify_wq {
371 __u32 comp_mask;
372 __u32 reserved;
373};
Leon Romanovsky3085e292016-09-22 17:31:11 +0300374#endif /* MLX5_ABI_USER_H */