blob: e079598ae0516b9db2ae674ae15e89e00527d422 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
16/*
17 * SMP assumption: Options of CPU 0 are a superset of all processors.
18 * This is true for all known MIPS systems.
19 */
20#ifndef cpu_has_tlb
21#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
22#endif
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +000023#ifndef cpu_has_tlbinv
24#define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
25#endif
Steven J. Hill4a0156f2013-11-14 16:12:24 +000026#ifndef cpu_has_segments
27#define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
28#endif
Markos Chandras7ae66962014-01-09 16:01:29 +000029#ifndef cpu_has_eva
30#define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
31#endif
Markos Chandrase647e6b2014-07-14 12:43:28 +010032#ifndef cpu_has_htw
33#define cpu_has_htw (cpu_data[0].options & MIPS_CPU_HTW)
34#endif
Leonid Yegoshin6ee729a2014-07-15 14:09:55 +010035#ifndef cpu_has_rixiex
36#define cpu_has_rixiex (cpu_data[0].options & MIPS_CPU_RIXIEX)
37#endif
Paul Burton1f6c52f2014-07-14 10:32:14 +010038#ifndef cpu_has_maar
39#define cpu_has_maar (cpu_data[0].options & MIPS_CPU_MAAR)
40#endif
Ralf Baechle1990e542013-06-26 17:06:34 +020041
42/*
43 * For the moment we don't consider R6000 and R8000 so we can assume that
44 * anything that doesn't support R4000-style exceptions and interrupts is
45 * R3000-like. Users should still treat these two macro definitions as
46 * opaque.
47 */
48#ifndef cpu_has_3kex
49#define cpu_has_3kex (!cpu_has_4kex)
50#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#ifndef cpu_has_4kex
52#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
53#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010054#ifndef cpu_has_3k_cache
55#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
56#endif
57#define cpu_has_6k_cache 0
58#define cpu_has_8k_cache 0
59#ifndef cpu_has_4k_cache
60#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
61#endif
62#ifndef cpu_has_tx39_cache
63#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
64#endif
David Daney47d979e2008-12-11 15:33:27 -080065#ifndef cpu_has_octeon_cache
66#define cpu_has_octeon_cache 0
67#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010069#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090070#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
71#else
72#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#endif
74#ifndef cpu_has_32fpr
75#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
76#endif
77#ifndef cpu_has_counter
78#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
79#endif
80#ifndef cpu_has_watch
81#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
82#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#ifndef cpu_has_divec
84#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
85#endif
86#ifndef cpu_has_vce
87#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
88#endif
89#ifndef cpu_has_cache_cdex_p
90#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
91#endif
92#ifndef cpu_has_cache_cdex_s
93#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
94#endif
95#ifndef cpu_has_prefetch
96#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
97#endif
98#ifndef cpu_has_mcheck
99#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
100#endif
101#ifndef cpu_has_ejtag
102#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
103#endif
104#ifndef cpu_has_llsc
105#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
106#endif
David Daneyb791d112009-07-13 11:15:19 -0700107#ifndef kernel_uses_llsc
108#define kernel_uses_llsc cpu_has_llsc
109#endif
Ralf Baechle41943182005-05-05 16:45:59 +0000110#ifndef cpu_has_mips16
111#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
112#endif
113#ifndef cpu_has_mdmx
Tony Wufc192e52013-06-21 10:10:46 +0000114#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000115#endif
116#ifndef cpu_has_mips3d
Tony Wufc192e52013-06-21 10:10:46 +0000117#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000118#endif
119#ifndef cpu_has_smartmips
Tony Wufc192e52013-06-21 10:10:46 +0000120#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
Ralf Baechle41943182005-05-05 16:45:59 +0000121#endif
David Daneya68d09a2014-05-28 23:52:07 +0200122
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500123#ifndef cpu_has_rixi
David Daneya68d09a2014-05-28 23:52:07 +0200124# ifdef CONFIG_64BIT
125# define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
126# else /* CONFIG_32BIT */
127# define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
128# endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500129#endif
David Daneya68d09a2014-05-28 23:52:07 +0200130
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000131#ifndef cpu_has_mmips
David Daney3ddc14a2013-05-24 20:54:10 +0000132# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
133# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
134# else
135# define cpu_has_mmips 0
136# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000137#endif
David Daneya68d09a2014-05-28 23:52:07 +0200138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139#ifndef cpu_has_vtag_icache
140#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
141#endif
142#ifndef cpu_has_dc_aliases
143#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
144#endif
145#ifndef cpu_has_ic_fills_f_dc
146#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
147#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900148#ifndef cpu_has_pindexed_dcache
Tony Wufc192e52013-06-21 10:10:46 +0000149#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900150#endif
Huacai Chen87599342013-03-17 11:49:38 +0000151#ifndef cpu_has_local_ebase
152#define cpu_has_local_ebase 1
153#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155/*
Ralf Baechle70342282013-01-22 12:59:30 +0100156 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
158 * don't. For maintaining I-cache coherency this means we need to flush the
159 * D-cache all the way back to whever the I-cache does refills from, so the
160 * I-cache has a chance to see the new data at all. Then we have to flush the
161 * I-cache also.
162 * Note we may have been rescheduled and may no longer be running on the CPU
163 * that did the store so we can't optimize this into only doing the flush on
164 * the local CPU.
165 */
166#ifndef cpu_icache_snoops_remote_store
167#ifdef CONFIG_SMP
168#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
169#else
170#define cpu_icache_snoops_remote_store 1
171#endif
172#endif
173
Steven J. Hilla96102b2012-12-07 04:31:36 +0000174#ifndef cpu_has_mips_2
175# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
176#endif
177#ifndef cpu_has_mips_3
178# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
179#endif
180#ifndef cpu_has_mips_4
181# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
182#endif
183#ifndef cpu_has_mips_5
184# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
185#endif
Tony Wufc192e52013-06-21 10:10:46 +0000186#ifndef cpu_has_mips32r1
Ralf Baechle04015722005-12-09 12:20:49 +0000187# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
Tony Wufc192e52013-06-21 10:10:46 +0000188#endif
189#ifndef cpu_has_mips32r2
Ralf Baechle04015722005-12-09 12:20:49 +0000190# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
Tony Wufc192e52013-06-21 10:10:46 +0000191#endif
192#ifndef cpu_has_mips64r1
Ralf Baechle04015722005-12-09 12:20:49 +0000193# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
Tony Wufc192e52013-06-21 10:10:46 +0000194#endif
195#ifndef cpu_has_mips64r2
Ralf Baechle04015722005-12-09 12:20:49 +0000196# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
Tony Wufc192e52013-06-21 10:10:46 +0000197#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000198
199/*
200 * Shortcuts ...
201 */
Ralf Baechle08a07902014-04-19 13:11:37 +0200202#define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
203#define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
204#define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
205
206#define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
207#define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
208#define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
209#define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
210
211#define cpu_has_mips_4_5_r2 (cpu_has_mips_4_5 | cpu_has_mips_r2)
212
Ralf Baechle04015722005-12-09 12:20:49 +0000213#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
214#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle70342282013-01-22 12:59:30 +0100215#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
216#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000217#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
218 cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle04015722005-12-09 12:20:49 +0000219
David Daney41f0e4d2009-05-12 12:41:53 -0700220#ifndef cpu_has_mips_r2_exec_hazard
221#define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
222#endif
223
Ralf Baechle47740eb2009-04-19 03:21:22 +0200224/*
225 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Maciej W. Rozyckibecee6b82013-09-22 22:04:27 +0100226 * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100227 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200228 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
229 */
Tony Wufc192e52013-06-21 10:10:46 +0000230#ifndef cpu_has_clo_clz
231#define cpu_has_clo_clz cpu_has_mips_r
232#endif
Ralf Baechle47740eb2009-04-19 03:21:22 +0200233
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000234#ifndef cpu_has_dsp
235#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
236#endif
237
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500238#ifndef cpu_has_dsp2
239#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
240#endif
241
Ralf Baechle8f406112005-07-14 07:34:18 +0000242#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100243#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000244#endif
245
Ralf Baechlea3692022007-07-10 17:33:02 +0100246#ifndef cpu_has_userlocal
247#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
248#endif
249
Ralf Baechle875d43e2005-09-03 15:56:16 -0700250#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251# ifndef cpu_has_nofpuex
252# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
253# endif
254# ifndef cpu_has_64bits
255# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
256# endif
257# ifndef cpu_has_64bit_zero_reg
Tony Wufc192e52013-06-21 10:10:46 +0000258# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259# endif
260# ifndef cpu_has_64bit_gp_regs
261# define cpu_has_64bit_gp_regs 0
262# endif
263# ifndef cpu_has_64bit_addresses
264# define cpu_has_64bit_addresses 0
265# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800266# ifndef cpu_vmbits
267# define cpu_vmbits 31
268# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269#endif
270
Ralf Baechle875d43e2005-09-03 15:56:16 -0700271#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272# ifndef cpu_has_nofpuex
273# define cpu_has_nofpuex 0
274# endif
275# ifndef cpu_has_64bits
276# define cpu_has_64bits 1
277# endif
278# ifndef cpu_has_64bit_zero_reg
279# define cpu_has_64bit_zero_reg 1
280# endif
281# ifndef cpu_has_64bit_gp_regs
282# define cpu_has_64bit_gp_regs 1
283# endif
284# ifndef cpu_has_64bit_addresses
285# define cpu_has_64bit_addresses 1
286# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800287# ifndef cpu_vmbits
288# define cpu_vmbits cpu_data[0].vmbits
289# define __NEED_VMBITS_PROBE
290# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291#endif
292
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100293#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
294# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
295#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000296# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100297#endif
298
299#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
300# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
301#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000302# define cpu_has_veic 0
303#endif
304
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100305#ifndef cpu_has_inclusive_pcaches
306#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307#endif
308
309#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300310#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311#endif
312#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300313#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#endif
315#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300316#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#endif
318
David Daneyfbeda192009-05-13 15:59:55 -0700319#ifndef cpu_hwrena_impl_bits
320#define cpu_hwrena_impl_bits 0
321#endif
322
Al Cooperda4b62c2012-07-13 16:44:51 -0400323#ifndef cpu_has_perf_cntr_intr_bit
324#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
325#endif
326
David Daney1e7decd2013-02-16 23:42:43 +0100327#ifndef cpu_has_vz
328#define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
329#endif
330
Paul Burtona5e9a692014-01-27 15:23:10 +0000331#if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
332# define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
333#elif !defined(cpu_has_msa)
334# define cpu_has_msa 0
335#endif
336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337#endif /* __ASM_CPU_FEATURES_H */