blob: 32b65be7d4236022dcc8d66de1c082eb158b24fe [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000017 interrupt-parent = <&wakeupgen>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530194 compatible = "syscon",
195 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200196 reg = <0x5a0 0x170>;
197 #address-cells = <1>;
198 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530199 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200200
201 pbias_regulator: pbias_regulator {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530202 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200203 reg = <0x60 0x4>;
204 syscon = <&omap4_padconf_global>;
205 pbias_mmc_reg: pbias_mmc_omap4 {
206 regulator-name = "pbias_mmc_omap4";
207 regulator-min-microvolt = <1800000>;
208 regulator-max-microvolt = <3000000>;
209 };
210 };
211 };
212 };
213
214 l4_wkup: l4@300000 {
215 compatible = "ti,omap4-l4-wkup", "simple-bus";
216 #address-cells = <1>;
217 #size-cells = <1>;
218 ranges = <0 0x300000 0x40000>;
219
220 counter32k: counter@4000 {
221 compatible = "ti,omap-counter32k";
222 reg = <0x4000 0x20>;
223 ti,hwmods = "counter_32k";
224 };
225
226 prm: prm@6000 {
227 compatible = "ti,omap4-prm";
228 reg = <0x6000 0x3000>;
229 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
230
231 prm_clocks: clocks {
232 #address-cells = <1>;
233 #size-cells = <0>;
234 };
235
236 prm_clockdomains: clockdomains {
237 };
238 };
239
240 scrm: scrm@a000 {
241 compatible = "ti,omap4-scrm";
242 reg = <0xa000 0x2000>;
243
244 scrm_clocks: clocks {
245 #address-cells = <1>;
246 #size-cells = <0>;
247 };
248
249 scrm_clockdomains: clockdomains {
250 };
251 };
252
253 omap4_pmx_wkup: pinmux@1e040 {
254 compatible = "ti,omap4-padconf",
255 "pinctrl-single";
256 reg = <0x1e040 0x0038>;
257 #address-cells = <1>;
258 #size-cells = <0>;
259 #interrupt-cells = <1>;
260 interrupt-controller;
261 pinctrl-single,register-width = <16>;
262 pinctrl-single,function-mask = <0x7fff>;
263 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530264 };
265 };
266
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500267 ocmcram: ocmcram@40304000 {
268 compatible = "mmio-sram";
269 reg = <0x40304000 0xa000>; /* 40k */
270 };
271
Jon Hunter2c2dc542012-04-26 13:47:59 -0500272 sdma: dma-controller@4a056000 {
273 compatible = "ti,omap4430-sdma";
274 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500279 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200280 dma-channels = <32>;
281 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 };
283
Benoit Coussone3e5a922011-08-16 11:51:54 +0200284 gpio1: gpio@4a310000 {
285 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500289 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200294 };
295
296 gpio2: gpio@48055000 {
297 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200300 ti,hwmods = "gpio2";
301 gpio-controller;
302 #gpio-cells = <2>;
303 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600304 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200305 };
306
307 gpio3: gpio@48057000 {
308 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200309 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200311 ti,hwmods = "gpio3";
312 gpio-controller;
313 #gpio-cells = <2>;
314 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600315 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200316 };
317
318 gpio4: gpio@48059000 {
319 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200322 ti,hwmods = "gpio4";
323 gpio-controller;
324 #gpio-cells = <2>;
325 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600326 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200327 };
328
329 gpio5: gpio@4805b000 {
330 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200331 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200332 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200333 ti,hwmods = "gpio5";
334 gpio-controller;
335 #gpio-cells = <2>;
336 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600337 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200338 };
339
340 gpio6: gpio@4805d000 {
341 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200342 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200343 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200344 ti,hwmods = "gpio6";
345 gpio-controller;
346 #gpio-cells = <2>;
347 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600348 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200349 };
350
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600351 gpmc: gpmc@50000000 {
352 compatible = "ti,omap4430-gpmc";
353 reg = <0x50000000 0x1000>;
354 #address-cells = <2>;
355 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200356 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500357 dmas = <&sdma 4>;
358 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600359 gpmc,num-cs = <8>;
360 gpmc,num-waitpins = <4>;
361 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530362 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100363 clocks = <&l3_div_ck>;
364 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600365 };
366
Benoit Cousson19bfb762012-02-16 11:55:27 +0100367 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530368 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200369 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200370 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530371 ti,hwmods = "uart1";
372 clock-frequency = <48000000>;
373 };
374
Benoit Cousson19bfb762012-02-16 11:55:27 +0100375 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530376 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200377 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000378 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530379 ti,hwmods = "uart2";
380 clock-frequency = <48000000>;
381 };
382
Benoit Cousson19bfb762012-02-16 11:55:27 +0100383 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530384 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200385 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000386 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530387 ti,hwmods = "uart3";
388 clock-frequency = <48000000>;
389 };
390
Benoit Cousson19bfb762012-02-16 11:55:27 +0100391 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530392 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200393 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000394 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530395 ti,hwmods = "uart4";
396 clock-frequency = <48000000>;
397 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530398
Suman Anna04c7d922013-10-10 16:15:33 -0500399 hwspinlock: spinlock@4a0f6000 {
400 compatible = "ti,omap4-hwspinlock";
401 reg = <0x4a0f6000 0x1000>;
402 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600403 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500404 };
405
Benoit Cousson58e778f2011-08-17 19:00:03 +0530406 i2c1: i2c@48070000 {
407 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200408 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200409 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530410 #address-cells = <1>;
411 #size-cells = <0>;
412 ti,hwmods = "i2c1";
413 };
414
415 i2c2: i2c@48072000 {
416 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200417 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200418 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530419 #address-cells = <1>;
420 #size-cells = <0>;
421 ti,hwmods = "i2c2";
422 };
423
424 i2c3: i2c@48060000 {
425 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200426 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200427 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530428 #address-cells = <1>;
429 #size-cells = <0>;
430 ti,hwmods = "i2c3";
431 };
432
433 i2c4: i2c@48350000 {
434 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200435 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200436 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530437 #address-cells = <1>;
438 #size-cells = <0>;
439 ti,hwmods = "i2c4";
440 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100441
442 mcspi1: spi@48098000 {
443 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200444 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200445 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100446 #address-cells = <1>;
447 #size-cells = <0>;
448 ti,hwmods = "mcspi1";
449 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500450 dmas = <&sdma 35>,
451 <&sdma 36>,
452 <&sdma 37>,
453 <&sdma 38>,
454 <&sdma 39>,
455 <&sdma 40>,
456 <&sdma 41>,
457 <&sdma 42>;
458 dma-names = "tx0", "rx0", "tx1", "rx1",
459 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100460 };
461
462 mcspi2: spi@4809a000 {
463 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200464 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200465 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100466 #address-cells = <1>;
467 #size-cells = <0>;
468 ti,hwmods = "mcspi2";
469 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500470 dmas = <&sdma 43>,
471 <&sdma 44>,
472 <&sdma 45>,
473 <&sdma 46>;
474 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100475 };
476
477 mcspi3: spi@480b8000 {
478 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200479 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200480 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100481 #address-cells = <1>;
482 #size-cells = <0>;
483 ti,hwmods = "mcspi3";
484 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500485 dmas = <&sdma 15>, <&sdma 16>;
486 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100487 };
488
489 mcspi4: spi@480ba000 {
490 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200491 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200492 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100493 #address-cells = <1>;
494 #size-cells = <0>;
495 ti,hwmods = "mcspi4";
496 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500497 dmas = <&sdma 70>, <&sdma 71>;
498 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100499 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530500
501 mmc1: mmc@4809c000 {
502 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200503 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200504 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530505 ti,hwmods = "mmc1";
506 ti,dual-volt;
507 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500508 dmas = <&sdma 61>, <&sdma 62>;
509 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530510 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530511 };
512
513 mmc2: mmc@480b4000 {
514 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200515 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530517 ti,hwmods = "mmc2";
518 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500519 dmas = <&sdma 47>, <&sdma 48>;
520 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530521 };
522
523 mmc3: mmc@480ad000 {
524 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200525 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200526 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530527 ti,hwmods = "mmc3";
528 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500529 dmas = <&sdma 77>, <&sdma 78>;
530 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530531 };
532
533 mmc4: mmc@480d1000 {
534 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200535 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200536 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530537 ti,hwmods = "mmc4";
538 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500539 dmas = <&sdma 57>, <&sdma 58>;
540 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530541 };
542
543 mmc5: mmc@480d5000 {
544 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200545 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200546 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530547 ti,hwmods = "mmc5";
548 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500549 dmas = <&sdma 59>, <&sdma 60>;
550 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530551 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800552
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600553 mmu_dsp: mmu@4a066000 {
554 compatible = "ti,omap4-iommu";
555 reg = <0x4a066000 0x100>;
556 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
557 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500558 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600559 };
560
561 mmu_ipu: mmu@55082000 {
562 compatible = "ti,omap4-iommu";
563 reg = <0x55082000 0x100>;
564 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
565 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500566 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600567 ti,iommu-bus-err-back;
568 };
569
Xiao Jiang94c30732012-06-01 12:44:14 +0800570 wdt2: wdt@4a314000 {
571 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200572 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200573 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800574 ti,hwmods = "wd_timer2";
575 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300576
577 mcpdm: mcpdm@40132000 {
578 compatible = "ti,omap4-mcpdm";
579 reg = <0x40132000 0x7f>, /* MPU private access */
580 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300581 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200582 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300583 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100584 dmas = <&sdma 65>,
585 <&sdma 66>;
586 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200587 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300588 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300589
590 dmic: dmic@4012e000 {
591 compatible = "ti,omap4-dmic";
592 reg = <0x4012e000 0x7f>, /* MPU private access */
593 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300594 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200595 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300596 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100597 dmas = <&sdma 67>;
598 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200599 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300600 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530601
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300602 mcbsp1: mcbsp@40122000 {
603 compatible = "ti,omap4-mcbsp";
604 reg = <0x40122000 0xff>, /* MPU private access */
605 <0x49022000 0xff>; /* L3 Interconnect */
606 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300608 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300609 ti,buffer-size = <128>;
610 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100611 dmas = <&sdma 33>,
612 <&sdma 34>;
613 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200614 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300615 };
616
617 mcbsp2: mcbsp@40124000 {
618 compatible = "ti,omap4-mcbsp";
619 reg = <0x40124000 0xff>, /* MPU private access */
620 <0x49024000 0xff>; /* L3 Interconnect */
621 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200622 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300623 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300624 ti,buffer-size = <128>;
625 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100626 dmas = <&sdma 17>,
627 <&sdma 18>;
628 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200629 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300630 };
631
632 mcbsp3: mcbsp@40126000 {
633 compatible = "ti,omap4-mcbsp";
634 reg = <0x40126000 0xff>, /* MPU private access */
635 <0x49026000 0xff>; /* L3 Interconnect */
636 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200637 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300638 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300639 ti,buffer-size = <128>;
640 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100641 dmas = <&sdma 19>,
642 <&sdma 20>;
643 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200644 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300645 };
646
647 mcbsp4: mcbsp@48096000 {
648 compatible = "ti,omap4-mcbsp";
649 reg = <0x48096000 0xff>; /* L4 Interconnect */
650 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200651 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300652 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300653 ti,buffer-size = <128>;
654 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100655 dmas = <&sdma 31>,
656 <&sdma 32>;
657 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200658 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300659 };
660
Sourav Poddar61bc3542012-08-14 16:45:37 +0530661 keypad: keypad@4a31c000 {
662 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200663 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200664 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200665 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530666 ti,hwmods = "kbd";
667 };
Aneesh V11c27062012-01-20 20:35:26 +0530668
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530669 dmm@4e000000 {
670 compatible = "ti,omap4-dmm";
671 reg = <0x4e000000 0x800>;
672 interrupts = <0 113 0x4>;
673 ti,hwmods = "dmm";
674 };
675
Aneesh V11c27062012-01-20 20:35:26 +0530676 emif1: emif@4c000000 {
677 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200678 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200679 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530680 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530681 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530682 phy-type = <1>;
683 hw-caps-read-idle-ctrl;
684 hw-caps-ll-interface;
685 hw-caps-temp-alert;
686 };
687
688 emif2: emif@4d000000 {
689 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200690 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200691 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530692 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530693 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530694 phy-type = <1>;
695 hw-caps-read-idle-ctrl;
696 hw-caps-ll-interface;
697 hw-caps-temp-alert;
698 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700699
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530700 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530701 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530702 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530703 #address-cells = <1>;
704 #size-cells = <1>;
705 ranges;
706 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530707 usb2_phy: usb2phy@4a0ad080 {
708 compatible = "ti,omap-usb2";
709 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300710 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300711 clocks = <&usb_phy_cm_clk32k>;
712 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530713 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530714 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530715 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500716
Suman Anna8ebc30d2014-07-11 16:44:35 -0500717 mailbox: mailbox@4a0f4000 {
718 compatible = "ti,omap4-mailbox";
719 reg = <0x4a0f4000 0x200>;
720 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
721 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600722 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500723 ti,mbox-num-users = <3>;
724 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500725 mbox_ipu: mbox_ipu {
726 ti,mbox-tx = <0 0 0>;
727 ti,mbox-rx = <1 0 0>;
728 };
729 mbox_dsp: mbox_dsp {
730 ti,mbox-tx = <3 0 0>;
731 ti,mbox-rx = <2 0 0>;
732 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500733 };
734
Jon Hunterfab8ad02012-10-19 09:59:00 -0500735 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500736 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500737 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200738 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500739 ti,hwmods = "timer1";
740 ti,timer-alwon;
741 };
742
743 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500744 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500745 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200746 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500747 ti,hwmods = "timer2";
748 };
749
750 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500751 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500752 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200753 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500754 ti,hwmods = "timer3";
755 };
756
757 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500758 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500759 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200760 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500761 ti,hwmods = "timer4";
762 };
763
Jon Hunterd03a93b2012-11-01 08:57:08 -0500764 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500765 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500766 reg = <0x40138000 0x80>,
767 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200768 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500769 ti,hwmods = "timer5";
770 ti,timer-dsp;
771 };
772
Jon Hunterd03a93b2012-11-01 08:57:08 -0500773 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500774 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500775 reg = <0x4013a000 0x80>,
776 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200777 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500778 ti,hwmods = "timer6";
779 ti,timer-dsp;
780 };
781
Jon Hunterd03a93b2012-11-01 08:57:08 -0500782 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500783 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500784 reg = <0x4013c000 0x80>,
785 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200786 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500787 ti,hwmods = "timer7";
788 ti,timer-dsp;
789 };
790
Jon Hunterd03a93b2012-11-01 08:57:08 -0500791 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500792 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500793 reg = <0x4013e000 0x80>,
794 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200795 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500796 ti,hwmods = "timer8";
797 ti,timer-pwm;
798 ti,timer-dsp;
799 };
800
801 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500802 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500803 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200804 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500805 ti,hwmods = "timer9";
806 ti,timer-pwm;
807 };
808
809 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500810 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500811 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200812 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500813 ti,hwmods = "timer10";
814 ti,timer-pwm;
815 };
816
817 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500818 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500819 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200820 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500821 ti,hwmods = "timer11";
822 ti,timer-pwm;
823 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200824
825 usbhstll: usbhstll@4a062000 {
826 compatible = "ti,usbhs-tll";
827 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200828 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200829 ti,hwmods = "usb_tll_hs";
830 };
831
832 usbhshost: usbhshost@4a064000 {
833 compatible = "ti,usbhs-host";
834 reg = <0x4a064000 0x800>;
835 ti,hwmods = "usb_host_hs";
836 #address-cells = <1>;
837 #size-cells = <1>;
838 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200839 clocks = <&init_60m_fclk>,
840 <&xclk60mhsp1_ck>,
841 <&xclk60mhsp2_ck>;
842 clock-names = "refclk_60m_int",
843 "refclk_60m_ext_p1",
844 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200845
846 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200847 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200848 reg = <0x4a064800 0x400>;
849 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200850 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200851 };
852
853 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200854 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200855 reg = <0x4a064c00 0x400>;
856 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200857 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200858 };
859 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530860
Roger Quadros470019a2013-10-03 18:12:36 +0300861 omap_control_usb2phy: control-phy@4a002300 {
862 compatible = "ti,control-phy-usb2";
863 reg = <0x4a002300 0x4>;
864 reg-names = "power";
865 };
866
867 omap_control_usbotg: control-phy@4a00233c {
868 compatible = "ti,control-phy-otghs";
869 reg = <0x4a00233c 0x4>;
870 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530871 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530872
873 usb_otg_hs: usb_otg_hs@4a0ab000 {
874 compatible = "ti,omap4-musb";
875 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200876 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530877 interrupt-names = "mc", "dma";
878 ti,hwmods = "usb_otg_hs";
879 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530880 phys = <&usb2_phy>;
881 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530882 multipoint = <1>;
883 num-eps = <16>;
884 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300885 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530886 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500887
888 aes: aes@4b501000 {
889 compatible = "ti,omap4-aes";
890 ti,hwmods = "aes";
891 reg = <0x4b501000 0xa0>;
892 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
893 dmas = <&sdma 111>, <&sdma 110>;
894 dma-names = "tx", "rx";
895 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500896
897 des: des@480a5000 {
898 compatible = "ti,omap4-des";
899 ti,hwmods = "des";
900 reg = <0x480a5000 0xa0>;
901 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
902 dmas = <&sdma 117>, <&sdma 116>;
903 dma-names = "tx", "rx";
904 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530905
906 abb_mpu: regulator-abb-mpu {
907 compatible = "ti,abb-v2";
908 regulator-name = "abb_mpu";
909 #address-cells = <0>;
910 #size-cells = <0>;
911 ti,tranxdone-status-mask = <0x80>;
912 clocks = <&sys_clkin_ck>;
913 ti,settling-time = <50>;
914 ti,clock-cycles = <16>;
915
916 status = "disabled";
917 };
918
919 abb_iva: regulator-abb-iva {
920 compatible = "ti,abb-v2";
921 regulator-name = "abb_iva";
922 #address-cells = <0>;
923 #size-cells = <0>;
924 ti,tranxdone-status-mask = <0x80000000>;
925 clocks = <&sys_clkin_ck>;
926 ti,settling-time = <50>;
927 ti,clock-cycles = <16>;
928
929 status = "disabled";
930 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300931
932 dss: dss@58000000 {
933 compatible = "ti,omap4-dss";
934 reg = <0x58000000 0x80>;
935 status = "disabled";
936 ti,hwmods = "dss_core";
937 clocks = <&dss_dss_clk>;
938 clock-names = "fck";
939 #address-cells = <1>;
940 #size-cells = <1>;
941 ranges;
942
943 dispc@58001000 {
944 compatible = "ti,omap4-dispc";
945 reg = <0x58001000 0x1000>;
946 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
947 ti,hwmods = "dss_dispc";
948 clocks = <&dss_dss_clk>;
949 clock-names = "fck";
950 };
951
952 rfbi: encoder@58002000 {
953 compatible = "ti,omap4-rfbi";
954 reg = <0x58002000 0x1000>;
955 status = "disabled";
956 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300957 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300958 clock-names = "fck", "ick";
959 };
960
961 venc: encoder@58003000 {
962 compatible = "ti,omap4-venc";
963 reg = <0x58003000 0x1000>;
964 status = "disabled";
965 ti,hwmods = "dss_venc";
966 clocks = <&dss_tv_clk>;
967 clock-names = "fck";
968 };
969
970 dsi1: encoder@58004000 {
971 compatible = "ti,omap4-dsi";
972 reg = <0x58004000 0x200>,
973 <0x58004200 0x40>,
974 <0x58004300 0x20>;
975 reg-names = "proto", "phy", "pll";
976 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
977 status = "disabled";
978 ti,hwmods = "dss_dsi1";
979 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
980 clock-names = "fck", "sys_clk";
981 };
982
983 dsi2: encoder@58005000 {
984 compatible = "ti,omap4-dsi";
985 reg = <0x58005000 0x200>,
986 <0x58005200 0x40>,
987 <0x58005300 0x20>;
988 reg-names = "proto", "phy", "pll";
989 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
990 status = "disabled";
991 ti,hwmods = "dss_dsi2";
992 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
993 clock-names = "fck", "sys_clk";
994 };
995
996 hdmi: encoder@58006000 {
997 compatible = "ti,omap4-hdmi";
998 reg = <0x58006000 0x200>,
999 <0x58006200 0x100>,
1000 <0x58006300 0x100>,
1001 <0x58006400 0x1000>;
1002 reg-names = "wp", "pll", "phy", "core";
1003 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1004 status = "disabled";
1005 ti,hwmods = "dss_hdmi";
1006 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1007 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001008 dmas = <&sdma 76>;
1009 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001010 };
1011 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001012 };
1013};
Tero Kristo2488ff62013-07-18 12:42:02 +03001014
1015/include/ "omap44xx-clocks.dtsi"