blob: 174e38abc9ef520044ba8106ada842ac1433e10b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson31169712009-09-14 16:50:28 +010061static LIST_HEAD(shrink_list);
62static DEFINE_SPINLOCK(shrink_list_lock);
63
Chris Wilson7d1c4802010-08-07 21:45:03 +010064static inline bool
65i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
66{
67 return obj_priv->gtt_space &&
68 !obj_priv->active &&
69 obj_priv->pin_count == 0;
70}
71
Jesse Barnes79e53942008-11-07 14:24:08 -080072int i915_gem_do_init(struct drm_device *dev, unsigned long start,
73 unsigned long end)
74{
75 drm_i915_private_t *dev_priv = dev->dev_private;
76
77 if (start >= end ||
78 (start & (PAGE_SIZE - 1)) != 0 ||
79 (end & (PAGE_SIZE - 1)) != 0) {
80 return -EINVAL;
81 }
82
83 drm_mm_init(&dev_priv->mm.gtt_space, start,
84 end - start);
85
86 dev->gtt_total = (uint32_t) (end - start);
87
88 return 0;
89}
Keith Packard6dbe2772008-10-14 21:41:13 -070090
Eric Anholt673a3942008-07-30 12:06:12 -070091int
92i915_gem_init_ioctl(struct drm_device *dev, void *data,
93 struct drm_file *file_priv)
94{
Eric Anholt673a3942008-07-30 12:06:12 -070095 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080096 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070097
98 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080099 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700100 mutex_unlock(&dev->struct_mutex);
101
Jesse Barnes79e53942008-11-07 14:24:08 -0800102 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700103}
104
Eric Anholt5a125c32008-10-22 21:40:13 -0700105int
106i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
107 struct drm_file *file_priv)
108{
Eric Anholt5a125c32008-10-22 21:40:13 -0700109 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700110
111 if (!(dev->driver->driver_features & DRIVER_GEM))
112 return -ENODEV;
113
114 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800115 args->aper_available_size = (args->aper_size -
116 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700117
118 return 0;
119}
120
Eric Anholt673a3942008-07-30 12:06:12 -0700121
122/**
123 * Creates a new mm object and returns a handle to it.
124 */
125int
126i915_gem_create_ioctl(struct drm_device *dev, void *data,
127 struct drm_file *file_priv)
128{
129 struct drm_i915_gem_create *args = data;
130 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300131 int ret;
132 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700133
134 args->size = roundup(args->size, PAGE_SIZE);
135
136 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000137 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700138 if (obj == NULL)
139 return -ENOMEM;
140
141 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100142 if (ret) {
143 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700144 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100145 }
146
147 /* Sink the floating reference from kref_init(handlecount) */
148 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700149
150 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700151 return 0;
152}
153
Eric Anholt40123c12009-03-09 13:42:30 -0700154static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700155fast_shmem_read(struct page **pages,
156 loff_t page_base, int page_offset,
157 char __user *data,
158 int length)
159{
160 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200161 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700162
163 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
164 if (vaddr == NULL)
165 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200166 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700167 kunmap_atomic(vaddr, KM_USER0);
168
Florian Mickler2bc43b52009-04-06 22:55:41 +0200169 if (unwritten)
170 return -EFAULT;
171
172 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700173}
174
Eric Anholt280b7132009-03-12 16:56:27 -0700175static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
176{
177 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100178 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700179
180 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
181 obj_priv->tiling_mode != I915_TILING_NONE;
182}
183
Chris Wilson99a03df2010-05-27 14:15:34 +0100184static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700185slow_shmem_copy(struct page *dst_page,
186 int dst_offset,
187 struct page *src_page,
188 int src_offset,
189 int length)
190{
191 char *dst_vaddr, *src_vaddr;
192
Chris Wilson99a03df2010-05-27 14:15:34 +0100193 dst_vaddr = kmap(dst_page);
194 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700195
196 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
197
Chris Wilson99a03df2010-05-27 14:15:34 +0100198 kunmap(src_page);
199 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700200}
201
Chris Wilson99a03df2010-05-27 14:15:34 +0100202static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700203slow_shmem_bit17_copy(struct page *gpu_page,
204 int gpu_offset,
205 struct page *cpu_page,
206 int cpu_offset,
207 int length,
208 int is_read)
209{
210 char *gpu_vaddr, *cpu_vaddr;
211
212 /* Use the unswizzled path if this page isn't affected. */
213 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
214 if (is_read)
215 return slow_shmem_copy(cpu_page, cpu_offset,
216 gpu_page, gpu_offset, length);
217 else
218 return slow_shmem_copy(gpu_page, gpu_offset,
219 cpu_page, cpu_offset, length);
220 }
221
Chris Wilson99a03df2010-05-27 14:15:34 +0100222 gpu_vaddr = kmap(gpu_page);
223 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700224
225 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
226 * XORing with the other bits (A9 for Y, A9 and A10 for X)
227 */
228 while (length > 0) {
229 int cacheline_end = ALIGN(gpu_offset + 1, 64);
230 int this_length = min(cacheline_end - gpu_offset, length);
231 int swizzled_gpu_offset = gpu_offset ^ 64;
232
233 if (is_read) {
234 memcpy(cpu_vaddr + cpu_offset,
235 gpu_vaddr + swizzled_gpu_offset,
236 this_length);
237 } else {
238 memcpy(gpu_vaddr + swizzled_gpu_offset,
239 cpu_vaddr + cpu_offset,
240 this_length);
241 }
242 cpu_offset += this_length;
243 gpu_offset += this_length;
244 length -= this_length;
245 }
246
Chris Wilson99a03df2010-05-27 14:15:34 +0100247 kunmap(cpu_page);
248 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700249}
250
Eric Anholt673a3942008-07-30 12:06:12 -0700251/**
Eric Anholteb014592009-03-10 11:44:52 -0700252 * This is the fast shmem pread path, which attempts to copy_from_user directly
253 * from the backing pages of the object to the user's address space. On a
254 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
255 */
256static int
257i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
258 struct drm_i915_gem_pread *args,
259 struct drm_file *file_priv)
260{
Daniel Vetter23010e42010-03-08 13:35:02 +0100261 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700262 ssize_t remain;
263 loff_t offset, page_base;
264 char __user *user_data;
265 int page_offset, page_length;
266 int ret;
267
268 user_data = (char __user *) (uintptr_t) args->data_ptr;
269 remain = args->size;
270
271 mutex_lock(&dev->struct_mutex);
272
Chris Wilson4bdadb92010-01-27 13:36:32 +0000273 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700274 if (ret != 0)
275 goto fail_unlock;
276
277 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
278 args->size);
279 if (ret != 0)
280 goto fail_put_pages;
281
Daniel Vetter23010e42010-03-08 13:35:02 +0100282 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700283 offset = args->offset;
284
285 while (remain > 0) {
286 /* Operation in this page
287 *
288 * page_base = page offset within aperture
289 * page_offset = offset within page
290 * page_length = bytes to copy for this page
291 */
292 page_base = (offset & ~(PAGE_SIZE-1));
293 page_offset = offset & (PAGE_SIZE-1);
294 page_length = remain;
295 if ((page_offset + remain) > PAGE_SIZE)
296 page_length = PAGE_SIZE - page_offset;
297
298 ret = fast_shmem_read(obj_priv->pages,
299 page_base, page_offset,
300 user_data, page_length);
301 if (ret)
302 goto fail_put_pages;
303
304 remain -= page_length;
305 user_data += page_length;
306 offset += page_length;
307 }
308
309fail_put_pages:
310 i915_gem_object_put_pages(obj);
311fail_unlock:
312 mutex_unlock(&dev->struct_mutex);
313
314 return ret;
315}
316
Chris Wilson07f73f62009-09-14 16:50:30 +0100317static int
318i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
319{
320 int ret;
321
Chris Wilson4bdadb92010-01-27 13:36:32 +0000322 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100323
324 /* If we've insufficient memory to map in the pages, attempt
325 * to make some space by throwing out some old buffers.
326 */
327 if (ret == -ENOMEM) {
328 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100329
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100330 ret = i915_gem_evict_something(dev, obj->size,
331 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100332 if (ret)
333 return ret;
334
Chris Wilson4bdadb92010-01-27 13:36:32 +0000335 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100336 }
337
338 return ret;
339}
340
Eric Anholteb014592009-03-10 11:44:52 -0700341/**
342 * This is the fallback shmem pread path, which allocates temporary storage
343 * in kernel space to copy_to_user into outside of the struct_mutex, so we
344 * can copy out of the object's backing pages while holding the struct mutex
345 * and not take page faults.
346 */
347static int
348i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
349 struct drm_i915_gem_pread *args,
350 struct drm_file *file_priv)
351{
Daniel Vetter23010e42010-03-08 13:35:02 +0100352 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700353 struct mm_struct *mm = current->mm;
354 struct page **user_pages;
355 ssize_t remain;
356 loff_t offset, pinned_pages, i;
357 loff_t first_data_page, last_data_page, num_pages;
358 int shmem_page_index, shmem_page_offset;
359 int data_page_index, data_page_offset;
360 int page_length;
361 int ret;
362 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700363 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700364
365 remain = args->size;
366
367 /* Pin the user pages containing the data. We can't fault while
368 * holding the struct mutex, yet we want to hold it while
369 * dereferencing the user data.
370 */
371 first_data_page = data_ptr / PAGE_SIZE;
372 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
373 num_pages = last_data_page - first_data_page + 1;
374
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700375 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700376 if (user_pages == NULL)
377 return -ENOMEM;
378
379 down_read(&mm->mmap_sem);
380 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700381 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700382 up_read(&mm->mmap_sem);
383 if (pinned_pages < num_pages) {
384 ret = -EFAULT;
385 goto fail_put_user_pages;
386 }
387
Eric Anholt280b7132009-03-12 16:56:27 -0700388 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
389
Eric Anholteb014592009-03-10 11:44:52 -0700390 mutex_lock(&dev->struct_mutex);
391
Chris Wilson07f73f62009-09-14 16:50:30 +0100392 ret = i915_gem_object_get_pages_or_evict(obj);
393 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700394 goto fail_unlock;
395
396 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
397 args->size);
398 if (ret != 0)
399 goto fail_put_pages;
400
Daniel Vetter23010e42010-03-08 13:35:02 +0100401 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700402 offset = args->offset;
403
404 while (remain > 0) {
405 /* Operation in this page
406 *
407 * shmem_page_index = page number within shmem file
408 * shmem_page_offset = offset within page in shmem file
409 * data_page_index = page number in get_user_pages return
410 * data_page_offset = offset with data_page_index page.
411 * page_length = bytes to copy for this page
412 */
413 shmem_page_index = offset / PAGE_SIZE;
414 shmem_page_offset = offset & ~PAGE_MASK;
415 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
416 data_page_offset = data_ptr & ~PAGE_MASK;
417
418 page_length = remain;
419 if ((shmem_page_offset + page_length) > PAGE_SIZE)
420 page_length = PAGE_SIZE - shmem_page_offset;
421 if ((data_page_offset + page_length) > PAGE_SIZE)
422 page_length = PAGE_SIZE - data_page_offset;
423
Eric Anholt280b7132009-03-12 16:56:27 -0700424 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100425 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700426 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100427 user_pages[data_page_index],
428 data_page_offset,
429 page_length,
430 1);
431 } else {
432 slow_shmem_copy(user_pages[data_page_index],
433 data_page_offset,
434 obj_priv->pages[shmem_page_index],
435 shmem_page_offset,
436 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700437 }
Eric Anholteb014592009-03-10 11:44:52 -0700438
439 remain -= page_length;
440 data_ptr += page_length;
441 offset += page_length;
442 }
443
444fail_put_pages:
445 i915_gem_object_put_pages(obj);
446fail_unlock:
447 mutex_unlock(&dev->struct_mutex);
448fail_put_user_pages:
449 for (i = 0; i < pinned_pages; i++) {
450 SetPageDirty(user_pages[i]);
451 page_cache_release(user_pages[i]);
452 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700453 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
466{
467 struct drm_i915_gem_pread *args = data;
468 struct drm_gem_object *obj;
469 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700470 int ret;
471
472 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
473 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100474 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100475 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700476
477 /* Bounds check source.
478 *
479 * XXX: This could use review for overflow issues...
480 */
481 if (args->offset > obj->size || args->size > obj->size ||
482 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000483 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700484 return -EINVAL;
485 }
486
Eric Anholt280b7132009-03-12 16:56:27 -0700487 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700488 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700489 } else {
490 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
491 if (ret != 0)
492 ret = i915_gem_shmem_pread_slow(dev, obj, args,
493 file_priv);
494 }
Eric Anholt673a3942008-07-30 12:06:12 -0700495
Luca Barbieribc9025b2010-02-09 05:49:12 +0000496 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700499}
500
Keith Packard0839ccb2008-10-30 19:38:48 -0700501/* This is the fast write path which cannot handle
502 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700504
Keith Packard0839ccb2008-10-30 19:38:48 -0700505static inline int
506fast_user_write(struct io_mapping *mapping,
507 loff_t page_base, int page_offset,
508 char __user *user_data,
509 int length)
510{
511 char *vaddr_atomic;
512 unsigned long unwritten;
513
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100514 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700515 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
516 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100517 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700518 if (unwritten)
519 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700520 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700521}
522
523/* Here's the write path which can sleep for
524 * page faults
525 */
526
Chris Wilsonab34c222010-05-27 14:15:35 +0100527static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700528slow_kernel_write(struct io_mapping *mapping,
529 loff_t gtt_base, int gtt_offset,
530 struct page *user_page, int user_offset,
531 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700532{
Chris Wilsonab34c222010-05-27 14:15:35 +0100533 char __iomem *dst_vaddr;
534 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700535
Chris Wilsonab34c222010-05-27 14:15:35 +0100536 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
537 src_vaddr = kmap(user_page);
538
539 memcpy_toio(dst_vaddr + gtt_offset,
540 src_vaddr + user_offset,
541 length);
542
543 kunmap(user_page);
544 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700545}
546
Eric Anholt40123c12009-03-09 13:42:30 -0700547static inline int
548fast_shmem_write(struct page **pages,
549 loff_t page_base, int page_offset,
550 char __user *data,
551 int length)
552{
553 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400554 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700555
556 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
557 if (vaddr == NULL)
558 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400559 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700560 kunmap_atomic(vaddr, KM_USER0);
561
Dave Airlied0088772009-03-28 20:29:48 -0400562 if (unwritten)
563 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700564 return 0;
565}
566
Eric Anholt3de09aa2009-03-09 09:42:23 -0700567/**
568 * This is the fast pwrite path, where we copy the data directly from the
569 * user into the GTT, uncached.
570 */
Eric Anholt673a3942008-07-30 12:06:12 -0700571static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700572i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
573 struct drm_i915_gem_pwrite *args,
574 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Daniel Vetter23010e42010-03-08 13:35:02 +0100576 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700577 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700578 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700580 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 int page_offset, page_length;
582 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700583
584 user_data = (char __user *) (uintptr_t) args->data_ptr;
585 remain = args->size;
586 if (!access_ok(VERIFY_READ, user_data, remain))
587 return -EFAULT;
588
589
590 mutex_lock(&dev->struct_mutex);
591 ret = i915_gem_object_pin(obj, 0);
592 if (ret) {
593 mutex_unlock(&dev->struct_mutex);
594 return ret;
595 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800596 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700597 if (ret)
598 goto fail;
599
Daniel Vetter23010e42010-03-08 13:35:02 +0100600 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700601 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700602
603 while (remain > 0) {
604 /* Operation in this page
605 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700606 * page_base = page offset within aperture
607 * page_offset = offset within page
608 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700609 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700610 page_base = (offset & ~(PAGE_SIZE-1));
611 page_offset = offset & (PAGE_SIZE-1);
612 page_length = remain;
613 if ((page_offset + remain) > PAGE_SIZE)
614 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700615
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
617 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Keith Packard0839ccb2008-10-30 19:38:48 -0700619 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700620 * source page isn't available. Return the error and we'll
621 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700623 if (ret)
624 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 remain -= page_length;
627 user_data += page_length;
628 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700629 }
Eric Anholt673a3942008-07-30 12:06:12 -0700630
631fail:
632 i915_gem_object_unpin(obj);
633 mutex_unlock(&dev->struct_mutex);
634
635 return ret;
636}
637
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638/**
639 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
640 * the memory and maps it using kmap_atomic for copying.
641 *
642 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
643 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
644 */
Eric Anholt3043c602008-10-02 12:24:47 -0700645static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700646i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
647 struct drm_i915_gem_pwrite *args,
648 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700649{
Daniel Vetter23010e42010-03-08 13:35:02 +0100650 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 drm_i915_private_t *dev_priv = dev->dev_private;
652 ssize_t remain;
653 loff_t gtt_page_base, offset;
654 loff_t first_data_page, last_data_page, num_pages;
655 loff_t pinned_pages, i;
656 struct page **user_pages;
657 struct mm_struct *mm = current->mm;
658 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 uint64_t data_ptr = args->data_ptr;
661
662 remain = args->size;
663
664 /* Pin the user pages containing the data. We can't fault while
665 * holding the struct mutex, and all of the pwrite implementations
666 * want to hold it while dereferencing the user data.
667 */
668 first_data_page = data_ptr / PAGE_SIZE;
669 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
670 num_pages = last_data_page - first_data_page + 1;
671
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700672 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700673 if (user_pages == NULL)
674 return -ENOMEM;
675
676 down_read(&mm->mmap_sem);
677 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
678 num_pages, 0, 0, user_pages, NULL);
679 up_read(&mm->mmap_sem);
680 if (pinned_pages < num_pages) {
681 ret = -EFAULT;
682 goto out_unpin_pages;
683 }
684
685 mutex_lock(&dev->struct_mutex);
686 ret = i915_gem_object_pin(obj, 0);
687 if (ret)
688 goto out_unlock;
689
690 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
691 if (ret)
692 goto out_unpin_object;
693
Daniel Vetter23010e42010-03-08 13:35:02 +0100694 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700695 offset = obj_priv->gtt_offset + args->offset;
696
697 while (remain > 0) {
698 /* Operation in this page
699 *
700 * gtt_page_base = page offset within aperture
701 * gtt_page_offset = offset within page in aperture
702 * data_page_index = page number in get_user_pages return
703 * data_page_offset = offset with data_page_index page.
704 * page_length = bytes to copy for this page
705 */
706 gtt_page_base = offset & PAGE_MASK;
707 gtt_page_offset = offset & ~PAGE_MASK;
708 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
709 data_page_offset = data_ptr & ~PAGE_MASK;
710
711 page_length = remain;
712 if ((gtt_page_offset + page_length) > PAGE_SIZE)
713 page_length = PAGE_SIZE - gtt_page_offset;
714 if ((data_page_offset + page_length) > PAGE_SIZE)
715 page_length = PAGE_SIZE - data_page_offset;
716
Chris Wilsonab34c222010-05-27 14:15:35 +0100717 slow_kernel_write(dev_priv->mm.gtt_mapping,
718 gtt_page_base, gtt_page_offset,
719 user_pages[data_page_index],
720 data_page_offset,
721 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 remain -= page_length;
724 offset += page_length;
725 data_ptr += page_length;
726 }
727
728out_unpin_object:
729 i915_gem_object_unpin(obj);
730out_unlock:
731 mutex_unlock(&dev->struct_mutex);
732out_unpin_pages:
733 for (i = 0; i < pinned_pages; i++)
734 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700735 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736
737 return ret;
738}
739
Eric Anholt40123c12009-03-09 13:42:30 -0700740/**
741 * This is the fast shmem pwrite path, which attempts to directly
742 * copy_from_user into the kmapped pages backing the object.
743 */
Eric Anholt673a3942008-07-30 12:06:12 -0700744static int
Eric Anholt40123c12009-03-09 13:42:30 -0700745i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
746 struct drm_i915_gem_pwrite *args,
747 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700748{
Daniel Vetter23010e42010-03-08 13:35:02 +0100749 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700750 ssize_t remain;
751 loff_t offset, page_base;
752 char __user *user_data;
753 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700754 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700755
756 user_data = (char __user *) (uintptr_t) args->data_ptr;
757 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
759 mutex_lock(&dev->struct_mutex);
760
Chris Wilson4bdadb92010-01-27 13:36:32 +0000761 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700762 if (ret != 0)
763 goto fail_unlock;
764
Eric Anholte47c68e2008-11-14 13:35:19 -0800765 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700766 if (ret != 0)
767 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700768
Daniel Vetter23010e42010-03-08 13:35:02 +0100769 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700770 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700771 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700772
Eric Anholt40123c12009-03-09 13:42:30 -0700773 while (remain > 0) {
774 /* Operation in this page
775 *
776 * page_base = page offset within aperture
777 * page_offset = offset within page
778 * page_length = bytes to copy for this page
779 */
780 page_base = (offset & ~(PAGE_SIZE-1));
781 page_offset = offset & (PAGE_SIZE-1);
782 page_length = remain;
783 if ((page_offset + remain) > PAGE_SIZE)
784 page_length = PAGE_SIZE - page_offset;
785
786 ret = fast_shmem_write(obj_priv->pages,
787 page_base, page_offset,
788 user_data, page_length);
789 if (ret)
790 goto fail_put_pages;
791
792 remain -= page_length;
793 user_data += page_length;
794 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700795 }
796
Eric Anholt40123c12009-03-09 13:42:30 -0700797fail_put_pages:
798 i915_gem_object_put_pages(obj);
799fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700800 mutex_unlock(&dev->struct_mutex);
801
Eric Anholt40123c12009-03-09 13:42:30 -0700802 return ret;
803}
804
805/**
806 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
807 * the memory and maps it using kmap_atomic for copying.
808 *
809 * This avoids taking mmap_sem for faulting on the user's address while the
810 * struct_mutex is held.
811 */
812static int
813i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
814 struct drm_i915_gem_pwrite *args,
815 struct drm_file *file_priv)
816{
Daniel Vetter23010e42010-03-08 13:35:02 +0100817 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700818 struct mm_struct *mm = current->mm;
819 struct page **user_pages;
820 ssize_t remain;
821 loff_t offset, pinned_pages, i;
822 loff_t first_data_page, last_data_page, num_pages;
823 int shmem_page_index, shmem_page_offset;
824 int data_page_index, data_page_offset;
825 int page_length;
826 int ret;
827 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700828 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700829
830 remain = args->size;
831
832 /* Pin the user pages containing the data. We can't fault while
833 * holding the struct mutex, and all of the pwrite implementations
834 * want to hold it while dereferencing the user data.
835 */
836 first_data_page = data_ptr / PAGE_SIZE;
837 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
838 num_pages = last_data_page - first_data_page + 1;
839
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700840 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700841 if (user_pages == NULL)
842 return -ENOMEM;
843
844 down_read(&mm->mmap_sem);
845 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
846 num_pages, 0, 0, user_pages, NULL);
847 up_read(&mm->mmap_sem);
848 if (pinned_pages < num_pages) {
849 ret = -EFAULT;
850 goto fail_put_user_pages;
851 }
852
Eric Anholt280b7132009-03-12 16:56:27 -0700853 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
854
Eric Anholt40123c12009-03-09 13:42:30 -0700855 mutex_lock(&dev->struct_mutex);
856
Chris Wilson07f73f62009-09-14 16:50:30 +0100857 ret = i915_gem_object_get_pages_or_evict(obj);
858 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700859 goto fail_unlock;
860
861 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
862 if (ret != 0)
863 goto fail_put_pages;
864
Daniel Vetter23010e42010-03-08 13:35:02 +0100865 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700866 offset = args->offset;
867 obj_priv->dirty = 1;
868
869 while (remain > 0) {
870 /* Operation in this page
871 *
872 * shmem_page_index = page number within shmem file
873 * shmem_page_offset = offset within page in shmem file
874 * data_page_index = page number in get_user_pages return
875 * data_page_offset = offset with data_page_index page.
876 * page_length = bytes to copy for this page
877 */
878 shmem_page_index = offset / PAGE_SIZE;
879 shmem_page_offset = offset & ~PAGE_MASK;
880 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
881 data_page_offset = data_ptr & ~PAGE_MASK;
882
883 page_length = remain;
884 if ((shmem_page_offset + page_length) > PAGE_SIZE)
885 page_length = PAGE_SIZE - shmem_page_offset;
886 if ((data_page_offset + page_length) > PAGE_SIZE)
887 page_length = PAGE_SIZE - data_page_offset;
888
Eric Anholt280b7132009-03-12 16:56:27 -0700889 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100890 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700891 shmem_page_offset,
892 user_pages[data_page_index],
893 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100894 page_length,
895 0);
896 } else {
897 slow_shmem_copy(obj_priv->pages[shmem_page_index],
898 shmem_page_offset,
899 user_pages[data_page_index],
900 data_page_offset,
901 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700902 }
Eric Anholt40123c12009-03-09 13:42:30 -0700903
904 remain -= page_length;
905 data_ptr += page_length;
906 offset += page_length;
907 }
908
909fail_put_pages:
910 i915_gem_object_put_pages(obj);
911fail_unlock:
912 mutex_unlock(&dev->struct_mutex);
913fail_put_user_pages:
914 for (i = 0; i < pinned_pages; i++)
915 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700916 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700917
918 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700919}
920
921/**
922 * Writes data to the object referenced by handle.
923 *
924 * On error, the contents of the buffer that were to be modified are undefined.
925 */
926int
927i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
928 struct drm_file *file_priv)
929{
930 struct drm_i915_gem_pwrite *args = data;
931 struct drm_gem_object *obj;
932 struct drm_i915_gem_object *obj_priv;
933 int ret = 0;
934
935 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
936 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100937 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100938 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700939
940 /* Bounds check destination.
941 *
942 * XXX: This could use review for overflow issues...
943 */
944 if (args->offset > obj->size || args->size > obj->size ||
945 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000946 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700947 return -EINVAL;
948 }
949
950 /* We can only do the GTT pwrite on untiled buffers, as otherwise
951 * it would end up going through the fenced access, and we'll get
952 * different detiling behavior between reading and writing.
953 * pread/pwrite currently are reading and writing from the CPU
954 * perspective, requiring manual detiling by the client.
955 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000956 if (obj_priv->phys_obj)
957 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
958 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100959 dev->gtt_total != 0 &&
960 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700961 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
962 if (ret == -EFAULT) {
963 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
964 file_priv);
965 }
Eric Anholt280b7132009-03-12 16:56:27 -0700966 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
967 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700968 } else {
969 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
970 if (ret == -EFAULT) {
971 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
972 file_priv);
973 }
974 }
Eric Anholt673a3942008-07-30 12:06:12 -0700975
976#if WATCH_PWRITE
977 if (ret)
978 DRM_INFO("pwrite failed %d\n", ret);
979#endif
980
Luca Barbieribc9025b2010-02-09 05:49:12 +0000981 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700982
983 return ret;
984}
985
986/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800987 * Called when user space prepares to use an object with the CPU, either
988 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700989 */
990int
991i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file_priv)
993{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700995 struct drm_i915_gem_set_domain *args = data;
996 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700997 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800998 uint32_t read_domains = args->read_domains;
999 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 int ret;
1001
1002 if (!(dev->driver->driver_features & DRIVER_GEM))
1003 return -ENODEV;
1004
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001005 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001006 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001007 return -EINVAL;
1008
Chris Wilson21d509e2009-06-06 09:46:02 +01001009 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001010 return -EINVAL;
1011
1012 /* Having something in the write domain implies it's in the read
1013 * domain, and only that read domain. Enforce that in the request.
1014 */
1015 if (write_domain != 0 && read_domains != write_domain)
1016 return -EINVAL;
1017
Eric Anholt673a3942008-07-30 12:06:12 -07001018 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1019 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001020 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001021 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001022
1023 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001024
1025 intel_mark_busy(dev, obj);
1026
Eric Anholt673a3942008-07-30 12:06:12 -07001027#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001028 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001029 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001030#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001031 if (read_domains & I915_GEM_DOMAIN_GTT) {
1032 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001033
Eric Anholta09ba7f2009-08-29 12:49:51 -07001034 /* Update the LRU on the fence for the CPU access that's
1035 * about to occur.
1036 */
1037 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001038 struct drm_i915_fence_reg *reg =
1039 &dev_priv->fence_regs[obj_priv->fence_reg];
1040 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001041 &dev_priv->mm.fence_list);
1042 }
1043
Eric Anholt02354392008-11-26 13:58:13 -08001044 /* Silently promote "you're not bound, there was nothing to do"
1045 * to success, since the client was just asking us to
1046 * make sure everything was done.
1047 */
1048 if (ret == -EINVAL)
1049 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001050 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001051 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001052 }
1053
Chris Wilson7d1c4802010-08-07 21:45:03 +01001054 /* Maintain LRU order of "inactive" objects */
1055 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1056 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 drm_gem_object_unreference(obj);
1059 mutex_unlock(&dev->struct_mutex);
1060 return ret;
1061}
1062
1063/**
1064 * Called when user space has done writes to this buffer
1065 */
1066int
1067i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv)
1069{
1070 struct drm_i915_gem_sw_finish *args = data;
1071 struct drm_gem_object *obj;
1072 struct drm_i915_gem_object *obj_priv;
1073 int ret = 0;
1074
1075 if (!(dev->driver->driver_features & DRIVER_GEM))
1076 return -ENODEV;
1077
1078 mutex_lock(&dev->struct_mutex);
1079 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1080 if (obj == NULL) {
1081 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001082 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001083 }
1084
1085#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001086 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001087 __func__, args->handle, obj, obj->size);
1088#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001089 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001090
1091 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001092 if (obj_priv->pin_count)
1093 i915_gem_object_flush_cpu_write_domain(obj);
1094
Eric Anholt673a3942008-07-30 12:06:12 -07001095 drm_gem_object_unreference(obj);
1096 mutex_unlock(&dev->struct_mutex);
1097 return ret;
1098}
1099
1100/**
1101 * Maps the contents of an object, returning the address it is mapped
1102 * into.
1103 *
1104 * While the mapping holds a reference on the contents of the object, it doesn't
1105 * imply a ref on the object itself.
1106 */
1107int
1108i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv)
1110{
1111 struct drm_i915_gem_mmap *args = data;
1112 struct drm_gem_object *obj;
1113 loff_t offset;
1114 unsigned long addr;
1115
1116 if (!(dev->driver->driver_features & DRIVER_GEM))
1117 return -ENODEV;
1118
1119 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1120 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001121 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
1123 offset = args->offset;
1124
1125 down_write(&current->mm->mmap_sem);
1126 addr = do_mmap(obj->filp, 0, args->size,
1127 PROT_READ | PROT_WRITE, MAP_SHARED,
1128 args->offset);
1129 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001130 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001131 if (IS_ERR((void *)addr))
1132 return addr;
1133
1134 args->addr_ptr = (uint64_t) addr;
1135
1136 return 0;
1137}
1138
Jesse Barnesde151cf2008-11-12 10:03:55 -08001139/**
1140 * i915_gem_fault - fault a page into the GTT
1141 * vma: VMA in question
1142 * vmf: fault info
1143 *
1144 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1145 * from userspace. The fault handler takes care of binding the object to
1146 * the GTT (if needed), allocating and programming a fence register (again,
1147 * only if needed based on whether the old reg is still valid or the object
1148 * is tiled) and inserting a new PTE into the faulting process.
1149 *
1150 * Note that the faulting process may involve evicting existing objects
1151 * from the GTT and/or fence registers to make room. So performance may
1152 * suffer if the GTT working set is large or there are few fence registers
1153 * left.
1154 */
1155int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1156{
1157 struct drm_gem_object *obj = vma->vm_private_data;
1158 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001159 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001160 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 pgoff_t page_offset;
1162 unsigned long pfn;
1163 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001164 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001165
1166 /* We don't use vmf->pgoff since that has the fake offset */
1167 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1168 PAGE_SHIFT;
1169
1170 /* Now bind it into the GTT if needed */
1171 mutex_lock(&dev->struct_mutex);
1172 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001173 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001174 if (ret)
1175 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001176
Jesse Barnesde151cf2008-11-12 10:03:55 -08001177 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001178 if (ret)
1179 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001180 }
1181
1182 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001183 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001184 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001185 if (ret)
1186 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001187 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188
Chris Wilson7d1c4802010-08-07 21:45:03 +01001189 if (i915_gem_object_is_inactive(obj_priv))
1190 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1191
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1193 page_offset;
1194
1195 /* Finally, remap it using the new GTT offset */
1196 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001197unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 mutex_unlock(&dev->struct_mutex);
1199
1200 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001201 case 0:
1202 case -ERESTARTSYS:
1203 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001204 case -ENOMEM:
1205 case -EAGAIN:
1206 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001208 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001209 }
1210}
1211
1212/**
1213 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1214 * @obj: obj in question
1215 *
1216 * GEM memory mapping works by handing back to userspace a fake mmap offset
1217 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1218 * up the object based on the offset and sets up the various memory mapping
1219 * structures.
1220 *
1221 * This routine allocates and attaches a fake offset for @obj.
1222 */
1223static int
1224i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1225{
1226 struct drm_device *dev = obj->dev;
1227 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001230 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231 int ret = 0;
1232
1233 /* Set the object up for mmap'ing */
1234 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001235 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001236 if (!list->map)
1237 return -ENOMEM;
1238
1239 map = list->map;
1240 map->type = _DRM_GEM;
1241 map->size = obj->size;
1242 map->handle = obj;
1243
1244 /* Get a DRM GEM mmap offset allocated... */
1245 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1246 obj->size / PAGE_SIZE, 0, 0);
1247 if (!list->file_offset_node) {
1248 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001249 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001250 goto out_free_list;
1251 }
1252
1253 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1254 obj->size / PAGE_SIZE, 0);
1255 if (!list->file_offset_node) {
1256 ret = -ENOMEM;
1257 goto out_free_list;
1258 }
1259
1260 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001261 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1262 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001263 DRM_ERROR("failed to add to map hash\n");
1264 goto out_free_mm;
1265 }
1266
1267 /* By now we should be all set, any drm_mmap request on the offset
1268 * below will get to our mmap & fault handler */
1269 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1270
1271 return 0;
1272
1273out_free_mm:
1274 drm_mm_put_block(list->file_offset_node);
1275out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001276 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277
1278 return ret;
1279}
1280
Chris Wilson901782b2009-07-10 08:18:50 +01001281/**
1282 * i915_gem_release_mmap - remove physical page mappings
1283 * @obj: obj in question
1284 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001285 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001286 * relinquish ownership of the pages back to the system.
1287 *
1288 * It is vital that we remove the page mapping if we have mapped a tiled
1289 * object through the GTT and then lose the fence register due to
1290 * resource pressure. Similarly if the object has been moved out of the
1291 * aperture, than pages mapped into userspace must be revoked. Removing the
1292 * mapping will then trigger a page fault on the next user access, allowing
1293 * fixup by i915_gem_fault().
1294 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001295void
Chris Wilson901782b2009-07-10 08:18:50 +01001296i915_gem_release_mmap(struct drm_gem_object *obj)
1297{
1298 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001299 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001300
1301 if (dev->dev_mapping)
1302 unmap_mapping_range(dev->dev_mapping,
1303 obj_priv->mmap_offset, obj->size, 1);
1304}
1305
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001306static void
1307i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1308{
1309 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001310 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001311 struct drm_gem_mm *mm = dev->mm_private;
1312 struct drm_map_list *list;
1313
1314 list = &obj->map_list;
1315 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1316
1317 if (list->file_offset_node) {
1318 drm_mm_put_block(list->file_offset_node);
1319 list->file_offset_node = NULL;
1320 }
1321
1322 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001323 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001324 list->map = NULL;
1325 }
1326
1327 obj_priv->mmap_offset = 0;
1328}
1329
Jesse Barnesde151cf2008-11-12 10:03:55 -08001330/**
1331 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1332 * @obj: object to check
1333 *
1334 * Return the required GTT alignment for an object, taking into account
1335 * potential fence register mapping if needed.
1336 */
1337static uint32_t
1338i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1339{
1340 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001341 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342 int start, i;
1343
1344 /*
1345 * Minimum alignment is 4k (GTT page size), but might be greater
1346 * if a fence register is needed for the object.
1347 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001348 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349 return 4096;
1350
1351 /*
1352 * Previous chips need to be aligned to the size of the smallest
1353 * fence register that can contain the object.
1354 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001355 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001356 start = 1024*1024;
1357 else
1358 start = 512*1024;
1359
1360 for (i = start; i < obj->size; i <<= 1)
1361 ;
1362
1363 return i;
1364}
1365
1366/**
1367 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1368 * @dev: DRM device
1369 * @data: GTT mapping ioctl data
1370 * @file_priv: GEM object info
1371 *
1372 * Simply returns the fake offset to userspace so it can mmap it.
1373 * The mmap call will end up in drm_gem_mmap(), which will set things
1374 * up so we can get faults in the handler above.
1375 *
1376 * The fault handler will take care of binding the object into the GTT
1377 * (since it may have been evicted to make room for something), allocating
1378 * a fence register, and mapping the appropriate aperture address into
1379 * userspace.
1380 */
1381int
1382i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv)
1384{
1385 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001386 struct drm_gem_object *obj;
1387 struct drm_i915_gem_object *obj_priv;
1388 int ret;
1389
1390 if (!(dev->driver->driver_features & DRIVER_GEM))
1391 return -ENODEV;
1392
1393 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1394 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001395 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396
1397 mutex_lock(&dev->struct_mutex);
1398
Daniel Vetter23010e42010-03-08 13:35:02 +01001399 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400
Chris Wilsonab182822009-09-22 18:46:17 +01001401 if (obj_priv->madv != I915_MADV_WILLNEED) {
1402 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1403 drm_gem_object_unreference(obj);
1404 mutex_unlock(&dev->struct_mutex);
1405 return -EINVAL;
1406 }
1407
1408
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 if (!obj_priv->mmap_offset) {
1410 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001411 if (ret) {
1412 drm_gem_object_unreference(obj);
1413 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001415 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001416 }
1417
1418 args->offset = obj_priv->mmap_offset;
1419
Jesse Barnesde151cf2008-11-12 10:03:55 -08001420 /*
1421 * Pull it into the GTT so that we have a page list (makes the
1422 * initial fault faster and any subsequent flushing possible).
1423 */
1424 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001425 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 if (ret) {
1427 drm_gem_object_unreference(obj);
1428 mutex_unlock(&dev->struct_mutex);
1429 return ret;
1430 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001431 }
1432
1433 drm_gem_object_unreference(obj);
1434 mutex_unlock(&dev->struct_mutex);
1435
1436 return 0;
1437}
1438
Ben Gamari6911a9b2009-04-02 11:24:54 -07001439void
Eric Anholt856fa192009-03-19 14:10:50 -07001440i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001441{
Daniel Vetter23010e42010-03-08 13:35:02 +01001442 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001443 int page_count = obj->size / PAGE_SIZE;
1444 int i;
1445
Eric Anholt856fa192009-03-19 14:10:50 -07001446 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001447 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001448
1449 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001450 return;
1451
Eric Anholt280b7132009-03-12 16:56:27 -07001452 if (obj_priv->tiling_mode != I915_TILING_NONE)
1453 i915_gem_object_save_bit_17_swizzle(obj);
1454
Chris Wilson3ef94da2009-09-14 16:50:29 +01001455 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001456 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001457
1458 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001459 if (obj_priv->dirty)
1460 set_page_dirty(obj_priv->pages[i]);
1461
1462 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001463 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001464
1465 page_cache_release(obj_priv->pages[i]);
1466 }
Eric Anholt673a3942008-07-30 12:06:12 -07001467 obj_priv->dirty = 0;
1468
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001469 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001470 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001471}
1472
1473static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001474i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001475 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001476{
Chris Wilson5c12a07e2010-09-22 11:22:30 +01001477 struct drm_i915_private *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001478 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001479
Zou Nan hai852835f2010-05-21 09:08:56 +08001480 BUG_ON(ring == NULL);
1481 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001482
1483 /* Add a reference if we're newly entering the active list. */
1484 if (!obj_priv->active) {
1485 drm_gem_object_reference(obj);
1486 obj_priv->active = 1;
1487 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001488
Eric Anholt673a3942008-07-30 12:06:12 -07001489 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001490 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilson5c12a07e2010-09-22 11:22:30 +01001491 obj_priv->last_rendering_seqno = dev_priv->next_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001492}
1493
Eric Anholtce44b0e2008-11-06 16:00:31 -08001494static void
1495i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1496{
1497 struct drm_device *dev = obj->dev;
1498 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001499 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001500
1501 BUG_ON(!obj_priv->active);
1502 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1503 obj_priv->last_rendering_seqno = 0;
1504}
Eric Anholt673a3942008-07-30 12:06:12 -07001505
Chris Wilson963b4832009-09-20 23:03:54 +01001506/* Immediately discard the backing storage */
1507static void
1508i915_gem_object_truncate(struct drm_gem_object *obj)
1509{
Daniel Vetter23010e42010-03-08 13:35:02 +01001510 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001511 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001512
Chris Wilsonae9fed62010-08-07 11:01:30 +01001513 /* Our goal here is to return as much of the memory as
1514 * is possible back to the system as we are called from OOM.
1515 * To do this we must instruct the shmfs to drop all of its
1516 * backing pages, *now*. Here we mirror the actions taken
1517 * when by shmem_delete_inode() to release the backing store.
1518 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001519 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001520 truncate_inode_pages(inode->i_mapping, 0);
1521 if (inode->i_op->truncate_range)
1522 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001523
1524 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001525}
1526
1527static inline int
1528i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1529{
1530 return obj_priv->madv == I915_MADV_DONTNEED;
1531}
1532
Eric Anholt673a3942008-07-30 12:06:12 -07001533static void
1534i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1535{
1536 struct drm_device *dev = obj->dev;
1537 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001538 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001539
1540 i915_verify_inactive(dev, __FILE__, __LINE__);
1541 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001542 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001543 else
1544 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1545
Daniel Vetter99fcb762010-02-07 16:20:18 +01001546 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1547
Eric Anholtce44b0e2008-11-06 16:00:31 -08001548 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001549 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001550 if (obj_priv->active) {
1551 obj_priv->active = 0;
1552 drm_gem_object_unreference(obj);
1553 }
1554 i915_verify_inactive(dev, __FILE__, __LINE__);
1555}
1556
Chris Wilson92204342010-09-18 11:02:01 +01001557static void
Daniel Vetter63560392010-02-19 11:51:59 +01001558i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001559 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001560 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001561{
1562 drm_i915_private_t *dev_priv = dev->dev_private;
1563 struct drm_i915_gem_object *obj_priv, *next;
1564
1565 list_for_each_entry_safe(obj_priv, next,
1566 &dev_priv->mm.gpu_write_list,
1567 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001568 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001569
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001570 if (obj->write_domain & flush_domains &&
1571 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001572 uint32_t old_write_domain = obj->write_domain;
1573
1574 obj->write_domain = 0;
1575 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001576 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001577
1578 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001579 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1580 struct drm_i915_fence_reg *reg =
1581 &dev_priv->fence_regs[obj_priv->fence_reg];
1582 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001583 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001584 }
Daniel Vetter63560392010-02-19 11:51:59 +01001585
1586 trace_i915_gem_object_change_domain(obj,
1587 obj->read_domains,
1588 old_write_domain);
1589 }
1590 }
1591}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001592
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001593uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001594i915_add_request(struct drm_device *dev,
1595 struct drm_file *file_priv,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001596 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001597 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001598{
1599 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001600 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001601 uint32_t seqno;
1602 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001603
Eric Anholtb9624422009-06-03 07:27:35 +00001604 if (file_priv != NULL)
1605 i915_file_priv = file_priv->driver_priv;
1606
Chris Wilson8dc5d142010-08-12 12:36:12 +01001607 if (request == NULL) {
1608 request = kzalloc(sizeof(*request), GFP_KERNEL);
1609 if (request == NULL)
1610 return 0;
1611 }
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001613 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001614
1615 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001616 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001617 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001618 was_empty = list_empty(&ring->request_list);
1619 list_add_tail(&request->list, &ring->request_list);
1620
Eric Anholtb9624422009-06-03 07:27:35 +00001621 if (i915_file_priv) {
1622 list_add_tail(&request->client_list,
1623 &i915_file_priv->mm.request_list);
1624 } else {
1625 INIT_LIST_HEAD(&request->client_list);
1626 }
Eric Anholt673a3942008-07-30 12:06:12 -07001627
Ben Gamarif65d9422009-09-14 17:48:44 -04001628 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001629 mod_timer(&dev_priv->hangcheck_timer,
1630 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001631 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001632 queue_delayed_work(dev_priv->wq,
1633 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001634 }
Eric Anholt673a3942008-07-30 12:06:12 -07001635 return seqno;
1636}
1637
1638/**
1639 * Command execution barrier
1640 *
1641 * Ensures that all commands in the ring are finished
1642 * before signalling the CPU
1643 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001644static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001645i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001646{
Eric Anholt673a3942008-07-30 12:06:12 -07001647 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001648
1649 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001650 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001651 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001652
1653 ring->flush(dev, ring,
1654 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001655}
1656
1657/**
Eric Anholt673a3942008-07-30 12:06:12 -07001658 * Returns true if seq1 is later than seq2.
1659 */
Ben Gamari22be1722009-09-14 17:48:43 -04001660bool
Eric Anholt673a3942008-07-30 12:06:12 -07001661i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1662{
1663 return (int32_t)(seq1 - seq2) >= 0;
1664}
1665
1666uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001667i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001668 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001669{
Zou Nan hai852835f2010-05-21 09:08:56 +08001670 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001671}
1672
Chris Wilsondfaae392010-09-22 10:31:52 +01001673static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1674 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001675{
Chris Wilsondfaae392010-09-22 10:31:52 +01001676 while (!list_empty(&ring->request_list)) {
1677 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001678
Chris Wilsondfaae392010-09-22 10:31:52 +01001679 request = list_first_entry(&ring->request_list,
1680 struct drm_i915_gem_request,
1681 list);
1682
1683 list_del(&request->list);
1684 list_del(&request->client_list);
1685 kfree(request);
1686 }
1687
1688 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001689 struct drm_i915_gem_object *obj_priv;
1690
Chris Wilsondfaae392010-09-22 10:31:52 +01001691 obj_priv = list_first_entry(&ring->active_list,
1692 struct drm_i915_gem_object,
1693 list);
1694
1695 obj_priv->base.write_domain = 0;
1696 list_del_init(&obj_priv->gpu_write_list);
1697 i915_gem_object_move_to_inactive(&obj_priv->base);
1698 }
1699}
1700
1701void i915_gem_reset_lists(struct drm_device *dev)
1702{
1703 struct drm_i915_private *dev_priv = dev->dev_private;
1704 struct drm_i915_gem_object *obj_priv;
1705
1706 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1707 if (HAS_BSD(dev))
1708 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1709
1710 /* Remove anything from the flushing lists. The GPU cache is likely
1711 * to be lost on reset along with the data, so simply move the
1712 * lost bo to the inactive list.
1713 */
1714 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001715 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1716 struct drm_i915_gem_object,
1717 list);
1718
1719 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001720 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001721 i915_gem_object_move_to_inactive(&obj_priv->base);
1722 }
Chris Wilson9375e442010-09-19 12:21:28 +01001723
Chris Wilsondfaae392010-09-22 10:31:52 +01001724 /* Move everything out of the GPU domains to ensure we do any
1725 * necessary invalidation upon reuse.
1726 */
Chris Wilson77f01232010-09-19 12:31:36 +01001727 list_for_each_entry(obj_priv,
1728 &dev_priv->mm.inactive_list,
1729 list)
1730 {
1731 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1732 }
1733}
1734
Eric Anholt673a3942008-07-30 12:06:12 -07001735/**
1736 * This function clears the request list as sequence numbers are passed.
1737 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001738static void
1739i915_gem_retire_requests_ring(struct drm_device *dev,
1740 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001741{
1742 drm_i915_private_t *dev_priv = dev->dev_private;
1743 uint32_t seqno;
1744
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001745 if (!ring->status_page.page_addr ||
1746 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001747 return;
1748
Zou Nan hai852835f2010-05-21 09:08:56 +08001749 seqno = i915_get_gem_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001750 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001751 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Zou Nan hai852835f2010-05-21 09:08:56 +08001753 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001754 struct drm_i915_gem_request,
1755 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001756
Chris Wilsondfaae392010-09-22 10:31:52 +01001757 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001758 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001759
1760 trace_i915_gem_request_retire(dev, request->seqno);
1761
1762 list_del(&request->list);
1763 list_del(&request->client_list);
1764 kfree(request);
1765 }
1766
1767 /* Move any buffers on the active list that are no longer referenced
1768 * by the ringbuffer to the flushing/inactive lists as appropriate.
1769 */
1770 while (!list_empty(&ring->active_list)) {
1771 struct drm_gem_object *obj;
1772 struct drm_i915_gem_object *obj_priv;
1773
1774 obj_priv = list_first_entry(&ring->active_list,
1775 struct drm_i915_gem_object,
1776 list);
1777
Chris Wilsondfaae392010-09-22 10:31:52 +01001778 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001779 break;
1780
1781 obj = &obj_priv->base;
1782
1783#if WATCH_LRU
1784 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1785 __func__, request->seqno, obj);
1786#endif
1787
1788 if (obj->write_domain != 0)
1789 i915_gem_object_move_to_flushing(obj);
1790 else
1791 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001792 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001793
1794 if (unlikely (dev_priv->trace_irq_seqno &&
1795 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001796 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001797 dev_priv->trace_irq_seqno = 0;
1798 }
Eric Anholt673a3942008-07-30 12:06:12 -07001799}
1800
1801void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001802i915_gem_retire_requests(struct drm_device *dev)
1803{
1804 drm_i915_private_t *dev_priv = dev->dev_private;
1805
Chris Wilsonbe726152010-07-23 23:18:50 +01001806 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1807 struct drm_i915_gem_object *obj_priv, *tmp;
1808
1809 /* We must be careful that during unbind() we do not
1810 * accidentally infinitely recurse into retire requests.
1811 * Currently:
1812 * retire -> free -> unbind -> wait -> retire_ring
1813 */
1814 list_for_each_entry_safe(obj_priv, tmp,
1815 &dev_priv->mm.deferred_free_list,
1816 list)
1817 i915_gem_free_object_tail(&obj_priv->base);
1818 }
1819
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001820 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1821 if (HAS_BSD(dev))
1822 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1823}
1824
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001825static void
Eric Anholt673a3942008-07-30 12:06:12 -07001826i915_gem_retire_work_handler(struct work_struct *work)
1827{
1828 drm_i915_private_t *dev_priv;
1829 struct drm_device *dev;
1830
1831 dev_priv = container_of(work, drm_i915_private_t,
1832 mm.retire_work.work);
1833 dev = dev_priv->dev;
1834
1835 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001836 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001837
Keith Packard6dbe2772008-10-14 21:41:13 -07001838 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001839 (!list_empty(&dev_priv->render_ring.request_list) ||
1840 (HAS_BSD(dev) &&
1841 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001842 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001843 mutex_unlock(&dev->struct_mutex);
1844}
1845
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001846int
Zou Nan hai852835f2010-05-21 09:08:56 +08001847i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001848 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001849{
1850 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001851 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001852 int ret = 0;
1853
1854 BUG_ON(seqno == 0);
1855
Daniel Vettere35a41d2010-02-11 22:13:59 +01001856 if (seqno == dev_priv->next_seqno) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001857 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001858 if (seqno == 0)
1859 return -ENOMEM;
1860 }
1861
Ben Gamariba1234d2009-09-14 17:48:47 -04001862 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001863 return -EIO;
1864
Zou Nan hai852835f2010-05-21 09:08:56 +08001865 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001866 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001867 ier = I915_READ(DEIER) | I915_READ(GTIER);
1868 else
1869 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001870 if (!ier) {
1871 DRM_ERROR("something (likely vbetool) disabled "
1872 "interrupts, re-enabling\n");
1873 i915_driver_irq_preinstall(dev);
1874 i915_driver_irq_postinstall(dev);
1875 }
1876
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001877 trace_i915_gem_request_wait_begin(dev, seqno);
1878
Zou Nan hai852835f2010-05-21 09:08:56 +08001879 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001880 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001881 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001882 ret = wait_event_interruptible(ring->irq_queue,
1883 i915_seqno_passed(
1884 ring->get_gem_seqno(dev, ring), seqno)
1885 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001886 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001887 wait_event(ring->irq_queue,
1888 i915_seqno_passed(
1889 ring->get_gem_seqno(dev, ring), seqno)
1890 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001891
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001892 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001893 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001894
1895 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001896 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001897 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001898 ret = -EIO;
1899
1900 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001901 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1902 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1903 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001904
1905 /* Directly dispatch request retiring. While we have the work queue
1906 * to handle this, the waiter on a request often wants an associated
1907 * buffer to have made it to the inactive list, and we would need
1908 * a separate wait queue to handle that.
1909 */
1910 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001911 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001912
1913 return ret;
1914}
1915
Daniel Vetter48764bf2009-09-15 22:57:32 +02001916/**
1917 * Waits for a sequence number to be signaled, and cleans up the
1918 * request and object lists appropriately for that event.
1919 */
1920static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001921i915_wait_request(struct drm_device *dev, uint32_t seqno,
1922 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001923{
Zou Nan hai852835f2010-05-21 09:08:56 +08001924 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001925}
1926
Chris Wilson20f0cd52010-09-23 11:00:38 +01001927static void
Chris Wilson92204342010-09-18 11:02:01 +01001928i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01001929 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001930 struct intel_ring_buffer *ring,
1931 uint32_t invalidate_domains,
1932 uint32_t flush_domains)
1933{
1934 ring->flush(dev, ring, invalidate_domains, flush_domains);
1935 i915_gem_process_flushing_list(dev, flush_domains, ring);
1936}
1937
1938static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001939i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01001940 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001941 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01001942 uint32_t flush_domains,
1943 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001944{
1945 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001946
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001947 if (flush_domains & I915_GEM_DOMAIN_CPU)
1948 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001949
Chris Wilson92204342010-09-18 11:02:01 +01001950 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
1951 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01001952 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001953 &dev_priv->render_ring,
1954 invalidate_domains, flush_domains);
1955 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01001956 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01001957 &dev_priv->bsd_ring,
1958 invalidate_domains, flush_domains);
1959 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001960}
1961
Eric Anholt673a3942008-07-30 12:06:12 -07001962/**
1963 * Ensures that all rendering to the object has completed and the object is
1964 * safe to unbind from the GTT or access from the CPU.
1965 */
1966static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01001967i915_gem_object_wait_rendering(struct drm_gem_object *obj,
1968 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07001969{
1970 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001971 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001972 int ret;
1973
Eric Anholte47c68e2008-11-14 13:35:19 -08001974 /* This function only exists to support waiting for existing rendering,
1975 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001976 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001977 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001978
1979 /* If there is rendering queued on the buffer being evicted, wait for
1980 * it.
1981 */
1982 if (obj_priv->active) {
1983#if WATCH_BUF
1984 DRM_INFO("%s: object %p wait for seqno %08x\n",
1985 __func__, obj, obj_priv->last_rendering_seqno);
1986#endif
Chris Wilson2cf34d72010-09-14 13:03:28 +01001987 ret = i915_do_wait_request(dev,
1988 obj_priv->last_rendering_seqno,
1989 interruptible,
1990 obj_priv->ring);
1991 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07001992 return ret;
1993 }
1994
1995 return 0;
1996}
1997
1998/**
1999 * Unbinds an object from the GTT aperture.
2000 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002001int
Eric Anholt673a3942008-07-30 12:06:12 -07002002i915_gem_object_unbind(struct drm_gem_object *obj)
2003{
2004 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002005 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002006 int ret = 0;
2007
2008#if WATCH_BUF
2009 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
2010 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
2011#endif
2012 if (obj_priv->gtt_space == NULL)
2013 return 0;
2014
2015 if (obj_priv->pin_count != 0) {
2016 DRM_ERROR("Attempting to unbind pinned buffer\n");
2017 return -EINVAL;
2018 }
2019
Eric Anholt5323fd02009-09-09 11:50:45 -07002020 /* blow away mappings if mapped through GTT */
2021 i915_gem_release_mmap(obj);
2022
Eric Anholt673a3942008-07-30 12:06:12 -07002023 /* Move the object to the CPU domain to ensure that
2024 * any possible CPU writes while it's not in the GTT
2025 * are flushed when we go to remap it. This will
2026 * also ensure that all pending GPU writes are finished
2027 * before we unbind.
2028 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002029 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002030 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002031 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002032 /* Continue on if we fail due to EIO, the GPU is hung so we
2033 * should be safe and we need to cleanup or else we might
2034 * cause memory corruption through use-after-free.
2035 */
Eric Anholt673a3942008-07-30 12:06:12 -07002036
Daniel Vetter96b47b62009-12-15 17:50:00 +01002037 /* release the fence reg _after_ flushing */
2038 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2039 i915_gem_clear_fence_reg(obj);
2040
Eric Anholt673a3942008-07-30 12:06:12 -07002041 if (obj_priv->agp_mem != NULL) {
2042 drm_unbind_agp(obj_priv->agp_mem);
2043 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2044 obj_priv->agp_mem = NULL;
2045 }
2046
Eric Anholt856fa192009-03-19 14:10:50 -07002047 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002048 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002049
2050 if (obj_priv->gtt_space) {
2051 atomic_dec(&dev->gtt_count);
2052 atomic_sub(obj->size, &dev->gtt_memory);
2053
2054 drm_mm_put_block(obj_priv->gtt_space);
2055 obj_priv->gtt_space = NULL;
2056 }
2057
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002058 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002059
Chris Wilson963b4832009-09-20 23:03:54 +01002060 if (i915_gem_object_is_purgeable(obj_priv))
2061 i915_gem_object_truncate(obj);
2062
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002063 trace_i915_gem_object_unbind(obj);
2064
Chris Wilson8dc17752010-07-23 23:18:51 +01002065 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002066}
2067
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002068int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002069i915_gpu_idle(struct drm_device *dev)
2070{
2071 drm_i915_private_t *dev_priv = dev->dev_private;
2072 bool lists_empty;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002073 u32 seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002074 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002075
Zou Nan haid1b851f2010-05-21 09:08:57 +08002076 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2077 list_empty(&dev_priv->render_ring.active_list) &&
2078 (!HAS_BSD(dev) ||
2079 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002080 if (lists_empty)
2081 return 0;
2082
2083 /* Flush everything onto the inactive list. */
Chris Wilson5c12a07e2010-09-22 11:22:30 +01002084 seqno = dev_priv->next_seqno;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002085 i915_gem_flush_ring(dev, NULL, &dev_priv->render_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002086 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilsonc78ec302010-09-20 12:50:23 +01002087 ret = i915_wait_request(dev, seqno, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002088 if (ret)
2089 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002090
2091 if (HAS_BSD(dev)) {
Chris Wilson5c12a07e2010-09-22 11:22:30 +01002092 seqno = dev_priv->next_seqno;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002093 i915_gem_flush_ring(dev, NULL, &dev_priv->bsd_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002094 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilsonc78ec302010-09-20 12:50:23 +01002095 ret = i915_wait_request(dev, seqno, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002096 if (ret)
2097 return ret;
2098 }
2099
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002100 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002101}
2102
Ben Gamari6911a9b2009-04-02 11:24:54 -07002103int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002104i915_gem_object_get_pages(struct drm_gem_object *obj,
2105 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002106{
Daniel Vetter23010e42010-03-08 13:35:02 +01002107 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002108 int page_count, i;
2109 struct address_space *mapping;
2110 struct inode *inode;
2111 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002112
Daniel Vetter778c3542010-05-13 11:49:44 +02002113 BUG_ON(obj_priv->pages_refcount
2114 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2115
Eric Anholt856fa192009-03-19 14:10:50 -07002116 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002117 return 0;
2118
2119 /* Get the list of pages out of our struct file. They'll be pinned
2120 * at this point until we release them.
2121 */
2122 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002123 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002124 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002125 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002126 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002127 return -ENOMEM;
2128 }
2129
2130 inode = obj->filp->f_path.dentry->d_inode;
2131 mapping = inode->i_mapping;
2132 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002133 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002134 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002135 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002136 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002137 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002138 if (IS_ERR(page))
2139 goto err_pages;
2140
Eric Anholt856fa192009-03-19 14:10:50 -07002141 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002142 }
Eric Anholt280b7132009-03-12 16:56:27 -07002143
2144 if (obj_priv->tiling_mode != I915_TILING_NONE)
2145 i915_gem_object_do_bit_17_swizzle(obj);
2146
Eric Anholt673a3942008-07-30 12:06:12 -07002147 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002148
2149err_pages:
2150 while (i--)
2151 page_cache_release(obj_priv->pages[i]);
2152
2153 drm_free_large(obj_priv->pages);
2154 obj_priv->pages = NULL;
2155 obj_priv->pages_refcount--;
2156 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002157}
2158
Eric Anholt4e901fd2009-10-26 16:44:17 -07002159static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2160{
2161 struct drm_gem_object *obj = reg->obj;
2162 struct drm_device *dev = obj->dev;
2163 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002164 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002165 int regnum = obj_priv->fence_reg;
2166 uint64_t val;
2167
2168 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2169 0xfffff000) << 32;
2170 val |= obj_priv->gtt_offset & 0xfffff000;
2171 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2172 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2173
2174 if (obj_priv->tiling_mode == I915_TILING_Y)
2175 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2176 val |= I965_FENCE_REG_VALID;
2177
2178 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2179}
2180
Jesse Barnesde151cf2008-11-12 10:03:55 -08002181static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2182{
2183 struct drm_gem_object *obj = reg->obj;
2184 struct drm_device *dev = obj->dev;
2185 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002186 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002187 int regnum = obj_priv->fence_reg;
2188 uint64_t val;
2189
2190 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2191 0xfffff000) << 32;
2192 val |= obj_priv->gtt_offset & 0xfffff000;
2193 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2194 if (obj_priv->tiling_mode == I915_TILING_Y)
2195 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2196 val |= I965_FENCE_REG_VALID;
2197
2198 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2199}
2200
2201static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2202{
2203 struct drm_gem_object *obj = reg->obj;
2204 struct drm_device *dev = obj->dev;
2205 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002206 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002207 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002208 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002209 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002210 uint32_t pitch_val;
2211
2212 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2213 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002214 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002215 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002216 return;
2217 }
2218
Jesse Barnes0f973f22009-01-26 17:10:45 -08002219 if (obj_priv->tiling_mode == I915_TILING_Y &&
2220 HAS_128_BYTE_Y_TILING(dev))
2221 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002222 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002223 tile_width = 512;
2224
2225 /* Note: pitch better be a power of two tile widths */
2226 pitch_val = obj_priv->stride / tile_width;
2227 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002228
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002229 if (obj_priv->tiling_mode == I915_TILING_Y &&
2230 HAS_128_BYTE_Y_TILING(dev))
2231 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2232 else
2233 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2234
Jesse Barnesde151cf2008-11-12 10:03:55 -08002235 val = obj_priv->gtt_offset;
2236 if (obj_priv->tiling_mode == I915_TILING_Y)
2237 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2238 val |= I915_FENCE_SIZE_BITS(obj->size);
2239 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2240 val |= I830_FENCE_REG_VALID;
2241
Eric Anholtdc529a42009-03-10 22:34:49 -07002242 if (regnum < 8)
2243 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2244 else
2245 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2246 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002247}
2248
2249static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2250{
2251 struct drm_gem_object *obj = reg->obj;
2252 struct drm_device *dev = obj->dev;
2253 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002254 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002255 int regnum = obj_priv->fence_reg;
2256 uint32_t val;
2257 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002258 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002259
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002260 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002261 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002262 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002263 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002264 return;
2265 }
2266
Eric Anholte76a16d2009-05-26 17:44:56 -07002267 pitch_val = obj_priv->stride / 128;
2268 pitch_val = ffs(pitch_val) - 1;
2269 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2270
Jesse Barnesde151cf2008-11-12 10:03:55 -08002271 val = obj_priv->gtt_offset;
2272 if (obj_priv->tiling_mode == I915_TILING_Y)
2273 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002274 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2275 WARN_ON(fence_size_bits & ~0x00000f00);
2276 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002277 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2278 val |= I830_FENCE_REG_VALID;
2279
2280 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002281}
2282
Chris Wilson2cf34d72010-09-14 13:03:28 +01002283static int i915_find_fence_reg(struct drm_device *dev,
2284 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002285{
2286 struct drm_i915_fence_reg *reg = NULL;
2287 struct drm_i915_gem_object *obj_priv = NULL;
2288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct drm_gem_object *obj = NULL;
2290 int i, avail, ret;
2291
2292 /* First try to find a free reg */
2293 avail = 0;
2294 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2295 reg = &dev_priv->fence_regs[i];
2296 if (!reg->obj)
2297 return i;
2298
Daniel Vetter23010e42010-03-08 13:35:02 +01002299 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002300 if (!obj_priv->pin_count)
2301 avail++;
2302 }
2303
2304 if (avail == 0)
2305 return -ENOSPC;
2306
2307 /* None available, try to steal one or wait for a user to finish */
2308 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002309 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2310 lru_list) {
2311 obj = reg->obj;
2312 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002313
2314 if (obj_priv->pin_count)
2315 continue;
2316
2317 /* found one! */
2318 i = obj_priv->fence_reg;
2319 break;
2320 }
2321
2322 BUG_ON(i == I915_FENCE_REG_NONE);
2323
2324 /* We only have a reference on obj from the active list. put_fence_reg
2325 * might drop that one, causing a use-after-free in it. So hold a
2326 * private reference to obj like the other callers of put_fence_reg
2327 * (set_tiling ioctl) do. */
2328 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002329 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002330 drm_gem_object_unreference(obj);
2331 if (ret != 0)
2332 return ret;
2333
2334 return i;
2335}
2336
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337/**
2338 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2339 * @obj: object to map through a fence reg
2340 *
2341 * When mapping objects through the GTT, userspace wants to be able to write
2342 * to them without having to worry about swizzling if the object is tiled.
2343 *
2344 * This function walks the fence regs looking for a free one for @obj,
2345 * stealing one if it can't find any.
2346 *
2347 * It then sets up the reg based on the object's properties: address, pitch
2348 * and tiling format.
2349 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002350int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002351i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2352 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002353{
2354 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002355 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002356 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002358 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002359
Eric Anholta09ba7f2009-08-29 12:49:51 -07002360 /* Just update our place in the LRU if our fence is getting used. */
2361 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002362 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2363 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002364 return 0;
2365 }
2366
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367 switch (obj_priv->tiling_mode) {
2368 case I915_TILING_NONE:
2369 WARN(1, "allocating a fence for non-tiled object?\n");
2370 break;
2371 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002372 if (!obj_priv->stride)
2373 return -EINVAL;
2374 WARN((obj_priv->stride & (512 - 1)),
2375 "object 0x%08x is X tiled but has non-512B pitch\n",
2376 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377 break;
2378 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002379 if (!obj_priv->stride)
2380 return -EINVAL;
2381 WARN((obj_priv->stride & (128 - 1)),
2382 "object 0x%08x is Y tiled but has non-128B pitch\n",
2383 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002384 break;
2385 }
2386
Chris Wilson2cf34d72010-09-14 13:03:28 +01002387 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002388 if (ret < 0)
2389 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002390
Daniel Vetterae3db242010-02-19 11:51:58 +01002391 obj_priv->fence_reg = ret;
2392 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002393 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002394
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395 reg->obj = obj;
2396
Chris Wilsone259bef2010-09-17 00:32:02 +01002397 switch (INTEL_INFO(dev)->gen) {
2398 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002399 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002400 break;
2401 case 5:
2402 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002403 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002404 break;
2405 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002406 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002407 break;
2408 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002409 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002410 break;
2411 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002412
Daniel Vetterae3db242010-02-19 11:51:58 +01002413 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2414 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002415
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002416 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417}
2418
2419/**
2420 * i915_gem_clear_fence_reg - clear out fence register info
2421 * @obj: object to clear
2422 *
2423 * Zeroes out the fence register itself and clears out the associated
2424 * data structures in dev_priv and obj_priv.
2425 */
2426static void
2427i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2428{
2429 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002430 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002431 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002432 struct drm_i915_fence_reg *reg =
2433 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002434 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002435
Chris Wilsone259bef2010-09-17 00:32:02 +01002436 switch (INTEL_INFO(dev)->gen) {
2437 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002438 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2439 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002440 break;
2441 case 5:
2442 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002443 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002444 break;
2445 case 3:
2446 if (obj_priv->fence_reg > 8)
2447 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002448 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002449 case 2:
2450 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002451
2452 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002453 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002454 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002455
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002456 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002457 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002458 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002459}
2460
Eric Anholt673a3942008-07-30 12:06:12 -07002461/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002462 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2463 * to the buffer to finish, and then resets the fence register.
2464 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002465 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002466 *
2467 * Zeroes out the fence register itself and clears out the associated
2468 * data structures in dev_priv and obj_priv.
2469 */
2470int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002471i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2472 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002473{
2474 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002475 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002476 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002477 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002478
2479 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2480 return 0;
2481
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002482 /* If we've changed tiling, GTT-mappings of the object
2483 * need to re-fault to ensure that the correct fence register
2484 * setup is in place.
2485 */
2486 i915_gem_release_mmap(obj);
2487
Chris Wilson52dc7d32009-06-06 09:46:01 +01002488 /* On the i915, GPU access to tiled buffers is via a fence,
2489 * therefore we must wait for any outstanding access to complete
2490 * before clearing the fence.
2491 */
Chris Wilson53640e12010-09-20 11:40:50 +01002492 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2493 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002494 int ret;
2495
Chris Wilson2cf34d72010-09-14 13:03:28 +01002496 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002497 if (ret)
2498 return ret;
2499
Chris Wilson2cf34d72010-09-14 13:03:28 +01002500 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002501 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002502 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002503
2504 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002505 }
2506
Daniel Vetter4a726612010-02-01 13:59:16 +01002507 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002508 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002509
2510 return 0;
2511}
2512
2513/**
Eric Anholt673a3942008-07-30 12:06:12 -07002514 * Finds free space in the GTT aperture and binds the object there.
2515 */
2516static int
2517i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2518{
2519 struct drm_device *dev = obj->dev;
2520 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002521 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002522 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002523 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002524 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002525
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002526 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002527 DRM_ERROR("Attempting to bind a purgeable object\n");
2528 return -EINVAL;
2529 }
2530
Eric Anholt673a3942008-07-30 12:06:12 -07002531 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002532 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002533 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002534 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2535 return -EINVAL;
2536 }
2537
Chris Wilson654fc602010-05-27 13:18:21 +01002538 /* If the object is bigger than the entire aperture, reject it early
2539 * before evicting everything in a vain attempt to find space.
2540 */
2541 if (obj->size > dev->gtt_total) {
2542 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2543 return -E2BIG;
2544 }
2545
Eric Anholt673a3942008-07-30 12:06:12 -07002546 search_free:
2547 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2548 obj->size, alignment, 0);
2549 if (free_space != NULL) {
2550 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2551 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002552 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002553 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002554 }
2555 if (obj_priv->gtt_space == NULL) {
2556 /* If the gtt is empty and we're still having trouble
2557 * fitting our object in, we're out of memory.
2558 */
2559#if WATCH_LRU
2560 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2561#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002562 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002563 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002564 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002565
Eric Anholt673a3942008-07-30 12:06:12 -07002566 goto search_free;
2567 }
2568
2569#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002570 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002571 obj->size, obj_priv->gtt_offset);
2572#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002573 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002574 if (ret) {
2575 drm_mm_put_block(obj_priv->gtt_space);
2576 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002577
2578 if (ret == -ENOMEM) {
2579 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002580 ret = i915_gem_evict_something(dev, obj->size,
2581 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002582 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002583 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002584 if (gfpmask) {
2585 gfpmask = 0;
2586 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002587 }
2588
2589 return ret;
2590 }
2591
2592 goto search_free;
2593 }
2594
Eric Anholt673a3942008-07-30 12:06:12 -07002595 return ret;
2596 }
2597
Eric Anholt673a3942008-07-30 12:06:12 -07002598 /* Create an AGP memory structure pointing at our pages, and bind it
2599 * into the GTT.
2600 */
2601 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002602 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002603 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002604 obj_priv->gtt_offset,
2605 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002606 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002607 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002608 drm_mm_put_block(obj_priv->gtt_space);
2609 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002610
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002611 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002612 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002613 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002614
2615 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002616 }
2617 atomic_inc(&dev->gtt_count);
2618 atomic_add(obj->size, &dev->gtt_memory);
2619
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002620 /* keep track of bounds object by adding it to the inactive list */
2621 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2622
Eric Anholt673a3942008-07-30 12:06:12 -07002623 /* Assert that the object is not currently in any GPU domain. As it
2624 * wasn't in the GTT, there shouldn't be any way it could have been in
2625 * a GPU cache
2626 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002627 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2628 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002629
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002630 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2631
Eric Anholt673a3942008-07-30 12:06:12 -07002632 return 0;
2633}
2634
2635void
2636i915_gem_clflush_object(struct drm_gem_object *obj)
2637{
Daniel Vetter23010e42010-03-08 13:35:02 +01002638 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002639
2640 /* If we don't have a page list set up, then we're not pinned
2641 * to GPU, and we can ignore the cache flush because it'll happen
2642 * again at bind time.
2643 */
Eric Anholt856fa192009-03-19 14:10:50 -07002644 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002645 return;
2646
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002647 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002648
Eric Anholt856fa192009-03-19 14:10:50 -07002649 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002650}
2651
Eric Anholte47c68e2008-11-14 13:35:19 -08002652/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002653static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002654i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2655 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002656{
2657 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002658 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002659
2660 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002661 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002662
2663 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002664 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002665 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002666 to_intel_bo(obj)->ring,
2667 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002668 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002669
2670 trace_i915_gem_object_change_domain(obj,
2671 obj->read_domains,
2672 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002673
2674 if (pipelined)
2675 return 0;
2676
Chris Wilson2cf34d72010-09-14 13:03:28 +01002677 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002678}
2679
2680/** Flushes the GTT write domain for the object if it's dirty. */
2681static void
2682i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2683{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002684 uint32_t old_write_domain;
2685
Eric Anholte47c68e2008-11-14 13:35:19 -08002686 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2687 return;
2688
2689 /* No actual flushing is required for the GTT write domain. Writes
2690 * to it immediately go to main memory as far as we know, so there's
2691 * no chipset flush. It also doesn't land in render cache.
2692 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002693 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002694 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002695
2696 trace_i915_gem_object_change_domain(obj,
2697 obj->read_domains,
2698 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002699}
2700
2701/** Flushes the CPU write domain for the object if it's dirty. */
2702static void
2703i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2704{
2705 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002706 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002707
2708 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2709 return;
2710
2711 i915_gem_clflush_object(obj);
2712 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002713 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002714 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002715
2716 trace_i915_gem_object_change_domain(obj,
2717 obj->read_domains,
2718 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002719}
2720
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002721/**
2722 * Moves a single object to the GTT read, and possibly write domain.
2723 *
2724 * This function returns when the move is complete, including waiting on
2725 * flushes to occur.
2726 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002727int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002728i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2729{
Daniel Vetter23010e42010-03-08 13:35:02 +01002730 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002731 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002732 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002733
Eric Anholt02354392008-11-26 13:58:13 -08002734 /* Not valid to be called on unbound objects. */
2735 if (obj_priv->gtt_space == NULL)
2736 return -EINVAL;
2737
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002738 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002739 if (ret != 0)
2740 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002741
Chris Wilson72133422010-09-13 23:56:38 +01002742 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002743
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002744 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002745 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002746 if (ret)
2747 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002748 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002749
Chris Wilson72133422010-09-13 23:56:38 +01002750 old_write_domain = obj->write_domain;
2751 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002752
2753 /* It should now be out of any other write domains, and we can update
2754 * the domain values for our changes.
2755 */
2756 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2757 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002758 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002759 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002760 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002761 obj_priv->dirty = 1;
2762 }
2763
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002764 trace_i915_gem_object_change_domain(obj,
2765 old_read_domains,
2766 old_write_domain);
2767
Eric Anholte47c68e2008-11-14 13:35:19 -08002768 return 0;
2769}
2770
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002771/*
2772 * Prepare buffer for display plane. Use uninterruptible for possible flush
2773 * wait, as in modesetting process we're not supposed to be interrupted.
2774 */
2775int
Chris Wilson48b956c2010-09-14 12:50:34 +01002776i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2777 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002778{
Daniel Vetter23010e42010-03-08 13:35:02 +01002779 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002780 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002781 int ret;
2782
2783 /* Not valid to be called on unbound objects. */
2784 if (obj_priv->gtt_space == NULL)
2785 return -EINVAL;
2786
Chris Wilson48b956c2010-09-14 12:50:34 +01002787 ret = i915_gem_object_flush_gpu_write_domain(obj, pipelined);
2788 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002789 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002790
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002791 i915_gem_object_flush_cpu_write_domain(obj);
2792
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002793 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002794 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002795
2796 trace_i915_gem_object_change_domain(obj,
2797 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002798 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002799
2800 return 0;
2801}
2802
Eric Anholte47c68e2008-11-14 13:35:19 -08002803/**
2804 * Moves a single object to the CPU read, and possibly write domain.
2805 *
2806 * This function returns when the move is complete, including waiting on
2807 * flushes to occur.
2808 */
2809static int
2810i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2811{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002812 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002813 int ret;
2814
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002815 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002816 if (ret != 0)
2817 return ret;
2818
2819 i915_gem_object_flush_gtt_write_domain(obj);
2820
2821 /* If we have a partially-valid cache of the object in the CPU,
2822 * finish invalidating it and free the per-page flags.
2823 */
2824 i915_gem_object_set_to_full_cpu_read_domain(obj);
2825
Chris Wilson72133422010-09-13 23:56:38 +01002826 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002827 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002828 if (ret)
2829 return ret;
2830 }
2831
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002832 old_write_domain = obj->write_domain;
2833 old_read_domains = obj->read_domains;
2834
Eric Anholte47c68e2008-11-14 13:35:19 -08002835 /* Flush the CPU cache if it's still invalid. */
2836 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2837 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002838
2839 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2840 }
2841
2842 /* It should now be out of any other write domains, and we can update
2843 * the domain values for our changes.
2844 */
2845 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2846
2847 /* If we're writing through the CPU, then the GPU read domains will
2848 * need to be invalidated at next use.
2849 */
2850 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002851 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002852 obj->write_domain = I915_GEM_DOMAIN_CPU;
2853 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002854
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002855 trace_i915_gem_object_change_domain(obj,
2856 old_read_domains,
2857 old_write_domain);
2858
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002859 return 0;
2860}
2861
Eric Anholt673a3942008-07-30 12:06:12 -07002862/*
2863 * Set the next domain for the specified object. This
2864 * may not actually perform the necessary flushing/invaliding though,
2865 * as that may want to be batched with other set_domain operations
2866 *
2867 * This is (we hope) the only really tricky part of gem. The goal
2868 * is fairly simple -- track which caches hold bits of the object
2869 * and make sure they remain coherent. A few concrete examples may
2870 * help to explain how it works. For shorthand, we use the notation
2871 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2872 * a pair of read and write domain masks.
2873 *
2874 * Case 1: the batch buffer
2875 *
2876 * 1. Allocated
2877 * 2. Written by CPU
2878 * 3. Mapped to GTT
2879 * 4. Read by GPU
2880 * 5. Unmapped from GTT
2881 * 6. Freed
2882 *
2883 * Let's take these a step at a time
2884 *
2885 * 1. Allocated
2886 * Pages allocated from the kernel may still have
2887 * cache contents, so we set them to (CPU, CPU) always.
2888 * 2. Written by CPU (using pwrite)
2889 * The pwrite function calls set_domain (CPU, CPU) and
2890 * this function does nothing (as nothing changes)
2891 * 3. Mapped by GTT
2892 * This function asserts that the object is not
2893 * currently in any GPU-based read or write domains
2894 * 4. Read by GPU
2895 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2896 * As write_domain is zero, this function adds in the
2897 * current read domains (CPU+COMMAND, 0).
2898 * flush_domains is set to CPU.
2899 * invalidate_domains is set to COMMAND
2900 * clflush is run to get data out of the CPU caches
2901 * then i915_dev_set_domain calls i915_gem_flush to
2902 * emit an MI_FLUSH and drm_agp_chipset_flush
2903 * 5. Unmapped from GTT
2904 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2905 * flush_domains and invalidate_domains end up both zero
2906 * so no flushing/invalidating happens
2907 * 6. Freed
2908 * yay, done
2909 *
2910 * Case 2: The shared render buffer
2911 *
2912 * 1. Allocated
2913 * 2. Mapped to GTT
2914 * 3. Read/written by GPU
2915 * 4. set_domain to (CPU,CPU)
2916 * 5. Read/written by CPU
2917 * 6. Read/written by GPU
2918 *
2919 * 1. Allocated
2920 * Same as last example, (CPU, CPU)
2921 * 2. Mapped to GTT
2922 * Nothing changes (assertions find that it is not in the GPU)
2923 * 3. Read/written by GPU
2924 * execbuffer calls set_domain (RENDER, RENDER)
2925 * flush_domains gets CPU
2926 * invalidate_domains gets GPU
2927 * clflush (obj)
2928 * MI_FLUSH and drm_agp_chipset_flush
2929 * 4. set_domain (CPU, CPU)
2930 * flush_domains gets GPU
2931 * invalidate_domains gets CPU
2932 * wait_rendering (obj) to make sure all drawing is complete.
2933 * This will include an MI_FLUSH to get the data from GPU
2934 * to memory
2935 * clflush (obj) to invalidate the CPU cache
2936 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2937 * 5. Read/written by CPU
2938 * cache lines are loaded and dirtied
2939 * 6. Read written by GPU
2940 * Same as last GPU access
2941 *
2942 * Case 3: The constant buffer
2943 *
2944 * 1. Allocated
2945 * 2. Written by CPU
2946 * 3. Read by GPU
2947 * 4. Updated (written) by CPU again
2948 * 5. Read by GPU
2949 *
2950 * 1. Allocated
2951 * (CPU, CPU)
2952 * 2. Written by CPU
2953 * (CPU, CPU)
2954 * 3. Read by GPU
2955 * (CPU+RENDER, 0)
2956 * flush_domains = CPU
2957 * invalidate_domains = RENDER
2958 * clflush (obj)
2959 * MI_FLUSH
2960 * drm_agp_chipset_flush
2961 * 4. Updated (written) by CPU again
2962 * (CPU, CPU)
2963 * flush_domains = 0 (no previous write domain)
2964 * invalidate_domains = 0 (no new read domains)
2965 * 5. Read by GPU
2966 * (CPU+RENDER, 0)
2967 * flush_domains = CPU
2968 * invalidate_domains = RENDER
2969 * clflush (obj)
2970 * MI_FLUSH
2971 * drm_agp_chipset_flush
2972 */
Keith Packardc0d90822008-11-20 23:11:08 -08002973static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002974i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002975{
2976 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01002977 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002978 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002979 uint32_t invalidate_domains = 0;
2980 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002981 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002982
Eric Anholt8b0e3782009-02-19 14:40:50 -08002983 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2984 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002985
Jesse Barnes652c3932009-08-17 13:31:43 -07002986 intel_mark_busy(dev, obj);
2987
Eric Anholt673a3942008-07-30 12:06:12 -07002988#if WATCH_BUF
2989 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2990 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002991 obj->read_domains, obj->pending_read_domains,
2992 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002993#endif
2994 /*
2995 * If the object isn't moving to a new write domain,
2996 * let the object stay in multiple read domains
2997 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002998 if (obj->pending_write_domain == 0)
2999 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003000 else
3001 obj_priv->dirty = 1;
3002
3003 /*
3004 * Flush the current write domain if
3005 * the new read domains don't match. Invalidate
3006 * any read domains which differ from the old
3007 * write domain
3008 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003009 if (obj->write_domain &&
3010 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003011 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003012 invalidate_domains |=
3013 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003014 }
3015 /*
3016 * Invalidate any read caches which may have
3017 * stale data. That is, any new read domains.
3018 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003019 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003020 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3021#if WATCH_BUF
3022 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3023 __func__, flush_domains, invalidate_domains);
3024#endif
Eric Anholt673a3942008-07-30 12:06:12 -07003025 i915_gem_clflush_object(obj);
3026 }
3027
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003028 old_read_domains = obj->read_domains;
3029
Eric Anholtefbeed92009-02-19 14:54:51 -08003030 /* The actual obj->write_domain will be updated with
3031 * pending_write_domain after we emit the accumulated flush for all
3032 * of our domain changes in execbuffers (which clears objects'
3033 * write_domains). So if we have a current write domain that we
3034 * aren't changing, set pending_write_domain to that.
3035 */
3036 if (flush_domains == 0 && obj->pending_write_domain == 0)
3037 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003038 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003039
3040 dev->invalidate_domains |= invalidate_domains;
3041 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003042 if (obj_priv->ring)
3043 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003044#if WATCH_BUF
3045 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3046 __func__,
3047 obj->read_domains, obj->write_domain,
3048 dev->invalidate_domains, dev->flush_domains);
3049#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003050
3051 trace_i915_gem_object_change_domain(obj,
3052 old_read_domains,
3053 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003054}
3055
3056/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003057 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003058 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003059 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3060 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3061 */
3062static void
3063i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3064{
Daniel Vetter23010e42010-03-08 13:35:02 +01003065 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003066
3067 if (!obj_priv->page_cpu_valid)
3068 return;
3069
3070 /* If we're partially in the CPU read domain, finish moving it in.
3071 */
3072 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3073 int i;
3074
3075 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3076 if (obj_priv->page_cpu_valid[i])
3077 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003078 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003079 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003080 }
3081
3082 /* Free the page_cpu_valid mappings which are now stale, whether
3083 * or not we've got I915_GEM_DOMAIN_CPU.
3084 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003085 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003086 obj_priv->page_cpu_valid = NULL;
3087}
3088
3089/**
3090 * Set the CPU read domain on a range of the object.
3091 *
3092 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3093 * not entirely valid. The page_cpu_valid member of the object flags which
3094 * pages have been flushed, and will be respected by
3095 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3096 * of the whole object.
3097 *
3098 * This function returns when the move is complete, including waiting on
3099 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003100 */
3101static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003102i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3103 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003104{
Daniel Vetter23010e42010-03-08 13:35:02 +01003105 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003106 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003108
Eric Anholte47c68e2008-11-14 13:35:19 -08003109 if (offset == 0 && size == obj->size)
3110 return i915_gem_object_set_to_cpu_domain(obj, 0);
3111
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003112 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003113 if (ret != 0)
3114 return ret;
3115 i915_gem_object_flush_gtt_write_domain(obj);
3116
3117 /* If we're already fully in the CPU read domain, we're done. */
3118 if (obj_priv->page_cpu_valid == NULL &&
3119 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003120 return 0;
3121
Eric Anholte47c68e2008-11-14 13:35:19 -08003122 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3123 * newly adding I915_GEM_DOMAIN_CPU
3124 */
Eric Anholt673a3942008-07-30 12:06:12 -07003125 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003126 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3127 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003128 if (obj_priv->page_cpu_valid == NULL)
3129 return -ENOMEM;
3130 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3131 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003132
3133 /* Flush the cache on any pages that are still invalid from the CPU's
3134 * perspective.
3135 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003136 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3137 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003138 if (obj_priv->page_cpu_valid[i])
3139 continue;
3140
Eric Anholt856fa192009-03-19 14:10:50 -07003141 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003142
3143 obj_priv->page_cpu_valid[i] = 1;
3144 }
3145
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 /* It should now be out of any other write domains, and we can update
3147 * the domain values for our changes.
3148 */
3149 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3150
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003151 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3153
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003154 trace_i915_gem_object_change_domain(obj,
3155 old_read_domains,
3156 obj->write_domain);
3157
Eric Anholt673a3942008-07-30 12:06:12 -07003158 return 0;
3159}
3160
3161/**
Eric Anholt673a3942008-07-30 12:06:12 -07003162 * Pin an object to the GTT and evaluate the relocations landing in it.
3163 */
3164static int
3165i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3166 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003167 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003168 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003169{
3170 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003171 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003172 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003173 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003174 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003175 bool need_fence;
3176
3177 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3178 obj_priv->tiling_mode != I915_TILING_NONE;
3179
3180 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003181 if (need_fence &&
3182 !i915_gem_object_fence_offset_ok(obj,
3183 obj_priv->tiling_mode)) {
3184 ret = i915_gem_object_unbind(obj);
3185 if (ret)
3186 return ret;
3187 }
Eric Anholt673a3942008-07-30 12:06:12 -07003188
3189 /* Choose the GTT offset for our buffer and put it there. */
3190 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3191 if (ret)
3192 return ret;
3193
Jesse Barnes76446ca2009-12-17 22:05:42 -05003194 /*
3195 * Pre-965 chips need a fence register set up in order to
3196 * properly handle blits to/from tiled surfaces.
3197 */
3198 if (need_fence) {
Chris Wilson53640e12010-09-20 11:40:50 +01003199 ret = i915_gem_object_get_fence_reg(obj, true);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003200 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003201 i915_gem_object_unpin(obj);
3202 return ret;
3203 }
Chris Wilson53640e12010-09-20 11:40:50 +01003204
3205 dev_priv->fence_regs[obj_priv->fence_reg].gpu = true;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003206 }
3207
Eric Anholt673a3942008-07-30 12:06:12 -07003208 entry->offset = obj_priv->gtt_offset;
3209
Eric Anholt673a3942008-07-30 12:06:12 -07003210 /* Apply the relocations, using the GTT aperture to avoid cache
3211 * flushing requirements.
3212 */
3213 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003214 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003215 struct drm_gem_object *target_obj;
3216 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003217 uint32_t reloc_val, reloc_offset;
3218 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003219
Eric Anholt673a3942008-07-30 12:06:12 -07003220 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003221 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003222 if (target_obj == NULL) {
3223 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003224 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003225 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003226 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003227
Chris Wilson8542a0b2009-09-09 21:15:15 +01003228#if WATCH_RELOC
3229 DRM_INFO("%s: obj %p offset %08x target %d "
3230 "read %08x write %08x gtt %08x "
3231 "presumed %08x delta %08x\n",
3232 __func__,
3233 obj,
3234 (int) reloc->offset,
3235 (int) reloc->target_handle,
3236 (int) reloc->read_domains,
3237 (int) reloc->write_domain,
3238 (int) target_obj_priv->gtt_offset,
3239 (int) reloc->presumed_offset,
3240 reloc->delta);
3241#endif
3242
Eric Anholt673a3942008-07-30 12:06:12 -07003243 /* The target buffer should have appeared before us in the
3244 * exec_object list, so it should have a GTT space bound by now.
3245 */
3246 if (target_obj_priv->gtt_space == NULL) {
3247 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003248 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003249 drm_gem_object_unreference(target_obj);
3250 i915_gem_object_unpin(obj);
3251 return -EINVAL;
3252 }
3253
Chris Wilson8542a0b2009-09-09 21:15:15 +01003254 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003255 if (reloc->write_domain & (reloc->write_domain - 1)) {
3256 DRM_ERROR("reloc with multiple write domains: "
3257 "obj %p target %d offset %d "
3258 "read %08x write %08x",
3259 obj, reloc->target_handle,
3260 (int) reloc->offset,
3261 reloc->read_domains,
3262 reloc->write_domain);
3263 return -EINVAL;
3264 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003265 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3266 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3267 DRM_ERROR("reloc with read/write CPU domains: "
3268 "obj %p target %d offset %d "
3269 "read %08x write %08x",
3270 obj, reloc->target_handle,
3271 (int) reloc->offset,
3272 reloc->read_domains,
3273 reloc->write_domain);
3274 drm_gem_object_unreference(target_obj);
3275 i915_gem_object_unpin(obj);
3276 return -EINVAL;
3277 }
3278 if (reloc->write_domain && target_obj->pending_write_domain &&
3279 reloc->write_domain != target_obj->pending_write_domain) {
3280 DRM_ERROR("Write domain conflict: "
3281 "obj %p target %d offset %d "
3282 "new %08x old %08x\n",
3283 obj, reloc->target_handle,
3284 (int) reloc->offset,
3285 reloc->write_domain,
3286 target_obj->pending_write_domain);
3287 drm_gem_object_unreference(target_obj);
3288 i915_gem_object_unpin(obj);
3289 return -EINVAL;
3290 }
3291
3292 target_obj->pending_read_domains |= reloc->read_domains;
3293 target_obj->pending_write_domain |= reloc->write_domain;
3294
3295 /* If the relocation already has the right value in it, no
3296 * more work needs to be done.
3297 */
3298 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3299 drm_gem_object_unreference(target_obj);
3300 continue;
3301 }
3302
3303 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003304 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003305 DRM_ERROR("Relocation beyond object bounds: "
3306 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003307 obj, reloc->target_handle,
3308 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003309 drm_gem_object_unreference(target_obj);
3310 i915_gem_object_unpin(obj);
3311 return -EINVAL;
3312 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003313 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003314 DRM_ERROR("Relocation not 4-byte aligned: "
3315 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003316 obj, reloc->target_handle,
3317 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003318 drm_gem_object_unreference(target_obj);
3319 i915_gem_object_unpin(obj);
3320 return -EINVAL;
3321 }
3322
Chris Wilson8542a0b2009-09-09 21:15:15 +01003323 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003324 if (reloc->delta >= target_obj->size) {
3325 DRM_ERROR("Relocation beyond target object bounds: "
3326 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003327 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003328 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003329 drm_gem_object_unreference(target_obj);
3330 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003331 return -EINVAL;
3332 }
3333
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003334 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3335 if (ret != 0) {
3336 drm_gem_object_unreference(target_obj);
3337 i915_gem_object_unpin(obj);
3338 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003339 }
3340
3341 /* Map the page containing the relocation we're going to
3342 * perform.
3343 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003344 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003345 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3346 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003347 ~(PAGE_SIZE - 1)),
3348 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003349 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003350 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003351 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003352
3353#if WATCH_BUF
3354 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003355 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003356 readl(reloc_entry), reloc_val);
3357#endif
3358 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003359 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003360
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003361 /* The updated presumed offset for this entry will be
3362 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003363 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003364 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003365
3366 drm_gem_object_unreference(target_obj);
3367 }
3368
Eric Anholt673a3942008-07-30 12:06:12 -07003369#if WATCH_BUF
3370 if (0)
3371 i915_gem_dump_object(obj, 128, __func__, ~0);
3372#endif
3373 return 0;
3374}
3375
Eric Anholt673a3942008-07-30 12:06:12 -07003376/* Throttle our rendering by waiting until the ring has completed our requests
3377 * emitted over 20 msec ago.
3378 *
Eric Anholtb9624422009-06-03 07:27:35 +00003379 * Note that if we were to use the current jiffies each time around the loop,
3380 * we wouldn't escape the function with any frames outstanding if the time to
3381 * render a frame was over 20ms.
3382 *
Eric Anholt673a3942008-07-30 12:06:12 -07003383 * This should get us reasonable parallelism between CPU and GPU but also
3384 * relatively low latency when blocking on a particular request to finish.
3385 */
3386static int
3387i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3388{
3389 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3390 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003391 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003392
3393 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003394 while (!list_empty(&i915_file_priv->mm.request_list)) {
3395 struct drm_i915_gem_request *request;
3396
3397 request = list_first_entry(&i915_file_priv->mm.request_list,
3398 struct drm_i915_gem_request,
3399 client_list);
3400
3401 if (time_after_eq(request->emitted_jiffies, recent_enough))
3402 break;
3403
Zou Nan hai852835f2010-05-21 09:08:56 +08003404 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003405 if (ret != 0)
3406 break;
3407 }
Eric Anholt673a3942008-07-30 12:06:12 -07003408 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003409
Eric Anholt673a3942008-07-30 12:06:12 -07003410 return ret;
3411}
3412
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003413static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003414i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003415 uint32_t buffer_count,
3416 struct drm_i915_gem_relocation_entry **relocs)
3417{
3418 uint32_t reloc_count = 0, reloc_index = 0, i;
3419 int ret;
3420
3421 *relocs = NULL;
3422 for (i = 0; i < buffer_count; i++) {
3423 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3424 return -EINVAL;
3425 reloc_count += exec_list[i].relocation_count;
3426 }
3427
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003428 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003429 if (*relocs == NULL) {
3430 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003431 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003432 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003433
3434 for (i = 0; i < buffer_count; i++) {
3435 struct drm_i915_gem_relocation_entry __user *user_relocs;
3436
3437 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3438
3439 ret = copy_from_user(&(*relocs)[reloc_index],
3440 user_relocs,
3441 exec_list[i].relocation_count *
3442 sizeof(**relocs));
3443 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003444 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003445 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003446 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003447 }
3448
3449 reloc_index += exec_list[i].relocation_count;
3450 }
3451
Florian Mickler2bc43b52009-04-06 22:55:41 +02003452 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003453}
3454
3455static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003456i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003457 uint32_t buffer_count,
3458 struct drm_i915_gem_relocation_entry *relocs)
3459{
3460 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003461 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003462
Chris Wilson93533c22010-01-31 10:40:48 +00003463 if (relocs == NULL)
3464 return 0;
3465
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003466 for (i = 0; i < buffer_count; i++) {
3467 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003468 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003469
3470 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3471
Florian Mickler2bc43b52009-04-06 22:55:41 +02003472 unwritten = copy_to_user(user_relocs,
3473 &relocs[reloc_count],
3474 exec_list[i].relocation_count *
3475 sizeof(*relocs));
3476
3477 if (unwritten) {
3478 ret = -EFAULT;
3479 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003480 }
3481
3482 reloc_count += exec_list[i].relocation_count;
3483 }
3484
Florian Mickler2bc43b52009-04-06 22:55:41 +02003485err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003486 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003487
3488 return ret;
3489}
3490
Chris Wilson83d60792009-06-06 09:45:57 +01003491static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003492i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003493 uint64_t exec_offset)
3494{
3495 uint32_t exec_start, exec_len;
3496
3497 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3498 exec_len = (uint32_t) exec->batch_len;
3499
3500 if ((exec_start | exec_len) & 0x7)
3501 return -EINVAL;
3502
3503 if (!exec_start)
3504 return -EINVAL;
3505
3506 return 0;
3507}
3508
Chris Wilson265db952010-09-20 15:41:01 +01003509int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003510i915_gem_wait_for_pending_flip(struct drm_device *dev,
3511 struct drm_gem_object **object_list,
3512 int count)
3513{
3514 drm_i915_private_t *dev_priv = dev->dev_private;
3515 struct drm_i915_gem_object *obj_priv;
3516 DEFINE_WAIT(wait);
3517 int i, ret = 0;
3518
3519 for (;;) {
3520 prepare_to_wait(&dev_priv->pending_flip_queue,
3521 &wait, TASK_INTERRUPTIBLE);
3522 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003523 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003524 if (atomic_read(&obj_priv->pending_flip) > 0)
3525 break;
3526 }
3527 if (i == count)
3528 break;
3529
3530 if (!signal_pending(current)) {
3531 mutex_unlock(&dev->struct_mutex);
3532 schedule();
3533 mutex_lock(&dev->struct_mutex);
3534 continue;
3535 }
3536 ret = -ERESTARTSYS;
3537 break;
3538 }
3539 finish_wait(&dev_priv->pending_flip_queue, &wait);
3540
3541 return ret;
3542}
3543
Chris Wilson8dc5d142010-08-12 12:36:12 +01003544static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003545i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3546 struct drm_file *file_priv,
3547 struct drm_i915_gem_execbuffer2 *args,
3548 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003549{
3550 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003551 struct drm_gem_object **object_list = NULL;
3552 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003553 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003554 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003555 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003556 struct drm_i915_gem_request *request = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003557 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003558 uint64_t exec_offset;
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003559 uint32_t reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003560 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003561
Zou Nan hai852835f2010-05-21 09:08:56 +08003562 struct intel_ring_buffer *ring = NULL;
3563
Eric Anholt673a3942008-07-30 12:06:12 -07003564#if WATCH_EXEC
3565 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3566 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3567#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003568 if (args->flags & I915_EXEC_BSD) {
3569 if (!HAS_BSD(dev)) {
3570 DRM_ERROR("execbuf with wrong flag\n");
3571 return -EINVAL;
3572 }
3573 ring = &dev_priv->bsd_ring;
3574 } else {
3575 ring = &dev_priv->render_ring;
3576 }
3577
Eric Anholt4f481ed2008-09-10 14:22:49 -07003578 if (args->buffer_count < 1) {
3579 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3580 return -EINVAL;
3581 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003582 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003583 if (object_list == NULL) {
3584 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003585 args->buffer_count);
3586 ret = -ENOMEM;
3587 goto pre_mutex_err;
3588 }
Eric Anholt673a3942008-07-30 12:06:12 -07003589
Eric Anholt201361a2009-03-11 12:30:04 -07003590 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003591 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3592 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003593 if (cliprects == NULL) {
3594 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003595 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003596 }
Eric Anholt201361a2009-03-11 12:30:04 -07003597
3598 ret = copy_from_user(cliprects,
3599 (struct drm_clip_rect __user *)
3600 (uintptr_t) args->cliprects_ptr,
3601 sizeof(*cliprects) * args->num_cliprects);
3602 if (ret != 0) {
3603 DRM_ERROR("copy %d cliprects failed: %d\n",
3604 args->num_cliprects, ret);
Dan Carpenterc877cdce2010-06-23 19:03:01 +02003605 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003606 goto pre_mutex_err;
3607 }
3608 }
3609
Chris Wilson8dc5d142010-08-12 12:36:12 +01003610 request = kzalloc(sizeof(*request), GFP_KERNEL);
3611 if (request == NULL) {
3612 ret = -ENOMEM;
3613 goto pre_mutex_err;
3614 }
3615
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003616 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3617 &relocs);
3618 if (ret != 0)
3619 goto pre_mutex_err;
3620
Eric Anholt673a3942008-07-30 12:06:12 -07003621 mutex_lock(&dev->struct_mutex);
3622
3623 i915_verify_inactive(dev, __FILE__, __LINE__);
3624
Ben Gamariba1234d2009-09-14 17:48:47 -04003625 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003626 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003627 ret = -EIO;
3628 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003629 }
3630
3631 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003632 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003633 ret = -EBUSY;
3634 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003635 }
3636
Keith Packardac94a962008-11-20 23:30:27 -08003637 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003638 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003639 for (i = 0; i < args->buffer_count; i++) {
3640 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3641 exec_list[i].handle);
3642 if (object_list[i] == NULL) {
3643 DRM_ERROR("Invalid object handle %d at index %d\n",
3644 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003645 /* prevent error path from reading uninitialized data */
3646 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003647 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003648 goto err;
3649 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003650
Daniel Vetter23010e42010-03-08 13:35:02 +01003651 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003652 if (obj_priv->in_execbuffer) {
3653 DRM_ERROR("Object %p appears more than once in object list\n",
3654 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003655 /* prevent error path from reading uninitialized data */
3656 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003657 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003658 goto err;
3659 }
3660 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003661 flips += atomic_read(&obj_priv->pending_flip);
3662 }
3663
3664 if (flips > 0) {
3665 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3666 args->buffer_count);
3667 if (ret)
3668 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003669 }
Eric Anholt673a3942008-07-30 12:06:12 -07003670
Keith Packardac94a962008-11-20 23:30:27 -08003671 /* Pin and relocate */
3672 for (pin_tries = 0; ; pin_tries++) {
3673 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003674 reloc_index = 0;
3675
Keith Packardac94a962008-11-20 23:30:27 -08003676 for (i = 0; i < args->buffer_count; i++) {
3677 object_list[i]->pending_read_domains = 0;
3678 object_list[i]->pending_write_domain = 0;
3679 ret = i915_gem_object_pin_and_relocate(object_list[i],
3680 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003681 &exec_list[i],
3682 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003683 if (ret)
3684 break;
3685 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003686 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003687 }
3688 /* success */
3689 if (ret == 0)
3690 break;
3691
3692 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003693 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003694 if (ret != -ERESTARTSYS) {
3695 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003696 int num_fences = 0;
3697 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003698 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003699
Chris Wilson07f73f62009-09-14 16:50:30 +01003700 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003701 num_fences +=
3702 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3703 obj_priv->tiling_mode != I915_TILING_NONE;
3704 }
3705 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003706 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003707 total_size, num_fences,
3708 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003709 DRM_ERROR("%d objects [%d pinned], "
3710 "%d object bytes [%d pinned], "
3711 "%d/%d gtt bytes\n",
3712 atomic_read(&dev->object_count),
3713 atomic_read(&dev->pin_count),
3714 atomic_read(&dev->object_memory),
3715 atomic_read(&dev->pin_memory),
3716 atomic_read(&dev->gtt_memory),
3717 dev->gtt_total);
3718 }
Eric Anholt673a3942008-07-30 12:06:12 -07003719 goto err;
3720 }
Keith Packardac94a962008-11-20 23:30:27 -08003721
3722 /* unpin all of our buffers */
3723 for (i = 0; i < pinned; i++)
3724 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003725 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003726
3727 /* evict everyone we can from the aperture */
3728 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003729 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003730 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003731 }
3732
3733 /* Set the pending read domains for the batch buffer to COMMAND */
3734 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003735 if (batch_obj->pending_write_domain) {
3736 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3737 ret = -EINVAL;
3738 goto err;
3739 }
3740 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003741
Chris Wilson83d60792009-06-06 09:45:57 +01003742 /* Sanity check the batch buffer, prior to moving objects */
3743 exec_offset = exec_list[args->buffer_count - 1].offset;
3744 ret = i915_gem_check_execbuffer (args, exec_offset);
3745 if (ret != 0) {
3746 DRM_ERROR("execbuf with invalid offset/length\n");
3747 goto err;
3748 }
3749
Eric Anholt673a3942008-07-30 12:06:12 -07003750 i915_verify_inactive(dev, __FILE__, __LINE__);
3751
Keith Packard646f0f62008-11-20 23:23:03 -08003752 /* Zero the global flush/invalidate flags. These
3753 * will be modified as new domains are computed
3754 * for each object
3755 */
3756 dev->invalidate_domains = 0;
3757 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003758 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003759
Eric Anholt673a3942008-07-30 12:06:12 -07003760 for (i = 0; i < args->buffer_count; i++) {
3761 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003762
Keith Packard646f0f62008-11-20 23:23:03 -08003763 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003764 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003765 }
3766
3767 i915_verify_inactive(dev, __FILE__, __LINE__);
3768
Keith Packard646f0f62008-11-20 23:23:03 -08003769 if (dev->invalidate_domains | dev->flush_domains) {
3770#if WATCH_EXEC
3771 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3772 __func__,
3773 dev->invalidate_domains,
3774 dev->flush_domains);
3775#endif
Chris Wilsonc78ec302010-09-20 12:50:23 +01003776 i915_gem_flush(dev, file_priv,
Keith Packard646f0f62008-11-20 23:23:03 -08003777 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003778 dev->flush_domains,
3779 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003780 }
3781
Eric Anholtefbeed92009-02-19 14:54:51 -08003782 for (i = 0; i < args->buffer_count; i++) {
3783 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003784 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003785 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003786
3787 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003788 if (obj->write_domain)
3789 list_move_tail(&obj_priv->gpu_write_list,
3790 &dev_priv->mm.gpu_write_list);
3791 else
3792 list_del_init(&obj_priv->gpu_write_list);
3793
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003794 trace_i915_gem_object_change_domain(obj,
3795 obj->read_domains,
3796 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003797 }
3798
Eric Anholt673a3942008-07-30 12:06:12 -07003799 i915_verify_inactive(dev, __FILE__, __LINE__);
3800
3801#if WATCH_COHERENCY
3802 for (i = 0; i < args->buffer_count; i++) {
3803 i915_gem_object_check_coherency(object_list[i],
3804 exec_list[i].handle);
3805 }
3806#endif
3807
Eric Anholt673a3942008-07-30 12:06:12 -07003808#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003809 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003810 args->batch_len,
3811 __func__,
3812 ~0);
3813#endif
3814
Eric Anholt673a3942008-07-30 12:06:12 -07003815 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003816 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3817 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003818 if (ret) {
3819 DRM_ERROR("dispatch failed %d\n", ret);
3820 goto err;
3821 }
3822
3823 /*
3824 * Ensure that the commands in the batch buffer are
3825 * finished before the interrupt fires
3826 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003827 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003828
3829 i915_verify_inactive(dev, __FILE__, __LINE__);
3830
Daniel Vetter617dbe22010-02-11 22:16:02 +01003831 for (i = 0; i < args->buffer_count; i++) {
3832 struct drm_gem_object *obj = object_list[i];
3833 obj_priv = to_intel_bo(obj);
3834
3835 i915_gem_object_move_to_active(obj, ring);
3836#if WATCH_LRU
3837 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3838#endif
3839 }
Chris Wilson5c12a07e2010-09-22 11:22:30 +01003840 i915_add_request(dev, file_priv, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003841 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003842
Eric Anholt673a3942008-07-30 12:06:12 -07003843#if WATCH_LRU
3844 i915_dump_lru(dev, __func__);
3845#endif
3846
3847 i915_verify_inactive(dev, __FILE__, __LINE__);
3848
Eric Anholt673a3942008-07-30 12:06:12 -07003849err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003850 for (i = 0; i < pinned; i++)
3851 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003852
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003853 for (i = 0; i < args->buffer_count; i++) {
3854 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003855 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003856 obj_priv->in_execbuffer = false;
3857 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003858 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003859 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003860
Eric Anholt673a3942008-07-30 12:06:12 -07003861 mutex_unlock(&dev->struct_mutex);
3862
Chris Wilson93533c22010-01-31 10:40:48 +00003863pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003864 /* Copy the updated relocations out regardless of current error
3865 * state. Failure to update the relocs would mean that the next
3866 * time userland calls execbuf, it would do so with presumed offset
3867 * state that didn't match the actual object state.
3868 */
3869 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3870 relocs);
3871 if (ret2 != 0) {
3872 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3873
3874 if (ret == 0)
3875 ret = ret2;
3876 }
3877
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003878 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003879 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003880 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003881
3882 return ret;
3883}
3884
Jesse Barnes76446ca2009-12-17 22:05:42 -05003885/*
3886 * Legacy execbuffer just creates an exec2 list from the original exec object
3887 * list array and passes it to the real function.
3888 */
3889int
3890i915_gem_execbuffer(struct drm_device *dev, void *data,
3891 struct drm_file *file_priv)
3892{
3893 struct drm_i915_gem_execbuffer *args = data;
3894 struct drm_i915_gem_execbuffer2 exec2;
3895 struct drm_i915_gem_exec_object *exec_list = NULL;
3896 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3897 int ret, i;
3898
3899#if WATCH_EXEC
3900 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3901 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3902#endif
3903
3904 if (args->buffer_count < 1) {
3905 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3906 return -EINVAL;
3907 }
3908
3909 /* Copy in the exec list from userland */
3910 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3911 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3912 if (exec_list == NULL || exec2_list == NULL) {
3913 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3914 args->buffer_count);
3915 drm_free_large(exec_list);
3916 drm_free_large(exec2_list);
3917 return -ENOMEM;
3918 }
3919 ret = copy_from_user(exec_list,
3920 (struct drm_i915_relocation_entry __user *)
3921 (uintptr_t) args->buffers_ptr,
3922 sizeof(*exec_list) * args->buffer_count);
3923 if (ret != 0) {
3924 DRM_ERROR("copy %d exec entries failed %d\n",
3925 args->buffer_count, ret);
3926 drm_free_large(exec_list);
3927 drm_free_large(exec2_list);
3928 return -EFAULT;
3929 }
3930
3931 for (i = 0; i < args->buffer_count; i++) {
3932 exec2_list[i].handle = exec_list[i].handle;
3933 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3934 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3935 exec2_list[i].alignment = exec_list[i].alignment;
3936 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003937 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003938 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3939 else
3940 exec2_list[i].flags = 0;
3941 }
3942
3943 exec2.buffers_ptr = args->buffers_ptr;
3944 exec2.buffer_count = args->buffer_count;
3945 exec2.batch_start_offset = args->batch_start_offset;
3946 exec2.batch_len = args->batch_len;
3947 exec2.DR1 = args->DR1;
3948 exec2.DR4 = args->DR4;
3949 exec2.num_cliprects = args->num_cliprects;
3950 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003951 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003952
3953 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3954 if (!ret) {
3955 /* Copy the new buffer offsets back to the user's exec list. */
3956 for (i = 0; i < args->buffer_count; i++)
3957 exec_list[i].offset = exec2_list[i].offset;
3958 /* ... and back out to userspace */
3959 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3960 (uintptr_t) args->buffers_ptr,
3961 exec_list,
3962 sizeof(*exec_list) * args->buffer_count);
3963 if (ret) {
3964 ret = -EFAULT;
3965 DRM_ERROR("failed to copy %d exec entries "
3966 "back to user (%d)\n",
3967 args->buffer_count, ret);
3968 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003969 }
3970
3971 drm_free_large(exec_list);
3972 drm_free_large(exec2_list);
3973 return ret;
3974}
3975
3976int
3977i915_gem_execbuffer2(struct drm_device *dev, void *data,
3978 struct drm_file *file_priv)
3979{
3980 struct drm_i915_gem_execbuffer2 *args = data;
3981 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3982 int ret;
3983
3984#if WATCH_EXEC
3985 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3986 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3987#endif
3988
3989 if (args->buffer_count < 1) {
3990 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3991 return -EINVAL;
3992 }
3993
3994 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3995 if (exec2_list == NULL) {
3996 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3997 args->buffer_count);
3998 return -ENOMEM;
3999 }
4000 ret = copy_from_user(exec2_list,
4001 (struct drm_i915_relocation_entry __user *)
4002 (uintptr_t) args->buffers_ptr,
4003 sizeof(*exec2_list) * args->buffer_count);
4004 if (ret != 0) {
4005 DRM_ERROR("copy %d exec entries failed %d\n",
4006 args->buffer_count, ret);
4007 drm_free_large(exec2_list);
4008 return -EFAULT;
4009 }
4010
4011 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4012 if (!ret) {
4013 /* Copy the new buffer offsets back to the user's exec list. */
4014 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4015 (uintptr_t) args->buffers_ptr,
4016 exec2_list,
4017 sizeof(*exec2_list) * args->buffer_count);
4018 if (ret) {
4019 ret = -EFAULT;
4020 DRM_ERROR("failed to copy %d exec entries "
4021 "back to user (%d)\n",
4022 args->buffer_count, ret);
4023 }
4024 }
4025
4026 drm_free_large(exec2_list);
4027 return ret;
4028}
4029
Eric Anholt673a3942008-07-30 12:06:12 -07004030int
4031i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4032{
4033 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004034 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004035 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004036 int ret;
4037
Daniel Vetter778c3542010-05-13 11:49:44 +02004038 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4039
Eric Anholt673a3942008-07-30 12:06:12 -07004040 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004041
4042 if (obj_priv->gtt_space != NULL) {
4043 if (alignment == 0)
4044 alignment = i915_gem_get_gtt_alignment(obj);
4045 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004046 WARN(obj_priv->pin_count,
4047 "bo is already pinned with incorrect alignment:"
4048 " offset=%x, req.alignment=%x\n",
4049 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004050 ret = i915_gem_object_unbind(obj);
4051 if (ret)
4052 return ret;
4053 }
4054 }
4055
Eric Anholt673a3942008-07-30 12:06:12 -07004056 if (obj_priv->gtt_space == NULL) {
4057 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004058 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004059 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004060 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004061
Eric Anholt673a3942008-07-30 12:06:12 -07004062 obj_priv->pin_count++;
4063
4064 /* If the object is not active and not pending a flush,
4065 * remove it from the inactive list
4066 */
4067 if (obj_priv->pin_count == 1) {
4068 atomic_inc(&dev->pin_count);
4069 atomic_add(obj->size, &dev->pin_memory);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004070 if (!obj_priv->active)
4071 list_move_tail(&obj_priv->list,
4072 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004073 }
4074 i915_verify_inactive(dev, __FILE__, __LINE__);
4075
4076 return 0;
4077}
4078
4079void
4080i915_gem_object_unpin(struct drm_gem_object *obj)
4081{
4082 struct drm_device *dev = obj->dev;
4083 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004084 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004085
4086 i915_verify_inactive(dev, __FILE__, __LINE__);
4087 obj_priv->pin_count--;
4088 BUG_ON(obj_priv->pin_count < 0);
4089 BUG_ON(obj_priv->gtt_space == NULL);
4090
4091 /* If the object is no longer pinned, and is
4092 * neither active nor being flushed, then stick it on
4093 * the inactive list
4094 */
4095 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004096 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004097 list_move_tail(&obj_priv->list,
4098 &dev_priv->mm.inactive_list);
4099 atomic_dec(&dev->pin_count);
4100 atomic_sub(obj->size, &dev->pin_memory);
4101 }
4102 i915_verify_inactive(dev, __FILE__, __LINE__);
4103}
4104
4105int
4106i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4107 struct drm_file *file_priv)
4108{
4109 struct drm_i915_gem_pin *args = data;
4110 struct drm_gem_object *obj;
4111 struct drm_i915_gem_object *obj_priv;
4112 int ret;
4113
4114 mutex_lock(&dev->struct_mutex);
4115
4116 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4117 if (obj == NULL) {
4118 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4119 args->handle);
4120 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004121 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004122 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004123 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004124
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004125 if (obj_priv->madv != I915_MADV_WILLNEED) {
4126 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004127 drm_gem_object_unreference(obj);
4128 mutex_unlock(&dev->struct_mutex);
4129 return -EINVAL;
4130 }
4131
Jesse Barnes79e53942008-11-07 14:24:08 -08004132 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4133 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4134 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004135 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004136 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004137 return -EINVAL;
4138 }
4139
4140 obj_priv->user_pin_count++;
4141 obj_priv->pin_filp = file_priv;
4142 if (obj_priv->user_pin_count == 1) {
4143 ret = i915_gem_object_pin(obj, args->alignment);
4144 if (ret != 0) {
4145 drm_gem_object_unreference(obj);
4146 mutex_unlock(&dev->struct_mutex);
4147 return ret;
4148 }
Eric Anholt673a3942008-07-30 12:06:12 -07004149 }
4150
4151 /* XXX - flush the CPU caches for pinned objects
4152 * as the X server doesn't manage domains yet
4153 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004154 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004155 args->offset = obj_priv->gtt_offset;
4156 drm_gem_object_unreference(obj);
4157 mutex_unlock(&dev->struct_mutex);
4158
4159 return 0;
4160}
4161
4162int
4163i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4164 struct drm_file *file_priv)
4165{
4166 struct drm_i915_gem_pin *args = data;
4167 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004168 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004169
4170 mutex_lock(&dev->struct_mutex);
4171
4172 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4173 if (obj == NULL) {
4174 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4175 args->handle);
4176 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004177 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004178 }
4179
Daniel Vetter23010e42010-03-08 13:35:02 +01004180 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004181 if (obj_priv->pin_filp != file_priv) {
4182 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4183 args->handle);
4184 drm_gem_object_unreference(obj);
4185 mutex_unlock(&dev->struct_mutex);
4186 return -EINVAL;
4187 }
4188 obj_priv->user_pin_count--;
4189 if (obj_priv->user_pin_count == 0) {
4190 obj_priv->pin_filp = NULL;
4191 i915_gem_object_unpin(obj);
4192 }
Eric Anholt673a3942008-07-30 12:06:12 -07004193
4194 drm_gem_object_unreference(obj);
4195 mutex_unlock(&dev->struct_mutex);
4196 return 0;
4197}
4198
4199int
4200i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4201 struct drm_file *file_priv)
4202{
4203 struct drm_i915_gem_busy *args = data;
4204 struct drm_gem_object *obj;
4205 struct drm_i915_gem_object *obj_priv;
4206
Eric Anholt673a3942008-07-30 12:06:12 -07004207 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4208 if (obj == NULL) {
4209 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4210 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004211 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004212 }
4213
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004214 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004215
Chris Wilson0be555b2010-08-04 15:36:30 +01004216 /* Count all active objects as busy, even if they are currently not used
4217 * by the gpu. Users of this interface expect objects to eventually
4218 * become non-busy without any further actions, therefore emit any
4219 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004220 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004221 obj_priv = to_intel_bo(obj);
4222 args->busy = obj_priv->active;
4223 if (args->busy) {
4224 /* Unconditionally flush objects, even when the gpu still uses this
4225 * object. Userspace calling this function indicates that it wants to
4226 * use this buffer rather sooner than later, so issuing the required
4227 * flush earlier is beneficial.
4228 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004229 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4230 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004231 obj_priv->ring,
4232 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004233
4234 /* Update the active list for the hardware's current position.
4235 * Otherwise this only updates on a delayed timer or when irqs
4236 * are actually unmasked, and our working set ends up being
4237 * larger than required.
4238 */
4239 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4240
4241 args->busy = obj_priv->active;
4242 }
Eric Anholt673a3942008-07-30 12:06:12 -07004243
4244 drm_gem_object_unreference(obj);
4245 mutex_unlock(&dev->struct_mutex);
4246 return 0;
4247}
4248
4249int
4250i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4251 struct drm_file *file_priv)
4252{
4253 return i915_gem_ring_throttle(dev, file_priv);
4254}
4255
Chris Wilson3ef94da2009-09-14 16:50:29 +01004256int
4257i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4258 struct drm_file *file_priv)
4259{
4260 struct drm_i915_gem_madvise *args = data;
4261 struct drm_gem_object *obj;
4262 struct drm_i915_gem_object *obj_priv;
4263
4264 switch (args->madv) {
4265 case I915_MADV_DONTNEED:
4266 case I915_MADV_WILLNEED:
4267 break;
4268 default:
4269 return -EINVAL;
4270 }
4271
4272 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4273 if (obj == NULL) {
4274 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4275 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004276 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004277 }
4278
4279 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004280 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004281
4282 if (obj_priv->pin_count) {
4283 drm_gem_object_unreference(obj);
4284 mutex_unlock(&dev->struct_mutex);
4285
4286 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4287 return -EINVAL;
4288 }
4289
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004290 if (obj_priv->madv != __I915_MADV_PURGED)
4291 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004292
Chris Wilson2d7ef392009-09-20 23:13:10 +01004293 /* if the object is no longer bound, discard its backing storage */
4294 if (i915_gem_object_is_purgeable(obj_priv) &&
4295 obj_priv->gtt_space == NULL)
4296 i915_gem_object_truncate(obj);
4297
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004298 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4299
Chris Wilson3ef94da2009-09-14 16:50:29 +01004300 drm_gem_object_unreference(obj);
4301 mutex_unlock(&dev->struct_mutex);
4302
4303 return 0;
4304}
4305
Daniel Vetterac52bc52010-04-09 19:05:06 +00004306struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4307 size_t size)
4308{
Daniel Vetterc397b902010-04-09 19:05:07 +00004309 struct drm_i915_gem_object *obj;
4310
4311 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4312 if (obj == NULL)
4313 return NULL;
4314
4315 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4316 kfree(obj);
4317 return NULL;
4318 }
4319
4320 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4321 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4322
4323 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004324 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004325 obj->fence_reg = I915_FENCE_REG_NONE;
4326 INIT_LIST_HEAD(&obj->list);
4327 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004328 obj->madv = I915_MADV_WILLNEED;
4329
4330 trace_i915_gem_object_create(&obj->base);
4331
4332 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004333}
4334
Eric Anholt673a3942008-07-30 12:06:12 -07004335int i915_gem_init_object(struct drm_gem_object *obj)
4336{
Daniel Vetterc397b902010-04-09 19:05:07 +00004337 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004338
Eric Anholt673a3942008-07-30 12:06:12 -07004339 return 0;
4340}
4341
Chris Wilsonbe726152010-07-23 23:18:50 +01004342static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4343{
4344 struct drm_device *dev = obj->dev;
4345 drm_i915_private_t *dev_priv = dev->dev_private;
4346 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4347 int ret;
4348
4349 ret = i915_gem_object_unbind(obj);
4350 if (ret == -ERESTARTSYS) {
4351 list_move(&obj_priv->list,
4352 &dev_priv->mm.deferred_free_list);
4353 return;
4354 }
4355
4356 if (obj_priv->mmap_offset)
4357 i915_gem_free_mmap_offset(obj);
4358
4359 drm_gem_object_release(obj);
4360
4361 kfree(obj_priv->page_cpu_valid);
4362 kfree(obj_priv->bit_17);
4363 kfree(obj_priv);
4364}
4365
Eric Anholt673a3942008-07-30 12:06:12 -07004366void i915_gem_free_object(struct drm_gem_object *obj)
4367{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004368 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004369 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004370
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004371 trace_i915_gem_object_destroy(obj);
4372
Eric Anholt673a3942008-07-30 12:06:12 -07004373 while (obj_priv->pin_count > 0)
4374 i915_gem_object_unpin(obj);
4375
Dave Airlie71acb5e2008-12-30 20:31:46 +10004376 if (obj_priv->phys_obj)
4377 i915_gem_detach_phys_object(dev, obj);
4378
Chris Wilsonbe726152010-07-23 23:18:50 +01004379 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004380}
4381
Jesse Barnes5669fca2009-02-17 15:13:31 -08004382int
Eric Anholt673a3942008-07-30 12:06:12 -07004383i915_gem_idle(struct drm_device *dev)
4384{
4385 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004386 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004387
Keith Packard6dbe2772008-10-14 21:41:13 -07004388 mutex_lock(&dev->struct_mutex);
4389
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004390 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004391 (dev_priv->render_ring.gem_object == NULL) ||
4392 (HAS_BSD(dev) &&
4393 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004394 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004395 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004396 }
Eric Anholt673a3942008-07-30 12:06:12 -07004397
Chris Wilson29105cc2010-01-07 10:39:13 +00004398 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004399 if (ret) {
4400 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004401 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004402 }
Eric Anholt673a3942008-07-30 12:06:12 -07004403
Chris Wilson29105cc2010-01-07 10:39:13 +00004404 /* Under UMS, be paranoid and evict. */
4405 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004406 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004407 if (ret) {
4408 mutex_unlock(&dev->struct_mutex);
4409 return ret;
4410 }
4411 }
4412
4413 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4414 * We need to replace this with a semaphore, or something.
4415 * And not confound mm.suspended!
4416 */
4417 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004418 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004419
4420 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004421 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004422
Keith Packard6dbe2772008-10-14 21:41:13 -07004423 mutex_unlock(&dev->struct_mutex);
4424
Chris Wilson29105cc2010-01-07 10:39:13 +00004425 /* Cancel the retire work handler, which should be idle now. */
4426 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4427
Eric Anholt673a3942008-07-30 12:06:12 -07004428 return 0;
4429}
4430
Jesse Barnese552eb72010-04-21 11:39:23 -07004431/*
4432 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4433 * over cache flushing.
4434 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004435static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004436i915_gem_init_pipe_control(struct drm_device *dev)
4437{
4438 drm_i915_private_t *dev_priv = dev->dev_private;
4439 struct drm_gem_object *obj;
4440 struct drm_i915_gem_object *obj_priv;
4441 int ret;
4442
Eric Anholt34dc4d42010-05-07 14:30:03 -07004443 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004444 if (obj == NULL) {
4445 DRM_ERROR("Failed to allocate seqno page\n");
4446 ret = -ENOMEM;
4447 goto err;
4448 }
4449 obj_priv = to_intel_bo(obj);
4450 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4451
4452 ret = i915_gem_object_pin(obj, 4096);
4453 if (ret)
4454 goto err_unref;
4455
4456 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4457 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4458 if (dev_priv->seqno_page == NULL)
4459 goto err_unpin;
4460
4461 dev_priv->seqno_obj = obj;
4462 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4463
4464 return 0;
4465
4466err_unpin:
4467 i915_gem_object_unpin(obj);
4468err_unref:
4469 drm_gem_object_unreference(obj);
4470err:
4471 return ret;
4472}
4473
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004474
4475static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004476i915_gem_cleanup_pipe_control(struct drm_device *dev)
4477{
4478 drm_i915_private_t *dev_priv = dev->dev_private;
4479 struct drm_gem_object *obj;
4480 struct drm_i915_gem_object *obj_priv;
4481
4482 obj = dev_priv->seqno_obj;
4483 obj_priv = to_intel_bo(obj);
4484 kunmap(obj_priv->pages[0]);
4485 i915_gem_object_unpin(obj);
4486 drm_gem_object_unreference(obj);
4487 dev_priv->seqno_obj = NULL;
4488
4489 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004490}
4491
Eric Anholt673a3942008-07-30 12:06:12 -07004492int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004493i915_gem_init_ringbuffer(struct drm_device *dev)
4494{
4495 drm_i915_private_t *dev_priv = dev->dev_private;
4496 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004497
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004498 if (HAS_PIPE_CONTROL(dev)) {
4499 ret = i915_gem_init_pipe_control(dev);
4500 if (ret)
4501 return ret;
4502 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004503
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004504 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004505 if (ret)
4506 goto cleanup_pipe_control;
4507
4508 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004509 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004510 if (ret)
4511 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004512 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004513
Chris Wilson6f392d52010-08-07 11:01:22 +01004514 dev_priv->next_seqno = 1;
4515
Chris Wilson68f95ba2010-05-27 13:18:22 +01004516 return 0;
4517
4518cleanup_render_ring:
4519 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4520cleanup_pipe_control:
4521 if (HAS_PIPE_CONTROL(dev))
4522 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004523 return ret;
4524}
4525
4526void
4527i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4528{
4529 drm_i915_private_t *dev_priv = dev->dev_private;
4530
4531 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004532 if (HAS_BSD(dev))
4533 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004534 if (HAS_PIPE_CONTROL(dev))
4535 i915_gem_cleanup_pipe_control(dev);
4536}
4537
4538int
Eric Anholt673a3942008-07-30 12:06:12 -07004539i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4540 struct drm_file *file_priv)
4541{
4542 drm_i915_private_t *dev_priv = dev->dev_private;
4543 int ret;
4544
Jesse Barnes79e53942008-11-07 14:24:08 -08004545 if (drm_core_check_feature(dev, DRIVER_MODESET))
4546 return 0;
4547
Ben Gamariba1234d2009-09-14 17:48:47 -04004548 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004549 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004550 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004551 }
4552
Eric Anholt673a3942008-07-30 12:06:12 -07004553 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004554 dev_priv->mm.suspended = 0;
4555
4556 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004557 if (ret != 0) {
4558 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004559 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004560 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004561
Zou Nan hai852835f2010-05-21 09:08:56 +08004562 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004563 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004564 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4565 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004566 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004567 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004568 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004569
Chris Wilson5f353082010-06-07 14:03:03 +01004570 ret = drm_irq_install(dev);
4571 if (ret)
4572 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004573
Eric Anholt673a3942008-07-30 12:06:12 -07004574 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004575
4576cleanup_ringbuffer:
4577 mutex_lock(&dev->struct_mutex);
4578 i915_gem_cleanup_ringbuffer(dev);
4579 dev_priv->mm.suspended = 1;
4580 mutex_unlock(&dev->struct_mutex);
4581
4582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004583}
4584
4585int
4586i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4587 struct drm_file *file_priv)
4588{
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 if (drm_core_check_feature(dev, DRIVER_MODESET))
4590 return 0;
4591
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004592 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004593 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004594}
4595
4596void
4597i915_gem_lastclose(struct drm_device *dev)
4598{
4599 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004600
Eric Anholte806b492009-01-22 09:56:58 -08004601 if (drm_core_check_feature(dev, DRIVER_MODESET))
4602 return;
4603
Keith Packard6dbe2772008-10-14 21:41:13 -07004604 ret = i915_gem_idle(dev);
4605 if (ret)
4606 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004607}
4608
4609void
4610i915_gem_load(struct drm_device *dev)
4611{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004612 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004613 drm_i915_private_t *dev_priv = dev->dev_private;
4614
Eric Anholt673a3942008-07-30 12:06:12 -07004615 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004616 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004617 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004618 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004619 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004620 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004621 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4622 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004623 if (HAS_BSD(dev)) {
4624 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4625 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4626 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004627 for (i = 0; i < 16; i++)
4628 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004629 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4630 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004631 spin_lock(&shrink_list_lock);
4632 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4633 spin_unlock(&shrink_list_lock);
4634
Dave Airlie94400122010-07-20 13:15:31 +10004635 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4636 if (IS_GEN3(dev)) {
4637 u32 tmp = I915_READ(MI_ARB_STATE);
4638 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4639 /* arb state is a masked write, so set bit + bit in mask */
4640 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4641 I915_WRITE(MI_ARB_STATE, tmp);
4642 }
4643 }
4644
Jesse Barnesde151cf2008-11-12 10:03:55 -08004645 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004646 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4647 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004648
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004649 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004650 dev_priv->num_fence_regs = 16;
4651 else
4652 dev_priv->num_fence_regs = 8;
4653
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004654 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004655 switch (INTEL_INFO(dev)->gen) {
4656 case 6:
4657 for (i = 0; i < 16; i++)
4658 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4659 break;
4660 case 5:
4661 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004662 for (i = 0; i < 16; i++)
4663 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004664 break;
4665 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004666 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4667 for (i = 0; i < 8; i++)
4668 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004669 case 2:
4670 for (i = 0; i < 8; i++)
4671 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4672 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004673 }
Eric Anholt673a3942008-07-30 12:06:12 -07004674 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004675 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004676}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004677
4678/*
4679 * Create a physically contiguous memory object for this object
4680 * e.g. for cursor + overlay regs
4681 */
Chris Wilson995b6762010-08-20 13:23:26 +01004682static int i915_gem_init_phys_object(struct drm_device *dev,
4683 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004684{
4685 drm_i915_private_t *dev_priv = dev->dev_private;
4686 struct drm_i915_gem_phys_object *phys_obj;
4687 int ret;
4688
4689 if (dev_priv->mm.phys_objs[id - 1] || !size)
4690 return 0;
4691
Eric Anholt9a298b22009-03-24 12:23:04 -07004692 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004693 if (!phys_obj)
4694 return -ENOMEM;
4695
4696 phys_obj->id = id;
4697
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004698 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004699 if (!phys_obj->handle) {
4700 ret = -ENOMEM;
4701 goto kfree_obj;
4702 }
4703#ifdef CONFIG_X86
4704 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4705#endif
4706
4707 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4708
4709 return 0;
4710kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004711 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004712 return ret;
4713}
4714
Chris Wilson995b6762010-08-20 13:23:26 +01004715static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004716{
4717 drm_i915_private_t *dev_priv = dev->dev_private;
4718 struct drm_i915_gem_phys_object *phys_obj;
4719
4720 if (!dev_priv->mm.phys_objs[id - 1])
4721 return;
4722
4723 phys_obj = dev_priv->mm.phys_objs[id - 1];
4724 if (phys_obj->cur_obj) {
4725 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4726 }
4727
4728#ifdef CONFIG_X86
4729 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4730#endif
4731 drm_pci_free(dev, phys_obj->handle);
4732 kfree(phys_obj);
4733 dev_priv->mm.phys_objs[id - 1] = NULL;
4734}
4735
4736void i915_gem_free_all_phys_object(struct drm_device *dev)
4737{
4738 int i;
4739
Dave Airlie260883c2009-01-22 17:58:49 +10004740 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004741 i915_gem_free_phys_object(dev, i);
4742}
4743
4744void i915_gem_detach_phys_object(struct drm_device *dev,
4745 struct drm_gem_object *obj)
4746{
4747 struct drm_i915_gem_object *obj_priv;
4748 int i;
4749 int ret;
4750 int page_count;
4751
Daniel Vetter23010e42010-03-08 13:35:02 +01004752 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004753 if (!obj_priv->phys_obj)
4754 return;
4755
Chris Wilson4bdadb92010-01-27 13:36:32 +00004756 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 if (ret)
4758 goto out;
4759
4760 page_count = obj->size / PAGE_SIZE;
4761
4762 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004763 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004764 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4765
4766 memcpy(dst, src, PAGE_SIZE);
4767 kunmap_atomic(dst, KM_USER0);
4768 }
Eric Anholt856fa192009-03-19 14:10:50 -07004769 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004770 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004771
4772 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004773out:
4774 obj_priv->phys_obj->cur_obj = NULL;
4775 obj_priv->phys_obj = NULL;
4776}
4777
4778int
4779i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004780 struct drm_gem_object *obj,
4781 int id,
4782 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004783{
4784 drm_i915_private_t *dev_priv = dev->dev_private;
4785 struct drm_i915_gem_object *obj_priv;
4786 int ret = 0;
4787 int page_count;
4788 int i;
4789
4790 if (id > I915_MAX_PHYS_OBJECT)
4791 return -EINVAL;
4792
Daniel Vetter23010e42010-03-08 13:35:02 +01004793 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004794
4795 if (obj_priv->phys_obj) {
4796 if (obj_priv->phys_obj->id == id)
4797 return 0;
4798 i915_gem_detach_phys_object(dev, obj);
4799 }
4800
Dave Airlie71acb5e2008-12-30 20:31:46 +10004801 /* create a new object */
4802 if (!dev_priv->mm.phys_objs[id - 1]) {
4803 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004804 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004805 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004806 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004807 goto out;
4808 }
4809 }
4810
4811 /* bind to the object */
4812 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4813 obj_priv->phys_obj->cur_obj = obj;
4814
Chris Wilson4bdadb92010-01-27 13:36:32 +00004815 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816 if (ret) {
4817 DRM_ERROR("failed to get page list\n");
4818 goto out;
4819 }
4820
4821 page_count = obj->size / PAGE_SIZE;
4822
4823 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004824 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4826
4827 memcpy(dst, src, PAGE_SIZE);
4828 kunmap_atomic(src, KM_USER0);
4829 }
4830
Chris Wilsond78b47b2009-06-17 21:52:49 +01004831 i915_gem_object_put_pages(obj);
4832
Dave Airlie71acb5e2008-12-30 20:31:46 +10004833 return 0;
4834out:
4835 return ret;
4836}
4837
4838static int
4839i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4840 struct drm_i915_gem_pwrite *args,
4841 struct drm_file *file_priv)
4842{
Daniel Vetter23010e42010-03-08 13:35:02 +01004843 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004844 void *obj_addr;
4845 int ret;
4846 char __user *user_data;
4847
4848 user_data = (char __user *) (uintptr_t) args->data_ptr;
4849 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4850
Zhao Yakui44d98a62009-10-09 11:39:40 +08004851 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004852 ret = copy_from_user(obj_addr, user_data, args->size);
4853 if (ret)
4854 return -EFAULT;
4855
4856 drm_agp_chipset_flush(dev);
4857 return 0;
4858}
Eric Anholtb9624422009-06-03 07:27:35 +00004859
4860void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4861{
4862 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4863
4864 /* Clean up our request list when the client is going away, so that
4865 * later retire_requests won't dereference our soon-to-be-gone
4866 * file_priv.
4867 */
4868 mutex_lock(&dev->struct_mutex);
4869 while (!list_empty(&i915_file_priv->mm.request_list))
4870 list_del_init(i915_file_priv->mm.request_list.next);
4871 mutex_unlock(&dev->struct_mutex);
4872}
Chris Wilson31169712009-09-14 16:50:28 +01004873
Chris Wilson31169712009-09-14 16:50:28 +01004874static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004875i915_gpu_is_active(struct drm_device *dev)
4876{
4877 drm_i915_private_t *dev_priv = dev->dev_private;
4878 int lists_empty;
4879
Chris Wilson1637ef42010-04-20 17:10:35 +01004880 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004881 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004882 if (HAS_BSD(dev))
4883 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004884
4885 return !lists_empty;
4886}
4887
4888static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004889i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004890{
4891 drm_i915_private_t *dev_priv, *next_dev;
4892 struct drm_i915_gem_object *obj_priv, *next_obj;
4893 int cnt = 0;
4894 int would_deadlock = 1;
4895
4896 /* "fast-path" to count number of available objects */
4897 if (nr_to_scan == 0) {
4898 spin_lock(&shrink_list_lock);
4899 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4900 struct drm_device *dev = dev_priv->dev;
4901
4902 if (mutex_trylock(&dev->struct_mutex)) {
4903 list_for_each_entry(obj_priv,
4904 &dev_priv->mm.inactive_list,
4905 list)
4906 cnt++;
4907 mutex_unlock(&dev->struct_mutex);
4908 }
4909 }
4910 spin_unlock(&shrink_list_lock);
4911
4912 return (cnt / 100) * sysctl_vfs_cache_pressure;
4913 }
4914
4915 spin_lock(&shrink_list_lock);
4916
Chris Wilson1637ef42010-04-20 17:10:35 +01004917rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004918 /* first scan for clean buffers */
4919 list_for_each_entry_safe(dev_priv, next_dev,
4920 &shrink_list, mm.shrink_list) {
4921 struct drm_device *dev = dev_priv->dev;
4922
4923 if (! mutex_trylock(&dev->struct_mutex))
4924 continue;
4925
4926 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004927 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004928
Chris Wilson31169712009-09-14 16:50:28 +01004929 list_for_each_entry_safe(obj_priv, next_obj,
4930 &dev_priv->mm.inactive_list,
4931 list) {
4932 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004933 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004934 if (--nr_to_scan <= 0)
4935 break;
4936 }
4937 }
4938
4939 spin_lock(&shrink_list_lock);
4940 mutex_unlock(&dev->struct_mutex);
4941
Chris Wilson963b4832009-09-20 23:03:54 +01004942 would_deadlock = 0;
4943
Chris Wilson31169712009-09-14 16:50:28 +01004944 if (nr_to_scan <= 0)
4945 break;
4946 }
4947
4948 /* second pass, evict/count anything still on the inactive list */
4949 list_for_each_entry_safe(dev_priv, next_dev,
4950 &shrink_list, mm.shrink_list) {
4951 struct drm_device *dev = dev_priv->dev;
4952
4953 if (! mutex_trylock(&dev->struct_mutex))
4954 continue;
4955
4956 spin_unlock(&shrink_list_lock);
4957
4958 list_for_each_entry_safe(obj_priv, next_obj,
4959 &dev_priv->mm.inactive_list,
4960 list) {
4961 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004962 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004963 nr_to_scan--;
4964 } else
4965 cnt++;
4966 }
4967
4968 spin_lock(&shrink_list_lock);
4969 mutex_unlock(&dev->struct_mutex);
4970
4971 would_deadlock = 0;
4972 }
4973
Chris Wilson1637ef42010-04-20 17:10:35 +01004974 if (nr_to_scan) {
4975 int active = 0;
4976
4977 /*
4978 * We are desperate for pages, so as a last resort, wait
4979 * for the GPU to finish and discard whatever we can.
4980 * This has a dramatic impact to reduce the number of
4981 * OOM-killer events whilst running the GPU aggressively.
4982 */
4983 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4984 struct drm_device *dev = dev_priv->dev;
4985
4986 if (!mutex_trylock(&dev->struct_mutex))
4987 continue;
4988
4989 spin_unlock(&shrink_list_lock);
4990
4991 if (i915_gpu_is_active(dev)) {
4992 i915_gpu_idle(dev);
4993 active++;
4994 }
4995
4996 spin_lock(&shrink_list_lock);
4997 mutex_unlock(&dev->struct_mutex);
4998 }
4999
5000 if (active)
5001 goto rescan;
5002 }
5003
Chris Wilson31169712009-09-14 16:50:28 +01005004 spin_unlock(&shrink_list_lock);
5005
5006 if (would_deadlock)
5007 return -1;
5008 else if (cnt > 0)
5009 return (cnt / 100) * sysctl_vfs_cache_pressure;
5010 else
5011 return 0;
5012}
5013
5014static struct shrinker shrinker = {
5015 .shrink = i915_gem_shrink,
5016 .seeks = DEFAULT_SEEKS,
5017};
5018
5019__init void
5020i915_gem_shrinker_init(void)
5021{
5022 register_shrinker(&shrinker);
5023}
5024
5025__exit void
5026i915_gem_shrinker_exit(void)
5027{
5028 unregister_shrinker(&shrinker);
5029}