blob: db255fc37863d2bae801dd1f0d6ac2c0834b3d0d [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28/* ethtool support for ixgbe */
29
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000030#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070031#include <linux/types.h>
32#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070034#include <linux/pci.h>
35#include <linux/netdevice.h>
36#include <linux/ethtool.h>
37#include <linux/vmalloc.h>
38#include <linux/uaccess.h>
39
40#include "ixgbe.h"
41
42
43#define IXGBE_ALL_RAR_ENTRIES 16
44
Ajit Khaparde29c3a052009-10-13 01:47:33 +000045enum {NETDEV_STATS, IXGBE_STATS};
46
Auke Kok9a799d72007-09-15 14:07:45 -070047struct ixgbe_stats {
48 char stat_string[ETH_GSTRING_LEN];
Ajit Khaparde29c3a052009-10-13 01:47:33 +000049 int type;
Auke Kok9a799d72007-09-15 14:07:45 -070050 int sizeof_stat;
51 int stat_offset;
52};
53
Ajit Khaparde29c3a052009-10-13 01:47:33 +000054#define IXGBE_STAT(m) IXGBE_STATS, \
55 sizeof(((struct ixgbe_adapter *)0)->m), \
56 offsetof(struct ixgbe_adapter, m)
57#define IXGBE_NETDEV_STAT(m) NETDEV_STATS, \
Eric Dumazet55bad822010-07-23 13:44:21 +000058 sizeof(((struct rtnl_link_stats64 *)0)->m), \
59 offsetof(struct rtnl_link_stats64, m)
Ajit Khaparde29c3a052009-10-13 01:47:33 +000060
Auke Kok9a799d72007-09-15 14:07:45 -070061static struct ixgbe_stats ixgbe_gstrings_stats[] = {
Eric Dumazet55bad822010-07-23 13:44:21 +000062 {"rx_packets", IXGBE_NETDEV_STAT(rx_packets)},
63 {"tx_packets", IXGBE_NETDEV_STAT(tx_packets)},
64 {"rx_bytes", IXGBE_NETDEV_STAT(rx_bytes)},
65 {"tx_bytes", IXGBE_NETDEV_STAT(tx_bytes)},
Ben Greearaad71912009-09-30 12:08:16 +000066 {"rx_pkts_nic", IXGBE_STAT(stats.gprc)},
67 {"tx_pkts_nic", IXGBE_STAT(stats.gptc)},
68 {"rx_bytes_nic", IXGBE_STAT(stats.gorc)},
69 {"tx_bytes_nic", IXGBE_STAT(stats.gotc)},
Auke Kok9a799d72007-09-15 14:07:45 -070070 {"lsc_int", IXGBE_STAT(lsc_int)},
71 {"tx_busy", IXGBE_STAT(tx_busy)},
72 {"non_eop_descs", IXGBE_STAT(non_eop_descs)},
Eric Dumazet55bad822010-07-23 13:44:21 +000073 {"rx_errors", IXGBE_NETDEV_STAT(rx_errors)},
74 {"tx_errors", IXGBE_NETDEV_STAT(tx_errors)},
75 {"rx_dropped", IXGBE_NETDEV_STAT(rx_dropped)},
76 {"tx_dropped", IXGBE_NETDEV_STAT(tx_dropped)},
77 {"multicast", IXGBE_NETDEV_STAT(multicast)},
Auke Kok9a799d72007-09-15 14:07:45 -070078 {"broadcast", IXGBE_STAT(stats.bprc)},
79 {"rx_no_buffer_count", IXGBE_STAT(stats.rnbc[0]) },
Eric Dumazet55bad822010-07-23 13:44:21 +000080 {"collisions", IXGBE_NETDEV_STAT(collisions)},
81 {"rx_over_errors", IXGBE_NETDEV_STAT(rx_over_errors)},
82 {"rx_crc_errors", IXGBE_NETDEV_STAT(rx_crc_errors)},
83 {"rx_frame_errors", IXGBE_NETDEV_STAT(rx_frame_errors)},
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +000084 {"hw_rsc_aggregated", IXGBE_STAT(rsc_total_count)},
85 {"hw_rsc_flushed", IXGBE_STAT(rsc_total_flush)},
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +000086 {"fdir_match", IXGBE_STAT(stats.fdirmatch)},
87 {"fdir_miss", IXGBE_STAT(stats.fdirmiss)},
Alexander Duyckd034acf2011-04-27 09:25:34 +000088 {"fdir_overflow", IXGBE_STAT(fdir_overflow)},
Eric Dumazet55bad822010-07-23 13:44:21 +000089 {"rx_fifo_errors", IXGBE_NETDEV_STAT(rx_fifo_errors)},
90 {"rx_missed_errors", IXGBE_NETDEV_STAT(rx_missed_errors)},
91 {"tx_aborted_errors", IXGBE_NETDEV_STAT(tx_aborted_errors)},
92 {"tx_carrier_errors", IXGBE_NETDEV_STAT(tx_carrier_errors)},
93 {"tx_fifo_errors", IXGBE_NETDEV_STAT(tx_fifo_errors)},
94 {"tx_heartbeat_errors", IXGBE_NETDEV_STAT(tx_heartbeat_errors)},
Auke Kok9a799d72007-09-15 14:07:45 -070095 {"tx_timeout_count", IXGBE_STAT(tx_timeout_count)},
96 {"tx_restart_queue", IXGBE_STAT(restart_queue)},
97 {"rx_long_length_errors", IXGBE_STAT(stats.roc)},
98 {"rx_short_length_errors", IXGBE_STAT(stats.ruc)},
Auke Kok9a799d72007-09-15 14:07:45 -070099 {"tx_flow_control_xon", IXGBE_STAT(stats.lxontxc)},
100 {"rx_flow_control_xon", IXGBE_STAT(stats.lxonrxc)},
101 {"tx_flow_control_xoff", IXGBE_STAT(stats.lxofftxc)},
102 {"rx_flow_control_xoff", IXGBE_STAT(stats.lxoffrxc)},
Auke Kok9a799d72007-09-15 14:07:45 -0700103 {"rx_csum_offload_errors", IXGBE_STAT(hw_csum_rx_error)},
Auke Kok9a799d72007-09-15 14:07:45 -0700104 {"alloc_rx_page_failed", IXGBE_STAT(alloc_rx_page_failed)},
105 {"alloc_rx_buff_failed", IXGBE_STAT(alloc_rx_buff_failed)},
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000106 {"rx_no_dma_resources", IXGBE_STAT(hw_rx_no_dma_resources)},
Emil Tantilov58f6bcf2011-04-21 08:43:43 +0000107 {"os2bmc_rx_by_bmc", IXGBE_STAT(stats.o2bgptc)},
108 {"os2bmc_tx_by_bmc", IXGBE_STAT(stats.b2ospc)},
109 {"os2bmc_tx_by_host", IXGBE_STAT(stats.o2bspc)},
110 {"os2bmc_rx_by_host", IXGBE_STAT(stats.b2ogprc)},
Yi Zou6d455222009-05-13 13:12:16 +0000111#ifdef IXGBE_FCOE
112 {"fcoe_bad_fccrc", IXGBE_STAT(stats.fccrc)},
113 {"rx_fcoe_dropped", IXGBE_STAT(stats.fcoerpdc)},
114 {"rx_fcoe_packets", IXGBE_STAT(stats.fcoeprc)},
115 {"rx_fcoe_dwords", IXGBE_STAT(stats.fcoedwrc)},
116 {"tx_fcoe_packets", IXGBE_STAT(stats.fcoeptc)},
117 {"tx_fcoe_dwords", IXGBE_STAT(stats.fcoedwtc)},
118#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700119};
120
121#define IXGBE_QUEUE_STATS_LEN \
Wang Chen454d7c92008-11-12 23:37:49 -0800122 ((((struct ixgbe_adapter *)netdev_priv(netdev))->num_tx_queues + \
123 ((struct ixgbe_adapter *)netdev_priv(netdev))->num_rx_queues) * \
124 (sizeof(struct ixgbe_queue_stats) / sizeof(u64)))
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700125#define IXGBE_GLOBAL_STATS_LEN ARRAY_SIZE(ixgbe_gstrings_stats)
Alexander Duyck2f90b862008-11-20 20:52:10 -0800126#define IXGBE_PB_STATS_LEN ( \
Wang Chen9d2f4722008-11-21 01:56:07 -0800127 (((struct ixgbe_adapter *)netdev_priv(netdev))->flags & \
Alexander Duyck2f90b862008-11-20 20:52:10 -0800128 IXGBE_FLAG_DCB_ENABLED) ? \
129 (sizeof(((struct ixgbe_adapter *)0)->stats.pxonrxc) + \
130 sizeof(((struct ixgbe_adapter *)0)->stats.pxontxc) + \
131 sizeof(((struct ixgbe_adapter *)0)->stats.pxoffrxc) + \
132 sizeof(((struct ixgbe_adapter *)0)->stats.pxofftxc)) \
133 / sizeof(u64) : 0)
134#define IXGBE_STATS_LEN (IXGBE_GLOBAL_STATS_LEN + \
135 IXGBE_PB_STATS_LEN + \
136 IXGBE_QUEUE_STATS_LEN)
Auke Kok9a799d72007-09-15 14:07:45 -0700137
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000138static const char ixgbe_gstrings_test[][ETH_GSTRING_LEN] = {
139 "Register test (offline)", "Eeprom test (offline)",
140 "Interrupt test (offline)", "Loopback test (offline)",
141 "Link test (on/offline)"
142};
143#define IXGBE_TEST_LEN sizeof(ixgbe_gstrings_test) / ETH_GSTRING_LEN
144
Auke Kok9a799d72007-09-15 14:07:45 -0700145static int ixgbe_get_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700146 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700147{
148 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800149 struct ixgbe_hw *hw = &adapter->hw;
150 u32 link_speed = 0;
151 bool link_up;
Auke Kok9a799d72007-09-15 14:07:45 -0700152
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800153 ecmd->supported = SUPPORTED_10000baseT_Full;
154 ecmd->autoneg = AUTONEG_ENABLE;
Auke Kok9a799d72007-09-15 14:07:45 -0700155 ecmd->transceiver = XCVR_EXTERNAL;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000156 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000157 (hw->phy.multispeed_fiber)) {
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800158 ecmd->supported |= (SUPPORTED_1000baseT_Full |
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000159 SUPPORTED_Autoneg);
Auke Kok9a799d72007-09-15 14:07:45 -0700160
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000161 switch (hw->mac.type) {
162 case ixgbe_mac_X540:
163 ecmd->supported |= SUPPORTED_100baseT_Full;
164 break;
165 default:
166 break;
167 }
168
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000169 ecmd->advertising = ADVERTISED_Autoneg;
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000170 if (hw->phy.autoneg_advertised) {
171 if (hw->phy.autoneg_advertised &
172 IXGBE_LINK_SPEED_100_FULL)
173 ecmd->advertising |= ADVERTISED_100baseT_Full;
174 if (hw->phy.autoneg_advertised &
175 IXGBE_LINK_SPEED_10GB_FULL)
176 ecmd->advertising |= ADVERTISED_10000baseT_Full;
177 if (hw->phy.autoneg_advertised &
178 IXGBE_LINK_SPEED_1GB_FULL)
179 ecmd->advertising |= ADVERTISED_1000baseT_Full;
180 } else {
181 /*
182 * Default advertised modes in case
183 * phy.autoneg_advertised isn't set.
184 */
Don Skidmore7c5b832302009-03-31 21:33:02 +0000185 ecmd->advertising |= (ADVERTISED_10000baseT_Full |
186 ADVERTISED_1000baseT_Full);
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000187 if (hw->mac.type == ixgbe_mac_X540)
188 ecmd->advertising |= ADVERTISED_100baseT_Full;
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000189 }
190
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000191 if (hw->phy.media_type == ixgbe_media_type_copper) {
192 ecmd->supported |= SUPPORTED_TP;
193 ecmd->advertising |= ADVERTISED_TP;
194 ecmd->port = PORT_TP;
195 } else {
196 ecmd->supported |= SUPPORTED_FIBRE;
197 ecmd->advertising |= ADVERTISED_FIBRE;
198 ecmd->port = PORT_FIBRE;
199 }
Don Skidmore1e336d02009-01-26 20:57:51 -0800200 } else if (hw->phy.media_type == ixgbe_media_type_backplane) {
201 /* Set as FIBRE until SERDES defined in kernel */
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000202 if (hw->device_id == IXGBE_DEV_ID_82598_BX) {
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800203 ecmd->supported = (SUPPORTED_1000baseT_Full |
204 SUPPORTED_FIBRE);
205 ecmd->advertising = (ADVERTISED_1000baseT_Full |
206 ADVERTISED_FIBRE);
207 ecmd->port = PORT_FIBRE;
208 ecmd->autoneg = AUTONEG_DISABLE;
Alexander Duyck50d6c682010-11-16 19:27:05 -0800209 } else if ((hw->device_id == IXGBE_DEV_ID_82599_COMBO_BACKPLANE) ||
210 (hw->device_id == IXGBE_DEV_ID_82599_KX4_MEZZ)) {
211 ecmd->supported |= (SUPPORTED_1000baseT_Full |
212 SUPPORTED_Autoneg |
213 SUPPORTED_FIBRE);
214 ecmd->advertising = (ADVERTISED_10000baseT_Full |
215 ADVERTISED_1000baseT_Full |
216 ADVERTISED_Autoneg |
217 ADVERTISED_FIBRE);
218 ecmd->port = PORT_FIBRE;
Mallikarjuna R Chilakala46a72b32009-08-25 04:47:11 +0000219 } else {
220 ecmd->supported |= (SUPPORTED_1000baseT_Full |
221 SUPPORTED_FIBRE);
222 ecmd->advertising = (ADVERTISED_10000baseT_Full |
223 ADVERTISED_1000baseT_Full |
224 ADVERTISED_FIBRE);
225 ecmd->port = PORT_FIBRE;
Don Skidmore1e336d02009-01-26 20:57:51 -0800226 }
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800227 } else {
228 ecmd->supported |= SUPPORTED_FIBRE;
229 ecmd->advertising = (ADVERTISED_10000baseT_Full |
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700230 ADVERTISED_FIBRE);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800231 ecmd->port = PORT_FIBRE;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700232 ecmd->autoneg = AUTONEG_DISABLE;
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800233 }
234
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000235 /* Get PHY type */
236 switch (adapter->hw.phy.type) {
237 case ixgbe_phy_tn:
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800238 case ixgbe_phy_aq:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000239 case ixgbe_phy_cu_unknown:
240 /* Copper 10G-BASET */
241 ecmd->port = PORT_TP;
242 break;
243 case ixgbe_phy_qt:
244 ecmd->port = PORT_FIBRE;
245 break;
246 case ixgbe_phy_nl:
Don Skidmoreea0a04d2010-05-18 16:00:13 +0000247 case ixgbe_phy_sfp_passive_tyco:
248 case ixgbe_phy_sfp_passive_unknown:
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000249 case ixgbe_phy_sfp_ftl:
250 case ixgbe_phy_sfp_avago:
251 case ixgbe_phy_sfp_intel:
252 case ixgbe_phy_sfp_unknown:
253 switch (adapter->hw.phy.sfp_type) {
254 /* SFP+ devices, further checking needed */
255 case ixgbe_sfp_type_da_cu:
256 case ixgbe_sfp_type_da_cu_core0:
257 case ixgbe_sfp_type_da_cu_core1:
258 ecmd->port = PORT_DA;
259 break;
260 case ixgbe_sfp_type_sr:
261 case ixgbe_sfp_type_lr:
262 case ixgbe_sfp_type_srlr_core0:
263 case ixgbe_sfp_type_srlr_core1:
264 ecmd->port = PORT_FIBRE;
265 break;
266 case ixgbe_sfp_type_not_present:
267 ecmd->port = PORT_NONE;
268 break;
Don Skidmorecb836a92010-06-29 18:30:59 +0000269 case ixgbe_sfp_type_1g_cu_core0:
270 case ixgbe_sfp_type_1g_cu_core1:
271 ecmd->port = PORT_TP;
272 ecmd->supported = SUPPORTED_TP;
273 ecmd->advertising = (ADVERTISED_1000baseT_Full |
274 ADVERTISED_TP);
275 break;
PJ Waskiewicz3b8626b2009-11-25 00:11:54 +0000276 case ixgbe_sfp_type_unknown:
277 default:
278 ecmd->port = PORT_OTHER;
279 break;
280 }
281 break;
282 case ixgbe_phy_xaui:
283 ecmd->port = PORT_NONE;
284 break;
285 case ixgbe_phy_unknown:
286 case ixgbe_phy_generic:
287 case ixgbe_phy_sfp_unsupported:
288 default:
289 ecmd->port = PORT_OTHER;
290 break;
291 }
292
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700293 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800294 if (link_up) {
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000295 switch (link_speed) {
296 case IXGBE_LINK_SPEED_10GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000297 ethtool_cmd_speed_set(ecmd, SPEED_10000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000298 break;
299 case IXGBE_LINK_SPEED_1GB_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000300 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000301 break;
302 case IXGBE_LINK_SPEED_100_FULL:
David Decotigny70739492011-04-27 18:32:40 +0000303 ethtool_cmd_speed_set(ecmd, SPEED_100);
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +0000304 break;
305 default:
306 break;
307 }
Auke Kok9a799d72007-09-15 14:07:45 -0700308 ecmd->duplex = DUPLEX_FULL;
309 } else {
David Decotigny70739492011-04-27 18:32:40 +0000310 ethtool_cmd_speed_set(ecmd, -1);
Auke Kok9a799d72007-09-15 14:07:45 -0700311 ecmd->duplex = -1;
312 }
313
Auke Kok9a799d72007-09-15 14:07:45 -0700314 return 0;
315}
316
317static int ixgbe_set_settings(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700318 struct ethtool_cmd *ecmd)
Auke Kok9a799d72007-09-15 14:07:45 -0700319{
320 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Ayyappan Veeraiyan735441f2008-02-01 15:58:54 -0800321 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700322 u32 advertised, old;
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000323 s32 err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700324
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000325 if ((hw->phy.media_type == ixgbe_media_type_copper) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000326 (hw->phy.multispeed_fiber)) {
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000327 /*
328 * this function does not support duplex forcing, but can
329 * limit the advertising of the adapter to the specified speed
330 */
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700331 if (ecmd->autoneg == AUTONEG_DISABLE)
332 return -EINVAL;
333
Emil Tantilovabcc80d2011-07-29 06:46:10 +0000334 if (ecmd->advertising & ~ecmd->supported)
335 return -EINVAL;
336
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700337 old = hw->phy.autoneg_advertised;
338 advertised = 0;
339 if (ecmd->advertising & ADVERTISED_10000baseT_Full)
340 advertised |= IXGBE_LINK_SPEED_10GB_FULL;
341
342 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
343 advertised |= IXGBE_LINK_SPEED_1GB_FULL;
344
Emil Tantilov2b642ca2011-03-04 09:06:10 +0000345 if (ecmd->advertising & ADVERTISED_100baseT_Full)
346 advertised |= IXGBE_LINK_SPEED_100_FULL;
347
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700348 if (old == advertised)
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000349 return err;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700350 /* this sets the link speed and restarts auto-neg */
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000351 hw->mac.autotry_restart = true;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000352 err = hw->mac.ops.setup_link(hw, advertised, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700353 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +0000354 e_info(probe, "setup link failed with code %d\n", err);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000355 hw->mac.ops.setup_link(hw, old, true, true);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700356 }
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000357 } else {
358 /* in this case we currently only support 10Gb/FULL */
David Decotigny25db0332011-04-27 18:32:39 +0000359 u32 speed = ethtool_cmd_speed(ecmd);
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000360 if ((ecmd->autoneg == AUTONEG_ENABLE) ||
Mallikarjuna R Chilakalaa3801372009-06-30 11:44:16 +0000361 (ecmd->advertising != ADVERTISED_10000baseT_Full) ||
David Decotigny25db0332011-04-27 18:32:39 +0000362 (speed + ecmd->duplex != SPEED_10000 + DUPLEX_FULL))
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000363 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700364 }
365
Mallikarjuna R Chilakala74766012009-06-04 11:11:34 +0000366 return err;
Auke Kok9a799d72007-09-15 14:07:45 -0700367}
368
369static void ixgbe_get_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700370 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700371{
372 struct ixgbe_adapter *adapter = netdev_priv(netdev);
373 struct ixgbe_hw *hw = &adapter->hw;
374
Don Skidmore71fd5702009-03-31 21:35:05 +0000375 /*
376 * Flow Control Autoneg isn't on if
377 * - we didn't ask for it OR
378 * - it failed, we know this by tx & rx being off
379 */
380 if (hw->fc.disable_fc_autoneg ||
381 (hw->fc.current_mode == ixgbe_fc_none))
382 pause->autoneg = 0;
383 else
384 pause->autoneg = 1;
Auke Kok9a799d72007-09-15 14:07:45 -0700385
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800386 if (hw->fc.current_mode == ixgbe_fc_rx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700387 pause->rx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800388 } else if (hw->fc.current_mode == ixgbe_fc_tx_pause) {
Auke Kok9a799d72007-09-15 14:07:45 -0700389 pause->tx_pause = 1;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -0800390 } else if (hw->fc.current_mode == ixgbe_fc_full) {
Auke Kok9a799d72007-09-15 14:07:45 -0700391 pause->rx_pause = 1;
392 pause->tx_pause = 1;
Alexander Duyck673ac602010-11-16 19:27:05 -0800393#ifdef CONFIG_DCB
394 } else if (hw->fc.current_mode == ixgbe_fc_pfc) {
395 pause->rx_pause = 0;
396 pause->tx_pause = 0;
397#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700398 }
399}
400
401static int ixgbe_set_pauseparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700402 struct ethtool_pauseparam *pause)
Auke Kok9a799d72007-09-15 14:07:45 -0700403{
404 struct ixgbe_adapter *adapter = netdev_priv(netdev);
405 struct ixgbe_hw *hw = &adapter->hw;
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000406 struct ixgbe_fc_info fc;
Auke Kok9a799d72007-09-15 14:07:45 -0700407
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000408#ifdef CONFIG_DCB
409 if (adapter->dcb_cfg.pfc_mode_enable ||
410 ((hw->mac.type == ixgbe_mac_82598EB) &&
411 (adapter->flags & IXGBE_FLAG_DCB_ENABLED)))
412 return -EINVAL;
413
414#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000415 fc = hw->fc;
416
Don Skidmore71fd5702009-03-31 21:35:05 +0000417 if (pause->autoneg != AUTONEG_ENABLE)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000418 fc.disable_fc_autoneg = true;
Don Skidmore71fd5702009-03-31 21:35:05 +0000419 else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000420 fc.disable_fc_autoneg = false;
Don Skidmore71fd5702009-03-31 21:35:05 +0000421
Don Skidmore1c4f0ef2010-04-27 11:31:06 +0000422 if ((pause->rx_pause && pause->tx_pause) || pause->autoneg)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000423 fc.requested_mode = ixgbe_fc_full;
Auke Kok9a799d72007-09-15 14:07:45 -0700424 else if (pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000425 fc.requested_mode = ixgbe_fc_rx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700426 else if (!pause->rx_pause && pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000427 fc.requested_mode = ixgbe_fc_tx_pause;
Auke Kok9a799d72007-09-15 14:07:45 -0700428 else if (!pause->rx_pause && !pause->tx_pause)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000429 fc.requested_mode = ixgbe_fc_none;
Ayyappan Veeraiyan9c83b0702008-02-01 15:58:59 -0800430 else
431 return -EINVAL;
Auke Kok9a799d72007-09-15 14:07:45 -0700432
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000433#ifdef CONFIG_DCB
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000434 adapter->last_lfc_mode = fc.requested_mode;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000435#endif
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +0000436
437 /* if the thing changed then we'll update and use new autoneg */
438 if (memcmp(&fc, &hw->fc, sizeof(struct ixgbe_fc_info))) {
439 hw->fc = fc;
440 if (netif_running(netdev))
441 ixgbe_reinit_locked(adapter);
442 else
443 ixgbe_reset(adapter);
444 }
Auke Kok9a799d72007-09-15 14:07:45 -0700445
446 return 0;
447}
448
Auke Kok9a799d72007-09-15 14:07:45 -0700449static u32 ixgbe_get_msglevel(struct net_device *netdev)
450{
451 struct ixgbe_adapter *adapter = netdev_priv(netdev);
452 return adapter->msg_enable;
453}
454
455static void ixgbe_set_msglevel(struct net_device *netdev, u32 data)
456{
457 struct ixgbe_adapter *adapter = netdev_priv(netdev);
458 adapter->msg_enable = data;
459}
460
461static int ixgbe_get_regs_len(struct net_device *netdev)
462{
Emil Tantilov217995e2011-09-15 06:23:10 +0000463#define IXGBE_REGS_LEN 1129
Auke Kok9a799d72007-09-15 14:07:45 -0700464 return IXGBE_REGS_LEN * sizeof(u32);
465}
466
467#define IXGBE_GET_STAT(_A_, _R_) _A_->stats._R_
468
469static void ixgbe_get_regs(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700470 struct ethtool_regs *regs, void *p)
Auke Kok9a799d72007-09-15 14:07:45 -0700471{
472 struct ixgbe_adapter *adapter = netdev_priv(netdev);
473 struct ixgbe_hw *hw = &adapter->hw;
474 u32 *regs_buff = p;
475 u8 i;
476
477 memset(p, 0, IXGBE_REGS_LEN * sizeof(u32));
478
479 regs->version = (1 << 24) | hw->revision_id << 16 | hw->device_id;
480
481 /* General Registers */
482 regs_buff[0] = IXGBE_READ_REG(hw, IXGBE_CTRL);
483 regs_buff[1] = IXGBE_READ_REG(hw, IXGBE_STATUS);
484 regs_buff[2] = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
485 regs_buff[3] = IXGBE_READ_REG(hw, IXGBE_ESDP);
486 regs_buff[4] = IXGBE_READ_REG(hw, IXGBE_EODSDP);
487 regs_buff[5] = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
488 regs_buff[6] = IXGBE_READ_REG(hw, IXGBE_FRTIMER);
489 regs_buff[7] = IXGBE_READ_REG(hw, IXGBE_TCPTIMER);
490
491 /* NVM Register */
492 regs_buff[8] = IXGBE_READ_REG(hw, IXGBE_EEC);
493 regs_buff[9] = IXGBE_READ_REG(hw, IXGBE_EERD);
494 regs_buff[10] = IXGBE_READ_REG(hw, IXGBE_FLA);
495 regs_buff[11] = IXGBE_READ_REG(hw, IXGBE_EEMNGCTL);
496 regs_buff[12] = IXGBE_READ_REG(hw, IXGBE_EEMNGDATA);
497 regs_buff[13] = IXGBE_READ_REG(hw, IXGBE_FLMNGCTL);
498 regs_buff[14] = IXGBE_READ_REG(hw, IXGBE_FLMNGDATA);
499 regs_buff[15] = IXGBE_READ_REG(hw, IXGBE_FLMNGCNT);
500 regs_buff[16] = IXGBE_READ_REG(hw, IXGBE_FLOP);
501 regs_buff[17] = IXGBE_READ_REG(hw, IXGBE_GRC);
502
503 /* Interrupt */
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700504 /* don't read EICR because it can clear interrupt causes, instead
505 * read EICS which is a shadow but doesn't clear EICR */
506 regs_buff[18] = IXGBE_READ_REG(hw, IXGBE_EICS);
Auke Kok9a799d72007-09-15 14:07:45 -0700507 regs_buff[19] = IXGBE_READ_REG(hw, IXGBE_EICS);
508 regs_buff[20] = IXGBE_READ_REG(hw, IXGBE_EIMS);
509 regs_buff[21] = IXGBE_READ_REG(hw, IXGBE_EIMC);
510 regs_buff[22] = IXGBE_READ_REG(hw, IXGBE_EIAC);
511 regs_buff[23] = IXGBE_READ_REG(hw, IXGBE_EIAM);
512 regs_buff[24] = IXGBE_READ_REG(hw, IXGBE_EITR(0));
513 regs_buff[25] = IXGBE_READ_REG(hw, IXGBE_IVAR(0));
514 regs_buff[26] = IXGBE_READ_REG(hw, IXGBE_MSIXT);
515 regs_buff[27] = IXGBE_READ_REG(hw, IXGBE_MSIXPBA);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700516 regs_buff[28] = IXGBE_READ_REG(hw, IXGBE_PBACL(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700517 regs_buff[29] = IXGBE_READ_REG(hw, IXGBE_GPIE);
518
519 /* Flow Control */
520 regs_buff[30] = IXGBE_READ_REG(hw, IXGBE_PFCTOP);
521 regs_buff[31] = IXGBE_READ_REG(hw, IXGBE_FCTTV(0));
522 regs_buff[32] = IXGBE_READ_REG(hw, IXGBE_FCTTV(1));
523 regs_buff[33] = IXGBE_READ_REG(hw, IXGBE_FCTTV(2));
524 regs_buff[34] = IXGBE_READ_REG(hw, IXGBE_FCTTV(3));
Alexander Duyckbd508172010-11-16 19:27:03 -0800525 for (i = 0; i < 8; i++) {
526 switch (hw->mac.type) {
527 case ixgbe_mac_82598EB:
528 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL(i));
529 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH(i));
530 break;
531 case ixgbe_mac_82599EB:
Emil Tantilov80bb25e2011-07-27 04:16:29 +0000532 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -0800533 regs_buff[35 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTL_82599(i));
534 regs_buff[43 + i] = IXGBE_READ_REG(hw, IXGBE_FCRTH_82599(i));
535 break;
536 default:
537 break;
538 }
539 }
Auke Kok9a799d72007-09-15 14:07:45 -0700540 regs_buff[51] = IXGBE_READ_REG(hw, IXGBE_FCRTV);
541 regs_buff[52] = IXGBE_READ_REG(hw, IXGBE_TFCS);
542
543 /* Receive DMA */
544 for (i = 0; i < 64; i++)
545 regs_buff[53 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
546 for (i = 0; i < 64; i++)
547 regs_buff[117 + i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
548 for (i = 0; i < 64; i++)
549 regs_buff[181 + i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
550 for (i = 0; i < 64; i++)
551 regs_buff[245 + i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
552 for (i = 0; i < 64; i++)
553 regs_buff[309 + i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
554 for (i = 0; i < 64; i++)
555 regs_buff[373 + i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
556 for (i = 0; i < 16; i++)
557 regs_buff[437 + i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
558 for (i = 0; i < 16; i++)
559 regs_buff[453 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
560 regs_buff[469] = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
561 for (i = 0; i < 8; i++)
562 regs_buff[470 + i] = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i));
563 regs_buff[478] = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
564 regs_buff[479] = IXGBE_READ_REG(hw, IXGBE_DROPEN);
565
566 /* Receive */
567 regs_buff[480] = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
568 regs_buff[481] = IXGBE_READ_REG(hw, IXGBE_RFCTL);
569 for (i = 0; i < 16; i++)
570 regs_buff[482 + i] = IXGBE_READ_REG(hw, IXGBE_RAL(i));
571 for (i = 0; i < 16; i++)
572 regs_buff[498 + i] = IXGBE_READ_REG(hw, IXGBE_RAH(i));
Jesse Brandeburgc44ade92008-09-11 19:59:59 -0700573 regs_buff[514] = IXGBE_READ_REG(hw, IXGBE_PSRTYPE(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700574 regs_buff[515] = IXGBE_READ_REG(hw, IXGBE_FCTRL);
575 regs_buff[516] = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
576 regs_buff[517] = IXGBE_READ_REG(hw, IXGBE_MCSTCTRL);
577 regs_buff[518] = IXGBE_READ_REG(hw, IXGBE_MRQC);
578 regs_buff[519] = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
579 for (i = 0; i < 8; i++)
580 regs_buff[520 + i] = IXGBE_READ_REG(hw, IXGBE_IMIR(i));
581 for (i = 0; i < 8; i++)
582 regs_buff[528 + i] = IXGBE_READ_REG(hw, IXGBE_IMIREXT(i));
583 regs_buff[536] = IXGBE_READ_REG(hw, IXGBE_IMIRVP);
584
585 /* Transmit */
586 for (i = 0; i < 32; i++)
587 regs_buff[537 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
588 for (i = 0; i < 32; i++)
589 regs_buff[569 + i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
590 for (i = 0; i < 32; i++)
591 regs_buff[601 + i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
592 for (i = 0; i < 32; i++)
593 regs_buff[633 + i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
594 for (i = 0; i < 32; i++)
595 regs_buff[665 + i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
596 for (i = 0; i < 32; i++)
597 regs_buff[697 + i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
598 for (i = 0; i < 32; i++)
599 regs_buff[729 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAL(i));
600 for (i = 0; i < 32; i++)
601 regs_buff[761 + i] = IXGBE_READ_REG(hw, IXGBE_TDWBAH(i));
602 regs_buff[793] = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
603 for (i = 0; i < 16; i++)
604 regs_buff[794 + i] = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(i));
605 regs_buff[810] = IXGBE_READ_REG(hw, IXGBE_TIPG);
606 for (i = 0; i < 8; i++)
607 regs_buff[811 + i] = IXGBE_READ_REG(hw, IXGBE_TXPBSIZE(i));
608 regs_buff[819] = IXGBE_READ_REG(hw, IXGBE_MNGTXMAP);
609
610 /* Wake Up */
611 regs_buff[820] = IXGBE_READ_REG(hw, IXGBE_WUC);
612 regs_buff[821] = IXGBE_READ_REG(hw, IXGBE_WUFC);
613 regs_buff[822] = IXGBE_READ_REG(hw, IXGBE_WUS);
614 regs_buff[823] = IXGBE_READ_REG(hw, IXGBE_IPAV);
615 regs_buff[824] = IXGBE_READ_REG(hw, IXGBE_IP4AT);
616 regs_buff[825] = IXGBE_READ_REG(hw, IXGBE_IP6AT);
617 regs_buff[826] = IXGBE_READ_REG(hw, IXGBE_WUPL);
618 regs_buff[827] = IXGBE_READ_REG(hw, IXGBE_WUPM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000619 regs_buff[828] = IXGBE_READ_REG(hw, IXGBE_FHFT(0));
Auke Kok9a799d72007-09-15 14:07:45 -0700620
Alexander Duyck673ac602010-11-16 19:27:05 -0800621 /* DCB */
Auke Kok9a799d72007-09-15 14:07:45 -0700622 regs_buff[829] = IXGBE_READ_REG(hw, IXGBE_RMCS);
623 regs_buff[830] = IXGBE_READ_REG(hw, IXGBE_DPMCS);
624 regs_buff[831] = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
625 regs_buff[832] = IXGBE_READ_REG(hw, IXGBE_RUPPBMR);
626 for (i = 0; i < 8; i++)
627 regs_buff[833 + i] = IXGBE_READ_REG(hw, IXGBE_RT2CR(i));
628 for (i = 0; i < 8; i++)
629 regs_buff[841 + i] = IXGBE_READ_REG(hw, IXGBE_RT2SR(i));
630 for (i = 0; i < 8; i++)
631 regs_buff[849 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCCR(i));
632 for (i = 0; i < 8; i++)
633 regs_buff[857 + i] = IXGBE_READ_REG(hw, IXGBE_TDTQ2TCSR(i));
634 for (i = 0; i < 8; i++)
635 regs_buff[865 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCCR(i));
636 for (i = 0; i < 8; i++)
637 regs_buff[873 + i] = IXGBE_READ_REG(hw, IXGBE_TDPT2TCSR(i));
638
639 /* Statistics */
640 regs_buff[881] = IXGBE_GET_STAT(adapter, crcerrs);
641 regs_buff[882] = IXGBE_GET_STAT(adapter, illerrc);
642 regs_buff[883] = IXGBE_GET_STAT(adapter, errbc);
643 regs_buff[884] = IXGBE_GET_STAT(adapter, mspdc);
644 for (i = 0; i < 8; i++)
645 regs_buff[885 + i] = IXGBE_GET_STAT(adapter, mpc[i]);
646 regs_buff[893] = IXGBE_GET_STAT(adapter, mlfc);
647 regs_buff[894] = IXGBE_GET_STAT(adapter, mrfc);
648 regs_buff[895] = IXGBE_GET_STAT(adapter, rlec);
649 regs_buff[896] = IXGBE_GET_STAT(adapter, lxontxc);
650 regs_buff[897] = IXGBE_GET_STAT(adapter, lxonrxc);
651 regs_buff[898] = IXGBE_GET_STAT(adapter, lxofftxc);
652 regs_buff[899] = IXGBE_GET_STAT(adapter, lxoffrxc);
653 for (i = 0; i < 8; i++)
654 regs_buff[900 + i] = IXGBE_GET_STAT(adapter, pxontxc[i]);
655 for (i = 0; i < 8; i++)
656 regs_buff[908 + i] = IXGBE_GET_STAT(adapter, pxonrxc[i]);
657 for (i = 0; i < 8; i++)
658 regs_buff[916 + i] = IXGBE_GET_STAT(adapter, pxofftxc[i]);
659 for (i = 0; i < 8; i++)
660 regs_buff[924 + i] = IXGBE_GET_STAT(adapter, pxoffrxc[i]);
661 regs_buff[932] = IXGBE_GET_STAT(adapter, prc64);
662 regs_buff[933] = IXGBE_GET_STAT(adapter, prc127);
663 regs_buff[934] = IXGBE_GET_STAT(adapter, prc255);
664 regs_buff[935] = IXGBE_GET_STAT(adapter, prc511);
665 regs_buff[936] = IXGBE_GET_STAT(adapter, prc1023);
666 regs_buff[937] = IXGBE_GET_STAT(adapter, prc1522);
667 regs_buff[938] = IXGBE_GET_STAT(adapter, gprc);
668 regs_buff[939] = IXGBE_GET_STAT(adapter, bprc);
669 regs_buff[940] = IXGBE_GET_STAT(adapter, mprc);
670 regs_buff[941] = IXGBE_GET_STAT(adapter, gptc);
671 regs_buff[942] = IXGBE_GET_STAT(adapter, gorc);
672 regs_buff[944] = IXGBE_GET_STAT(adapter, gotc);
673 for (i = 0; i < 8; i++)
674 regs_buff[946 + i] = IXGBE_GET_STAT(adapter, rnbc[i]);
675 regs_buff[954] = IXGBE_GET_STAT(adapter, ruc);
676 regs_buff[955] = IXGBE_GET_STAT(adapter, rfc);
677 regs_buff[956] = IXGBE_GET_STAT(adapter, roc);
678 regs_buff[957] = IXGBE_GET_STAT(adapter, rjc);
679 regs_buff[958] = IXGBE_GET_STAT(adapter, mngprc);
680 regs_buff[959] = IXGBE_GET_STAT(adapter, mngpdc);
681 regs_buff[960] = IXGBE_GET_STAT(adapter, mngptc);
682 regs_buff[961] = IXGBE_GET_STAT(adapter, tor);
683 regs_buff[963] = IXGBE_GET_STAT(adapter, tpr);
684 regs_buff[964] = IXGBE_GET_STAT(adapter, tpt);
685 regs_buff[965] = IXGBE_GET_STAT(adapter, ptc64);
686 regs_buff[966] = IXGBE_GET_STAT(adapter, ptc127);
687 regs_buff[967] = IXGBE_GET_STAT(adapter, ptc255);
688 regs_buff[968] = IXGBE_GET_STAT(adapter, ptc511);
689 regs_buff[969] = IXGBE_GET_STAT(adapter, ptc1023);
690 regs_buff[970] = IXGBE_GET_STAT(adapter, ptc1522);
691 regs_buff[971] = IXGBE_GET_STAT(adapter, mptc);
692 regs_buff[972] = IXGBE_GET_STAT(adapter, bptc);
693 regs_buff[973] = IXGBE_GET_STAT(adapter, xec);
694 for (i = 0; i < 16; i++)
695 regs_buff[974 + i] = IXGBE_GET_STAT(adapter, qprc[i]);
696 for (i = 0; i < 16; i++)
697 regs_buff[990 + i] = IXGBE_GET_STAT(adapter, qptc[i]);
698 for (i = 0; i < 16; i++)
699 regs_buff[1006 + i] = IXGBE_GET_STAT(adapter, qbrc[i]);
700 for (i = 0; i < 16; i++)
701 regs_buff[1022 + i] = IXGBE_GET_STAT(adapter, qbtc[i]);
702
703 /* MAC */
704 regs_buff[1038] = IXGBE_READ_REG(hw, IXGBE_PCS1GCFIG);
705 regs_buff[1039] = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL);
706 regs_buff[1040] = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA);
707 regs_buff[1041] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG0);
708 regs_buff[1042] = IXGBE_READ_REG(hw, IXGBE_PCS1GDBG1);
709 regs_buff[1043] = IXGBE_READ_REG(hw, IXGBE_PCS1GANA);
710 regs_buff[1044] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP);
711 regs_buff[1045] = IXGBE_READ_REG(hw, IXGBE_PCS1GANNP);
712 regs_buff[1046] = IXGBE_READ_REG(hw, IXGBE_PCS1GANLPNP);
713 regs_buff[1047] = IXGBE_READ_REG(hw, IXGBE_HLREG0);
714 regs_buff[1048] = IXGBE_READ_REG(hw, IXGBE_HLREG1);
715 regs_buff[1049] = IXGBE_READ_REG(hw, IXGBE_PAP);
716 regs_buff[1050] = IXGBE_READ_REG(hw, IXGBE_MACA);
717 regs_buff[1051] = IXGBE_READ_REG(hw, IXGBE_APAE);
718 regs_buff[1052] = IXGBE_READ_REG(hw, IXGBE_ARD);
719 regs_buff[1053] = IXGBE_READ_REG(hw, IXGBE_AIS);
720 regs_buff[1054] = IXGBE_READ_REG(hw, IXGBE_MSCA);
721 regs_buff[1055] = IXGBE_READ_REG(hw, IXGBE_MSRWD);
722 regs_buff[1056] = IXGBE_READ_REG(hw, IXGBE_MLADD);
723 regs_buff[1057] = IXGBE_READ_REG(hw, IXGBE_MHADD);
724 regs_buff[1058] = IXGBE_READ_REG(hw, IXGBE_TREG);
725 regs_buff[1059] = IXGBE_READ_REG(hw, IXGBE_PCSS1);
726 regs_buff[1060] = IXGBE_READ_REG(hw, IXGBE_PCSS2);
727 regs_buff[1061] = IXGBE_READ_REG(hw, IXGBE_XPCSS);
728 regs_buff[1062] = IXGBE_READ_REG(hw, IXGBE_SERDESC);
729 regs_buff[1063] = IXGBE_READ_REG(hw, IXGBE_MACS);
730 regs_buff[1064] = IXGBE_READ_REG(hw, IXGBE_AUTOC);
731 regs_buff[1065] = IXGBE_READ_REG(hw, IXGBE_LINKS);
732 regs_buff[1066] = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
733 regs_buff[1067] = IXGBE_READ_REG(hw, IXGBE_AUTOC3);
734 regs_buff[1068] = IXGBE_READ_REG(hw, IXGBE_ANLP1);
735 regs_buff[1069] = IXGBE_READ_REG(hw, IXGBE_ANLP2);
736 regs_buff[1070] = IXGBE_READ_REG(hw, IXGBE_ATLASCTL);
737
738 /* Diagnostic */
739 regs_buff[1071] = IXGBE_READ_REG(hw, IXGBE_RDSTATCTL);
740 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700741 regs_buff[1072 + i] = IXGBE_READ_REG(hw, IXGBE_RDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700742 regs_buff[1080] = IXGBE_READ_REG(hw, IXGBE_RDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700743 for (i = 0; i < 4; i++)
744 regs_buff[1081 + i] = IXGBE_READ_REG(hw, IXGBE_RIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700745 regs_buff[1085] = IXGBE_READ_REG(hw, IXGBE_RDPROBE);
746 regs_buff[1086] = IXGBE_READ_REG(hw, IXGBE_TDSTATCTL);
747 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700748 regs_buff[1087 + i] = IXGBE_READ_REG(hw, IXGBE_TDSTAT(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700749 regs_buff[1095] = IXGBE_READ_REG(hw, IXGBE_TDHMPN);
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700750 for (i = 0; i < 4; i++)
751 regs_buff[1096 + i] = IXGBE_READ_REG(hw, IXGBE_TIC_DW(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700752 regs_buff[1100] = IXGBE_READ_REG(hw, IXGBE_TDPROBE);
753 regs_buff[1101] = IXGBE_READ_REG(hw, IXGBE_TXBUFCTRL);
754 regs_buff[1102] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA0);
755 regs_buff[1103] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA1);
756 regs_buff[1104] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA2);
757 regs_buff[1105] = IXGBE_READ_REG(hw, IXGBE_TXBUFDATA3);
758 regs_buff[1106] = IXGBE_READ_REG(hw, IXGBE_RXBUFCTRL);
759 regs_buff[1107] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA0);
760 regs_buff[1108] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA1);
761 regs_buff[1109] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA2);
762 regs_buff[1110] = IXGBE_READ_REG(hw, IXGBE_RXBUFDATA3);
763 for (i = 0; i < 8; i++)
Jesse Brandeburg98c00a12008-09-11 19:56:41 -0700764 regs_buff[1111 + i] = IXGBE_READ_REG(hw, IXGBE_PCIE_DIAG(i));
Auke Kok9a799d72007-09-15 14:07:45 -0700765 regs_buff[1119] = IXGBE_READ_REG(hw, IXGBE_RFVAL);
766 regs_buff[1120] = IXGBE_READ_REG(hw, IXGBE_MDFTC1);
767 regs_buff[1121] = IXGBE_READ_REG(hw, IXGBE_MDFTC2);
768 regs_buff[1122] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO1);
769 regs_buff[1123] = IXGBE_READ_REG(hw, IXGBE_MDFTFIFO2);
770 regs_buff[1124] = IXGBE_READ_REG(hw, IXGBE_MDFTS);
771 regs_buff[1125] = IXGBE_READ_REG(hw, IXGBE_PCIEECCCTL);
772 regs_buff[1126] = IXGBE_READ_REG(hw, IXGBE_PBTXECC);
773 regs_buff[1127] = IXGBE_READ_REG(hw, IXGBE_PBRXECC);
Emil Tantilov217995e2011-09-15 06:23:10 +0000774
775 /* 82599 X540 specific registers */
776 regs_buff[1128] = IXGBE_READ_REG(hw, IXGBE_MFLCN);
Auke Kok9a799d72007-09-15 14:07:45 -0700777}
778
779static int ixgbe_get_eeprom_len(struct net_device *netdev)
780{
781 struct ixgbe_adapter *adapter = netdev_priv(netdev);
782 return adapter->hw.eeprom.word_size * 2;
783}
784
785static int ixgbe_get_eeprom(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700786 struct ethtool_eeprom *eeprom, u8 *bytes)
Auke Kok9a799d72007-09-15 14:07:45 -0700787{
788 struct ixgbe_adapter *adapter = netdev_priv(netdev);
789 struct ixgbe_hw *hw = &adapter->hw;
790 u16 *eeprom_buff;
791 int first_word, last_word, eeprom_len;
792 int ret_val = 0;
793 u16 i;
794
795 if (eeprom->len == 0)
796 return -EINVAL;
797
798 eeprom->magic = hw->vendor_id | (hw->device_id << 16);
799
800 first_word = eeprom->offset >> 1;
801 last_word = (eeprom->offset + eeprom->len - 1) >> 1;
802 eeprom_len = last_word - first_word + 1;
803
804 eeprom_buff = kmalloc(sizeof(u16) * eeprom_len, GFP_KERNEL);
805 if (!eeprom_buff)
806 return -ENOMEM;
807
Emil Tantilov68c70052011-04-20 08:49:06 +0000808 ret_val = hw->eeprom.ops.read_buffer(hw, first_word, eeprom_len,
809 eeprom_buff);
Auke Kok9a799d72007-09-15 14:07:45 -0700810
811 /* Device's eeprom is always little-endian, word addressable */
812 for (i = 0; i < eeprom_len; i++)
813 le16_to_cpus(&eeprom_buff[i]);
814
815 memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1), eeprom->len);
816 kfree(eeprom_buff);
817
818 return ret_val;
819}
820
821static void ixgbe_get_drvinfo(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700822 struct ethtool_drvinfo *drvinfo)
Auke Kok9a799d72007-09-15 14:07:45 -0700823{
824 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800825 char firmware_version[32];
Auke Kok9a799d72007-09-15 14:07:45 -0700826
Don Skidmore9fe93af2010-12-03 09:33:54 +0000827 strncpy(drvinfo->driver, ixgbe_driver_name,
828 sizeof(drvinfo->driver) - 1);
Don Skidmore083fc582010-08-19 13:33:16 +0000829 strncpy(drvinfo->version, ixgbe_driver_version,
Don Skidmore9fe93af2010-12-03 09:33:54 +0000830 sizeof(drvinfo->version) - 1);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800831
Don Skidmore083fc582010-08-19 13:33:16 +0000832 snprintf(firmware_version, sizeof(firmware_version), "%d.%d-%d",
833 (adapter->eeprom_version & 0xF000) >> 12,
834 (adapter->eeprom_version & 0x0FF0) >> 4,
835 adapter->eeprom_version & 0x000F);
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800836
Don Skidmore083fc582010-08-19 13:33:16 +0000837 strncpy(drvinfo->fw_version, firmware_version,
838 sizeof(drvinfo->fw_version));
839 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
840 sizeof(drvinfo->bus_info));
Auke Kok9a799d72007-09-15 14:07:45 -0700841 drvinfo->n_stats = IXGBE_STATS_LEN;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000842 drvinfo->testinfo_len = IXGBE_TEST_LEN;
Auke Kok9a799d72007-09-15 14:07:45 -0700843 drvinfo->regdump_len = ixgbe_get_regs_len(netdev);
844}
845
846static void ixgbe_get_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700847 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700848{
849 struct ixgbe_adapter *adapter = netdev_priv(netdev);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000850 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
851 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
Auke Kok9a799d72007-09-15 14:07:45 -0700852
853 ring->rx_max_pending = IXGBE_MAX_RXD;
854 ring->tx_max_pending = IXGBE_MAX_TXD;
855 ring->rx_mini_max_pending = 0;
856 ring->rx_jumbo_max_pending = 0;
857 ring->rx_pending = rx_ring->count;
858 ring->tx_pending = tx_ring->count;
859 ring->rx_mini_pending = 0;
860 ring->rx_jumbo_pending = 0;
861}
862
863static int ixgbe_set_ringparam(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700864 struct ethtool_ringparam *ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700865{
866 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000867 struct ixgbe_ring *temp_tx_ring, *temp_rx_ring;
Alexander Duyck759884b2009-10-26 11:32:05 +0000868 int i, err = 0;
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700869 u32 new_rx_count, new_tx_count;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000870 bool need_update = false;
Auke Kok9a799d72007-09-15 14:07:45 -0700871
872 if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
873 return -EINVAL;
874
875 new_rx_count = max(ring->rx_pending, (u32)IXGBE_MIN_RXD);
876 new_rx_count = min(new_rx_count, (u32)IXGBE_MAX_RXD);
877 new_rx_count = ALIGN(new_rx_count, IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE);
878
879 new_tx_count = max(ring->tx_pending, (u32)IXGBE_MIN_TXD);
880 new_tx_count = min(new_tx_count, (u32)IXGBE_MAX_TXD);
881 new_tx_count = ALIGN(new_tx_count, IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE);
882
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000883 if ((new_tx_count == adapter->tx_ring[0]->count) &&
884 (new_rx_count == adapter->rx_ring[0]->count)) {
Auke Kok9a799d72007-09-15 14:07:45 -0700885 /* nothing to do */
886 return 0;
887 }
888
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800889 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +0000890 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800891
Alexander Duyck759884b2009-10-26 11:32:05 +0000892 if (!netif_running(adapter->netdev)) {
893 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000894 adapter->tx_ring[i]->count = new_tx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000895 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000896 adapter->rx_ring[i]->count = new_rx_count;
Alexander Duyck759884b2009-10-26 11:32:05 +0000897 adapter->tx_ring_count = new_tx_count;
898 adapter->rx_ring_count = new_rx_count;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000899 goto clear_reset;
Alexander Duyck759884b2009-10-26 11:32:05 +0000900 }
901
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000902 temp_tx_ring = vmalloc(adapter->num_tx_queues * sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000903 if (!temp_tx_ring) {
904 err = -ENOMEM;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000905 goto clear_reset;
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000906 }
907
908 if (new_tx_count != adapter->tx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700909 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000910 memcpy(&temp_tx_ring[i], adapter->tx_ring[i],
911 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000912 temp_tx_ring[i].count = new_tx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800913 err = ixgbe_setup_tx_resources(&temp_tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700914 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700915 while (i) {
916 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800917 ixgbe_free_tx_resources(&temp_tx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700918 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000919 goto clear_reset;
Auke Kok9a799d72007-09-15 14:07:45 -0700920 }
Auke Kok9a799d72007-09-15 14:07:45 -0700921 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000922 need_update = true;
Auke Kok9a799d72007-09-15 14:07:45 -0700923 }
924
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000925 temp_rx_ring = vmalloc(adapter->num_rx_queues * sizeof(struct ixgbe_ring));
926 if (!temp_rx_ring) {
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000927 err = -ENOMEM;
928 goto err_setup;
Peter P Waskiewicz Jrd3fa47212008-12-26 01:36:33 -0800929 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700930
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000931 if (new_rx_count != adapter->rx_ring_count) {
Auke Kok9a799d72007-09-15 14:07:45 -0700932 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000933 memcpy(&temp_rx_ring[i], adapter->rx_ring[i],
934 sizeof(struct ixgbe_ring));
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000935 temp_rx_ring[i].count = new_rx_count;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800936 err = ixgbe_setup_rx_resources(&temp_rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -0700937 if (err) {
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700938 while (i) {
939 i--;
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800940 ixgbe_free_rx_resources(&temp_rx_ring[i]);
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700941 }
Auke Kok9a799d72007-09-15 14:07:45 -0700942 goto err_setup;
943 }
Auke Kok9a799d72007-09-15 14:07:45 -0700944 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000945 need_update = true;
946 }
Jesse Brandeburgc431f972008-09-11 19:59:16 -0700947
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000948 /* if rings need to be updated, here's the place to do it in one shot */
949 if (need_update) {
Alexander Duyck759884b2009-10-26 11:32:05 +0000950 ixgbe_down(adapter);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000951
952 /* tx */
953 if (new_tx_count != adapter->tx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000954 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800955 ixgbe_free_tx_resources(adapter->tx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000956 memcpy(adapter->tx_ring[i], &temp_tx_ring[i],
957 sizeof(struct ixgbe_ring));
958 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000959 adapter->tx_ring_count = new_tx_count;
960 }
961
962 /* rx */
963 if (new_rx_count != adapter->rx_ring_count) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000964 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800965 ixgbe_free_rx_resources(adapter->rx_ring[i]);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000966 memcpy(adapter->rx_ring[i], &temp_rx_ring[i],
967 sizeof(struct ixgbe_ring));
968 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000969 adapter->rx_ring_count = new_rx_count;
970 }
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000971 ixgbe_up(adapter);
Alexander Duyck759884b2009-10-26 11:32:05 +0000972 }
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000973
974 vfree(temp_rx_ring);
Mallikarjuna R Chilakalaf9ed8852009-03-31 21:35:24 +0000975err_setup:
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000976 vfree(temp_tx_ring);
977clear_reset:
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800978 clear_bit(__IXGBE_RESETTING, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -0700979 return err;
980}
981
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700982static int ixgbe_get_sset_count(struct net_device *netdev, int sset)
Auke Kok9a799d72007-09-15 14:07:45 -0700983{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700984 switch (sset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000985 case ETH_SS_TEST:
986 return IXGBE_TEST_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700987 case ETH_SS_STATS:
988 return IXGBE_STATS_LEN;
989 default:
990 return -EOPNOTSUPP;
991 }
Auke Kok9a799d72007-09-15 14:07:45 -0700992}
993
994static void ixgbe_get_ethtool_stats(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700995 struct ethtool_stats *stats, u64 *data)
Auke Kok9a799d72007-09-15 14:07:45 -0700996{
997 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Eric Dumazet28172732010-07-07 14:58:56 -0700998 struct rtnl_link_stats64 temp;
999 const struct rtnl_link_stats64 *net_stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +00001000 unsigned int start;
1001 struct ixgbe_ring *ring;
1002 int i, j;
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001003 char *p = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001004
1005 ixgbe_update_stats(adapter);
Eric Dumazet28172732010-07-07 14:58:56 -07001006 net_stats = dev_get_stats(netdev, &temp);
Auke Kok9a799d72007-09-15 14:07:45 -07001007 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001008 switch (ixgbe_gstrings_stats[i].type) {
1009 case NETDEV_STATS:
Eric Dumazet28172732010-07-07 14:58:56 -07001010 p = (char *) net_stats +
Ajit Khaparde29c3a052009-10-13 01:47:33 +00001011 ixgbe_gstrings_stats[i].stat_offset;
1012 break;
1013 case IXGBE_STATS:
1014 p = (char *) adapter +
1015 ixgbe_gstrings_stats[i].stat_offset;
1016 break;
1017 }
1018
Auke Kok9a799d72007-09-15 14:07:45 -07001019 data[i] = (ixgbe_gstrings_stats[i].sizeof_stat ==
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001020 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
Auke Kok9a799d72007-09-15 14:07:45 -07001021 }
1022 for (j = 0; j < adapter->num_tx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001023 ring = adapter->tx_ring[j];
1024 do {
1025 start = u64_stats_fetch_begin_bh(&ring->syncp);
1026 data[i] = ring->stats.packets;
1027 data[i+1] = ring->stats.bytes;
1028 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1029 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001030 }
1031 for (j = 0; j < adapter->num_rx_queues; j++) {
Eric Dumazetde1036b2010-10-20 23:00:04 +00001032 ring = adapter->rx_ring[j];
1033 do {
1034 start = u64_stats_fetch_begin_bh(&ring->syncp);
1035 data[i] = ring->stats.packets;
1036 data[i+1] = ring->stats.bytes;
1037 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
1038 i += 2;
Auke Kok9a799d72007-09-15 14:07:45 -07001039 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001040 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1041 for (j = 0; j < MAX_TX_PACKET_BUFFERS; j++) {
1042 data[i++] = adapter->stats.pxontxc[j];
1043 data[i++] = adapter->stats.pxofftxc[j];
1044 }
1045 for (j = 0; j < MAX_RX_PACKET_BUFFERS; j++) {
1046 data[i++] = adapter->stats.pxonrxc[j];
1047 data[i++] = adapter->stats.pxoffrxc[j];
1048 }
1049 }
Auke Kok9a799d72007-09-15 14:07:45 -07001050}
1051
1052static void ixgbe_get_strings(struct net_device *netdev, u32 stringset,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001053 u8 *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001054{
1055 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07001056 char *p = (char *)data;
Auke Kok9a799d72007-09-15 14:07:45 -07001057 int i;
1058
1059 switch (stringset) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001060 case ETH_SS_TEST:
1061 memcpy(data, *ixgbe_gstrings_test,
1062 IXGBE_TEST_LEN * ETH_GSTRING_LEN);
1063 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001064 case ETH_SS_STATS:
1065 for (i = 0; i < IXGBE_GLOBAL_STATS_LEN; i++) {
1066 memcpy(p, ixgbe_gstrings_stats[i].stat_string,
1067 ETH_GSTRING_LEN);
1068 p += ETH_GSTRING_LEN;
1069 }
1070 for (i = 0; i < adapter->num_tx_queues; i++) {
1071 sprintf(p, "tx_queue_%u_packets", i);
1072 p += ETH_GSTRING_LEN;
1073 sprintf(p, "tx_queue_%u_bytes", i);
1074 p += ETH_GSTRING_LEN;
1075 }
1076 for (i = 0; i < adapter->num_rx_queues; i++) {
1077 sprintf(p, "rx_queue_%u_packets", i);
1078 p += ETH_GSTRING_LEN;
1079 sprintf(p, "rx_queue_%u_bytes", i);
1080 p += ETH_GSTRING_LEN;
1081 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08001082 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
1083 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1084 sprintf(p, "tx_pb_%u_pxon", i);
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001085 p += ETH_GSTRING_LEN;
1086 sprintf(p, "tx_pb_%u_pxoff", i);
1087 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001088 }
1089 for (i = 0; i < MAX_RX_PACKET_BUFFERS; i++) {
Don Skidmorebfb8cc32008-12-21 20:11:04 -08001090 sprintf(p, "rx_pb_%u_pxon", i);
1091 p += ETH_GSTRING_LEN;
1092 sprintf(p, "rx_pb_%u_pxoff", i);
1093 p += ETH_GSTRING_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08001094 }
1095 }
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001096 /* BUG_ON(p - data != IXGBE_STATS_LEN * ETH_GSTRING_LEN); */
Auke Kok9a799d72007-09-15 14:07:45 -07001097 break;
1098 }
1099}
1100
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001101static int ixgbe_link_test(struct ixgbe_adapter *adapter, u64 *data)
1102{
1103 struct ixgbe_hw *hw = &adapter->hw;
1104 bool link_up;
1105 u32 link_speed = 0;
1106 *data = 0;
1107
1108 hw->mac.ops.check_link(hw, &link_speed, &link_up, true);
1109 if (link_up)
1110 return *data;
1111 else
1112 *data = 1;
1113 return *data;
1114}
1115
1116/* ethtool register test data */
1117struct ixgbe_reg_test {
1118 u16 reg;
1119 u8 array_len;
1120 u8 test_type;
1121 u32 mask;
1122 u32 write;
1123};
1124
1125/* In the hardware, registers are laid out either singly, in arrays
1126 * spaced 0x40 bytes apart, or in contiguous tables. We assume
1127 * most tests take place on arrays or single registers (handled
1128 * as a single-element array) and special-case the tables.
1129 * Table tests are always pattern tests.
1130 *
1131 * We also make provision for some required setup steps by specifying
1132 * registers to be written without any read-back testing.
1133 */
1134
1135#define PATTERN_TEST 1
1136#define SET_READ_TEST 2
1137#define WRITE_NO_TEST 3
1138#define TABLE32_TEST 4
1139#define TABLE64_TEST_LO 5
1140#define TABLE64_TEST_HI 6
1141
1142/* default 82599 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001143static const struct ixgbe_reg_test reg_test_82599[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001144 { IXGBE_FCRTL_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1145 { IXGBE_FCRTH_82599(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1146 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1147 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1148 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFF80 },
1149 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1150 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1151 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1152 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1153 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1154 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1155 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1156 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1157 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1158 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFF80 },
1159 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000001, 0x00000001 },
1160 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1161 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x8001FFFF, 0x800CFFFF },
1162 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1163 { 0, 0, 0, 0 }
1164};
1165
1166/* default 82598 register test */
Jeff Kirsher66744502010-12-01 19:59:50 +00001167static const struct ixgbe_reg_test reg_test_82598[] = {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001168 { IXGBE_FCRTL(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1169 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1170 { IXGBE_PFCTOP, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1171 { IXGBE_VLNCTRL, 1, PATTERN_TEST, 0x00000000, 0x00000000 },
1172 { IXGBE_RDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1173 { IXGBE_RDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1174 { IXGBE_RDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1175 /* Enable all four RX queues before testing. */
1176 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, IXGBE_RXDCTL_ENABLE },
1177 /* RDH is read-only for 82598, only test RDT. */
1178 { IXGBE_RDT(0), 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
1179 { IXGBE_RXDCTL(0), 4, WRITE_NO_TEST, 0, 0 },
1180 { IXGBE_FCRTH(0), 1, PATTERN_TEST, 0x8007FFF0, 0x8007FFF0 },
1181 { IXGBE_FCTTV(0), 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1182 { IXGBE_TIPG, 1, PATTERN_TEST, 0x000000FF, 0x000000FF },
1183 { IXGBE_TDBAL(0), 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
1184 { IXGBE_TDBAH(0), 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1185 { IXGBE_TDLEN(0), 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
1186 { IXGBE_RXCTRL, 1, SET_READ_TEST, 0x00000003, 0x00000003 },
1187 { IXGBE_DTXCTL, 1, SET_READ_TEST, 0x00000005, 0x00000005 },
1188 { IXGBE_RAL(0), 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
1189 { IXGBE_RAL(0), 16, TABLE64_TEST_HI, 0x800CFFFF, 0x800CFFFF },
1190 { IXGBE_MTA(0), 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
1191 { 0, 0, 0, 0 }
1192};
1193
Emil Tantilov95a46012011-04-14 07:46:41 +00001194static bool reg_pattern_test(struct ixgbe_adapter *adapter, u64 *data, int reg,
1195 u32 mask, u32 write)
1196{
1197 u32 pat, val, before;
1198 static const u32 test_pattern[] = {
1199 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
Jeff Kirsher66744502010-12-01 19:59:50 +00001200
Emil Tantilov95a46012011-04-14 07:46:41 +00001201 for (pat = 0; pat < ARRAY_SIZE(test_pattern); pat++) {
1202 before = readl(adapter->hw.hw_addr + reg);
1203 writel((test_pattern[pat] & write),
1204 (adapter->hw.hw_addr + reg));
1205 val = readl(adapter->hw.hw_addr + reg);
1206 if (val != (test_pattern[pat] & write & mask)) {
1207 e_err(drv, "pattern test reg %04X failed: got "
1208 "0x%08X expected 0x%08X\n",
1209 reg, val, (test_pattern[pat] & write & mask));
1210 *data = reg;
1211 writel(before, adapter->hw.hw_addr + reg);
1212 return 1;
1213 }
1214 writel(before, adapter->hw.hw_addr + reg);
1215 }
1216 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001217}
1218
Emil Tantilov95a46012011-04-14 07:46:41 +00001219static bool reg_set_and_check(struct ixgbe_adapter *adapter, u64 *data, int reg,
1220 u32 mask, u32 write)
1221{
1222 u32 val, before;
1223 before = readl(adapter->hw.hw_addr + reg);
1224 writel((write & mask), (adapter->hw.hw_addr + reg));
1225 val = readl(adapter->hw.hw_addr + reg);
1226 if ((write & mask) != (val & mask)) {
1227 e_err(drv, "set/check reg %04X test failed: got 0x%08X "
1228 "expected 0x%08X\n", reg, (val & mask), (write & mask));
1229 *data = reg;
1230 writel(before, (adapter->hw.hw_addr + reg));
1231 return 1;
1232 }
1233 writel(before, (adapter->hw.hw_addr + reg));
1234 return 0;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001235}
1236
Emil Tantilov95a46012011-04-14 07:46:41 +00001237#define REG_PATTERN_TEST(reg, mask, write) \
1238 do { \
1239 if (reg_pattern_test(adapter, data, reg, mask, write)) \
1240 return 1; \
1241 } while (0) \
1242
1243
1244#define REG_SET_AND_CHECK(reg, mask, write) \
1245 do { \
1246 if (reg_set_and_check(adapter, data, reg, mask, write)) \
1247 return 1; \
1248 } while (0) \
1249
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001250static int ixgbe_reg_test(struct ixgbe_adapter *adapter, u64 *data)
1251{
Jeff Kirsher66744502010-12-01 19:59:50 +00001252 const struct ixgbe_reg_test *test;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001253 u32 value, before, after;
1254 u32 i, toggle;
1255
Alexander Duyckbd508172010-11-16 19:27:03 -08001256 switch (adapter->hw.mac.type) {
1257 case ixgbe_mac_82598EB:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001258 toggle = 0x7FFFF3FF;
1259 test = reg_test_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08001260 break;
1261 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001262 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08001263 toggle = 0x7FFFF30F;
1264 test = reg_test_82599;
1265 break;
1266 default:
1267 *data = 1;
1268 return 1;
1269 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001270 }
1271
1272 /*
1273 * Because the status register is such a special case,
1274 * we handle it separately from the rest of the register
1275 * tests. Some bits are read-only, some toggle, and some
1276 * are writeable on newer MACs.
1277 */
1278 before = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS);
1279 value = (IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle);
1280 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, toggle);
1281 after = IXGBE_READ_REG(&adapter->hw, IXGBE_STATUS) & toggle;
1282 if (value != after) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001283 e_err(drv, "failed STATUS register test got: 0x%08X "
1284 "expected: 0x%08X\n", after, value);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001285 *data = 1;
1286 return 1;
1287 }
1288 /* restore previous status */
1289 IXGBE_WRITE_REG(&adapter->hw, IXGBE_STATUS, before);
1290
1291 /*
1292 * Perform the remainder of the register test, looping through
1293 * the test table until we either fail or reach the null entry.
1294 */
1295 while (test->reg) {
1296 for (i = 0; i < test->array_len; i++) {
1297 switch (test->test_type) {
1298 case PATTERN_TEST:
1299 REG_PATTERN_TEST(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001300 test->mask,
1301 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001302 break;
1303 case SET_READ_TEST:
1304 REG_SET_AND_CHECK(test->reg + (i * 0x40),
Emil Tantilov95a46012011-04-14 07:46:41 +00001305 test->mask,
1306 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001307 break;
1308 case WRITE_NO_TEST:
1309 writel(test->write,
1310 (adapter->hw.hw_addr + test->reg)
1311 + (i * 0x40));
1312 break;
1313 case TABLE32_TEST:
1314 REG_PATTERN_TEST(test->reg + (i * 4),
Emil Tantilov95a46012011-04-14 07:46:41 +00001315 test->mask,
1316 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001317 break;
1318 case TABLE64_TEST_LO:
1319 REG_PATTERN_TEST(test->reg + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001320 test->mask,
1321 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001322 break;
1323 case TABLE64_TEST_HI:
1324 REG_PATTERN_TEST((test->reg + 4) + (i * 8),
Emil Tantilov95a46012011-04-14 07:46:41 +00001325 test->mask,
1326 test->write);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001327 break;
1328 }
1329 }
1330 test++;
1331 }
1332
1333 *data = 0;
1334 return 0;
1335}
1336
1337static int ixgbe_eeprom_test(struct ixgbe_adapter *adapter, u64 *data)
1338{
1339 struct ixgbe_hw *hw = &adapter->hw;
1340 if (hw->eeprom.ops.validate_checksum(hw, NULL))
1341 *data = 1;
1342 else
1343 *data = 0;
1344 return *data;
1345}
1346
1347static irqreturn_t ixgbe_test_intr(int irq, void *data)
1348{
1349 struct net_device *netdev = (struct net_device *) data;
1350 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1351
1352 adapter->test_icr |= IXGBE_READ_REG(&adapter->hw, IXGBE_EICR);
1353
1354 return IRQ_HANDLED;
1355}
1356
1357static int ixgbe_intr_test(struct ixgbe_adapter *adapter, u64 *data)
1358{
1359 struct net_device *netdev = adapter->netdev;
1360 u32 mask, i = 0, shared_int = true;
1361 u32 irq = adapter->pdev->irq;
1362
1363 *data = 0;
1364
1365 /* Hook up test interrupt handler just for this test */
1366 if (adapter->msix_entries) {
1367 /* NOTE: we don't test MSI-X interrupts here, yet */
1368 return 0;
1369 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
1370 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001371 if (request_irq(irq, ixgbe_test_intr, 0, netdev->name,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001372 netdev)) {
1373 *data = 1;
1374 return -1;
1375 }
Joe Perchesa0607fd2009-11-18 23:29:17 -08001376 } else if (!request_irq(irq, ixgbe_test_intr, IRQF_PROBE_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001377 netdev->name, netdev)) {
1378 shared_int = false;
Joe Perchesa0607fd2009-11-18 23:29:17 -08001379 } else if (request_irq(irq, ixgbe_test_intr, IRQF_SHARED,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001380 netdev->name, netdev)) {
1381 *data = 1;
1382 return -1;
1383 }
Emil Tantilov396e7992010-07-01 20:05:12 +00001384 e_info(hw, "testing %s interrupt\n", shared_int ?
1385 "shared" : "unshared");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001386
1387 /* Disable all the interrupts */
1388 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001389 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001390 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001391
1392 /* Test each interrupt */
1393 for (; i < 10; i++) {
1394 /* Interrupt to test */
1395 mask = 1 << i;
1396
1397 if (!shared_int) {
1398 /*
1399 * Disable the interrupts to be reported in
1400 * the cause register and then force the same
1401 * interrupt and see if one gets posted. If
1402 * an interrupt was posted to the bus, the
1403 * test failed.
1404 */
1405 adapter->test_icr = 0;
1406 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1407 ~mask & 0x00007FFF);
1408 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1409 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001410 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001411 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001412
1413 if (adapter->test_icr & mask) {
1414 *data = 3;
1415 break;
1416 }
1417 }
1418
1419 /*
1420 * Enable the interrupt to be reported in the cause
1421 * register and then force the same interrupt and see
1422 * if one gets posted. If an interrupt was not posted
1423 * to the bus, the test failed.
1424 */
1425 adapter->test_icr = 0;
1426 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
1427 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001428 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001429 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001430
1431 if (!(adapter->test_icr &mask)) {
1432 *data = 4;
1433 break;
1434 }
1435
1436 if (!shared_int) {
1437 /*
1438 * Disable the other interrupts to be reported in
1439 * the cause register and then force the other
1440 * interrupts and see if any get posted. If
1441 * an interrupt was posted to the bus, the
1442 * test failed.
1443 */
1444 adapter->test_icr = 0;
1445 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
1446 ~mask & 0x00007FFF);
1447 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS,
1448 ~mask & 0x00007FFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001449 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001450 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001451
1452 if (adapter->test_icr) {
1453 *data = 5;
1454 break;
1455 }
1456 }
1457 }
1458
1459 /* Disable all the interrupts */
1460 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFFFFFF);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001461 IXGBE_WRITE_FLUSH(&adapter->hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001462 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001463
1464 /* Unhook test interrupt handler */
1465 free_irq(irq, netdev);
1466
1467 return *data;
1468}
1469
1470static void ixgbe_free_desc_rings(struct ixgbe_adapter *adapter)
1471{
1472 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1473 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
1474 struct ixgbe_hw *hw = &adapter->hw;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001475 u32 reg_ctl;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001476
1477 /* shut down the DMA engines now so they can be reinitialized later */
1478
1479 /* first Rx */
1480 reg_ctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1481 reg_ctl &= ~IXGBE_RXCTRL_RXEN;
1482 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_ctl);
Yi Zou2d39d572011-01-06 14:29:56 +00001483 ixgbe_disable_rx_queue(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001484
1485 /* now Tx */
Alexander Duyck84418e32010-08-19 13:40:54 +00001486 reg_ctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx));
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001487 reg_ctl &= ~IXGBE_TXDCTL_ENABLE;
Alexander Duyck84418e32010-08-19 13:40:54 +00001488 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->reg_idx), reg_ctl);
1489
Alexander Duyckbd508172010-11-16 19:27:03 -08001490 switch (hw->mac.type) {
1491 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001492 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001493 reg_ctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
1494 reg_ctl &= ~IXGBE_DMATXCTL_TE;
1495 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_ctl);
Alexander Duyckbd508172010-11-16 19:27:03 -08001496 break;
1497 default:
1498 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001499 }
1500
1501 ixgbe_reset(adapter);
1502
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001503 ixgbe_free_tx_resources(&adapter->test_tx_ring);
1504 ixgbe_free_rx_resources(&adapter->test_rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001505}
1506
1507static int ixgbe_setup_desc_rings(struct ixgbe_adapter *adapter)
1508{
1509 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1510 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001511 u32 rctl, reg_data;
Alexander Duyck84418e32010-08-19 13:40:54 +00001512 int ret_val;
1513 int err;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001514
1515 /* Setup Tx descriptor ring and Tx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001516 tx_ring->count = IXGBE_DEFAULT_TXD;
1517 tx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001518 tx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001519 tx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001520 tx_ring->reg_idx = adapter->tx_ring[0]->reg_idx;
1521 tx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001522
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001523 err = ixgbe_setup_tx_resources(tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001524 if (err)
1525 return 1;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001526
Alexander Duyckbd508172010-11-16 19:27:03 -08001527 switch (adapter->hw.mac.type) {
1528 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001529 case ixgbe_mac_X540:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001530 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_DMATXCTL);
1531 reg_data |= IXGBE_DMATXCTL_TE;
1532 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DMATXCTL, reg_data);
Alexander Duyckbd508172010-11-16 19:27:03 -08001533 break;
1534 default:
1535 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001536 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001537
Alexander Duyck84418e32010-08-19 13:40:54 +00001538 ixgbe_configure_tx_ring(adapter, tx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001539
1540 /* Setup Rx Descriptor ring and Rx buffers */
Alexander Duyck84418e32010-08-19 13:40:54 +00001541 rx_ring->count = IXGBE_DEFAULT_RXD;
1542 rx_ring->queue_index = 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001543 rx_ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001544 rx_ring->netdev = adapter->netdev;
Alexander Duyck84418e32010-08-19 13:40:54 +00001545 rx_ring->reg_idx = adapter->rx_ring[0]->reg_idx;
Alexander Duyck919e78a2011-08-26 09:52:38 +00001546 rx_ring->rx_buf_len = IXGBE_RXBUFFER_2K;
Alexander Duyck84418e32010-08-19 13:40:54 +00001547 rx_ring->numa_node = adapter->node;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001548
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001549 err = ixgbe_setup_rx_resources(rx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00001550 if (err) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001551 ret_val = 4;
1552 goto err_nomem;
1553 }
1554
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001555 rctl = IXGBE_READ_REG(&adapter->hw, IXGBE_RXCTRL);
1556 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl & ~IXGBE_RXCTRL_RXEN);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001557
Alexander Duyck84418e32010-08-19 13:40:54 +00001558 ixgbe_configure_rx_ring(adapter, rx_ring);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001559
1560 rctl |= IXGBE_RXCTRL_RXEN | IXGBE_RXCTRL_DMBYPS;
1561 IXGBE_WRITE_REG(&adapter->hw, IXGBE_RXCTRL, rctl);
1562
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001563 return 0;
1564
1565err_nomem:
1566 ixgbe_free_desc_rings(adapter);
1567 return ret_val;
1568}
1569
1570static int ixgbe_setup_loopback_test(struct ixgbe_adapter *adapter)
1571{
1572 struct ixgbe_hw *hw = &adapter->hw;
1573 u32 reg_data;
1574
Don Skidmoree7fd9252011-04-16 05:29:14 +00001575 /* X540 needs to set the MACC.FLU bit to force link up */
1576 if (adapter->hw.mac.type == ixgbe_mac_X540) {
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001577 reg_data = IXGBE_READ_REG(hw, IXGBE_MACC);
Don Skidmoree7fd9252011-04-16 05:29:14 +00001578 reg_data |= IXGBE_MACC_FLU;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001579 IXGBE_WRITE_REG(hw, IXGBE_MACC, reg_data);
Don Skidmoree7fd9252011-04-16 05:29:14 +00001580 }
1581
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001582 /* right now we only support MAC loopback in the driver */
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001583 reg_data = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck84418e32010-08-19 13:40:54 +00001584 /* Setup MAC loopback */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001585 reg_data |= IXGBE_HLREG0_LPBK;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001586 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_data);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001587
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001588 reg_data = IXGBE_READ_REG(hw, IXGBE_FCTRL);
Alexander Duyck84418e32010-08-19 13:40:54 +00001589 reg_data |= IXGBE_FCTRL_BAM | IXGBE_FCTRL_SBP | IXGBE_FCTRL_MPE;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001590 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_data);
Alexander Duyck84418e32010-08-19 13:40:54 +00001591
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001592 reg_data = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001593 reg_data &= ~IXGBE_AUTOC_LMS_MASK;
1594 reg_data |= IXGBE_AUTOC_LMS_10G_LINK_NO_AN | IXGBE_AUTOC_FLU;
Alexander Duyck35c7f8a2011-07-15 03:06:01 +00001595 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_data);
1596 IXGBE_WRITE_FLUSH(hw);
Don Skidmore032b4322011-03-18 09:32:53 +00001597 usleep_range(10000, 20000);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001598
1599 /* Disable Atlas Tx lanes; re-enabled in reset path */
1600 if (hw->mac.type == ixgbe_mac_82598EB) {
1601 u8 atlas;
1602
1603 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, &atlas);
1604 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN;
1605 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_LPBK, atlas);
1606
1607 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, &atlas);
1608 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL;
1609 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_10G, atlas);
1610
1611 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, &atlas);
1612 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL;
1613 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_1G, atlas);
1614
1615 hw->mac.ops.read_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, &atlas);
1616 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL;
1617 hw->mac.ops.write_analog_reg8(hw, IXGBE_ATLAS_PDN_AN, atlas);
1618 }
1619
1620 return 0;
1621}
1622
1623static void ixgbe_loopback_cleanup(struct ixgbe_adapter *adapter)
1624{
1625 u32 reg_data;
1626
1627 reg_data = IXGBE_READ_REG(&adapter->hw, IXGBE_HLREG0);
1628 reg_data &= ~IXGBE_HLREG0_LPBK;
1629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_HLREG0, reg_data);
1630}
1631
1632static void ixgbe_create_lbtest_frame(struct sk_buff *skb,
1633 unsigned int frame_size)
1634{
1635 memset(skb->data, 0xFF, frame_size);
1636 frame_size &= ~1;
1637 memset(&skb->data[frame_size / 2], 0xAA, frame_size / 2 - 1);
1638 memset(&skb->data[frame_size / 2 + 10], 0xBE, 1);
1639 memset(&skb->data[frame_size / 2 + 12], 0xAF, 1);
1640}
1641
1642static int ixgbe_check_lbtest_frame(struct sk_buff *skb,
1643 unsigned int frame_size)
1644{
1645 frame_size &= ~1;
1646 if (*(skb->data + 3) == 0xFF) {
1647 if ((*(skb->data + frame_size / 2 + 10) == 0xBE) &&
1648 (*(skb->data + frame_size / 2 + 12) == 0xAF)) {
1649 return 0;
1650 }
1651 }
1652 return 13;
1653}
1654
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001655static u16 ixgbe_clean_test_rings(struct ixgbe_ring *rx_ring,
Alexander Duyck84418e32010-08-19 13:40:54 +00001656 struct ixgbe_ring *tx_ring,
1657 unsigned int size)
1658{
1659 union ixgbe_adv_rx_desc *rx_desc;
1660 struct ixgbe_rx_buffer *rx_buffer_info;
1661 struct ixgbe_tx_buffer *tx_buffer_info;
1662 const int bufsz = rx_ring->rx_buf_len;
1663 u32 staterr;
1664 u16 rx_ntc, tx_ntc, count = 0;
1665
1666 /* initialize next to clean and descriptor values */
1667 rx_ntc = rx_ring->next_to_clean;
1668 tx_ntc = tx_ring->next_to_clean;
1669 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1670 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1671
1672 while (staterr & IXGBE_RXD_STAT_DD) {
1673 /* check Rx buffer */
1674 rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
1675
1676 /* unmap Rx buffer, will be remapped by alloc_rx_buffers */
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001677 dma_unmap_single(rx_ring->dev,
Alexander Duyck84418e32010-08-19 13:40:54 +00001678 rx_buffer_info->dma,
1679 bufsz,
1680 DMA_FROM_DEVICE);
1681 rx_buffer_info->dma = 0;
1682
1683 /* verify contents of skb */
1684 if (!ixgbe_check_lbtest_frame(rx_buffer_info->skb, size))
1685 count++;
1686
1687 /* unmap buffer on Tx side */
1688 tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001689 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duyck84418e32010-08-19 13:40:54 +00001690
1691 /* increment Rx/Tx next to clean counters */
1692 rx_ntc++;
1693 if (rx_ntc == rx_ring->count)
1694 rx_ntc = 0;
1695 tx_ntc++;
1696 if (tx_ntc == tx_ring->count)
1697 tx_ntc = 0;
1698
1699 /* fetch next descriptor */
1700 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, rx_ntc);
1701 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1702 }
1703
1704 /* re-map buffers to ring, store next to clean values */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001705 ixgbe_alloc_rx_buffers(rx_ring, count);
Alexander Duyck84418e32010-08-19 13:40:54 +00001706 rx_ring->next_to_clean = rx_ntc;
1707 tx_ring->next_to_clean = tx_ntc;
1708
1709 return count;
1710}
1711
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001712static int ixgbe_run_loopback_test(struct ixgbe_adapter *adapter)
1713{
1714 struct ixgbe_ring *tx_ring = &adapter->test_tx_ring;
1715 struct ixgbe_ring *rx_ring = &adapter->test_rx_ring;
Alexander Duyck84418e32010-08-19 13:40:54 +00001716 int i, j, lc, good_cnt, ret_val = 0;
1717 unsigned int size = 1024;
1718 netdev_tx_t tx_ret_val;
1719 struct sk_buff *skb;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001720
Alexander Duyck84418e32010-08-19 13:40:54 +00001721 /* allocate test skb */
1722 skb = alloc_skb(size, GFP_KERNEL);
1723 if (!skb)
1724 return 11;
1725
1726 /* place data into test skb */
1727 ixgbe_create_lbtest_frame(skb, size);
1728 skb_put(skb, size);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001729
1730 /*
1731 * Calculate the loop count based on the largest descriptor ring
1732 * The idea is to wrap the largest ring a number of times using 64
1733 * send/receive pairs during each loop
1734 */
1735
1736 if (rx_ring->count <= tx_ring->count)
1737 lc = ((tx_ring->count / 64) * 2) + 1;
1738 else
1739 lc = ((rx_ring->count / 64) * 2) + 1;
1740
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001741 for (j = 0; j <= lc; j++) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001742 /* reset count of good packets */
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001743 good_cnt = 0;
Alexander Duyck84418e32010-08-19 13:40:54 +00001744
1745 /* place 64 packets on the transmit queue*/
1746 for (i = 0; i < 64; i++) {
1747 skb_get(skb);
1748 tx_ret_val = ixgbe_xmit_frame_ring(skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00001749 adapter,
1750 tx_ring);
1751 if (tx_ret_val == NETDEV_TX_OK)
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001752 good_cnt++;
Alexander Duyck84418e32010-08-19 13:40:54 +00001753 }
1754
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001755 if (good_cnt != 64) {
Alexander Duyck84418e32010-08-19 13:40:54 +00001756 ret_val = 12;
1757 break;
1758 }
1759
1760 /* allow 200 milliseconds for packets to go from Tx to Rx */
1761 msleep(200);
1762
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001763 good_cnt = ixgbe_clean_test_rings(rx_ring, tx_ring, size);
Alexander Duyck84418e32010-08-19 13:40:54 +00001764 if (good_cnt != 64) {
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001765 ret_val = 13;
1766 break;
1767 }
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001768 }
1769
Alexander Duyck84418e32010-08-19 13:40:54 +00001770 /* free the original skb */
1771 kfree_skb(skb);
1772
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001773 return ret_val;
1774}
1775
1776static int ixgbe_loopback_test(struct ixgbe_adapter *adapter, u64 *data)
1777{
1778 *data = ixgbe_setup_desc_rings(adapter);
1779 if (*data)
1780 goto out;
1781 *data = ixgbe_setup_loopback_test(adapter);
1782 if (*data)
1783 goto err_loopback;
1784 *data = ixgbe_run_loopback_test(adapter);
1785 ixgbe_loopback_cleanup(adapter);
1786
1787err_loopback:
1788 ixgbe_free_desc_rings(adapter);
1789out:
1790 return *data;
1791}
1792
1793static void ixgbe_diag_test(struct net_device *netdev,
1794 struct ethtool_test *eth_test, u64 *data)
1795{
1796 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1797 bool if_running = netif_running(netdev);
1798
1799 set_bit(__IXGBE_TESTING, &adapter->state);
1800 if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
1801 /* Offline tests */
1802
Emil Tantilov396e7992010-07-01 20:05:12 +00001803 e_info(hw, "offline testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001804
1805 /* Link test performed before hardware reset so autoneg doesn't
1806 * interfere with test result */
1807 if (ixgbe_link_test(adapter, &data[4]))
1808 eth_test->flags |= ETH_TEST_FL_FAILED;
1809
Greg Rosee7d481a2010-03-25 17:06:48 +00001810 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
1811 int i;
1812 for (i = 0; i < adapter->num_vfs; i++) {
1813 if (adapter->vfinfo[i].clear_to_send) {
1814 netdev_warn(netdev, "%s",
1815 "offline diagnostic is not "
1816 "supported when VFs are "
1817 "present\n");
1818 data[0] = 1;
1819 data[1] = 1;
1820 data[2] = 1;
1821 data[3] = 1;
1822 eth_test->flags |= ETH_TEST_FL_FAILED;
1823 clear_bit(__IXGBE_TESTING,
1824 &adapter->state);
1825 goto skip_ol_tests;
1826 }
1827 }
1828 }
1829
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001830 if (if_running)
1831 /* indicate we're in test mode */
1832 dev_close(netdev);
1833 else
1834 ixgbe_reset(adapter);
1835
Emil Tantilov396e7992010-07-01 20:05:12 +00001836 e_info(hw, "register testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001837 if (ixgbe_reg_test(adapter, &data[0]))
1838 eth_test->flags |= ETH_TEST_FL_FAILED;
1839
1840 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001841 e_info(hw, "eeprom testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001842 if (ixgbe_eeprom_test(adapter, &data[1]))
1843 eth_test->flags |= ETH_TEST_FL_FAILED;
1844
1845 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001846 e_info(hw, "interrupt testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001847 if (ixgbe_intr_test(adapter, &data[2]))
1848 eth_test->flags |= ETH_TEST_FL_FAILED;
1849
Greg Rosebdbec4b2010-01-09 02:27:05 +00001850 /* If SRIOV or VMDq is enabled then skip MAC
1851 * loopback diagnostic. */
1852 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
1853 IXGBE_FLAG_VMDQ_ENABLED)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001854 e_info(hw, "Skip MAC loopback diagnostic in VT "
1855 "mode\n");
Greg Rosebdbec4b2010-01-09 02:27:05 +00001856 data[3] = 0;
1857 goto skip_loopback;
1858 }
1859
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001860 ixgbe_reset(adapter);
Emil Tantilov396e7992010-07-01 20:05:12 +00001861 e_info(hw, "loopback testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001862 if (ixgbe_loopback_test(adapter, &data[3]))
1863 eth_test->flags |= ETH_TEST_FL_FAILED;
1864
Greg Rosebdbec4b2010-01-09 02:27:05 +00001865skip_loopback:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001866 ixgbe_reset(adapter);
1867
1868 clear_bit(__IXGBE_TESTING, &adapter->state);
1869 if (if_running)
1870 dev_open(netdev);
1871 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00001872 e_info(hw, "online testing starting\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001873 /* Online tests */
1874 if (ixgbe_link_test(adapter, &data[4]))
1875 eth_test->flags |= ETH_TEST_FL_FAILED;
1876
1877 /* Online tests aren't run; pass by default */
1878 data[0] = 0;
1879 data[1] = 0;
1880 data[2] = 0;
1881 data[3] = 0;
1882
1883 clear_bit(__IXGBE_TESTING, &adapter->state);
1884 }
Greg Rosee7d481a2010-03-25 17:06:48 +00001885skip_ol_tests:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00001886 msleep_interruptible(4 * 1000);
1887}
Auke Kok9a799d72007-09-15 14:07:45 -07001888
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001889static int ixgbe_wol_exclusion(struct ixgbe_adapter *adapter,
1890 struct ethtool_wolinfo *wol)
1891{
1892 struct ixgbe_hw *hw = &adapter->hw;
1893 int retval = 1;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00001894 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001895
Don Skidmore0b077fe2010-12-03 03:32:13 +00001896 /* WOL not supported except for the following */
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001897 switch(hw->device_id) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00001898 case IXGBE_DEV_ID_82599_SFP:
1899 /* Only this subdevice supports WOL */
1900 if (hw->subsystem_device_id != IXGBE_SUBDEV_ID_82599_SFP) {
1901 wol->supported = 0;
1902 break;
1903 }
1904 retval = 0;
1905 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08001906 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
1907 /* All except this subdevice support WOL */
1908 if (hw->subsystem_device_id ==
1909 IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ) {
1910 wol->supported = 0;
1911 break;
1912 }
Don Skidmore0b077fe2010-12-03 03:32:13 +00001913 retval = 0;
1914 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001915 case IXGBE_DEV_ID_82599_KX4:
1916 retval = 0;
1917 break;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00001918 case IXGBE_DEV_ID_X540T:
1919 /* check eeprom to see if enabled wol */
1920 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
1921 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
1922 (hw->bus.func == 0))) {
1923 retval = 0;
1924 break;
1925 }
1926
1927 /* All others not supported */
1928 wol->supported = 0;
1929 break;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001930 default:
1931 wol->supported = 0;
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001932 }
1933
1934 return retval;
1935}
1936
Auke Kok9a799d72007-09-15 14:07:45 -07001937static void ixgbe_get_wol(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07001938 struct ethtool_wolinfo *wol)
Auke Kok9a799d72007-09-15 14:07:45 -07001939{
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001940 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1941
1942 wol->supported = WAKE_UCAST | WAKE_MCAST |
1943 WAKE_BCAST | WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001944 wol->wolopts = 0;
1945
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001946 if (ixgbe_wol_exclusion(adapter, wol) ||
1947 !device_can_wakeup(&adapter->pdev->dev))
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001948 return;
1949
1950 if (adapter->wol & IXGBE_WUFC_EX)
1951 wol->wolopts |= WAKE_UCAST;
1952 if (adapter->wol & IXGBE_WUFC_MC)
1953 wol->wolopts |= WAKE_MCAST;
1954 if (adapter->wol & IXGBE_WUFC_BC)
1955 wol->wolopts |= WAKE_BCAST;
1956 if (adapter->wol & IXGBE_WUFC_MAG)
1957 wol->wolopts |= WAKE_MAGIC;
Auke Kok9a799d72007-09-15 14:07:45 -07001958}
1959
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001960static int ixgbe_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
1961{
1962 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1963
1964 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
1965 return -EOPNOTSUPP;
1966
Alexander Duyckd6c519e2009-04-08 13:20:50 +00001967 if (ixgbe_wol_exclusion(adapter, wol))
1968 return wol->wolopts ? -EOPNOTSUPP : 0;
1969
PJ Waskiewicze63d9762009-03-19 01:23:46 +00001970 adapter->wol = 0;
1971
1972 if (wol->wolopts & WAKE_UCAST)
1973 adapter->wol |= IXGBE_WUFC_EX;
1974 if (wol->wolopts & WAKE_MCAST)
1975 adapter->wol |= IXGBE_WUFC_MC;
1976 if (wol->wolopts & WAKE_BCAST)
1977 adapter->wol |= IXGBE_WUFC_BC;
1978 if (wol->wolopts & WAKE_MAGIC)
1979 adapter->wol |= IXGBE_WUFC_MAG;
1980
1981 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
1982
1983 return 0;
1984}
1985
Auke Kok9a799d72007-09-15 14:07:45 -07001986static int ixgbe_nway_reset(struct net_device *netdev)
1987{
1988 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1989
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001990 if (netif_running(netdev))
1991 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07001992
1993 return 0;
1994}
1995
Emil Tantilov66e69612011-04-16 06:12:51 +00001996static int ixgbe_set_phys_id(struct net_device *netdev,
1997 enum ethtool_phys_id_state state)
Auke Kok9a799d72007-09-15 14:07:45 -07001998{
1999 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002000 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07002001
Emil Tantilov66e69612011-04-16 06:12:51 +00002002 switch (state) {
2003 case ETHTOOL_ID_ACTIVE:
2004 adapter->led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL);
2005 return 2;
Auke Kok9a799d72007-09-15 14:07:45 -07002006
Emil Tantilov66e69612011-04-16 06:12:51 +00002007 case ETHTOOL_ID_ON:
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07002008 hw->mac.ops.led_on(hw, IXGBE_LED_ON);
Emil Tantilov66e69612011-04-16 06:12:51 +00002009 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002010
Emil Tantilov66e69612011-04-16 06:12:51 +00002011 case ETHTOOL_ID_OFF:
2012 hw->mac.ops.led_off(hw, IXGBE_LED_ON);
2013 break;
2014
2015 case ETHTOOL_ID_INACTIVE:
2016 /* Restore LED settings */
2017 IXGBE_WRITE_REG(&adapter->hw, IXGBE_LEDCTL, adapter->led_reg);
2018 break;
2019 }
Auke Kok9a799d72007-09-15 14:07:45 -07002020
2021 return 0;
2022}
2023
2024static int ixgbe_get_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002025 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002026{
2027 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2028
Alexander Duyckbd198052011-06-11 01:45:08 +00002029 ec->tx_max_coalesced_frames_irq = adapter->tx_work_limit;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002030
2031 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002032 if (adapter->rx_itr_setting <= 1)
2033 ec->rx_coalesce_usecs = adapter->rx_itr_setting;
2034 else
2035 ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002036
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002037 /* if in mixed tx/rx queues per vector mode, report only rx settings */
Alexander Duyck08c88332011-06-11 01:45:03 +00002038 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count)
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002039 return 0;
2040
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002041 /* only valid if in constant ITR mode */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002042 if (adapter->tx_itr_setting <= 1)
2043 ec->tx_coalesce_usecs = adapter->tx_itr_setting;
2044 else
2045 ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002046
Auke Kok9a799d72007-09-15 14:07:45 -07002047 return 0;
2048}
2049
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002050/*
2051 * this function must be called before setting the new value of
2052 * rx_itr_setting
2053 */
2054static bool ixgbe_update_rsc(struct ixgbe_adapter *adapter,
2055 struct ethtool_coalesce *ec)
2056{
2057 struct net_device *netdev = adapter->netdev;
2058
2059 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
2060 return false;
2061
2062 /* if interrupt rate is too high then disable RSC */
2063 if (ec->rx_coalesce_usecs != 1 &&
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002064 ec->rx_coalesce_usecs <= (IXGBE_MIN_RSC_ITR >> 2)) {
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002065 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002066 e_info(probe, "rx-usecs set too low, disabling RSC\n");
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002067 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
2068 return true;
2069 }
2070 } else {
2071 /* check the feature flag value and enable RSC if necessary */
2072 if ((netdev->features & NETIF_F_LRO) &&
2073 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002074 e_info(probe, "rx-usecs set to %d, re-enabling RSC\n",
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002075 ec->rx_coalesce_usecs);
2076 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
2077 return true;
2078 }
2079 }
2080 return false;
2081}
2082
Auke Kok9a799d72007-09-15 14:07:45 -07002083static int ixgbe_set_coalesce(struct net_device *netdev,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002084 struct ethtool_coalesce *ec)
Auke Kok9a799d72007-09-15 14:07:45 -07002085{
2086 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Don Skidmore237057a2009-08-11 13:18:14 +00002087 struct ixgbe_q_vector *q_vector;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002088 int i;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002089 int num_vectors;
2090 u16 tx_itr_param, rx_itr_param;
Jesse Brandeburgef021192010-04-27 01:37:41 +00002091 bool need_reset = false;
Auke Kok9a799d72007-09-15 14:07:45 -07002092
Shannon Nelsoncfb3f912009-11-24 18:51:06 +00002093 /* don't accept tx specific changes if we've got mixed RxTx vectors */
Alexander Duyck08c88332011-06-11 01:45:03 +00002094 if (adapter->q_vector[0]->tx.count && adapter->q_vector[0]->rx.count
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002095 && ec->tx_coalesce_usecs)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002096 return -EINVAL;
2097
Auke Kok9a799d72007-09-15 14:07:45 -07002098 if (ec->tx_max_coalesced_frames_irq)
Alexander Duyckbd198052011-06-11 01:45:08 +00002099 adapter->tx_work_limit = ec->tx_max_coalesced_frames_irq;
Auke Kok9a799d72007-09-15 14:07:45 -07002100
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002101 if ((ec->rx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)) ||
2102 (ec->tx_coalesce_usecs > (IXGBE_MAX_EITR >> 2)))
2103 return -EINVAL;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002104
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002105 /* check the old value and enable RSC if necessary */
2106 need_reset = ixgbe_update_rsc(adapter, ec);
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002107
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002108 if (ec->rx_coalesce_usecs > 1)
2109 adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
2110 else
2111 adapter->rx_itr_setting = ec->rx_coalesce_usecs;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002112
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002113 if (adapter->rx_itr_setting == 1)
2114 rx_itr_param = IXGBE_20K_ITR;
2115 else
2116 rx_itr_param = adapter->rx_itr_setting;
Alexander Duyck80fba3f2010-11-16 19:26:57 -08002117
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002118 if (ec->tx_coalesce_usecs > 1)
2119 adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
2120 else
2121 adapter->tx_itr_setting = ec->tx_coalesce_usecs;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002122
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002123 if (adapter->tx_itr_setting == 1)
2124 tx_itr_param = IXGBE_10K_ITR;
2125 else
2126 tx_itr_param = adapter->tx_itr_setting;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002127
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002128 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2129 num_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2130 else
2131 num_vectors = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002132
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002133 for (i = 0; i < num_vectors; i++) {
2134 q_vector = adapter->q_vector[i];
Alexander Duyckbd198052011-06-11 01:45:08 +00002135 q_vector->tx.work_limit = adapter->tx_work_limit;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002136 if (q_vector->tx.count && !q_vector->rx.count)
2137 /* tx only */
2138 q_vector->itr = tx_itr_param;
2139 else
2140 /* rx only or mixed */
2141 q_vector->itr = rx_itr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002142 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002143 }
2144
Jesse Brandeburgef021192010-04-27 01:37:41 +00002145 /*
2146 * do reset here at the end to make sure EITR==0 case is handled
2147 * correctly w.r.t stopping tx, and changing TXDCTL.WTHRESH settings
2148 * also locks in RSC enable/disable which requires reset
2149 */
Emil Tantilovc988ee82011-05-13 02:22:45 +00002150 if (need_reset)
2151 ixgbe_do_reset(netdev);
Jesse Brandeburgef021192010-04-27 01:37:41 +00002152
Auke Kok9a799d72007-09-15 14:07:45 -07002153 return 0;
2154}
2155
Alexander Duyck3e053342011-05-11 07:18:47 +00002156static int ixgbe_get_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2157 struct ethtool_rxnfc *cmd)
2158{
2159 union ixgbe_atr_input *mask = &adapter->fdir_mask;
2160 struct ethtool_rx_flow_spec *fsp =
2161 (struct ethtool_rx_flow_spec *)&cmd->fs;
2162 struct hlist_node *node, *node2;
2163 struct ixgbe_fdir_filter *rule = NULL;
2164
2165 /* report total rule count */
2166 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2167
2168 hlist_for_each_entry_safe(rule, node, node2,
2169 &adapter->fdir_filter_list, fdir_node) {
2170 if (fsp->location <= rule->sw_idx)
2171 break;
2172 }
2173
2174 if (!rule || fsp->location != rule->sw_idx)
2175 return -EINVAL;
2176
2177 /* fill out the flow spec entry */
2178
2179 /* set flow type field */
2180 switch (rule->filter.formatted.flow_type) {
2181 case IXGBE_ATR_FLOW_TYPE_TCPV4:
2182 fsp->flow_type = TCP_V4_FLOW;
2183 break;
2184 case IXGBE_ATR_FLOW_TYPE_UDPV4:
2185 fsp->flow_type = UDP_V4_FLOW;
2186 break;
2187 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
2188 fsp->flow_type = SCTP_V4_FLOW;
2189 break;
2190 case IXGBE_ATR_FLOW_TYPE_IPV4:
2191 fsp->flow_type = IP_USER_FLOW;
2192 fsp->h_u.usr_ip4_spec.ip_ver = ETH_RX_NFC_IP4;
2193 fsp->h_u.usr_ip4_spec.proto = 0;
2194 fsp->m_u.usr_ip4_spec.proto = 0;
2195 break;
2196 default:
2197 return -EINVAL;
2198 }
2199
2200 fsp->h_u.tcp_ip4_spec.psrc = rule->filter.formatted.src_port;
2201 fsp->m_u.tcp_ip4_spec.psrc = mask->formatted.src_port;
2202 fsp->h_u.tcp_ip4_spec.pdst = rule->filter.formatted.dst_port;
2203 fsp->m_u.tcp_ip4_spec.pdst = mask->formatted.dst_port;
2204 fsp->h_u.tcp_ip4_spec.ip4src = rule->filter.formatted.src_ip[0];
2205 fsp->m_u.tcp_ip4_spec.ip4src = mask->formatted.src_ip[0];
2206 fsp->h_u.tcp_ip4_spec.ip4dst = rule->filter.formatted.dst_ip[0];
2207 fsp->m_u.tcp_ip4_spec.ip4dst = mask->formatted.dst_ip[0];
2208 fsp->h_ext.vlan_tci = rule->filter.formatted.vlan_id;
2209 fsp->m_ext.vlan_tci = mask->formatted.vlan_id;
2210 fsp->h_ext.vlan_etype = rule->filter.formatted.flex_bytes;
2211 fsp->m_ext.vlan_etype = mask->formatted.flex_bytes;
2212 fsp->h_ext.data[1] = htonl(rule->filter.formatted.vm_pool);
2213 fsp->m_ext.data[1] = htonl(mask->formatted.vm_pool);
2214 fsp->flow_type |= FLOW_EXT;
2215
2216 /* record action */
2217 if (rule->action == IXGBE_FDIR_DROP_QUEUE)
2218 fsp->ring_cookie = RX_CLS_FLOW_DISC;
2219 else
2220 fsp->ring_cookie = rule->action;
2221
2222 return 0;
2223}
2224
2225static int ixgbe_get_ethtool_fdir_all(struct ixgbe_adapter *adapter,
2226 struct ethtool_rxnfc *cmd,
2227 u32 *rule_locs)
2228{
2229 struct hlist_node *node, *node2;
2230 struct ixgbe_fdir_filter *rule;
2231 int cnt = 0;
2232
2233 /* report total rule count */
2234 cmd->data = (1024 << adapter->fdir_pballoc) - 2;
2235
2236 hlist_for_each_entry_safe(rule, node, node2,
2237 &adapter->fdir_filter_list, fdir_node) {
2238 if (cnt == cmd->rule_cnt)
2239 return -EMSGSIZE;
2240 rule_locs[cnt] = rule->sw_idx;
2241 cnt++;
2242 }
2243
Ben Hutchings473e64e2011-09-06 13:52:47 +00002244 cmd->rule_cnt = cnt;
2245
Alexander Duyck3e053342011-05-11 07:18:47 +00002246 return 0;
2247}
2248
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002249static int ixgbe_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002250 u32 *rule_locs)
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002251{
2252 struct ixgbe_adapter *adapter = netdev_priv(dev);
2253 int ret = -EOPNOTSUPP;
2254
2255 switch (cmd->cmd) {
2256 case ETHTOOL_GRXRINGS:
2257 cmd->data = adapter->num_rx_queues;
2258 ret = 0;
2259 break;
Alexander Duyck3e053342011-05-11 07:18:47 +00002260 case ETHTOOL_GRXCLSRLCNT:
2261 cmd->rule_cnt = adapter->fdir_filter_count;
2262 ret = 0;
2263 break;
2264 case ETHTOOL_GRXCLSRULE:
2265 ret = ixgbe_get_ethtool_fdir_entry(adapter, cmd);
2266 break;
2267 case ETHTOOL_GRXCLSRLALL:
Ben Hutchings815c7db2011-09-06 13:49:12 +00002268 ret = ixgbe_get_ethtool_fdir_all(adapter, cmd, rule_locs);
Alexander Duyck3e053342011-05-11 07:18:47 +00002269 break;
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002270 default:
2271 break;
2272 }
2273
2274 return ret;
2275}
2276
Alexander Duycke4911d52011-05-11 07:18:52 +00002277static int ixgbe_update_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2278 struct ixgbe_fdir_filter *input,
2279 u16 sw_idx)
2280{
2281 struct ixgbe_hw *hw = &adapter->hw;
2282 struct hlist_node *node, *node2, *parent;
2283 struct ixgbe_fdir_filter *rule;
2284 int err = -EINVAL;
2285
2286 parent = NULL;
2287 rule = NULL;
2288
2289 hlist_for_each_entry_safe(rule, node, node2,
2290 &adapter->fdir_filter_list, fdir_node) {
2291 /* hash found, or no matching entry */
2292 if (rule->sw_idx >= sw_idx)
2293 break;
2294 parent = node;
2295 }
2296
2297 /* if there is an old rule occupying our place remove it */
2298 if (rule && (rule->sw_idx == sw_idx)) {
2299 if (!input || (rule->filter.formatted.bkt_hash !=
2300 input->filter.formatted.bkt_hash)) {
2301 err = ixgbe_fdir_erase_perfect_filter_82599(hw,
2302 &rule->filter,
2303 sw_idx);
2304 }
2305
2306 hlist_del(&rule->fdir_node);
2307 kfree(rule);
2308 adapter->fdir_filter_count--;
2309 }
2310
2311 /*
2312 * If no input this was a delete, err should be 0 if a rule was
2313 * successfully found and removed from the list else -EINVAL
2314 */
2315 if (!input)
2316 return err;
2317
2318 /* initialize node and set software index */
2319 INIT_HLIST_NODE(&input->fdir_node);
2320
2321 /* add filter to the list */
2322 if (parent)
2323 hlist_add_after(parent, &input->fdir_node);
2324 else
2325 hlist_add_head(&input->fdir_node,
2326 &adapter->fdir_filter_list);
2327
2328 /* update counts */
2329 adapter->fdir_filter_count++;
2330
2331 return 0;
2332}
2333
2334static int ixgbe_flowspec_to_flow_type(struct ethtool_rx_flow_spec *fsp,
2335 u8 *flow_type)
2336{
2337 switch (fsp->flow_type & ~FLOW_EXT) {
2338 case TCP_V4_FLOW:
2339 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2340 break;
2341 case UDP_V4_FLOW:
2342 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2343 break;
2344 case SCTP_V4_FLOW:
2345 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2346 break;
2347 case IP_USER_FLOW:
2348 switch (fsp->h_u.usr_ip4_spec.proto) {
2349 case IPPROTO_TCP:
2350 *flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
2351 break;
2352 case IPPROTO_UDP:
2353 *flow_type = IXGBE_ATR_FLOW_TYPE_UDPV4;
2354 break;
2355 case IPPROTO_SCTP:
2356 *flow_type = IXGBE_ATR_FLOW_TYPE_SCTPV4;
2357 break;
2358 case 0:
2359 if (!fsp->m_u.usr_ip4_spec.proto) {
2360 *flow_type = IXGBE_ATR_FLOW_TYPE_IPV4;
2361 break;
2362 }
2363 default:
2364 return 0;
2365 }
2366 break;
2367 default:
2368 return 0;
2369 }
2370
2371 return 1;
2372}
2373
2374static int ixgbe_add_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2375 struct ethtool_rxnfc *cmd)
2376{
2377 struct ethtool_rx_flow_spec *fsp =
2378 (struct ethtool_rx_flow_spec *)&cmd->fs;
2379 struct ixgbe_hw *hw = &adapter->hw;
2380 struct ixgbe_fdir_filter *input;
2381 union ixgbe_atr_input mask;
2382 int err;
2383
2384 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
2385 return -EOPNOTSUPP;
2386
2387 /*
2388 * Don't allow programming if the action is a queue greater than
2389 * the number of online Rx queues.
2390 */
2391 if ((fsp->ring_cookie != RX_CLS_FLOW_DISC) &&
2392 (fsp->ring_cookie >= adapter->num_rx_queues))
2393 return -EINVAL;
2394
2395 /* Don't allow indexes to exist outside of available space */
2396 if (fsp->location >= ((1024 << adapter->fdir_pballoc) - 2)) {
2397 e_err(drv, "Location out of range\n");
2398 return -EINVAL;
2399 }
2400
2401 input = kzalloc(sizeof(*input), GFP_ATOMIC);
2402 if (!input)
2403 return -ENOMEM;
2404
2405 memset(&mask, 0, sizeof(union ixgbe_atr_input));
2406
2407 /* set SW index */
2408 input->sw_idx = fsp->location;
2409
2410 /* record flow type */
2411 if (!ixgbe_flowspec_to_flow_type(fsp,
2412 &input->filter.formatted.flow_type)) {
2413 e_err(drv, "Unrecognized flow type\n");
2414 goto err_out;
2415 }
2416
2417 mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
2418 IXGBE_ATR_L4TYPE_MASK;
2419
2420 if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
2421 mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;
2422
2423 /* Copy input into formatted structures */
2424 input->filter.formatted.src_ip[0] = fsp->h_u.tcp_ip4_spec.ip4src;
2425 mask.formatted.src_ip[0] = fsp->m_u.tcp_ip4_spec.ip4src;
2426 input->filter.formatted.dst_ip[0] = fsp->h_u.tcp_ip4_spec.ip4dst;
2427 mask.formatted.dst_ip[0] = fsp->m_u.tcp_ip4_spec.ip4dst;
2428 input->filter.formatted.src_port = fsp->h_u.tcp_ip4_spec.psrc;
2429 mask.formatted.src_port = fsp->m_u.tcp_ip4_spec.psrc;
2430 input->filter.formatted.dst_port = fsp->h_u.tcp_ip4_spec.pdst;
2431 mask.formatted.dst_port = fsp->m_u.tcp_ip4_spec.pdst;
2432
2433 if (fsp->flow_type & FLOW_EXT) {
2434 input->filter.formatted.vm_pool =
2435 (unsigned char)ntohl(fsp->h_ext.data[1]);
2436 mask.formatted.vm_pool =
2437 (unsigned char)ntohl(fsp->m_ext.data[1]);
2438 input->filter.formatted.vlan_id = fsp->h_ext.vlan_tci;
2439 mask.formatted.vlan_id = fsp->m_ext.vlan_tci;
2440 input->filter.formatted.flex_bytes =
2441 fsp->h_ext.vlan_etype;
2442 mask.formatted.flex_bytes = fsp->m_ext.vlan_etype;
2443 }
2444
2445 /* determine if we need to drop or route the packet */
2446 if (fsp->ring_cookie == RX_CLS_FLOW_DISC)
2447 input->action = IXGBE_FDIR_DROP_QUEUE;
2448 else
2449 input->action = fsp->ring_cookie;
2450
2451 spin_lock(&adapter->fdir_perfect_lock);
2452
2453 if (hlist_empty(&adapter->fdir_filter_list)) {
2454 /* save mask and program input mask into HW */
2455 memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
2456 err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
2457 if (err) {
2458 e_err(drv, "Error writing mask\n");
2459 goto err_out_w_lock;
2460 }
2461 } else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
2462 e_err(drv, "Only one mask supported per port\n");
2463 goto err_out_w_lock;
2464 }
2465
2466 /* apply mask and compute/store hash */
2467 ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
2468
2469 /* program filters to filter memory */
2470 err = ixgbe_fdir_write_perfect_filter_82599(hw,
2471 &input->filter, input->sw_idx,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00002472 (input->action == IXGBE_FDIR_DROP_QUEUE) ?
2473 IXGBE_FDIR_DROP_QUEUE :
Alexander Duycke4911d52011-05-11 07:18:52 +00002474 adapter->rx_ring[input->action]->reg_idx);
2475 if (err)
2476 goto err_out_w_lock;
2477
2478 ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
2479
2480 spin_unlock(&adapter->fdir_perfect_lock);
2481
2482 return err;
2483err_out_w_lock:
2484 spin_unlock(&adapter->fdir_perfect_lock);
2485err_out:
2486 kfree(input);
2487 return -EINVAL;
2488}
2489
2490static int ixgbe_del_ethtool_fdir_entry(struct ixgbe_adapter *adapter,
2491 struct ethtool_rxnfc *cmd)
2492{
2493 struct ethtool_rx_flow_spec *fsp =
2494 (struct ethtool_rx_flow_spec *)&cmd->fs;
2495 int err;
2496
2497 spin_lock(&adapter->fdir_perfect_lock);
2498 err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, fsp->location);
2499 spin_unlock(&adapter->fdir_perfect_lock);
2500
2501 return err;
2502}
2503
2504static int ixgbe_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2505{
2506 struct ixgbe_adapter *adapter = netdev_priv(dev);
2507 int ret = -EOPNOTSUPP;
2508
2509 switch (cmd->cmd) {
2510 case ETHTOOL_SRXCLSRLINS:
2511 ret = ixgbe_add_ethtool_fdir_entry(adapter, cmd);
2512 break;
2513 case ETHTOOL_SRXCLSRLDEL:
2514 ret = ixgbe_del_ethtool_fdir_entry(adapter, cmd);
2515 break;
2516 default:
2517 break;
2518 }
2519
2520 return ret;
2521}
2522
Jesse Brandeburgb9804972008-09-11 20:00:29 -07002523static const struct ethtool_ops ixgbe_ethtool_ops = {
Auke Kok9a799d72007-09-15 14:07:45 -07002524 .get_settings = ixgbe_get_settings,
2525 .set_settings = ixgbe_set_settings,
2526 .get_drvinfo = ixgbe_get_drvinfo,
2527 .get_regs_len = ixgbe_get_regs_len,
2528 .get_regs = ixgbe_get_regs,
2529 .get_wol = ixgbe_get_wol,
PJ Waskiewicze63d9762009-03-19 01:23:46 +00002530 .set_wol = ixgbe_set_wol,
Auke Kok9a799d72007-09-15 14:07:45 -07002531 .nway_reset = ixgbe_nway_reset,
2532 .get_link = ethtool_op_get_link,
2533 .get_eeprom_len = ixgbe_get_eeprom_len,
2534 .get_eeprom = ixgbe_get_eeprom,
2535 .get_ringparam = ixgbe_get_ringparam,
2536 .set_ringparam = ixgbe_set_ringparam,
2537 .get_pauseparam = ixgbe_get_pauseparam,
2538 .set_pauseparam = ixgbe_set_pauseparam,
Auke Kok9a799d72007-09-15 14:07:45 -07002539 .get_msglevel = ixgbe_get_msglevel,
2540 .set_msglevel = ixgbe_set_msglevel,
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00002541 .self_test = ixgbe_diag_test,
Auke Kok9a799d72007-09-15 14:07:45 -07002542 .get_strings = ixgbe_get_strings,
Emil Tantilov66e69612011-04-16 06:12:51 +00002543 .set_phys_id = ixgbe_set_phys_id,
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07002544 .get_sset_count = ixgbe_get_sset_count,
Auke Kok9a799d72007-09-15 14:07:45 -07002545 .get_ethtool_stats = ixgbe_get_ethtool_stats,
2546 .get_coalesce = ixgbe_get_coalesce,
2547 .set_coalesce = ixgbe_set_coalesce,
Alexander Duyck91cd94b2011-05-11 07:18:41 +00002548 .get_rxnfc = ixgbe_get_rxnfc,
Alexander Duycke4911d52011-05-11 07:18:52 +00002549 .set_rxnfc = ixgbe_set_rxnfc,
Auke Kok9a799d72007-09-15 14:07:45 -07002550};
2551
2552void ixgbe_set_ethtool_ops(struct net_device *netdev)
2553{
2554 SET_ETHTOOL_OPS(netdev, &ixgbe_ethtool_ops);
2555}