blob: 96d08a9f3aaaa8e9b8351ccad80f882fabc6e614 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800714 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500715 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100716 } else if (!IS_GEN2(dev)) {
717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
718 limit = &intel_limits_i9xx_lvds;
719 else
720 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
Chris Wilson5eddb702010-09-11 13:48:45 +0100962 intel_clock_t clock;
963 if (target < 200000) {
964 clock.p1 = 2;
965 clock.p2 = 10;
966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
969 } else {
970 clock.p1 = 1;
971 clock.p2 = 10;
972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
975 }
976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
979 clock.vco = 0;
980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020/*
1021 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001029 * On Gen4 and above:
1030 * wait for the pipe register state bit to turn off
1031 *
1032 * Otherwise:
1033 * wait for the display line value to settle (it usually
1034 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001035 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001036 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001037void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038{
1039 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001042 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001043
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001045 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1046 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -07001047 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1048 } else {
1049 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001050 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001051 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1052
1053 /* Wait for the display line to settle */
1054 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001055 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001056 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +01001057 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 time_after(timeout, jiffies));
1059 if (time_after(jiffies, timeout))
1060 DRM_DEBUG_KMS("pipe_off wait timed out\n");
1061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Jesse Barnes80824002009-09-10 15:28:06 -07001064static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1065{
1066 struct drm_device *dev = crtc->dev;
1067 struct drm_i915_private *dev_priv = dev->dev_private;
1068 struct drm_framebuffer *fb = crtc->fb;
1069 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001070 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1072 int plane, i;
1073 u32 fbc_ctl, fbc_ctl2;
1074
Chris Wilsonbed4a672010-09-11 10:47:47 +01001075 if (fb->pitch == dev_priv->cfb_pitch &&
1076 obj_priv->fence_reg == dev_priv->cfb_fence &&
1077 intel_crtc->plane == dev_priv->cfb_plane &&
1078 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1079 return;
1080
1081 i8xx_disable_fbc(dev);
1082
Jesse Barnes80824002009-09-10 15:28:06 -07001083 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1084
1085 if (fb->pitch < dev_priv->cfb_pitch)
1086 dev_priv->cfb_pitch = fb->pitch;
1087
1088 /* FBC_CTL wants 64B units */
1089 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1090 dev_priv->cfb_fence = obj_priv->fence_reg;
1091 dev_priv->cfb_plane = intel_crtc->plane;
1092 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1093
1094 /* Clear old tags */
1095 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1096 I915_WRITE(FBC_TAG + (i * 4), 0);
1097
1098 /* Set it up... */
1099 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1100 if (obj_priv->tiling_mode != I915_TILING_NONE)
1101 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1102 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1103 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1104
1105 /* enable it... */
1106 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001107 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001108 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001109 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1110 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1111 if (obj_priv->tiling_mode != I915_TILING_NONE)
1112 fbc_ctl |= dev_priv->cfb_fence;
1113 I915_WRITE(FBC_CONTROL, fbc_ctl);
1114
Zhao Yakui28c97732009-10-09 11:39:41 +08001115 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001116 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001117}
1118
1119void i8xx_disable_fbc(struct drm_device *dev)
1120{
1121 struct drm_i915_private *dev_priv = dev->dev_private;
1122 u32 fbc_ctl;
1123
1124 /* Disable compression */
1125 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001126 if ((fbc_ctl & FBC_CTL_EN) == 0)
1127 return;
1128
Jesse Barnes80824002009-09-10 15:28:06 -07001129 fbc_ctl &= ~FBC_CTL_EN;
1130 I915_WRITE(FBC_CONTROL, fbc_ctl);
1131
1132 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001133 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001134 DRM_DEBUG_KMS("FBC idle timed out\n");
1135 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001136 }
Jesse Barnes80824002009-09-10 15:28:06 -07001137
Zhao Yakui28c97732009-10-09 11:39:41 +08001138 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001139}
1140
Adam Jacksonee5382a2010-04-23 11:17:39 -04001141static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001142{
Jesse Barnes80824002009-09-10 15:28:06 -07001143 struct drm_i915_private *dev_priv = dev->dev_private;
1144
1145 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1146}
1147
Jesse Barnes74dff282009-09-14 15:39:40 -07001148static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1149{
1150 struct drm_device *dev = crtc->dev;
1151 struct drm_i915_private *dev_priv = dev->dev_private;
1152 struct drm_framebuffer *fb = crtc->fb;
1153 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001154 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001156 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001157 unsigned long stall_watermark = 200;
1158 u32 dpfc_ctl;
1159
Chris Wilsonbed4a672010-09-11 10:47:47 +01001160 dpfc_ctl = I915_READ(DPFC_CONTROL);
1161 if (dpfc_ctl & DPFC_CTL_EN) {
1162 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1163 dev_priv->cfb_fence == obj_priv->fence_reg &&
1164 dev_priv->cfb_plane == intel_crtc->plane &&
1165 dev_priv->cfb_y == crtc->y)
1166 return;
1167
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1169 POSTING_READ(DPFC_CONTROL);
1170 intel_wait_for_vblank(dev, intel_crtc->pipe);
1171 }
1172
Jesse Barnes74dff282009-09-14 15:39:40 -07001173 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1174 dev_priv->cfb_fence = obj_priv->fence_reg;
1175 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001176 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001177
1178 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1179 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1180 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1181 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1182 } else {
1183 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1184 }
1185
Jesse Barnes74dff282009-09-14 15:39:40 -07001186 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1187 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1188 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1189 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1190
1191 /* enable it... */
1192 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1193
Zhao Yakui28c97732009-10-09 11:39:41 +08001194 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001195}
1196
1197void g4x_disable_fbc(struct drm_device *dev)
1198{
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 dpfc_ctl;
1201
1202 /* Disable compression */
1203 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001204 if (dpfc_ctl & DPFC_CTL_EN) {
1205 dpfc_ctl &= ~DPFC_CTL_EN;
1206 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001207
Chris Wilsonbed4a672010-09-11 10:47:47 +01001208 DRM_DEBUG_KMS("disabled FBC\n");
1209 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001210}
1211
Adam Jacksonee5382a2010-04-23 11:17:39 -04001212static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001213{
Jesse Barnes74dff282009-09-14 15:39:40 -07001214 struct drm_i915_private *dev_priv = dev->dev_private;
1215
1216 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1217}
1218
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001219static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1220{
1221 struct drm_device *dev = crtc->dev;
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 struct drm_framebuffer *fb = crtc->fb;
1224 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1225 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001227 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001228 unsigned long stall_watermark = 200;
1229 u32 dpfc_ctl;
1230
Chris Wilsonbed4a672010-09-11 10:47:47 +01001231 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1232 if (dpfc_ctl & DPFC_CTL_EN) {
1233 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1234 dev_priv->cfb_fence == obj_priv->fence_reg &&
1235 dev_priv->cfb_plane == intel_crtc->plane &&
1236 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1237 dev_priv->cfb_y == crtc->y)
1238 return;
1239
1240 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1241 POSTING_READ(ILK_DPFC_CONTROL);
1242 intel_wait_for_vblank(dev, intel_crtc->pipe);
1243 }
1244
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001245 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1246 dev_priv->cfb_fence = obj_priv->fence_reg;
1247 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001248 dev_priv->cfb_offset = obj_priv->gtt_offset;
1249 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001250
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001251 dpfc_ctl &= DPFC_RESERVED;
1252 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1253 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1254 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1255 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1256 } else {
1257 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1258 }
1259
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001260 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1261 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1262 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1263 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1264 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1265 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001266 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001267
1268 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1269}
1270
1271void ironlake_disable_fbc(struct drm_device *dev)
1272{
1273 struct drm_i915_private *dev_priv = dev->dev_private;
1274 u32 dpfc_ctl;
1275
1276 /* Disable compression */
1277 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001278 if (dpfc_ctl & DPFC_CTL_EN) {
1279 dpfc_ctl &= ~DPFC_CTL_EN;
1280 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001281
Chris Wilsonbed4a672010-09-11 10:47:47 +01001282 DRM_DEBUG_KMS("disabled FBC\n");
1283 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001284}
1285
1286static bool ironlake_fbc_enabled(struct drm_device *dev)
1287{
1288 struct drm_i915_private *dev_priv = dev->dev_private;
1289
1290 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1291}
1292
Adam Jacksonee5382a2010-04-23 11:17:39 -04001293bool intel_fbc_enabled(struct drm_device *dev)
1294{
1295 struct drm_i915_private *dev_priv = dev->dev_private;
1296
1297 if (!dev_priv->display.fbc_enabled)
1298 return false;
1299
1300 return dev_priv->display.fbc_enabled(dev);
1301}
1302
1303void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1304{
1305 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1306
1307 if (!dev_priv->display.enable_fbc)
1308 return;
1309
1310 dev_priv->display.enable_fbc(crtc, interval);
1311}
1312
1313void intel_disable_fbc(struct drm_device *dev)
1314{
1315 struct drm_i915_private *dev_priv = dev->dev_private;
1316
1317 if (!dev_priv->display.disable_fbc)
1318 return;
1319
1320 dev_priv->display.disable_fbc(dev);
1321}
1322
Jesse Barnes80824002009-09-10 15:28:06 -07001323/**
1324 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001325 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001326 *
1327 * Set up the framebuffer compression hardware at mode set time. We
1328 * enable it if possible:
1329 * - plane A only (on pre-965)
1330 * - no pixel mulitply/line duplication
1331 * - no alpha buffer discard
1332 * - no dual wide
1333 * - framebuffer <= 2048 in width, 1536 in height
1334 *
1335 * We can't assume that any compression will take place (worst case),
1336 * so the compressed buffer has to be the same size as the uncompressed
1337 * one. It also must reside (along with the line length buffer) in
1338 * stolen memory.
1339 *
1340 * We need to enable/disable FBC on a global basis.
1341 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001342static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001343{
Jesse Barnes80824002009-09-10 15:28:06 -07001344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001345 struct drm_crtc *crtc = NULL, *tmp_crtc;
1346 struct intel_crtc *intel_crtc;
1347 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001348 struct intel_framebuffer *intel_fb;
1349 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001350
1351 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001352
1353 if (!i915_powersave)
1354 return;
1355
Adam Jacksonee5382a2010-04-23 11:17:39 -04001356 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001357 return;
1358
Jesse Barnes80824002009-09-10 15:28:06 -07001359 /*
1360 * If FBC is already on, we just have to verify that we can
1361 * keep it that way...
1362 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001363 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001364 * - changing FBC params (stride, fence, mode)
1365 * - new fb is too large to fit in compressed buffer
1366 * - going to an unsupported config (interlace, pixel multiply, etc.)
1367 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001368 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001369 if (tmp_crtc->enabled) {
1370 if (crtc) {
1371 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1372 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1373 goto out_disable;
1374 }
1375 crtc = tmp_crtc;
1376 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001377 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001378
1379 if (!crtc || crtc->fb == NULL) {
1380 DRM_DEBUG_KMS("no output, disabling\n");
1381 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001382 goto out_disable;
1383 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001384
1385 intel_crtc = to_intel_crtc(crtc);
1386 fb = crtc->fb;
1387 intel_fb = to_intel_framebuffer(fb);
1388 obj_priv = to_intel_bo(intel_fb->obj);
1389
Jesse Barnes80824002009-09-10 15:28:06 -07001390 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001391 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001392 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001393 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001394 goto out_disable;
1395 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001396 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1397 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001398 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001399 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001400 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001401 goto out_disable;
1402 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001403 if ((crtc->mode.hdisplay > 2048) ||
1404 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001405 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001406 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001407 goto out_disable;
1408 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001409 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001410 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001411 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001412 goto out_disable;
1413 }
1414 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001415 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001416 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001417 goto out_disable;
1418 }
1419
Jason Wesselc924b932010-08-05 09:22:32 -05001420 /* If the kernel debugger is active, always disable compression */
1421 if (in_dbg_master())
1422 goto out_disable;
1423
Chris Wilsonbed4a672010-09-11 10:47:47 +01001424 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001425 return;
1426
1427out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001428 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001429 if (intel_fbc_enabled(dev)) {
1430 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001431 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001432 }
Jesse Barnes80824002009-09-10 15:28:06 -07001433}
1434
Chris Wilson127bd2a2010-07-23 23:32:05 +01001435int
Chris Wilson48b956c2010-09-14 12:50:34 +01001436intel_pin_and_fence_fb_obj(struct drm_device *dev,
1437 struct drm_gem_object *obj,
1438 bool pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001439{
Daniel Vetter23010e42010-03-08 13:35:02 +01001440 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001441 u32 alignment;
1442 int ret;
1443
1444 switch (obj_priv->tiling_mode) {
1445 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001446 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1447 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001448 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001449 alignment = 4 * 1024;
1450 else
1451 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001452 break;
1453 case I915_TILING_X:
1454 /* pin() will align the object as required by fence */
1455 alignment = 0;
1456 break;
1457 case I915_TILING_Y:
1458 /* FIXME: Is this true? */
1459 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1460 return -EINVAL;
1461 default:
1462 BUG();
1463 }
1464
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001465 ret = i915_gem_object_pin(obj, alignment);
Chris Wilson48b956c2010-09-14 12:50:34 +01001466 if (ret)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001467 return ret;
1468
Chris Wilson48b956c2010-09-14 12:50:34 +01001469 ret = i915_gem_object_set_to_display_plane(obj, pipelined);
1470 if (ret)
1471 goto err_unpin;
Chris Wilson72133422010-09-13 23:56:38 +01001472
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001473 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1474 * fence, whereas 965+ only requires a fence if using
1475 * framebuffer compression. For simplicity, we always install
1476 * a fence as the cost is not that onerous.
1477 */
1478 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1479 obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001480 ret = i915_gem_object_get_fence_reg(obj, false);
Chris Wilson48b956c2010-09-14 12:50:34 +01001481 if (ret)
1482 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001483 }
1484
1485 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001486
1487err_unpin:
1488 i915_gem_object_unpin(obj);
1489 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001490}
1491
Jesse Barnes81255562010-08-02 12:07:50 -07001492/* Assume fb object is pinned & idle & fenced and just update base pointers */
1493static int
1494intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001495 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001496{
1497 struct drm_device *dev = crtc->dev;
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1500 struct intel_framebuffer *intel_fb;
1501 struct drm_i915_gem_object *obj_priv;
1502 struct drm_gem_object *obj;
1503 int plane = intel_crtc->plane;
1504 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001505 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001506 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001507
1508 switch (plane) {
1509 case 0:
1510 case 1:
1511 break;
1512 default:
1513 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1514 return -EINVAL;
1515 }
1516
1517 intel_fb = to_intel_framebuffer(fb);
1518 obj = intel_fb->obj;
1519 obj_priv = to_intel_bo(obj);
1520
Chris Wilson5eddb702010-09-11 13:48:45 +01001521 reg = DSPCNTR(plane);
1522 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001523 /* Mask out pixel format bits in case we change it */
1524 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1525 switch (fb->bits_per_pixel) {
1526 case 8:
1527 dspcntr |= DISPPLANE_8BPP;
1528 break;
1529 case 16:
1530 if (fb->depth == 15)
1531 dspcntr |= DISPPLANE_15_16BPP;
1532 else
1533 dspcntr |= DISPPLANE_16BPP;
1534 break;
1535 case 24:
1536 case 32:
1537 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1538 break;
1539 default:
1540 DRM_ERROR("Unknown color depth\n");
1541 return -EINVAL;
1542 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001543 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes81255562010-08-02 12:07:50 -07001544 if (obj_priv->tiling_mode != I915_TILING_NONE)
1545 dspcntr |= DISPPLANE_TILED;
1546 else
1547 dspcntr &= ~DISPPLANE_TILED;
1548 }
1549
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001550 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001551 /* must disable */
1552 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1553
Chris Wilson5eddb702010-09-11 13:48:45 +01001554 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001555
1556 Start = obj_priv->gtt_offset;
1557 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1558
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001559 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1560 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001561 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001562 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001563 I915_WRITE(DSPSURF(plane), Start);
1564 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1565 I915_WRITE(DSPADDR(plane), Offset);
1566 } else
1567 I915_WRITE(DSPADDR(plane), Start + Offset);
1568 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001569
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001571 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001572
1573 return 0;
1574}
1575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001576static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001577intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1578 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001579{
1580 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 struct drm_i915_master_private *master_priv;
1582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584
1585 /* no fb bound */
1586 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001587 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001588 return 0;
1589 }
1590
Chris Wilson265db952010-09-20 15:41:01 +01001591 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 case 0:
1593 case 1:
1594 break;
1595 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001596 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001597 }
1598
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001600 ret = intel_pin_and_fence_fb_obj(dev,
1601 to_intel_framebuffer(crtc->fb)->obj,
1602 false);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001603 if (ret != 0) {
1604 mutex_unlock(&dev->struct_mutex);
1605 return ret;
1606 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001607
Chris Wilson265db952010-09-20 15:41:01 +01001608 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson265db952010-09-20 15:41:01 +01001610 struct drm_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1611 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1612
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001613 wait_event(dev_priv->pending_flip_queue,
1614 atomic_read(&obj_priv->pending_flip) == 0);
Chris Wilson265db952010-09-20 15:41:01 +01001615 }
1616
Jason Wessel21c74a82010-10-13 14:09:44 -05001617 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1618 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001619 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001620 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001621 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001622 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001623 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001624
Chris Wilson265db952010-09-20 15:41:01 +01001625 if (old_fb)
1626 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001627
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001628 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001629
1630 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001632
1633 master_priv = dev->primary->master->driver_priv;
1634 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001635 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001636
Chris Wilson265db952010-09-20 15:41:01 +01001637 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001638 master_priv->sarea_priv->pipeB_x = x;
1639 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001640 } else {
1641 master_priv->sarea_priv->pipeA_x = x;
1642 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001643 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001644
1645 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001646}
1647
Chris Wilson5eddb702010-09-11 13:48:45 +01001648static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001649{
1650 struct drm_device *dev = crtc->dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 u32 dpa_ctl;
1653
Zhao Yakui28c97732009-10-09 11:39:41 +08001654 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001655 dpa_ctl = I915_READ(DP_A);
1656 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1657
1658 if (clock < 200000) {
1659 u32 temp;
1660 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1661 /* workaround for 160Mhz:
1662 1) program 0x4600c bits 15:0 = 0x8124
1663 2) program 0x46010 bit 0 = 1
1664 3) program 0x46034 bit 24 = 1
1665 4) program 0x64000 bit 14 = 1
1666 */
1667 temp = I915_READ(0x4600c);
1668 temp &= 0xffff0000;
1669 I915_WRITE(0x4600c, temp | 0x8124);
1670
1671 temp = I915_READ(0x46010);
1672 I915_WRITE(0x46010, temp | 1);
1673
1674 temp = I915_READ(0x46034);
1675 I915_WRITE(0x46034, temp | (1 << 24));
1676 } else {
1677 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1678 }
1679 I915_WRITE(DP_A, dpa_ctl);
1680
Chris Wilson5eddb702010-09-11 13:48:45 +01001681 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001682 udelay(500);
1683}
1684
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001685/* The FDI link training functions for ILK/Ibexpeak. */
1686static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1687{
1688 struct drm_device *dev = crtc->dev;
1689 struct drm_i915_private *dev_priv = dev->dev_private;
1690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1691 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001692 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001693
Adam Jacksone1a44742010-06-25 15:32:14 -04001694 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1695 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001696 reg = FDI_RX_IMR(pipe);
1697 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001698 temp &= ~FDI_RX_SYMBOL_LOCK;
1699 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001700 I915_WRITE(reg, temp);
1701 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001702 udelay(150);
1703
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001704 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001705 reg = FDI_TX_CTL(pipe);
1706 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001707 temp &= ~(7 << 19);
1708 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001709 temp &= ~FDI_LINK_TRAIN_NONE;
1710 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001711 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001712
Chris Wilson5eddb702010-09-11 13:48:45 +01001713 reg = FDI_RX_CTL(pipe);
1714 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001715 temp &= ~FDI_LINK_TRAIN_NONE;
1716 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01001717 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1718
1719 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001720 udelay(150);
1721
Chris Wilson5eddb702010-09-11 13:48:45 +01001722 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001723 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001724 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1726
1727 if ((temp & FDI_RX_BIT_LOCK)) {
1728 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01001729 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001730 break;
1731 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001732 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001733 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001734 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001735
1736 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001737 reg = FDI_TX_CTL(pipe);
1738 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001739 temp &= ~FDI_LINK_TRAIN_NONE;
1740 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001741 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001742
Chris Wilson5eddb702010-09-11 13:48:45 +01001743 reg = FDI_RX_CTL(pipe);
1744 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001745 temp &= ~FDI_LINK_TRAIN_NONE;
1746 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01001747 I915_WRITE(reg, temp);
1748
1749 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001750 udelay(150);
1751
Chris Wilson5eddb702010-09-11 13:48:45 +01001752 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04001753 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001754 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001755 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1756
1757 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001758 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001759 DRM_DEBUG_KMS("FDI train 2 done.\n");
1760 break;
1761 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001762 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001763 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01001764 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001765
1766 DRM_DEBUG_KMS("FDI train done\n");
1767}
1768
Chris Wilson5eddb702010-09-11 13:48:45 +01001769static const int const snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001770 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1771 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1772 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1773 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1774};
1775
1776/* The FDI link training functions for SNB/Cougarpoint. */
1777static void gen6_fdi_link_train(struct drm_crtc *crtc)
1778{
1779 struct drm_device *dev = crtc->dev;
1780 struct drm_i915_private *dev_priv = dev->dev_private;
1781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1782 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001783 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001784
Adam Jacksone1a44742010-06-25 15:32:14 -04001785 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1786 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01001787 reg = FDI_RX_IMR(pipe);
1788 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001789 temp &= ~FDI_RX_SYMBOL_LOCK;
1790 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01001791 I915_WRITE(reg, temp);
1792
1793 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04001794 udelay(150);
1795
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001796 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01001797 reg = FDI_TX_CTL(pipe);
1798 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04001799 temp &= ~(7 << 19);
1800 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001801 temp &= ~FDI_LINK_TRAIN_NONE;
1802 temp |= FDI_LINK_TRAIN_PATTERN_1;
1803 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1804 /* SNB-B */
1805 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01001806 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001807
Chris Wilson5eddb702010-09-11 13:48:45 +01001808 reg = FDI_RX_CTL(pipe);
1809 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001810 if (HAS_PCH_CPT(dev)) {
1811 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1812 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1813 } else {
1814 temp &= ~FDI_LINK_TRAIN_NONE;
1815 temp |= FDI_LINK_TRAIN_PATTERN_1;
1816 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001817 I915_WRITE(reg, temp | FDI_RX_ENABLE);
1818
1819 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001820 udelay(150);
1821
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001822 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001823 reg = FDI_TX_CTL(pipe);
1824 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001825 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1826 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001827 I915_WRITE(reg, temp);
1828
1829 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001830 udelay(500);
1831
Chris Wilson5eddb702010-09-11 13:48:45 +01001832 reg = FDI_RX_IIR(pipe);
1833 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001834 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1835
1836 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001837 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001838 DRM_DEBUG_KMS("FDI train 1 done.\n");
1839 break;
1840 }
1841 }
1842 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001843 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001844
1845 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01001846 reg = FDI_TX_CTL(pipe);
1847 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001848 temp &= ~FDI_LINK_TRAIN_NONE;
1849 temp |= FDI_LINK_TRAIN_PATTERN_2;
1850 if (IS_GEN6(dev)) {
1851 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1852 /* SNB-B */
1853 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1854 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001855 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001856
Chris Wilson5eddb702010-09-11 13:48:45 +01001857 reg = FDI_RX_CTL(pipe);
1858 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001859 if (HAS_PCH_CPT(dev)) {
1860 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1861 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1862 } else {
1863 temp &= ~FDI_LINK_TRAIN_NONE;
1864 temp |= FDI_LINK_TRAIN_PATTERN_2;
1865 }
Chris Wilson5eddb702010-09-11 13:48:45 +01001866 I915_WRITE(reg, temp);
1867
1868 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001869 udelay(150);
1870
1871 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001872 reg = FDI_TX_CTL(pipe);
1873 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001874 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1875 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01001876 I915_WRITE(reg, temp);
1877
1878 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001879 udelay(500);
1880
Chris Wilson5eddb702010-09-11 13:48:45 +01001881 reg = FDI_RX_IIR(pipe);
1882 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001883 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1884
1885 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001886 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001887 DRM_DEBUG_KMS("FDI train 2 done.\n");
1888 break;
1889 }
1890 }
1891 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01001892 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001893
1894 DRM_DEBUG_KMS("FDI train done.\n");
1895}
1896
Jesse Barnes0e23b992010-09-10 11:10:00 -07001897static void ironlake_fdi_enable(struct drm_crtc *crtc)
1898{
1899 struct drm_device *dev = crtc->dev;
1900 struct drm_i915_private *dev_priv = dev->dev_private;
1901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1902 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01001903 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001904
Jesse Barnesc64e3112010-09-10 11:27:03 -07001905 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01001906 I915_WRITE(FDI_RX_TUSIZE1(pipe),
1907 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07001908
Jesse Barnes0e23b992010-09-10 11:10:00 -07001909 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01001910 reg = FDI_RX_CTL(pipe);
1911 temp = I915_READ(reg);
1912 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07001913 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01001914 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
1915 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
1916
1917 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001918 udelay(200);
1919
1920 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01001921 temp = I915_READ(reg);
1922 I915_WRITE(reg, temp | FDI_PCDCLK);
1923
1924 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001925 udelay(200);
1926
1927 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01001928 reg = FDI_TX_CTL(pipe);
1929 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001930 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001931 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
1932
1933 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07001934 udelay(100);
1935 }
1936}
1937
Chris Wilson5eddb702010-09-11 13:48:45 +01001938static void intel_flush_display_plane(struct drm_device *dev,
1939 int plane)
1940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942 u32 reg = DSPADDR(plane);
1943 I915_WRITE(reg, I915_READ(reg));
1944}
1945
Chris Wilson6b383a72010-09-13 13:54:26 +01001946/*
1947 * When we disable a pipe, we need to clear any pending scanline wait events
1948 * to avoid hanging the ring, which we assume we are waiting on.
1949 */
1950static void intel_clear_scanline_wait(struct drm_device *dev)
1951{
1952 struct drm_i915_private *dev_priv = dev->dev_private;
1953 u32 tmp;
1954
1955 if (IS_GEN2(dev))
1956 /* Can't break the hang on i8xx */
1957 return;
1958
1959 tmp = I915_READ(PRB0_CTL);
1960 if (tmp & RING_WAIT) {
1961 I915_WRITE(PRB0_CTL, tmp);
1962 POSTING_READ(PRB0_CTL);
1963 }
1964}
1965
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001966static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
1967{
1968 struct drm_i915_gem_object *obj_priv;
1969 struct drm_i915_private *dev_priv;
1970
1971 if (crtc->fb == NULL)
1972 return;
1973
1974 obj_priv = to_intel_bo(to_intel_framebuffer(crtc->fb)->obj);
1975 dev_priv = crtc->dev->dev_private;
1976 wait_event(dev_priv->pending_flip_queue,
1977 atomic_read(&obj_priv->pending_flip) == 0);
1978}
1979
Jesse Barnes6be4a602010-09-10 10:26:01 -07001980static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001981{
1982 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1985 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001986 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01001987 u32 reg, temp;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001988
Chris Wilsonf7abfe82010-09-13 14:19:16 +01001989 if (intel_crtc->active)
1990 return;
1991
1992 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01001993 intel_update_watermarks(dev);
1994
Jesse Barnes6be4a602010-09-10 10:26:01 -07001995 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1996 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 if ((temp & LVDS_PORT_EN) == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07001998 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001999 }
2000
Jesse Barnes0e23b992010-09-10 11:10:00 -07002001 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002002
2003 /* Enable panel fitting for LVDS */
2004 if (dev_priv->pch_pf_size &&
2005 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
2006 || HAS_eDP || intel_pch_has_edp(crtc))) {
2007 /* Force use of hard-coded filter coefficients
2008 * as some pre-programmed values are broken,
2009 * e.g. x201.
2010 */
2011 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
2012 PF_ENABLE | PF_FILTER_MED_3x3);
2013 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
2014 dev_priv->pch_pf_pos);
2015 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
2016 dev_priv->pch_pf_size);
2017 }
2018
2019 /* Enable CPU pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002020 reg = PIPECONF(pipe);
2021 temp = I915_READ(reg);
2022 if ((temp & PIPECONF_ENABLE) == 0) {
2023 I915_WRITE(reg, temp | PIPECONF_ENABLE);
2024 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002025 udelay(100);
2026 }
2027
2028 /* configure and enable CPU plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002029 reg = DSPCNTR(plane);
2030 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002031 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002032 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2033 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002034 }
2035
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002036 /* For PCH output, training FDI link */
2037 if (IS_GEN6(dev))
2038 gen6_fdi_link_train(crtc);
2039 else
2040 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002041
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002042 /* enable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002043 reg = PCH_DPLL(pipe);
2044 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002045 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2047 POSTING_READ(reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002048 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002049 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002050
2051 if (HAS_PCH_CPT(dev)) {
2052 /* Be sure PCH DPLL SEL is set */
2053 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002054 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002055 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002056 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002057 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2058 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002059 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002060
Chris Wilson5eddb702010-09-11 13:48:45 +01002061 /* set transcoder timing */
2062 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2063 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2064 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2065
2066 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2067 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2068 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002069
2070 /* enable normal train */
Chris Wilson5eddb702010-09-11 13:48:45 +01002071 reg = FDI_TX_CTL(pipe);
2072 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002073 temp &= ~FDI_LINK_TRAIN_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2075 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002076
Chris Wilson5eddb702010-09-11 13:48:45 +01002077 reg = FDI_RX_CTL(pipe);
2078 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002079 if (HAS_PCH_CPT(dev)) {
2080 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2081 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2082 } else {
2083 temp &= ~FDI_LINK_TRAIN_NONE;
2084 temp |= FDI_LINK_TRAIN_NONE;
2085 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002087
2088 /* wait one idle pattern time */
Chris Wilson5eddb702010-09-11 13:48:45 +01002089 POSTING_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002090 udelay(100);
2091
2092 /* For PCH DP, enable TRANS_DP_CTL */
2093 if (HAS_PCH_CPT(dev) &&
2094 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002095 reg = TRANS_DP_CTL(pipe);
2096 temp = I915_READ(reg);
2097 temp &= ~(TRANS_DP_PORT_SEL_MASK |
2098 TRANS_DP_SYNC_MASK);
2099 temp |= (TRANS_DP_OUTPUT_ENABLE |
2100 TRANS_DP_ENH_FRAMING);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002101
2102 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002103 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002104 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002105 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002106
2107 switch (intel_trans_dp_port_sel(crtc)) {
2108 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002109 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002110 break;
2111 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002112 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002113 break;
2114 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002115 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002116 break;
2117 default:
2118 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002120 break;
2121 }
2122
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002124 }
2125
2126 /* enable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002127 reg = TRANSCONF(pipe);
2128 temp = I915_READ(reg);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002129 /*
2130 * make the BPC in transcoder be consistent with
2131 * that in pipeconf reg.
2132 */
2133 temp &= ~PIPE_BPC_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002134 temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
2135 I915_WRITE(reg, temp | TRANS_ENABLE);
2136 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002137 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002138
2139 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002140 intel_update_fbc(dev);
Chris Wilson6b383a72010-09-13 13:54:26 +01002141 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002142}
2143
2144static void ironlake_crtc_disable(struct drm_crtc *crtc)
2145{
2146 struct drm_device *dev = crtc->dev;
2147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2149 int pipe = intel_crtc->pipe;
2150 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002151 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002152
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002153 if (!intel_crtc->active)
2154 return;
2155
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002156 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002157 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002158 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002159
Jesse Barnes6be4a602010-09-10 10:26:01 -07002160 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002161 reg = DSPCNTR(plane);
2162 temp = I915_READ(reg);
2163 if (temp & DISPLAY_PLANE_ENABLE) {
2164 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2165 intel_flush_display_plane(dev, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002166 }
2167
2168 if (dev_priv->cfb_plane == plane &&
2169 dev_priv->display.disable_fbc)
2170 dev_priv->display.disable_fbc(dev);
2171
2172 /* disable cpu pipe, disable after all planes disabled */
Chris Wilson5eddb702010-09-11 13:48:45 +01002173 reg = PIPECONF(pipe);
2174 temp = I915_READ(reg);
2175 if (temp & PIPECONF_ENABLE) {
2176 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002177 /* wait for cpu pipe off, pipe state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002178 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002179 DRM_ERROR("failed to turn off cpu pipe\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002180 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002181
Jesse Barnes6be4a602010-09-10 10:26:01 -07002182 /* Disable PF */
2183 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2184 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2185
2186 /* disable CPU FDI tx and PCH FDI rx */
Chris Wilson5eddb702010-09-11 13:48:45 +01002187 reg = FDI_TX_CTL(pipe);
2188 temp = I915_READ(reg);
2189 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2190 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002191
Chris Wilson5eddb702010-09-11 13:48:45 +01002192 reg = FDI_RX_CTL(pipe);
2193 temp = I915_READ(reg);
2194 temp &= ~(0x7 << 16);
2195 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2196 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002197
Chris Wilson5eddb702010-09-11 13:48:45 +01002198 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002199 udelay(100);
2200
2201 /* still set train pattern 1 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002202 reg = FDI_TX_CTL(pipe);
2203 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002204 temp &= ~FDI_LINK_TRAIN_NONE;
2205 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002206 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002207
Chris Wilson5eddb702010-09-11 13:48:45 +01002208 reg = FDI_RX_CTL(pipe);
2209 temp = I915_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002210 if (HAS_PCH_CPT(dev)) {
2211 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2212 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2213 } else {
2214 temp &= ~FDI_LINK_TRAIN_NONE;
2215 temp |= FDI_LINK_TRAIN_PATTERN_1;
2216 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 /* BPC in FDI rx is consistent with that in PIPECONF */
2218 temp &= ~(0x07 << 16);
2219 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2220 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002221
Chris Wilson5eddb702010-09-11 13:48:45 +01002222 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002223 udelay(100);
2224
2225 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2226 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01002227 if (temp & LVDS_PORT_EN) {
2228 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2229 POSTING_READ(PCH_LVDS);
2230 udelay(100);
2231 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002232 }
2233
2234 /* disable PCH transcoder */
Chris Wilson5eddb702010-09-11 13:48:45 +01002235 reg = TRANSCONF(plane);
2236 temp = I915_READ(reg);
2237 if (temp & TRANS_ENABLE) {
2238 I915_WRITE(reg, temp & ~TRANS_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002239 /* wait for PCH transcoder off, transcoder state */
Chris Wilson5eddb702010-09-11 13:48:45 +01002240 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes6be4a602010-09-10 10:26:01 -07002241 DRM_ERROR("failed to disable transcoder\n");
2242 }
2243
Jesse Barnes6be4a602010-09-10 10:26:01 -07002244 if (HAS_PCH_CPT(dev)) {
2245 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002246 reg = TRANS_DP_CTL(pipe);
2247 temp = I915_READ(reg);
2248 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2249 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002250
2251 /* disable DPLL_SEL */
2252 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002253 if (pipe == 0)
Jesse Barnes6be4a602010-09-10 10:26:01 -07002254 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2255 else
2256 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2257 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002258 }
2259
2260 /* disable PCH DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002261 reg = PCH_DPLL(pipe);
2262 temp = I915_READ(reg);
2263 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002264
2265 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002266 reg = FDI_RX_CTL(pipe);
2267 temp = I915_READ(reg);
2268 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002269
2270 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002271 reg = FDI_TX_CTL(pipe);
2272 temp = I915_READ(reg);
2273 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2274
2275 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002276 udelay(100);
2277
Chris Wilson5eddb702010-09-11 13:48:45 +01002278 reg = FDI_RX_CTL(pipe);
2279 temp = I915_READ(reg);
2280 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002281
2282 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002283 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002284 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002285
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002286 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002287 intel_update_watermarks(dev);
2288 intel_update_fbc(dev);
2289 intel_clear_scanline_wait(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002290}
2291
2292static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2293{
2294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2295 int pipe = intel_crtc->pipe;
2296 int plane = intel_crtc->plane;
2297
Zhenyu Wang2c072452009-06-05 15:38:42 +08002298 /* XXX: When our outputs are all unaware of DPMS modes other than off
2299 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2300 */
2301 switch (mode) {
2302 case DRM_MODE_DPMS_ON:
2303 case DRM_MODE_DPMS_STANDBY:
2304 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002305 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002306 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002307 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002308
Zhenyu Wang2c072452009-06-05 15:38:42 +08002309 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002310 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002311 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002312 break;
2313 }
2314}
2315
Daniel Vetter02e792f2009-09-15 22:57:34 +02002316static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2317{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002318 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002319 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002320
Chris Wilson23f09ce2010-08-12 13:53:37 +01002321 mutex_lock(&dev->struct_mutex);
2322 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2323 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002324 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002325
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002326 /* Let userspace switch the overlay on again. In most cases userspace
2327 * has to recompute where to put it anyway.
2328 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002329}
2330
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002331static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002332{
2333 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002337 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 u32 reg, temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002339
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002340 if (intel_crtc->active)
2341 return;
2342
2343 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002344 intel_update_watermarks(dev);
2345
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002346 /* Enable the DPLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = DPLL(pipe);
2348 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002349 if ((temp & DPLL_VCO_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 I915_WRITE(reg, temp);
2351
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002352 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002354 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002355
2356 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2357
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002358 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002359 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002360 udelay(150);
Chris Wilson5eddb702010-09-11 13:48:45 +01002361
2362 I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
2363
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002364 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 POSTING_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002366 udelay(150);
2367 }
2368
2369 /* Enable the pipe */
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 reg = PIPECONF(pipe);
2371 temp = I915_READ(reg);
2372 if ((temp & PIPECONF_ENABLE) == 0)
2373 I915_WRITE(reg, temp | PIPECONF_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002374
2375 /* Enable the plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 reg = DSPCNTR(plane);
2377 temp = I915_READ(reg);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002378 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
2380 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002381 }
2382
2383 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002384 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002385
2386 /* Give the overlay scaler a chance to enable if it's on this pipe */
2387 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002388 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002389}
2390
2391static void i9xx_crtc_disable(struct drm_crtc *crtc)
2392{
2393 struct drm_device *dev = crtc->dev;
2394 struct drm_i915_private *dev_priv = dev->dev_private;
2395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2396 int pipe = intel_crtc->pipe;
2397 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 u32 reg, temp;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002399
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002400 if (!intel_crtc->active)
2401 return;
2402
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002403 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002404 intel_crtc_wait_for_pending_flips(crtc);
2405 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002406 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002407 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002408
2409 if (dev_priv->cfb_plane == plane &&
2410 dev_priv->display.disable_fbc)
2411 dev_priv->display.disable_fbc(dev);
2412
2413 /* Disable display plane */
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 reg = DSPCNTR(plane);
2415 temp = I915_READ(reg);
2416 if (temp & DISPLAY_PLANE_ENABLE) {
2417 I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002418 /* Flush the plane changes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 intel_flush_display_plane(dev, plane);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002420
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002421 /* Wait for vblank for the disable to take effect */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002422 if (IS_GEN2(dev))
Chris Wilson58e10eb2010-10-03 10:56:11 +01002423 intel_wait_for_vblank(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002424 }
2425
2426 /* Don't disable pipe A or pipe A PLLs if needed */
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
Chris Wilson6b383a72010-09-13 13:54:26 +01002428 goto done;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002429
2430 /* Next, disable display pipes */
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 reg = PIPECONF(pipe);
2432 temp = I915_READ(reg);
2433 if (temp & PIPECONF_ENABLE) {
2434 I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2435
Chris Wilson58e10eb2010-10-03 10:56:11 +01002436 /* Wait for the pipe to turn off */
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 POSTING_READ(reg);
Chris Wilson58e10eb2010-10-03 10:56:11 +01002438 intel_wait_for_pipe_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002439 }
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = DPLL(pipe);
2442 temp = I915_READ(reg);
2443 if (temp & DPLL_VCO_ENABLE) {
2444 I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002445
Chris Wilson5eddb702010-09-11 13:48:45 +01002446 /* Wait for the clocks to turn off. */
2447 POSTING_READ(reg);
2448 udelay(150);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002449 }
Chris Wilson6b383a72010-09-13 13:54:26 +01002450
2451done:
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002452 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002453 intel_update_fbc(dev);
2454 intel_update_watermarks(dev);
2455 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002456}
2457
2458static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2459{
Jesse Barnes79e53942008-11-07 14:24:08 -08002460 /* XXX: When our outputs are all unaware of DPMS modes other than off
2461 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2462 */
2463 switch (mode) {
2464 case DRM_MODE_DPMS_ON:
2465 case DRM_MODE_DPMS_STANDBY:
2466 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002467 i9xx_crtc_enable(crtc);
2468 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002469 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002470 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002471 break;
2472 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002473}
2474
2475/**
2476 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002477 */
2478static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2479{
2480 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002481 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002482 struct drm_i915_master_private *master_priv;
2483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2484 int pipe = intel_crtc->pipe;
2485 bool enabled;
2486
Chris Wilson032d2a02010-09-06 16:17:22 +01002487 if (intel_crtc->dpms_mode == mode)
2488 return;
2489
Chris Wilsondebcadd2010-08-07 11:01:33 +01002490 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002491
Jesse Barnese70236a2009-09-21 10:42:27 -07002492 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002493
2494 if (!dev->primary->master)
2495 return;
2496
2497 master_priv = dev->primary->master->driver_priv;
2498 if (!master_priv->sarea_priv)
2499 return;
2500
2501 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2502
2503 switch (pipe) {
2504 case 0:
2505 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2506 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2507 break;
2508 case 1:
2509 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2510 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2511 break;
2512 default:
2513 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2514 break;
2515 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002516}
2517
Chris Wilsoncdd59982010-09-08 16:30:16 +01002518static void intel_crtc_disable(struct drm_crtc *crtc)
2519{
2520 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2521 struct drm_device *dev = crtc->dev;
2522
2523 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2524
2525 if (crtc->fb) {
2526 mutex_lock(&dev->struct_mutex);
2527 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2528 mutex_unlock(&dev->struct_mutex);
2529 }
2530}
2531
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002532/* Prepare for a mode set.
2533 *
2534 * Note we could be a lot smarter here. We need to figure out which outputs
2535 * will be enabled, which disabled (in short, how the config will changes)
2536 * and perform the minimum necessary steps to accomplish that, e.g. updating
2537 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2538 * panel fitting is in the proper state, etc.
2539 */
2540static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002541{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002542 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002543}
2544
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002545static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002546{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002547 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002548}
2549
2550static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2551{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002552 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002553}
2554
2555static void ironlake_crtc_commit(struct drm_crtc *crtc)
2556{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002557 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002558}
2559
2560void intel_encoder_prepare (struct drm_encoder *encoder)
2561{
2562 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2563 /* lvds has its own version of prepare see intel_lvds_prepare */
2564 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2565}
2566
2567void intel_encoder_commit (struct drm_encoder *encoder)
2568{
2569 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2570 /* lvds has its own version of commit see intel_lvds_commit */
2571 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2572}
2573
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574void intel_encoder_destroy(struct drm_encoder *encoder)
2575{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002576 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002577
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578 drm_encoder_cleanup(encoder);
2579 kfree(intel_encoder);
2580}
2581
Jesse Barnes79e53942008-11-07 14:24:08 -08002582static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2583 struct drm_display_mode *mode,
2584 struct drm_display_mode *adjusted_mode)
2585{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002586 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01002587
Eric Anholtbad720f2009-10-22 16:11:14 -07002588 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002589 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002590 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2591 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002592 }
Chris Wilson89749352010-09-12 18:25:19 +01002593
2594 /* XXX some encoders set the crtcinfo, others don't.
2595 * Obviously we need some form of conflict resolution here...
2596 */
2597 if (adjusted_mode->crtc_htotal == 0)
2598 drm_mode_set_crtcinfo(adjusted_mode, 0);
2599
Jesse Barnes79e53942008-11-07 14:24:08 -08002600 return true;
2601}
2602
Jesse Barnese70236a2009-09-21 10:42:27 -07002603static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002604{
Jesse Barnese70236a2009-09-21 10:42:27 -07002605 return 400000;
2606}
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i915_get_display_clock_speed(struct drm_device *dev)
2609{
2610 return 333000;
2611}
Jesse Barnes79e53942008-11-07 14:24:08 -08002612
Jesse Barnese70236a2009-09-21 10:42:27 -07002613static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2614{
2615 return 200000;
2616}
Jesse Barnes79e53942008-11-07 14:24:08 -08002617
Jesse Barnese70236a2009-09-21 10:42:27 -07002618static int i915gm_get_display_clock_speed(struct drm_device *dev)
2619{
2620 u16 gcfgc = 0;
2621
2622 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2623
2624 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002625 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002626 else {
2627 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2628 case GC_DISPLAY_CLOCK_333_MHZ:
2629 return 333000;
2630 default:
2631 case GC_DISPLAY_CLOCK_190_200_MHZ:
2632 return 190000;
2633 }
2634 }
2635}
Jesse Barnes79e53942008-11-07 14:24:08 -08002636
Jesse Barnese70236a2009-09-21 10:42:27 -07002637static int i865_get_display_clock_speed(struct drm_device *dev)
2638{
2639 return 266000;
2640}
2641
2642static int i855_get_display_clock_speed(struct drm_device *dev)
2643{
2644 u16 hpllcc = 0;
2645 /* Assume that the hardware is in the high speed state. This
2646 * should be the default.
2647 */
2648 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2649 case GC_CLOCK_133_200:
2650 case GC_CLOCK_100_200:
2651 return 200000;
2652 case GC_CLOCK_166_250:
2653 return 250000;
2654 case GC_CLOCK_100_133:
2655 return 133000;
2656 }
2657
2658 /* Shouldn't happen */
2659 return 0;
2660}
2661
2662static int i830_get_display_clock_speed(struct drm_device *dev)
2663{
2664 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002665}
2666
Zhenyu Wang2c072452009-06-05 15:38:42 +08002667struct fdi_m_n {
2668 u32 tu;
2669 u32 gmch_m;
2670 u32 gmch_n;
2671 u32 link_m;
2672 u32 link_n;
2673};
2674
2675static void
2676fdi_reduce_ratio(u32 *num, u32 *den)
2677{
2678 while (*num > 0xffffff || *den > 0xffffff) {
2679 *num >>= 1;
2680 *den >>= 1;
2681 }
2682}
2683
2684#define DATA_N 0x800000
2685#define LINK_N 0x80000
2686
2687static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002688ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2689 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002690{
2691 u64 temp;
2692
2693 m_n->tu = 64; /* default size */
2694
2695 temp = (u64) DATA_N * pixel_clock;
2696 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002697 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2698 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002699 m_n->gmch_n = DATA_N;
2700 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2701
2702 temp = (u64) LINK_N * pixel_clock;
2703 m_n->link_m = div_u64(temp, link_clock);
2704 m_n->link_n = LINK_N;
2705 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2706}
2707
2708
Shaohua Li7662c8b2009-06-26 11:23:55 +08002709struct intel_watermark_params {
2710 unsigned long fifo_size;
2711 unsigned long max_wm;
2712 unsigned long default_wm;
2713 unsigned long guard_size;
2714 unsigned long cacheline_size;
2715};
2716
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002717/* Pineview has different values for various configs */
2718static struct intel_watermark_params pineview_display_wm = {
2719 PINEVIEW_DISPLAY_FIFO,
2720 PINEVIEW_MAX_WM,
2721 PINEVIEW_DFT_WM,
2722 PINEVIEW_GUARD_WM,
2723 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002724};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002725static struct intel_watermark_params pineview_display_hplloff_wm = {
2726 PINEVIEW_DISPLAY_FIFO,
2727 PINEVIEW_MAX_WM,
2728 PINEVIEW_DFT_HPLLOFF_WM,
2729 PINEVIEW_GUARD_WM,
2730 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002731};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002732static struct intel_watermark_params pineview_cursor_wm = {
2733 PINEVIEW_CURSOR_FIFO,
2734 PINEVIEW_CURSOR_MAX_WM,
2735 PINEVIEW_CURSOR_DFT_WM,
2736 PINEVIEW_CURSOR_GUARD_WM,
2737 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002738};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002739static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2740 PINEVIEW_CURSOR_FIFO,
2741 PINEVIEW_CURSOR_MAX_WM,
2742 PINEVIEW_CURSOR_DFT_WM,
2743 PINEVIEW_CURSOR_GUARD_WM,
2744 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002745};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002746static struct intel_watermark_params g4x_wm_info = {
2747 G4X_FIFO_SIZE,
2748 G4X_MAX_WM,
2749 G4X_MAX_WM,
2750 2,
2751 G4X_FIFO_LINE_SIZE,
2752};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002753static struct intel_watermark_params g4x_cursor_wm_info = {
2754 I965_CURSOR_FIFO,
2755 I965_CURSOR_MAX_WM,
2756 I965_CURSOR_DFT_WM,
2757 2,
2758 G4X_FIFO_LINE_SIZE,
2759};
2760static struct intel_watermark_params i965_cursor_wm_info = {
2761 I965_CURSOR_FIFO,
2762 I965_CURSOR_MAX_WM,
2763 I965_CURSOR_DFT_WM,
2764 2,
2765 I915_FIFO_LINE_SIZE,
2766};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002767static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002768 I945_FIFO_SIZE,
2769 I915_MAX_WM,
2770 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002771 2,
2772 I915_FIFO_LINE_SIZE
2773};
2774static struct intel_watermark_params i915_wm_info = {
2775 I915_FIFO_SIZE,
2776 I915_MAX_WM,
2777 1,
2778 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002779 I915_FIFO_LINE_SIZE
2780};
2781static struct intel_watermark_params i855_wm_info = {
2782 I855GM_FIFO_SIZE,
2783 I915_MAX_WM,
2784 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002785 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002786 I830_FIFO_LINE_SIZE
2787};
2788static struct intel_watermark_params i830_wm_info = {
2789 I830_FIFO_SIZE,
2790 I915_MAX_WM,
2791 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002792 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002793 I830_FIFO_LINE_SIZE
2794};
2795
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002796static struct intel_watermark_params ironlake_display_wm_info = {
2797 ILK_DISPLAY_FIFO,
2798 ILK_DISPLAY_MAXWM,
2799 ILK_DISPLAY_DFTWM,
2800 2,
2801 ILK_FIFO_LINE_SIZE
2802};
2803
Zhao Yakuic936f442010-06-12 14:32:26 +08002804static struct intel_watermark_params ironlake_cursor_wm_info = {
2805 ILK_CURSOR_FIFO,
2806 ILK_CURSOR_MAXWM,
2807 ILK_CURSOR_DFTWM,
2808 2,
2809 ILK_FIFO_LINE_SIZE
2810};
2811
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002812static struct intel_watermark_params ironlake_display_srwm_info = {
2813 ILK_DISPLAY_SR_FIFO,
2814 ILK_DISPLAY_MAX_SRWM,
2815 ILK_DISPLAY_DFT_SRWM,
2816 2,
2817 ILK_FIFO_LINE_SIZE
2818};
2819
2820static struct intel_watermark_params ironlake_cursor_srwm_info = {
2821 ILK_CURSOR_SR_FIFO,
2822 ILK_CURSOR_MAX_SRWM,
2823 ILK_CURSOR_DFT_SRWM,
2824 2,
2825 ILK_FIFO_LINE_SIZE
2826};
2827
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002828/**
2829 * intel_calculate_wm - calculate watermark level
2830 * @clock_in_khz: pixel clock
2831 * @wm: chip FIFO params
2832 * @pixel_size: display pixel size
2833 * @latency_ns: memory latency for the platform
2834 *
2835 * Calculate the watermark level (the level at which the display plane will
2836 * start fetching from memory again). Each chip has a different display
2837 * FIFO size and allocation, so the caller needs to figure that out and pass
2838 * in the correct intel_watermark_params structure.
2839 *
2840 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2841 * on the pixel size. When it reaches the watermark level, it'll start
2842 * fetching FIFO line sized based chunks from memory until the FIFO fills
2843 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2844 * will occur, and a display engine hang could result.
2845 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002846static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2847 struct intel_watermark_params *wm,
2848 int pixel_size,
2849 unsigned long latency_ns)
2850{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002851 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002852
Jesse Barnesd6604672009-09-11 12:25:56 -07002853 /*
2854 * Note: we need to make sure we don't overflow for various clock &
2855 * latency values.
2856 * clocks go from a few thousand to several hundred thousand.
2857 * latency is usually a few thousand
2858 */
2859 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2860 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002861 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002862
Zhao Yakui28c97732009-10-09 11:39:41 +08002863 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002864
2865 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2866
Zhao Yakui28c97732009-10-09 11:39:41 +08002867 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002868
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002869 /* Don't promote wm_size to unsigned... */
2870 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002872 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002873 wm_size = wm->default_wm;
2874 return wm_size;
2875}
2876
2877struct cxsr_latency {
2878 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002879 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002880 unsigned long fsb_freq;
2881 unsigned long mem_freq;
2882 unsigned long display_sr;
2883 unsigned long display_hpll_disable;
2884 unsigned long cursor_sr;
2885 unsigned long cursor_hpll_disable;
2886};
2887
Chris Wilson403c89f2010-08-04 15:25:31 +01002888static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002889 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2890 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2891 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2892 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2893 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002894
Li Peng95534262010-05-18 18:58:44 +08002895 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2896 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2897 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2898 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2899 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002900
Li Peng95534262010-05-18 18:58:44 +08002901 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2902 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2903 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2904 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2905 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002906
Li Peng95534262010-05-18 18:58:44 +08002907 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2908 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2909 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2910 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2911 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002912
Li Peng95534262010-05-18 18:58:44 +08002913 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2914 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2915 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2916 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2917 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002918
Li Peng95534262010-05-18 18:58:44 +08002919 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2920 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2921 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2922 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2923 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002924};
2925
Chris Wilson403c89f2010-08-04 15:25:31 +01002926static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2927 int is_ddr3,
2928 int fsb,
2929 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002930{
Chris Wilson403c89f2010-08-04 15:25:31 +01002931 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002932 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933
2934 if (fsb == 0 || mem == 0)
2935 return NULL;
2936
2937 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2938 latency = &cxsr_latency_table[i];
2939 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002940 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302941 fsb == latency->fsb_freq && mem == latency->mem_freq)
2942 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002943 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302944
Zhao Yakui28c97732009-10-09 11:39:41 +08002945 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302946
2947 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002948}
2949
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002950static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951{
2952 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002953
2954 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002955 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002956}
2957
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002958/*
2959 * Latency for FIFO fetches is dependent on several factors:
2960 * - memory configuration (speed, channels)
2961 * - chipset
2962 * - current MCH state
2963 * It can be fairly high in some situations, so here we assume a fairly
2964 * pessimal value. It's a tradeoff between extra memory fetches (if we
2965 * set this value too high, the FIFO will fetch frequently to stay full)
2966 * and power consumption (set it too low to save power and we might see
2967 * FIFO underruns and display "flicker").
2968 *
2969 * A value of 5us seems to be a good balance; safe for very low end
2970 * platforms but not overly aggressive on lower latency configs.
2971 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002972static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002973
Jesse Barnese70236a2009-09-21 10:42:27 -07002974static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002975{
2976 struct drm_i915_private *dev_priv = dev->dev_private;
2977 uint32_t dsparb = I915_READ(DSPARB);
2978 int size;
2979
Chris Wilson8de9b312010-07-19 19:59:52 +01002980 size = dsparb & 0x7f;
2981 if (plane)
2982 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002983
Zhao Yakui28c97732009-10-09 11:39:41 +08002984 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01002985 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002986
2987 return size;
2988}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002989
Jesse Barnese70236a2009-09-21 10:42:27 -07002990static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2991{
2992 struct drm_i915_private *dev_priv = dev->dev_private;
2993 uint32_t dsparb = I915_READ(DSPARB);
2994 int size;
2995
Chris Wilson8de9b312010-07-19 19:59:52 +01002996 size = dsparb & 0x1ff;
2997 if (plane)
2998 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002999 size >>= 1; /* Convert to cachelines */
3000
Zhao Yakui28c97732009-10-09 11:39:41 +08003001 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003003
3004 return size;
3005}
3006
3007static int i845_get_fifo_size(struct drm_device *dev, int plane)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 uint32_t dsparb = I915_READ(DSPARB);
3011 int size;
3012
3013 size = dsparb & 0x7f;
3014 size >>= 2; /* Convert to cachelines */
3015
Zhao Yakui28c97732009-10-09 11:39:41 +08003016 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003017 plane ? "B" : "A",
3018 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003019
3020 return size;
3021}
3022
3023static int i830_get_fifo_size(struct drm_device *dev, int plane)
3024{
3025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 uint32_t dsparb = I915_READ(DSPARB);
3027 int size;
3028
3029 size = dsparb & 0x7f;
3030 size >>= 1; /* Convert to cachelines */
3031
Zhao Yakui28c97732009-10-09 11:39:41 +08003032 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003034
3035 return size;
3036}
3037
Zhao Yakuid4294342010-03-22 22:45:36 +08003038static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 int planeb_clock, int sr_hdisplay, int unused,
3040 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003043 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003044 u32 reg;
3045 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003046 int sr_clock;
3047
Chris Wilson403c89f2010-08-04 15:25:31 +01003048 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003049 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003050 if (!latency) {
3051 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3052 pineview_disable_cxsr(dev);
3053 return;
3054 }
3055
3056 if (!planea_clock || !planeb_clock) {
3057 sr_clock = planea_clock ? planea_clock : planeb_clock;
3058
3059 /* Display SR */
3060 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3061 pixel_size, latency->display_sr);
3062 reg = I915_READ(DSPFW1);
3063 reg &= ~DSPFW_SR_MASK;
3064 reg |= wm << DSPFW_SR_SHIFT;
3065 I915_WRITE(DSPFW1, reg);
3066 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3067
3068 /* cursor SR */
3069 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3070 pixel_size, latency->cursor_sr);
3071 reg = I915_READ(DSPFW3);
3072 reg &= ~DSPFW_CURSOR_SR_MASK;
3073 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3074 I915_WRITE(DSPFW3, reg);
3075
3076 /* Display HPLL off SR */
3077 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3078 pixel_size, latency->display_hpll_disable);
3079 reg = I915_READ(DSPFW3);
3080 reg &= ~DSPFW_HPLL_SR_MASK;
3081 reg |= wm & DSPFW_HPLL_SR_MASK;
3082 I915_WRITE(DSPFW3, reg);
3083
3084 /* cursor HPLL off SR */
3085 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3086 pixel_size, latency->cursor_hpll_disable);
3087 reg = I915_READ(DSPFW3);
3088 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3089 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3090 I915_WRITE(DSPFW3, reg);
3091 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3092
3093 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003094 I915_WRITE(DSPFW3,
3095 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003096 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3097 } else {
3098 pineview_disable_cxsr(dev);
3099 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3100 }
3101}
3102
Jesse Barnes0e442c62009-10-19 10:09:33 +09003103static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003104 int planeb_clock, int sr_hdisplay, int sr_htotal,
3105 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003106{
3107 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003108 int total_size, cacheline_size;
3109 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3110 struct intel_watermark_params planea_params, planeb_params;
3111 unsigned long line_time_us;
3112 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003113
Jesse Barnes0e442c62009-10-19 10:09:33 +09003114 /* Create copies of the base settings for each pipe */
3115 planea_params = planeb_params = g4x_wm_info;
3116
3117 /* Grab a couple of global values before we overwrite them */
3118 total_size = planea_params.fifo_size;
3119 cacheline_size = planea_params.cacheline_size;
3120
3121 /*
3122 * Note: we need to make sure we don't overflow for various clock &
3123 * latency values.
3124 * clocks go from a few thousand to several hundred thousand.
3125 * latency is usually a few thousand
3126 */
3127 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3128 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003129 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003130 planea_wm = entries_required + planea_params.guard_size;
3131
3132 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3133 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003134 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003135 planeb_wm = entries_required + planeb_params.guard_size;
3136
3137 cursora_wm = cursorb_wm = 16;
3138 cursor_sr = 32;
3139
3140 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3141
3142 /* Calc sr entries for one plane configs */
3143 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3144 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003145 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003146
3147 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003148 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003149
3150 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003151 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003153 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003154
3155 entries_required = (((sr_latency_ns / line_time_us) +
3156 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003157 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003159 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3160
3161 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3162 cursor_sr = g4x_cursor_wm_info.max_wm;
3163 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3164 "cursor %d\n", sr_entries, cursor_sr);
3165
Jesse Barnes0e442c62009-10-19 10:09:33 +09003166 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303167 } else {
3168 /* Turn off self refresh if both pipes are enabled */
3169 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
Chris Wilson5eddb702010-09-11 13:48:45 +01003170 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003171 }
3172
3173 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3174 planea_wm, planeb_wm, sr_entries);
3175
3176 planea_wm &= 0x3f;
3177 planeb_wm &= 0x3f;
3178
3179 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3180 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3181 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3182 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3183 (cursora_wm << DSPFW_CURSORA_SHIFT));
3184 /* HPLL off in SR has some issues on G4x... disable it */
3185 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3186 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003187}
3188
Jesse Barnes1dc75462009-10-19 10:08:17 +09003189static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003190 int planeb_clock, int sr_hdisplay, int sr_htotal,
3191 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003192{
3193 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003194 unsigned long line_time_us;
3195 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003196 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003197
Jesse Barnes1dc75462009-10-19 10:08:17 +09003198 /* Calc sr entries for one plane configs */
3199 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3200 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003201 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003202
3203 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003204 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003205
3206 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003207 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003209 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003210 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003211 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003212 if (srwm < 0)
3213 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003214 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003215
3216 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003217 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003218 sr_entries = DIV_ROUND_UP(sr_entries,
3219 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003220 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 (sr_entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003222
3223 if (cursor_sr > i965_cursor_wm_info.max_wm)
3224 cursor_sr = i965_cursor_wm_info.max_wm;
3225
3226 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3227 "cursor %d\n", srwm, cursor_sr);
3228
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003229 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003230 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303231 } else {
3232 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003233 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003234 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3235 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003236 }
3237
3238 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3239 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003240
3241 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003242 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3243 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003244 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003245 /* update cursor SR watermark */
3246 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003247}
3248
3249static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003250 int planeb_clock, int sr_hdisplay, int sr_htotal,
3251 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003254 uint32_t fwater_lo;
3255 uint32_t fwater_hi;
3256 int total_size, cacheline_size, cwm, srwm = 1;
3257 int planea_wm, planeb_wm;
3258 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003259 unsigned long line_time_us;
3260 int sr_clock, sr_entries = 0;
3261
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003262 /* Create copies of the base settings for each pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003263 if (IS_CRESTLINE(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 planea_params = planeb_params = i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003265 else if (!IS_GEN2(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003268 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003269
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003270 /* Grab a couple of global values before we overwrite them */
3271 total_size = planea_params.fifo_size;
3272 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003273
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003274 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003275 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3276 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003277
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003278 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3279 pixel_size, latency_ns);
3280 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3281 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003282 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003283
3284 /*
3285 * Overlay gets an aggressive default since video jitter is bad.
3286 */
3287 cwm = 2;
3288
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003289 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003290 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3291 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003293 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003294
Shaohua Li7662c8b2009-06-26 11:23:55 +08003295 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003296 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003297
3298 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003299 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003300 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003301 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003302 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003303 srwm = total_size - sr_entries;
3304 if (srwm < 0)
3305 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003306
3307 if (IS_I945G(dev) || IS_I945GM(dev))
3308 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3309 else if (IS_I915GM(dev)) {
3310 /* 915M has a smaller SRWM field */
3311 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3312 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3313 }
David John33c5fd12010-01-27 15:19:08 +05303314 } else {
3315 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003316 if (IS_I945G(dev) || IS_I945GM(dev)) {
3317 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3318 & ~FW_BLC_SELF_EN);
3319 } else if (IS_I915GM(dev)) {
3320 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3321 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003322 }
3323
Zhao Yakui28c97732009-10-09 11:39:41 +08003324 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003326
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003327 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3328 fwater_hi = (cwm & 0x1f);
3329
3330 /* Set request length to 8 cachelines per fetch */
3331 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3332 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003333
3334 I915_WRITE(FW_BLC, fwater_lo);
3335 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003336}
3337
Jesse Barnese70236a2009-09-21 10:42:27 -07003338static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003339 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003340{
3341 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003342 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003343 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344
Jesse Barnese70236a2009-09-21 10:42:27 -07003345 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003346
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003347 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3348 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003349 fwater_lo |= (3<<8) | planea_wm;
3350
Zhao Yakui28c97732009-10-09 11:39:41 +08003351 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003352
3353 I915_WRITE(FW_BLC, fwater_lo);
3354}
3355
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003356#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003357#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003358
Chris Wilson4ed765f2010-09-11 10:46:47 +01003359static bool ironlake_compute_wm0(struct drm_device *dev,
3360 int pipe,
3361 int *plane_wm,
3362 int *cursor_wm)
3363{
3364 struct drm_crtc *crtc;
3365 int htotal, hdisplay, clock, pixel_size = 0;
3366 int line_time_us, line_count, entries;
3367
3368 crtc = intel_get_crtc_for_pipe(dev, pipe);
3369 if (crtc->fb == NULL || !crtc->enabled)
3370 return false;
3371
3372 htotal = crtc->mode.htotal;
3373 hdisplay = crtc->mode.hdisplay;
3374 clock = crtc->mode.clock;
3375 pixel_size = crtc->fb->bits_per_pixel / 8;
3376
3377 /* Use the small buffer method to calculate plane watermark */
3378 entries = ((clock * pixel_size / 1000) * ILK_LP0_PLANE_LATENCY) / 1000;
3379 entries = DIV_ROUND_UP(entries,
3380 ironlake_display_wm_info.cacheline_size);
3381 *plane_wm = entries + ironlake_display_wm_info.guard_size;
3382 if (*plane_wm > (int)ironlake_display_wm_info.max_wm)
3383 *plane_wm = ironlake_display_wm_info.max_wm;
3384
3385 /* Use the large buffer method to calculate cursor watermark */
3386 line_time_us = ((htotal * 1000) / clock);
3387 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3388 entries = line_count * 64 * pixel_size;
3389 entries = DIV_ROUND_UP(entries,
3390 ironlake_cursor_wm_info.cacheline_size);
3391 *cursor_wm = entries + ironlake_cursor_wm_info.guard_size;
3392 if (*cursor_wm > ironlake_cursor_wm_info.max_wm)
3393 *cursor_wm = ironlake_cursor_wm_info.max_wm;
3394
3395 return true;
3396}
3397
3398static void ironlake_update_wm(struct drm_device *dev,
3399 int planea_clock, int planeb_clock,
3400 int sr_hdisplay, int sr_htotal,
3401 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003402{
3403 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003404 int plane_wm, cursor_wm, enabled;
3405 int tmp;
Zhao Yakuic936f442010-06-12 14:32:26 +08003406
Chris Wilson4ed765f2010-09-11 10:46:47 +01003407 enabled = 0;
3408 if (ironlake_compute_wm0(dev, 0, &plane_wm, &cursor_wm)) {
3409 I915_WRITE(WM0_PIPEA_ILK,
3410 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3411 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
3412 " plane %d, " "cursor: %d\n",
3413 plane_wm, cursor_wm);
3414 enabled++;
Zhao Yakuic936f442010-06-12 14:32:26 +08003415 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003416
Chris Wilson4ed765f2010-09-11 10:46:47 +01003417 if (ironlake_compute_wm0(dev, 1, &plane_wm, &cursor_wm)) {
3418 I915_WRITE(WM0_PIPEB_ILK,
3419 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
3420 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
3421 " plane %d, cursor: %d\n",
3422 plane_wm, cursor_wm);
3423 enabled++;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003424 }
3425
3426 /*
3427 * Calculate and update the self-refresh watermark only when one
3428 * display plane is used.
3429 */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003430 tmp = 0;
3431 if (enabled == 1 && /* XXX disabled due to buggy implmentation? */ 0) {
3432 unsigned long line_time_us;
3433 int small, large, plane_fbc;
3434 int sr_clock, entries;
3435 int line_count, line_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003436 /* Read the self-refresh latency. The unit is 0.5us */
3437 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3438
3439 sr_clock = planea_clock ? planea_clock : planeb_clock;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003440 line_time_us = (sr_htotal * 1000) / sr_clock;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003441
3442 /* Use ns/us then divide to preserve precision */
3443 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 / 1000;
Chris Wilson4ed765f2010-09-11 10:46:47 +01003445 line_size = sr_hdisplay * pixel_size;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003446
Chris Wilson4ed765f2010-09-11 10:46:47 +01003447 /* Use the minimum of the small and large buffer method for primary */
3448 small = ((sr_clock * pixel_size / 1000) * (ilk_sr_latency * 500)) / 1000;
3449 large = line_count * line_size;
3450
3451 entries = DIV_ROUND_UP(min(small, large),
3452 ironlake_display_srwm_info.cacheline_size);
3453
3454 plane_fbc = entries * 64;
3455 plane_fbc = DIV_ROUND_UP(plane_fbc, line_size);
3456
3457 plane_wm = entries + ironlake_display_srwm_info.guard_size;
3458 if (plane_wm > (int)ironlake_display_srwm_info.max_wm)
3459 plane_wm = ironlake_display_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003460
3461 /* calculate the self-refresh watermark for display cursor */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003462 entries = line_count * pixel_size * 64;
3463 entries = DIV_ROUND_UP(entries,
3464 ironlake_cursor_srwm_info.cacheline_size);
3465
3466 cursor_wm = entries + ironlake_cursor_srwm_info.guard_size;
3467 if (cursor_wm > (int)ironlake_cursor_srwm_info.max_wm)
3468 cursor_wm = ironlake_cursor_srwm_info.max_wm;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003469
3470 /* configure watermark and enable self-refresh */
Chris Wilson4ed765f2010-09-11 10:46:47 +01003471 tmp = (WM1_LP_SR_EN |
3472 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3473 (plane_fbc << WM1_LP_FBC_SHIFT) |
3474 (plane_wm << WM1_LP_SR_SHIFT) |
3475 cursor_wm);
3476 DRM_DEBUG_KMS("self-refresh watermark: display plane %d, fbc lines %d,"
3477 " cursor %d\n", plane_wm, plane_fbc, cursor_wm);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003478 }
Chris Wilson4ed765f2010-09-11 10:46:47 +01003479 I915_WRITE(WM1_LP_ILK, tmp);
3480 /* XXX setup WM2 and WM3 */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003481}
Chris Wilson4ed765f2010-09-11 10:46:47 +01003482
Shaohua Li7662c8b2009-06-26 11:23:55 +08003483/**
3484 * intel_update_watermarks - update FIFO watermark values based on current modes
3485 *
3486 * Calculate watermark values for the various WM regs based on current mode
3487 * and plane configuration.
3488 *
3489 * There are several cases to deal with here:
3490 * - normal (i.e. non-self-refresh)
3491 * - self-refresh (SR) mode
3492 * - lines are large relative to FIFO size (buffer can hold up to 2)
3493 * - lines are small relative to FIFO size (buffer can hold more than 2
3494 * lines), so need to account for TLB latency
3495 *
3496 * The normal calculation is:
3497 * watermark = dotclock * bytes per pixel * latency
3498 * where latency is platform & configuration dependent (we assume pessimal
3499 * values here).
3500 *
3501 * The SR calculation is:
3502 * watermark = (trunc(latency/line time)+1) * surface width *
3503 * bytes per pixel
3504 * where
3505 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003506 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003507 * and latency is assumed to be high, as above.
3508 *
3509 * The final value programmed to the register should always be rounded up,
3510 * and include an extra 2 entries to account for clock crossings.
3511 *
3512 * We don't use the sprite, so we can ignore that. And on Crestline we have
3513 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003515static void intel_update_watermarks(struct drm_device *dev)
3516{
Jesse Barnese70236a2009-09-21 10:42:27 -07003517 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003518 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003519 int sr_hdisplay = 0;
3520 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3521 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003522 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003523
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003524 if (!dev_priv->display.update_wm)
3525 return;
3526
Shaohua Li7662c8b2009-06-26 11:23:55 +08003527 /* Get the clock config from both planes */
3528 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003530 if (intel_crtc->active) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003531 enabled++;
3532 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003533 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003535 planea_clock = crtc->mode.clock;
3536 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003537 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 intel_crtc->pipe, crtc->mode.clock);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003539 planeb_clock = crtc->mode.clock;
3540 }
3541 sr_hdisplay = crtc->mode.hdisplay;
3542 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003543 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003544 if (crtc->fb)
3545 pixel_size = crtc->fb->bits_per_pixel / 8;
3546 else
3547 pixel_size = 4; /* by default */
3548 }
3549 }
3550
3551 if (enabled <= 0)
3552 return;
3553
Jesse Barnese70236a2009-09-21 10:42:27 -07003554 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003555 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003556}
3557
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003558static int intel_crtc_mode_set(struct drm_crtc *crtc,
3559 struct drm_display_mode *mode,
3560 struct drm_display_mode *adjusted_mode,
3561 int x, int y,
3562 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003563{
3564 struct drm_device *dev = crtc->dev;
3565 struct drm_i915_private *dev_priv = dev->dev_private;
3566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3567 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003568 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 u32 fp_reg, dpll_reg;
Eric Anholtc751ce42010-03-25 11:48:48 -07003570 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003571 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07003573 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003575 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003576 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003578 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003579 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003580 struct fdi_m_n m_n = {0};
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 u32 reg, temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003582 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003583
3584 drm_vblank_pre_modeset(dev, pipe);
3585
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
3587 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003588 continue;
3589
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003591 case INTEL_OUTPUT_LVDS:
3592 is_lvds = true;
3593 break;
3594 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003595 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003596 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003598 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003599 break;
3600 case INTEL_OUTPUT_DVO:
3601 is_dvo = true;
3602 break;
3603 case INTEL_OUTPUT_TVOUT:
3604 is_tv = true;
3605 break;
3606 case INTEL_OUTPUT_ANALOG:
3607 is_crt = true;
3608 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609 case INTEL_OUTPUT_DISPLAYPORT:
3610 is_dp = true;
3611 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003612 case INTEL_OUTPUT_EDP:
Chris Wilson5eddb702010-09-11 13:48:45 +01003613 has_edp_encoder = encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003614 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003615 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003616
Eric Anholtc751ce42010-03-25 11:48:48 -07003617 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003618 }
3619
Eric Anholtc751ce42010-03-25 11:48:48 -07003620 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003621 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003622 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003623 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003624 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003625 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003626 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003627 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 } else {
3629 refclk = 48000;
3630 }
3631
Ma Lingd4906092009-03-18 20:13:27 +08003632 /*
3633 * Returns a set of divisors for the desired target clock with the given
3634 * refclk, or FALSE. The returned values represent the clock equation:
3635 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3636 */
3637 limit = intel_limit(crtc);
3638 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003639 if (!ok) {
3640 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003641 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003642 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003643 }
3644
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003645 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01003646 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003647
Zhao Yakuiddc90032010-01-06 22:05:56 +08003648 if (is_lvds && dev_priv->lvds_downclock_avail) {
3649 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01003650 dev_priv->lvds_downclock,
3651 refclk,
3652 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003653 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3654 /*
3655 * If the different P is found, it means that we can't
3656 * switch the display clock by using the FP0/FP1.
3657 * In such case we will disable the LVDS downclock
3658 * feature.
3659 */
3660 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01003661 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003662 has_reduced_clock = 0;
3663 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003664 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003665 /* SDVO TV has fixed PLL values depend on its clock range,
3666 this mirrors vbios setting. */
3667 if (is_sdvo && is_tv) {
3668 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01003669 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003670 clock.p1 = 2;
3671 clock.p2 = 10;
3672 clock.n = 3;
3673 clock.m1 = 16;
3674 clock.m2 = 8;
3675 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01003676 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003677 clock.p1 = 1;
3678 clock.p2 = 10;
3679 clock.n = 6;
3680 clock.m1 = 12;
3681 clock.m2 = 8;
3682 }
3683 }
3684
Zhenyu Wang2c072452009-06-05 15:38:42 +08003685 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003686 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003687 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003688 /* eDP doesn't require FDI link, so just set DP M/N
3689 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003690 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003691 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003692 intel_edp_link_config(has_edp_encoder,
3693 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003694 } else {
3695 /* DP over FDI requires target mode clock
3696 instead of link clock */
3697 if (is_dp)
3698 target_clock = mode->clock;
3699 else
3700 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003701
3702 /* FDI is a binary signal running at ~2.7GHz, encoding
3703 * each output octet as 10 bits. The actual frequency
3704 * is stored as a divider into a 100MHz clock, and the
3705 * mode pixel clock is stored in units of 1KHz.
3706 * Hence the bw of each lane in terms of the mode signal
3707 * is:
3708 */
3709 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003710 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003711
3712 /* determine panel color depth */
Chris Wilson5eddb702010-09-11 13:48:45 +01003713 temp = I915_READ(PIPECONF(pipe));
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003714 temp &= ~PIPE_BPC_MASK;
3715 if (is_lvds) {
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003716 /* the BPC will be 6 if it is 18-bit LVDS panel */
Chris Wilson5eddb702010-09-11 13:48:45 +01003717 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003718 temp |= PIPE_8BPC;
3719 else
3720 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003721 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Chris Wilson5ceb0f92010-09-24 10:24:28 +01003722 switch (dev_priv->edp.bpp/3) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003723 case 8:
3724 temp |= PIPE_8BPC;
3725 break;
3726 case 10:
3727 temp |= PIPE_10BPC;
3728 break;
3729 case 6:
3730 temp |= PIPE_6BPC;
3731 break;
3732 case 12:
3733 temp |= PIPE_12BPC;
3734 break;
3735 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003736 } else
3737 temp |= PIPE_8BPC;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(PIPECONF(pipe), temp);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003739
3740 switch (temp & PIPE_BPC_MASK) {
3741 case PIPE_8BPC:
3742 bpp = 24;
3743 break;
3744 case PIPE_10BPC:
3745 bpp = 30;
3746 break;
3747 case PIPE_6BPC:
3748 bpp = 18;
3749 break;
3750 case PIPE_12BPC:
3751 bpp = 36;
3752 break;
3753 default:
3754 DRM_ERROR("unknown pipe bpc value\n");
3755 bpp = 24;
3756 }
3757
Adam Jackson77ffb592010-04-12 11:38:44 -04003758 if (!lane) {
3759 /*
3760 * Account for spread spectrum to avoid
3761 * oversubscribing the link. Max center spread
3762 * is 2.5%; use 5% for safety's sake.
3763 */
3764 u32 bps = target_clock * bpp * 21 / 20;
3765 lane = bps / (link_bw * 8) + 1;
3766 }
3767
3768 intel_crtc->fdi_lanes = lane;
3769
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003770 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003772
Zhenyu Wangc038e512009-10-19 15:43:48 +08003773 /* Ironlake: try to setup display ref clock before DPLL
3774 * enabling. This is only under driver's control after
3775 * PCH B stepping, previous chipset stepping should be
3776 * ignoring this setting.
3777 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003778 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003779 temp = I915_READ(PCH_DREF_CONTROL);
3780 /* Always enable nonspread source */
3781 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3782 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003783 temp &= ~DREF_SSC_SOURCE_MASK;
3784 temp |= DREF_SSC_SOURCE_ENABLE;
3785 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003788 udelay(200);
3789
Chris Wilson8e647a22010-08-22 10:54:23 +01003790 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003791 if (dev_priv->lvds_use_ssc) {
3792 temp |= DREF_SSC1_ENABLE;
3793 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003794
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 POSTING_READ(PCH_DREF_CONTROL);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003796 udelay(200);
3797
3798 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3799 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003800 } else {
3801 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Zhenyu Wangc038e512009-10-19 15:43:48 +08003802 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 I915_WRITE(PCH_DREF_CONTROL, temp);
Zhenyu Wangc038e512009-10-19 15:43:48 +08003804 }
3805 }
3806
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003807 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003808 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003809 if (has_reduced_clock)
3810 fp2 = (1 << reduced_clock.n) << 16 |
3811 reduced_clock.m1 << 8 | reduced_clock.m2;
3812 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003813 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003814 if (has_reduced_clock)
3815 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3816 reduced_clock.m2;
3817 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003818
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 dpll = 0;
Eric Anholtbad720f2009-10-22 16:11:14 -07003820 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003821 dpll = DPLL_VGA_MODE_DIS;
3822
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003823 if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003824 if (is_lvds)
3825 dpll |= DPLLB_MODE_LVDS;
3826 else
3827 dpll |= DPLLB_MODE_DAC_SERIAL;
3828 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003829 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3830 if (pixel_multiplier > 1) {
3831 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3832 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3833 else if (HAS_PCH_SPLIT(dev))
3834 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3835 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003836 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003837 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003838 if (is_dp)
3839 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003840
3841 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003842 if (IS_PINEVIEW(dev))
3843 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003844 else {
Shaohua Li21778322009-02-23 15:19:16 +08003845 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003846 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003847 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003848 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003849 if (IS_G4X(dev) && has_reduced_clock)
3850 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003852 switch (clock.p2) {
3853 case 5:
3854 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3855 break;
3856 case 7:
3857 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3858 break;
3859 case 10:
3860 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3861 break;
3862 case 14:
3863 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3864 break;
3865 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003866 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003867 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3868 } else {
3869 if (is_lvds) {
3870 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3871 } else {
3872 if (clock.p1 == 2)
3873 dpll |= PLL_P1_DIVIDE_BY_TWO;
3874 else
3875 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3876 if (clock.p2 == 4)
3877 dpll |= PLL_P2_DIVIDE_BY_4;
3878 }
3879 }
3880
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003881 if (is_sdvo && is_tv)
3882 dpll |= PLL_REF_INPUT_TVCLKINBC;
3883 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003884 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003885 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003886 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003887 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003888 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003889 else
3890 dpll |= PLL_REF_INPUT_DREFCLK;
3891
3892 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01003893 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003894
3895 /* Set up the display plane register */
3896 dspcntr = DISPPLANE_GAMMA_ENABLE;
3897
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003898 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003899 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003900 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003901 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003902 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003903 else
3904 dspcntr |= DISPPLANE_SEL_PIPE_B;
3905 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003906
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003907 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003908 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3909 * core speed.
3910 *
3911 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3912 * pipe == 0 check?
3913 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003914 if (mode->clock >
3915 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Chris Wilson5eddb702010-09-11 13:48:45 +01003916 pipeconf |= PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003918 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
Jesse Barnes79e53942008-11-07 14:24:08 -08003919 }
3920
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003921 dspcntr |= DISPLAY_PLANE_ENABLE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003922 pipeconf |= PIPECONF_ENABLE;
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003923 dpll |= DPLL_VCO_ENABLE;
3924
Zhao Yakui28c97732009-10-09 11:39:41 +08003925 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003926 drm_mode_debug_printmodeline(mode);
3927
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003928 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003929 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 fp_reg = PCH_FP0(pipe);
3931 dpll_reg = PCH_DPLL(pipe);
3932 } else {
3933 fp_reg = FP0(pipe);
3934 dpll_reg = DPLL(pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003935 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003936
Chris Wilson8e647a22010-08-22 10:54:23 +01003937 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003938 I915_WRITE(fp_reg, fp);
3939 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003940
3941 POSTING_READ(dpll_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08003942 udelay(150);
3943 }
3944
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003945 /* enable transcoder DPLL */
3946 if (HAS_PCH_CPT(dev)) {
3947 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01003948 if (pipe == 0)
3949 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003950 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003952 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01003953
3954 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003955 udelay(150);
3956 }
3957
Jesse Barnes79e53942008-11-07 14:24:08 -08003958 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3959 * This is an exception to the general rule that mode_set doesn't turn
3960 * things on.
3961 */
3962 if (is_lvds) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003963 reg = LVDS;
Eric Anholtbad720f2009-10-22 16:11:14 -07003964 if (HAS_PCH_SPLIT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003965 reg = PCH_LVDS;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003966
Chris Wilson5eddb702010-09-11 13:48:45 +01003967 temp = I915_READ(reg);
3968 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003969 if (pipe == 1) {
3970 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003971 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003972 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003973 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003974 } else {
3975 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01003976 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003977 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003979 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003980 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01003981 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08003982 /* Set the B0-B3 data pairs corresponding to whether we're going to
3983 * set the DPLLs for dual-channel mode or not.
3984 */
3985 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01003986 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08003987 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003988 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08003989
3990 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
3991 * appropriately here, but we need to look more thoroughly into how
3992 * panels behave in the two modes.
3993 */
Jesse Barnes434ed092010-09-07 14:48:06 -07003994 /* set the dithering flag on non-PCH LVDS as needed */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003995 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes434ed092010-09-07 14:48:06 -07003996 if (dev_priv->lvds_dither)
Chris Wilson5eddb702010-09-11 13:48:45 +01003997 temp |= LVDS_ENABLE_DITHER;
Jesse Barnes434ed092010-09-07 14:48:06 -07003998 else
Chris Wilson5eddb702010-09-11 13:48:45 +01003999 temp &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004000 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004001 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004002 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004003
4004 /* set the dithering flag and clear for anything other than a panel. */
4005 if (HAS_PCH_SPLIT(dev)) {
4006 pipeconf &= ~PIPECONF_DITHER_EN;
4007 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4008 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4009 pipeconf |= PIPECONF_DITHER_EN;
4010 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4011 }
4012 }
4013
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004014 if (is_dp)
4015 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004016 else if (HAS_PCH_SPLIT(dev)) {
4017 /* For non-DP output, clear any trans DP clock recovery setting.*/
4018 if (pipe == 0) {
4019 I915_WRITE(TRANSA_DATA_M1, 0);
4020 I915_WRITE(TRANSA_DATA_N1, 0);
4021 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4022 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4023 } else {
4024 I915_WRITE(TRANSB_DATA_M1, 0);
4025 I915_WRITE(TRANSB_DATA_N1, 0);
4026 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4027 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4028 }
4029 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004030
Chris Wilson8e647a22010-08-22 10:54:23 +01004031 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004032 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004033 I915_WRITE(dpll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01004034
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004035 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004036 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004037 udelay(150);
4038
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004039 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004040 temp = 0;
Zhao Yakuibb66c512009-09-10 15:45:49 +08004041 if (is_sdvo) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004042 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4043 if (temp > 1)
4044 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01004045 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004046 temp = 0;
4047 }
4048 I915_WRITE(DPLL_MD(pipe), temp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004049 } else {
4050 /* write it again -- the BIOS does, after all */
4051 I915_WRITE(dpll_reg, dpll);
4052 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004053
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004054 /* Wait for the clocks to stabilize. */
Chris Wilson5eddb702010-09-11 13:48:45 +01004055 POSTING_READ(dpll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004056 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004057 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004058
Chris Wilson5eddb702010-09-11 13:48:45 +01004059 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07004060 if (is_lvds && has_reduced_clock && i915_powersave) {
4061 I915_WRITE(fp_reg + 4, fp2);
4062 intel_crtc->lowfreq_avail = true;
4063 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004064 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004065 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4066 }
4067 } else {
4068 I915_WRITE(fp_reg + 4, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07004069 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004070 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004071 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4072 }
4073 }
4074
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004075 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4076 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4077 /* the chip adds 2 halflines automatically */
4078 adjusted_mode->crtc_vdisplay -= 1;
4079 adjusted_mode->crtc_vtotal -= 1;
4080 adjusted_mode->crtc_vblank_start -= 1;
4081 adjusted_mode->crtc_vblank_end -= 1;
4082 adjusted_mode->crtc_vsync_end -= 1;
4083 adjusted_mode->crtc_vsync_start -= 1;
4084 } else
4085 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4086
Chris Wilson5eddb702010-09-11 13:48:45 +01004087 I915_WRITE(HTOTAL(pipe),
4088 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004089 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 I915_WRITE(HBLANK(pipe),
4091 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004092 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004093 I915_WRITE(HSYNC(pipe),
4094 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004095 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004096
4097 I915_WRITE(VTOTAL(pipe),
4098 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004099 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004100 I915_WRITE(VBLANK(pipe),
4101 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004102 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004103 I915_WRITE(VSYNC(pipe),
4104 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08004105 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01004106
4107 /* pipesrc and dspsize control the size that is scaled from,
4108 * which should always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08004109 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004110 if (!HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004111 I915_WRITE(DSPSIZE(plane),
4112 ((mode->vdisplay - 1) << 16) |
4113 (mode->hdisplay - 1));
4114 I915_WRITE(DSPPOS(plane), 0);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004115 }
Chris Wilson5eddb702010-09-11 13:48:45 +01004116 I915_WRITE(PIPESRC(pipe),
4117 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004118
Eric Anholtbad720f2009-10-22 16:11:14 -07004119 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004120 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4121 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4122 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4123 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004124
Chris Wilson8e647a22010-08-22 10:54:23 +01004125 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004126 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004127 } else {
4128 /* enable FDI RX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004129 reg = FDI_RX_CTL(pipe);
4130 temp = I915_READ(reg);
4131 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4132
4133 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004134 udelay(200);
4135
4136 /* enable FDI TX PLL too */
Chris Wilson5eddb702010-09-11 13:48:45 +01004137 reg = FDI_TX_CTL(pipe);
4138 temp = I915_READ(reg);
4139 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004140
4141 /* enable FDI RX PCDCLK */
Chris Wilson5eddb702010-09-11 13:48:45 +01004142 reg = FDI_RX_CTL(pipe);
4143 temp = I915_READ(reg);
4144 I915_WRITE(reg, temp | FDI_PCDCLK);
4145
4146 POSTING_READ(reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004147 udelay(200);
4148 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004149 }
4150
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 I915_WRITE(PIPECONF(pipe), pipeconf);
4152 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004153
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004154 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004155
Eric Anholtc2416fc2009-11-05 15:30:35 -08004156 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004157 /* enable address swizzle for tiling buffer */
4158 temp = I915_READ(DISP_ARB_CTL);
4159 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4160 }
4161
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnes79e53942008-11-07 14:24:08 -08004163
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004164 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004165
4166 intel_update_watermarks(dev);
4167
Jesse Barnes79e53942008-11-07 14:24:08 -08004168 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004169
Chris Wilson1f803ee2009-06-06 09:45:59 +01004170 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004171}
4172
4173/** Loads the palette/gamma unit for the CRTC with the prepared values */
4174void intel_crtc_load_lut(struct drm_crtc *crtc)
4175{
4176 struct drm_device *dev = crtc->dev;
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4179 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4180 int i;
4181
4182 /* The clocks have to be on to load the palette. */
4183 if (!crtc->enabled)
4184 return;
4185
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004186 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004187 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004188 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4189 LGC_PALETTE_B;
4190
Jesse Barnes79e53942008-11-07 14:24:08 -08004191 for (i = 0; i < 256; i++) {
4192 I915_WRITE(palreg + 4 * i,
4193 (intel_crtc->lut_r[i] << 16) |
4194 (intel_crtc->lut_g[i] << 8) |
4195 intel_crtc->lut_b[i]);
4196 }
4197}
4198
Chris Wilson560b85b2010-08-07 11:01:38 +01004199static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 bool visible = base != 0;
4205 u32 cntl;
4206
4207 if (intel_crtc->cursor_visible == visible)
4208 return;
4209
4210 cntl = I915_READ(CURACNTR);
4211 if (visible) {
4212 /* On these chipsets we can only modify the base whilst
4213 * the cursor is disabled.
4214 */
4215 I915_WRITE(CURABASE, base);
4216
4217 cntl &= ~(CURSOR_FORMAT_MASK);
4218 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4219 cntl |= CURSOR_ENABLE |
4220 CURSOR_GAMMA_ENABLE |
4221 CURSOR_FORMAT_ARGB;
4222 } else
4223 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4224 I915_WRITE(CURACNTR, cntl);
4225
4226 intel_crtc->cursor_visible = visible;
4227}
4228
4229static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4230{
4231 struct drm_device *dev = crtc->dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
4233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4234 int pipe = intel_crtc->pipe;
4235 bool visible = base != 0;
4236
4237 if (intel_crtc->cursor_visible != visible) {
4238 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4239 if (base) {
4240 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4241 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4242 cntl |= pipe << 28; /* Connect to correct pipe */
4243 } else {
4244 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4245 cntl |= CURSOR_MODE_DISABLE;
4246 }
4247 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4248
4249 intel_crtc->cursor_visible = visible;
4250 }
4251 /* and commit changes on next vblank */
4252 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4253}
4254
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004255/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004256static void intel_crtc_update_cursor(struct drm_crtc *crtc,
4257 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004258{
4259 struct drm_device *dev = crtc->dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4262 int pipe = intel_crtc->pipe;
4263 int x = intel_crtc->cursor_x;
4264 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004265 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004266 bool visible;
4267
4268 pos = 0;
4269
Chris Wilson6b383a72010-09-13 13:54:26 +01004270 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004271 base = intel_crtc->cursor_addr;
4272 if (x > (int) crtc->fb->width)
4273 base = 0;
4274
4275 if (y > (int) crtc->fb->height)
4276 base = 0;
4277 } else
4278 base = 0;
4279
4280 if (x < 0) {
4281 if (x + intel_crtc->cursor_width < 0)
4282 base = 0;
4283
4284 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4285 x = -x;
4286 }
4287 pos |= x << CURSOR_X_SHIFT;
4288
4289 if (y < 0) {
4290 if (y + intel_crtc->cursor_height < 0)
4291 base = 0;
4292
4293 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4294 y = -y;
4295 }
4296 pos |= y << CURSOR_Y_SHIFT;
4297
4298 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004299 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004300 return;
4301
4302 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004303 if (IS_845G(dev) || IS_I865G(dev))
4304 i845_update_cursor(crtc, base);
4305 else
4306 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004307
4308 if (visible)
4309 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4310}
4311
Jesse Barnes79e53942008-11-07 14:24:08 -08004312static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4313 struct drm_file *file_priv,
4314 uint32_t handle,
4315 uint32_t width, uint32_t height)
4316{
4317 struct drm_device *dev = crtc->dev;
4318 struct drm_i915_private *dev_priv = dev->dev_private;
4319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4320 struct drm_gem_object *bo;
4321 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004322 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004323 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004324
Zhao Yakui28c97732009-10-09 11:39:41 +08004325 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004326
4327 /* if we want to turn off the cursor ignore width and height */
4328 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004329 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004330 addr = 0;
4331 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004332 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004333 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004334 }
4335
4336 /* Currently we only support 64x64 cursors */
4337 if (width != 64 || height != 64) {
4338 DRM_ERROR("we currently only support 64x64 cursors\n");
4339 return -EINVAL;
4340 }
4341
4342 bo = drm_gem_object_lookup(dev, file_priv, handle);
4343 if (!bo)
4344 return -ENOENT;
4345
Daniel Vetter23010e42010-03-08 13:35:02 +01004346 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004347
4348 if (bo->size < width * height * 4) {
4349 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004350 ret = -ENOMEM;
4351 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004352 }
4353
Dave Airlie71acb5e2008-12-30 20:31:46 +10004354 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004355 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004356 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004357 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4358 if (ret) {
4359 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004360 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004361 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004362
4363 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4364 if (ret) {
4365 DRM_ERROR("failed to move cursor bo into the GTT\n");
4366 goto fail_unpin;
4367 }
4368
Jesse Barnes79e53942008-11-07 14:24:08 -08004369 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004370 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004371 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004372 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004373 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4374 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375 if (ret) {
4376 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004377 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004378 }
4379 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004380 }
4381
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004382 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04004383 I915_WRITE(CURSIZE, (height << 12) | width);
4384
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004385 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004386 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004387 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004388 if (intel_crtc->cursor_bo != bo)
4389 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4390 } else
4391 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004392 drm_gem_object_unreference(intel_crtc->cursor_bo);
4393 }
Jesse Barnes80824002009-09-10 15:28:06 -07004394
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004395 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004396
4397 intel_crtc->cursor_addr = addr;
4398 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004399 intel_crtc->cursor_width = width;
4400 intel_crtc->cursor_height = height;
4401
Chris Wilson6b383a72010-09-13 13:54:26 +01004402 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004403
Jesse Barnes79e53942008-11-07 14:24:08 -08004404 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004405fail_unpin:
4406 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004407fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004408 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004409fail:
4410 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004411 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004412}
4413
4414static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4415{
Jesse Barnes79e53942008-11-07 14:24:08 -08004416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004417
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004418 intel_crtc->cursor_x = x;
4419 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004420
Chris Wilson6b383a72010-09-13 13:54:26 +01004421 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08004422
4423 return 0;
4424}
4425
4426/** Sets the color ramps on behalf of RandR */
4427void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4428 u16 blue, int regno)
4429{
4430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4431
4432 intel_crtc->lut_r[regno] = red >> 8;
4433 intel_crtc->lut_g[regno] = green >> 8;
4434 intel_crtc->lut_b[regno] = blue >> 8;
4435}
4436
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004437void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4438 u16 *blue, int regno)
4439{
4440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4441
4442 *red = intel_crtc->lut_r[regno] << 8;
4443 *green = intel_crtc->lut_g[regno] << 8;
4444 *blue = intel_crtc->lut_b[regno] << 8;
4445}
4446
Jesse Barnes79e53942008-11-07 14:24:08 -08004447static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004448 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004449{
James Simmons72034252010-08-03 01:33:19 +01004450 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004452
James Simmons72034252010-08-03 01:33:19 +01004453 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004454 intel_crtc->lut_r[i] = red[i] >> 8;
4455 intel_crtc->lut_g[i] = green[i] >> 8;
4456 intel_crtc->lut_b[i] = blue[i] >> 8;
4457 }
4458
4459 intel_crtc_load_lut(crtc);
4460}
4461
4462/**
4463 * Get a pipe with a simple mode set on it for doing load-based monitor
4464 * detection.
4465 *
4466 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004467 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004468 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004469 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004470 * configured for it. In the future, it could choose to temporarily disable
4471 * some outputs to free up a pipe for its use.
4472 *
4473 * \return crtc, or NULL if no pipes are available.
4474 */
4475
4476/* VESA 640x480x72Hz mode to set on the pipe */
4477static struct drm_display_mode load_detect_mode = {
4478 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4479 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4480};
4481
Eric Anholt21d40d32010-03-25 11:11:14 -07004482struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004483 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004484 struct drm_display_mode *mode,
4485 int *dpms_mode)
4486{
4487 struct intel_crtc *intel_crtc;
4488 struct drm_crtc *possible_crtc;
4489 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004490 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004491 struct drm_crtc *crtc = NULL;
4492 struct drm_device *dev = encoder->dev;
4493 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4494 struct drm_crtc_helper_funcs *crtc_funcs;
4495 int i = -1;
4496
4497 /*
4498 * Algorithm gets a little messy:
4499 * - if the connector already has an assigned crtc, use it (but make
4500 * sure it's on first)
4501 * - try to find the first unused crtc that can drive this connector,
4502 * and use that if we find one
4503 * - if there are no unused crtcs available, try to use the first
4504 * one we found that supports the connector
4505 */
4506
4507 /* See if we already have a CRTC for this connector */
4508 if (encoder->crtc) {
4509 crtc = encoder->crtc;
4510 /* Make sure the crtc and connector are running */
4511 intel_crtc = to_intel_crtc(crtc);
4512 *dpms_mode = intel_crtc->dpms_mode;
4513 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4514 crtc_funcs = crtc->helper_private;
4515 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4516 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4517 }
4518 return crtc;
4519 }
4520
4521 /* Find an unused one (if possible) */
4522 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4523 i++;
4524 if (!(encoder->possible_crtcs & (1 << i)))
4525 continue;
4526 if (!possible_crtc->enabled) {
4527 crtc = possible_crtc;
4528 break;
4529 }
4530 if (!supported_crtc)
4531 supported_crtc = possible_crtc;
4532 }
4533
4534 /*
4535 * If we didn't find an unused CRTC, don't use any.
4536 */
4537 if (!crtc) {
4538 return NULL;
4539 }
4540
4541 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004542 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004543 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004544
4545 intel_crtc = to_intel_crtc(crtc);
4546 *dpms_mode = intel_crtc->dpms_mode;
4547
4548 if (!crtc->enabled) {
4549 if (!mode)
4550 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004551 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004552 } else {
4553 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4554 crtc_funcs = crtc->helper_private;
4555 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4556 }
4557
4558 /* Add this connector to the crtc */
4559 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4560 encoder_funcs->commit(encoder);
4561 }
4562 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004563 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004564
4565 return crtc;
4566}
4567
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004568void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4569 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004570{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004571 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004572 struct drm_device *dev = encoder->dev;
4573 struct drm_crtc *crtc = encoder->crtc;
4574 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4575 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4576
Eric Anholt21d40d32010-03-25 11:11:14 -07004577 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004579 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004580 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004581 crtc->enabled = drm_helper_crtc_in_use(crtc);
4582 drm_helper_disable_unused_functions(dev);
4583 }
4584
Eric Anholtc751ce42010-03-25 11:48:48 -07004585 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004586 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4587 if (encoder->crtc == crtc)
4588 encoder_funcs->dpms(encoder, dpms_mode);
4589 crtc_funcs->dpms(crtc, dpms_mode);
4590 }
4591}
4592
4593/* Returns the clock of the currently programmed mode of the given pipe. */
4594static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4595{
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4598 int pipe = intel_crtc->pipe;
4599 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4600 u32 fp;
4601 intel_clock_t clock;
4602
4603 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4604 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4605 else
4606 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4607
4608 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004609 if (IS_PINEVIEW(dev)) {
4610 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4611 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004612 } else {
4613 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4614 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4615 }
4616
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004617 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004618 if (IS_PINEVIEW(dev))
4619 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4620 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004621 else
4622 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004623 DPLL_FPA01_P1_POST_DIV_SHIFT);
4624
4625 switch (dpll & DPLL_MODE_MASK) {
4626 case DPLLB_MODE_DAC_SERIAL:
4627 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4628 5 : 10;
4629 break;
4630 case DPLLB_MODE_LVDS:
4631 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4632 7 : 14;
4633 break;
4634 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004635 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004636 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4637 return 0;
4638 }
4639
4640 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004641 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004642 } else {
4643 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4644
4645 if (is_lvds) {
4646 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4647 DPLL_FPA01_P1_POST_DIV_SHIFT);
4648 clock.p2 = 14;
4649
4650 if ((dpll & PLL_REF_INPUT_MASK) ==
4651 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4652 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004653 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004654 } else
Shaohua Li21778322009-02-23 15:19:16 +08004655 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004656 } else {
4657 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4658 clock.p1 = 2;
4659 else {
4660 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4661 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4662 }
4663 if (dpll & PLL_P2_DIVIDE_BY_4)
4664 clock.p2 = 4;
4665 else
4666 clock.p2 = 2;
4667
Shaohua Li21778322009-02-23 15:19:16 +08004668 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004669 }
4670 }
4671
4672 /* XXX: It would be nice to validate the clocks, but we can't reuse
4673 * i830PllIsValid() because it relies on the xf86_config connector
4674 * configuration being accurate, which it isn't necessarily.
4675 */
4676
4677 return clock.dot;
4678}
4679
4680/** Returns the currently programmed mode of the given pipe. */
4681struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4682 struct drm_crtc *crtc)
4683{
4684 struct drm_i915_private *dev_priv = dev->dev_private;
4685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4686 int pipe = intel_crtc->pipe;
4687 struct drm_display_mode *mode;
4688 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4689 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4690 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4691 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4692
4693 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4694 if (!mode)
4695 return NULL;
4696
4697 mode->clock = intel_crtc_clock_get(dev, crtc);
4698 mode->hdisplay = (htot & 0xffff) + 1;
4699 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4700 mode->hsync_start = (hsync & 0xffff) + 1;
4701 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4702 mode->vdisplay = (vtot & 0xffff) + 1;
4703 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4704 mode->vsync_start = (vsync & 0xffff) + 1;
4705 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4706
4707 drm_mode_set_name(mode);
4708 drm_mode_set_crtcinfo(mode, 0);
4709
4710 return mode;
4711}
4712
Jesse Barnes652c3932009-08-17 13:31:43 -07004713#define GPU_IDLE_TIMEOUT 500 /* ms */
4714
4715/* When this timer fires, we've been idle for awhile */
4716static void intel_gpu_idle_timer(unsigned long arg)
4717{
4718 struct drm_device *dev = (struct drm_device *)arg;
4719 drm_i915_private_t *dev_priv = dev->dev_private;
4720
Jesse Barnes652c3932009-08-17 13:31:43 -07004721 dev_priv->busy = false;
4722
Eric Anholt01dfba92009-09-06 15:18:53 -07004723 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004724}
4725
Jesse Barnes652c3932009-08-17 13:31:43 -07004726#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4727
4728static void intel_crtc_idle_timer(unsigned long arg)
4729{
4730 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4731 struct drm_crtc *crtc = &intel_crtc->base;
4732 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4733
Jesse Barnes652c3932009-08-17 13:31:43 -07004734 intel_crtc->busy = false;
4735
Eric Anholt01dfba92009-09-06 15:18:53 -07004736 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004737}
4738
Daniel Vetter3dec0092010-08-20 21:40:52 +02004739static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004740{
4741 struct drm_device *dev = crtc->dev;
4742 drm_i915_private_t *dev_priv = dev->dev_private;
4743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4744 int pipe = intel_crtc->pipe;
4745 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4746 int dpll = I915_READ(dpll_reg);
4747
Eric Anholtbad720f2009-10-22 16:11:14 -07004748 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004749 return;
4750
4751 if (!dev_priv->lvds_downclock_avail)
4752 return;
4753
4754 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004755 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004756
4757 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004758 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4759 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004760
4761 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4762 I915_WRITE(dpll_reg, dpll);
4763 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004764 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004765 dpll = I915_READ(dpll_reg);
4766 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004767 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004768
4769 /* ...and lock them again */
4770 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4771 }
4772
4773 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004774 mod_timer(&intel_crtc->idle_timer, jiffies +
4775 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004776}
4777
4778static void intel_decrease_pllclock(struct drm_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->dev;
4781 drm_i915_private_t *dev_priv = dev->dev_private;
4782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4783 int pipe = intel_crtc->pipe;
4784 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4785 int dpll = I915_READ(dpll_reg);
4786
Eric Anholtbad720f2009-10-22 16:11:14 -07004787 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004788 return;
4789
4790 if (!dev_priv->lvds_downclock_avail)
4791 return;
4792
4793 /*
4794 * Since this is called by a timer, we should never get here in
4795 * the manual case.
4796 */
4797 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004798 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004799
4800 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004801 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4802 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004803
4804 dpll |= DISPLAY_RATE_SELECT_FPA1;
4805 I915_WRITE(dpll_reg, dpll);
4806 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004807 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004808 dpll = I915_READ(dpll_reg);
4809 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004810 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004811
4812 /* ...and lock them again */
4813 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4814 }
4815
4816}
4817
4818/**
4819 * intel_idle_update - adjust clocks for idleness
4820 * @work: work struct
4821 *
4822 * Either the GPU or display (or both) went idle. Check the busy status
4823 * here and adjust the CRTC and GPU clocks as necessary.
4824 */
4825static void intel_idle_update(struct work_struct *work)
4826{
4827 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4828 idle_work);
4829 struct drm_device *dev = dev_priv->dev;
4830 struct drm_crtc *crtc;
4831 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004832 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004833
4834 if (!i915_powersave)
4835 return;
4836
4837 mutex_lock(&dev->struct_mutex);
4838
Jesse Barnes7648fa92010-05-20 14:28:11 -07004839 i915_update_gfx_val(dev_priv);
4840
Jesse Barnes652c3932009-08-17 13:31:43 -07004841 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4842 /* Skip inactive CRTCs */
4843 if (!crtc->fb)
4844 continue;
4845
Li Peng45ac22c2010-06-12 23:38:35 +08004846 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004847 intel_crtc = to_intel_crtc(crtc);
4848 if (!intel_crtc->busy)
4849 intel_decrease_pllclock(crtc);
4850 }
4851
Li Peng45ac22c2010-06-12 23:38:35 +08004852 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4853 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4854 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4855 }
4856
Jesse Barnes652c3932009-08-17 13:31:43 -07004857 mutex_unlock(&dev->struct_mutex);
4858}
4859
4860/**
4861 * intel_mark_busy - mark the GPU and possibly the display busy
4862 * @dev: drm device
4863 * @obj: object we're operating on
4864 *
4865 * Callers can use this function to indicate that the GPU is busy processing
4866 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4867 * buffer), we'll also mark the display as busy, so we know to increase its
4868 * clock frequency.
4869 */
4870void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4871{
4872 drm_i915_private_t *dev_priv = dev->dev_private;
4873 struct drm_crtc *crtc = NULL;
4874 struct intel_framebuffer *intel_fb;
4875 struct intel_crtc *intel_crtc;
4876
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004877 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4878 return;
4879
Li Peng060e6452010-02-10 01:54:24 +08004880 if (!dev_priv->busy) {
4881 if (IS_I945G(dev) || IS_I945GM(dev)) {
4882 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004883
Li Peng060e6452010-02-10 01:54:24 +08004884 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4885 fw_blc_self = I915_READ(FW_BLC_SELF);
4886 fw_blc_self &= ~FW_BLC_SELF_EN;
4887 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4888 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004889 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004890 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004891 mod_timer(&dev_priv->idle_timer, jiffies +
4892 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004893
4894 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4895 if (!crtc->fb)
4896 continue;
4897
4898 intel_crtc = to_intel_crtc(crtc);
4899 intel_fb = to_intel_framebuffer(crtc->fb);
4900 if (intel_fb->obj == obj) {
4901 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004902 if (IS_I945G(dev) || IS_I945GM(dev)) {
4903 u32 fw_blc_self;
4904
4905 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4906 fw_blc_self = I915_READ(FW_BLC_SELF);
4907 fw_blc_self &= ~FW_BLC_SELF_EN;
4908 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4909 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004910 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004911 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004912 intel_crtc->busy = true;
4913 } else {
4914 /* Busy -> busy, put off timer */
4915 mod_timer(&intel_crtc->idle_timer, jiffies +
4916 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4917 }
4918 }
4919 }
4920}
4921
Jesse Barnes79e53942008-11-07 14:24:08 -08004922static void intel_crtc_destroy(struct drm_crtc *crtc)
4923{
4924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004925 struct drm_device *dev = crtc->dev;
4926 struct intel_unpin_work *work;
4927 unsigned long flags;
4928
4929 spin_lock_irqsave(&dev->event_lock, flags);
4930 work = intel_crtc->unpin_work;
4931 intel_crtc->unpin_work = NULL;
4932 spin_unlock_irqrestore(&dev->event_lock, flags);
4933
4934 if (work) {
4935 cancel_work_sync(&work->work);
4936 kfree(work);
4937 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004938
4939 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004940
Jesse Barnes79e53942008-11-07 14:24:08 -08004941 kfree(intel_crtc);
4942}
4943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004944static void intel_unpin_work_fn(struct work_struct *__work)
4945{
4946 struct intel_unpin_work *work =
4947 container_of(__work, struct intel_unpin_work, work);
4948
4949 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004950 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004951 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004952 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004953 mutex_unlock(&work->dev->struct_mutex);
4954 kfree(work);
4955}
4956
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004957static void do_intel_finish_page_flip(struct drm_device *dev,
4958 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004959{
4960 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4962 struct intel_unpin_work *work;
4963 struct drm_i915_gem_object *obj_priv;
4964 struct drm_pending_vblank_event *e;
4965 struct timeval now;
4966 unsigned long flags;
4967
4968 /* Ignore early vblank irqs */
4969 if (intel_crtc == NULL)
4970 return;
4971
4972 spin_lock_irqsave(&dev->event_lock, flags);
4973 work = intel_crtc->unpin_work;
4974 if (work == NULL || !work->pending) {
4975 spin_unlock_irqrestore(&dev->event_lock, flags);
4976 return;
4977 }
4978
4979 intel_crtc->unpin_work = NULL;
4980 drm_vblank_put(dev, intel_crtc->pipe);
4981
4982 if (work->event) {
4983 e = work->event;
4984 do_gettimeofday(&now);
4985 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4986 e->event.tv_sec = now.tv_sec;
4987 e->event.tv_usec = now.tv_usec;
4988 list_add_tail(&e->base.link,
4989 &e->base.file_priv->event_list);
4990 wake_up_interruptible(&e->base.file_priv->event_wait);
4991 }
4992
4993 spin_unlock_irqrestore(&dev->event_lock, flags);
4994
Daniel Vetter23010e42010-03-08 13:35:02 +01004995 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004996
4997 /* Initial scanout buffer will have a 0 pending flip count */
4998 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4999 atomic_dec_and_test(&obj_priv->pending_flip))
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005000 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005001 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005002
5003 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005004}
5005
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005006void intel_finish_page_flip(struct drm_device *dev, int pipe)
5007{
5008 drm_i915_private_t *dev_priv = dev->dev_private;
5009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5010
5011 do_intel_finish_page_flip(dev, crtc);
5012}
5013
5014void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5015{
5016 drm_i915_private_t *dev_priv = dev->dev_private;
5017 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5018
5019 do_intel_finish_page_flip(dev, crtc);
5020}
5021
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005022void intel_prepare_page_flip(struct drm_device *dev, int plane)
5023{
5024 drm_i915_private_t *dev_priv = dev->dev_private;
5025 struct intel_crtc *intel_crtc =
5026 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5027 unsigned long flags;
5028
5029 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005030 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005031 if ((++intel_crtc->unpin_work->pending) > 1)
5032 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005033 } else {
5034 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5035 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005036 spin_unlock_irqrestore(&dev->event_lock, flags);
5037}
5038
5039static int intel_crtc_page_flip(struct drm_crtc *crtc,
5040 struct drm_framebuffer *fb,
5041 struct drm_pending_vblank_event *event)
5042{
5043 struct drm_device *dev = crtc->dev;
5044 struct drm_i915_private *dev_priv = dev->dev_private;
5045 struct intel_framebuffer *intel_fb;
5046 struct drm_i915_gem_object *obj_priv;
5047 struct drm_gem_object *obj;
5048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5049 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005050 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005051 int pipe = intel_crtc->pipe;
Chris Wilson20f0cd52010-09-23 11:00:38 +01005052 u32 pf, pipesrc;
Chris Wilson52e68632010-08-08 10:15:59 +01005053 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005054
5055 work = kzalloc(sizeof *work, GFP_KERNEL);
5056 if (work == NULL)
5057 return -ENOMEM;
5058
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005059 work->event = event;
5060 work->dev = crtc->dev;
5061 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005062 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005063 INIT_WORK(&work->work, intel_unpin_work_fn);
5064
5065 /* We borrow the event spin lock for protecting unpin_work */
5066 spin_lock_irqsave(&dev->event_lock, flags);
5067 if (intel_crtc->unpin_work) {
5068 spin_unlock_irqrestore(&dev->event_lock, flags);
5069 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005070
5071 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005072 return -EBUSY;
5073 }
5074 intel_crtc->unpin_work = work;
5075 spin_unlock_irqrestore(&dev->event_lock, flags);
5076
5077 intel_fb = to_intel_framebuffer(fb);
5078 obj = intel_fb->obj;
5079
Chris Wilson468f0b42010-05-27 13:18:13 +01005080 mutex_lock(&dev->struct_mutex);
Chris Wilson48b956c2010-09-14 12:50:34 +01005081 ret = intel_pin_and_fence_fb_obj(dev, obj, true);
Chris Wilson96b099f2010-06-07 14:03:04 +01005082 if (ret)
5083 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005084
Jesse Barnes75dfca82010-02-10 15:09:44 -08005085 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005086 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005087 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005088
5089 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01005090
5091 ret = drm_vblank_get(dev, intel_crtc->pipe);
5092 if (ret)
5093 goto cleanup_objs;
5094
Daniel Vetter23010e42010-03-08 13:35:02 +01005095 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005096 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005097 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005098
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005099 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5100 u32 flip_mask;
5101
5102 /* Can't queue multiple flips, so wait for the previous
5103 * one to finish before executing the next.
5104 */
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005105 BEGIN_LP_RING(2);
Chris Wilsonc7f9f9a2010-09-19 15:05:13 +01005106 if (intel_crtc->plane)
5107 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5108 else
5109 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5110 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5111 OUT_RING(MI_NOOP);
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005112 ADVANCE_LP_RING();
5113 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005114
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005115 work->enable_stall_check = true;
5116
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005117 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005118 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005120 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005121 switch(INTEL_INFO(dev)->gen) {
5122 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005123 OUT_RING(MI_DISPLAY_FLIP |
5124 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5125 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005126 OUT_RING(obj_priv->gtt_offset + offset);
5127 OUT_RING(MI_NOOP);
5128 break;
5129
5130 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005131 OUT_RING(MI_DISPLAY_FLIP_I915 |
5132 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5133 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005134 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005135 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005136 break;
5137
5138 case 4:
5139 case 5:
5140 /* i965+ uses the linear or tiled offsets from the
5141 * Display Registers (which do not change across a page-flip)
5142 * so we need only reprogram the base address.
5143 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005144 OUT_RING(MI_DISPLAY_FLIP |
5145 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5146 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005147 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5148
5149 /* XXX Enabling the panel-fitter across page-flip is so far
5150 * untested on non-native modes, so ignore it for now.
5151 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5152 */
5153 pf = 0;
5154 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5155 OUT_RING(pf | pipesrc);
5156 break;
5157
5158 case 6:
5159 OUT_RING(MI_DISPLAY_FLIP |
5160 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5161 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5162 OUT_RING(obj_priv->gtt_offset);
5163
5164 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5165 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5166 OUT_RING(pf | pipesrc);
5167 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005168 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005169 ADVANCE_LP_RING();
5170
5171 mutex_unlock(&dev->struct_mutex);
5172
Jesse Barnese5510fa2010-07-01 16:48:37 -07005173 trace_i915_flip_request(intel_crtc->plane, obj);
5174
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005175 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005176
5177cleanup_objs:
5178 drm_gem_object_unreference(work->old_fb_obj);
5179 drm_gem_object_unreference(obj);
5180cleanup_work:
5181 mutex_unlock(&dev->struct_mutex);
5182
5183 spin_lock_irqsave(&dev->event_lock, flags);
5184 intel_crtc->unpin_work = NULL;
5185 spin_unlock_irqrestore(&dev->event_lock, flags);
5186
5187 kfree(work);
5188
5189 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005190}
5191
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005192static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005193 .dpms = intel_crtc_dpms,
5194 .mode_fixup = intel_crtc_mode_fixup,
5195 .mode_set = intel_crtc_mode_set,
5196 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005197 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005198 .load_lut = intel_crtc_load_lut,
Chris Wilsoncdd59982010-09-08 16:30:16 +01005199 .disable = intel_crtc_disable,
Jesse Barnes79e53942008-11-07 14:24:08 -08005200};
5201
5202static const struct drm_crtc_funcs intel_crtc_funcs = {
5203 .cursor_set = intel_crtc_cursor_set,
5204 .cursor_move = intel_crtc_cursor_move,
5205 .gamma_set = intel_crtc_gamma_set,
5206 .set_config = drm_crtc_helper_set_config,
5207 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005208 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005209};
5210
5211
Hannes Ederb358d0a2008-12-18 21:18:47 +01005212static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005213{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005214 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005215 struct intel_crtc *intel_crtc;
5216 int i;
5217
5218 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5219 if (intel_crtc == NULL)
5220 return;
5221
5222 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5223
5224 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08005225 for (i = 0; i < 256; i++) {
5226 intel_crtc->lut_r[i] = i;
5227 intel_crtc->lut_g[i] = i;
5228 intel_crtc->lut_b[i] = i;
5229 }
5230
Jesse Barnes80824002009-09-10 15:28:06 -07005231 /* Swap pipes & planes for FBC on pre-965 */
5232 intel_crtc->pipe = pipe;
5233 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01005234 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005235 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01005236 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005237 }
5238
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005239 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5240 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5241 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5242 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5243
Jesse Barnes79e53942008-11-07 14:24:08 -08005244 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005245 intel_crtc->dpms_mode = -1;
Chris Wilsone65d9302010-09-13 16:58:39 +01005246 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005247
5248 if (HAS_PCH_SPLIT(dev)) {
5249 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5250 intel_helper_funcs.commit = ironlake_crtc_commit;
5251 } else {
5252 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5253 intel_helper_funcs.commit = i9xx_crtc_commit;
5254 }
5255
Jesse Barnes79e53942008-11-07 14:24:08 -08005256 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5257
Jesse Barnes652c3932009-08-17 13:31:43 -07005258 intel_crtc->busy = false;
5259
5260 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5261 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005262}
5263
Carl Worth08d7b3d2009-04-29 14:43:54 -07005264int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5265 struct drm_file *file_priv)
5266{
5267 drm_i915_private_t *dev_priv = dev->dev_private;
5268 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005269 struct drm_mode_object *drmmode_obj;
5270 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005271
5272 if (!dev_priv) {
5273 DRM_ERROR("called with no initialization\n");
5274 return -EINVAL;
5275 }
5276
Daniel Vetterc05422d2009-08-11 16:05:30 +02005277 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5278 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005279
Daniel Vetterc05422d2009-08-11 16:05:30 +02005280 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005281 DRM_ERROR("no such CRTC id\n");
5282 return -EINVAL;
5283 }
5284
Daniel Vetterc05422d2009-08-11 16:05:30 +02005285 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5286 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005287
Daniel Vetterc05422d2009-08-11 16:05:30 +02005288 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005289}
5290
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005291static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005292{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005293 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005294 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005295 int entry = 0;
5296
Chris Wilson4ef69c72010-09-09 15:14:28 +01005297 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5298 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005299 index_mask |= (1 << entry);
5300 entry++;
5301 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005302
Jesse Barnes79e53942008-11-07 14:24:08 -08005303 return index_mask;
5304}
5305
Jesse Barnes79e53942008-11-07 14:24:08 -08005306static void intel_setup_outputs(struct drm_device *dev)
5307{
Eric Anholt725e30a2009-01-22 13:01:02 -08005308 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005309 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005310 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005311
Zhenyu Wang541998a2009-06-05 15:38:44 +08005312 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005313 intel_lvds_init(dev);
5314
Eric Anholtbad720f2009-10-22 16:11:14 -07005315 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005316 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005317
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005318 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5319 intel_dp_init(dev, DP_A);
5320
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005321 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5322 intel_dp_init(dev, PCH_DP_D);
5323 }
5324
5325 intel_crt_init(dev);
5326
5327 if (HAS_PCH_SPLIT(dev)) {
5328 int found;
5329
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005330 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005331 /* PCH SDVOB multiplex with HDMIB */
5332 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005333 if (!found)
5334 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005335 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5336 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005337 }
5338
5339 if (I915_READ(HDMIC) & PORT_DETECTED)
5340 intel_hdmi_init(dev, HDMIC);
5341
5342 if (I915_READ(HDMID) & PORT_DETECTED)
5343 intel_hdmi_init(dev, HDMID);
5344
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005345 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5346 intel_dp_init(dev, PCH_DP_C);
5347
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005348 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005349 intel_dp_init(dev, PCH_DP_D);
5350
Zhenyu Wang103a1962009-11-27 11:44:36 +08005351 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005352 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005353
Eric Anholt725e30a2009-01-22 13:01:02 -08005354 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005355 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005356 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005357 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5358 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005359 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005360 }
Ma Ling27185ae2009-08-24 13:50:23 +08005361
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005362 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5363 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005364 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005365 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005366 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005367
5368 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005369
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005370 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5371 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005372 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005373 }
Ma Ling27185ae2009-08-24 13:50:23 +08005374
5375 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005377 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5378 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005379 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005380 }
5381 if (SUPPORTS_INTEGRATED_DP(dev)) {
5382 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005383 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005384 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005385 }
Ma Ling27185ae2009-08-24 13:50:23 +08005386
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005387 if (SUPPORTS_INTEGRATED_DP(dev) &&
5388 (I915_READ(DP_D) & DP_DETECTED)) {
5389 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005390 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005391 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005392 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005393 intel_dvo_init(dev);
5394
Zhenyu Wang103a1962009-11-27 11:44:36 +08005395 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005396 intel_tv_init(dev);
5397
Chris Wilson4ef69c72010-09-09 15:14:28 +01005398 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5399 encoder->base.possible_crtcs = encoder->crtc_mask;
5400 encoder->base.possible_clones =
5401 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005402 }
5403}
5404
5405static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5406{
5407 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005408
5409 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005410 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005411
5412 kfree(intel_fb);
5413}
5414
5415static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5416 struct drm_file *file_priv,
5417 unsigned int *handle)
5418{
5419 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5420 struct drm_gem_object *object = intel_fb->obj;
5421
5422 return drm_gem_handle_create(file_priv, object, handle);
5423}
5424
5425static const struct drm_framebuffer_funcs intel_fb_funcs = {
5426 .destroy = intel_user_framebuffer_destroy,
5427 .create_handle = intel_user_framebuffer_create_handle,
5428};
5429
Dave Airlie38651672010-03-30 05:34:13 +00005430int intel_framebuffer_init(struct drm_device *dev,
5431 struct intel_framebuffer *intel_fb,
5432 struct drm_mode_fb_cmd *mode_cmd,
5433 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005434{
Chris Wilson57cd6502010-08-08 12:34:44 +01005435 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005436 int ret;
5437
Chris Wilson57cd6502010-08-08 12:34:44 +01005438 if (obj_priv->tiling_mode == I915_TILING_Y)
5439 return -EINVAL;
5440
5441 if (mode_cmd->pitch & 63)
5442 return -EINVAL;
5443
5444 switch (mode_cmd->bpp) {
5445 case 8:
5446 case 16:
5447 case 24:
5448 case 32:
5449 break;
5450 default:
5451 return -EINVAL;
5452 }
5453
Jesse Barnes79e53942008-11-07 14:24:08 -08005454 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5455 if (ret) {
5456 DRM_ERROR("framebuffer init failed %d\n", ret);
5457 return ret;
5458 }
5459
5460 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005461 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005462 return 0;
5463}
5464
Jesse Barnes79e53942008-11-07 14:24:08 -08005465static struct drm_framebuffer *
5466intel_user_framebuffer_create(struct drm_device *dev,
5467 struct drm_file *filp,
5468 struct drm_mode_fb_cmd *mode_cmd)
5469{
5470 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005471 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005472 int ret;
5473
5474 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5475 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005476 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005477
Dave Airlie38651672010-03-30 05:34:13 +00005478 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5479 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005480 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005481
5482 ret = intel_framebuffer_init(dev, intel_fb,
5483 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005484 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005485 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005486 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005487 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 }
5489
Dave Airlie38651672010-03-30 05:34:13 +00005490 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005491}
5492
Jesse Barnes79e53942008-11-07 14:24:08 -08005493static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005494 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005495 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005496};
5497
Chris Wilson9ea8d052010-01-04 18:57:56 +00005498static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005499intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005500{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005501 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005502 int ret;
5503
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005504 ctx = i915_gem_alloc_object(dev, 4096);
5505 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005506 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5507 return NULL;
5508 }
5509
5510 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005511 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005512 if (ret) {
5513 DRM_ERROR("failed to pin power context: %d\n", ret);
5514 goto err_unref;
5515 }
5516
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005517 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005518 if (ret) {
5519 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5520 goto err_unpin;
5521 }
5522 mutex_unlock(&dev->struct_mutex);
5523
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005524 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005525
5526err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005527 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005528err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005529 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005530 mutex_unlock(&dev->struct_mutex);
5531 return NULL;
5532}
5533
Jesse Barnes7648fa92010-05-20 14:28:11 -07005534bool ironlake_set_drps(struct drm_device *dev, u8 val)
5535{
5536 struct drm_i915_private *dev_priv = dev->dev_private;
5537 u16 rgvswctl;
5538
5539 rgvswctl = I915_READ16(MEMSWCTL);
5540 if (rgvswctl & MEMCTL_CMD_STS) {
5541 DRM_DEBUG("gpu busy, RCS change rejected\n");
5542 return false; /* still busy with another command */
5543 }
5544
5545 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5546 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5547 I915_WRITE16(MEMSWCTL, rgvswctl);
5548 POSTING_READ16(MEMSWCTL);
5549
5550 rgvswctl |= MEMCTL_CMD_STS;
5551 I915_WRITE16(MEMSWCTL, rgvswctl);
5552
5553 return true;
5554}
5555
Jesse Barnesf97108d2010-01-29 11:27:07 -08005556void ironlake_enable_drps(struct drm_device *dev)
5557{
5558 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005559 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005560 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005561
Jesse Barnesea056c12010-09-10 10:02:13 -07005562 /* Enable temp reporting */
5563 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5564 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5565
Jesse Barnesf97108d2010-01-29 11:27:07 -08005566 /* 100ms RC evaluation intervals */
5567 I915_WRITE(RCUPEI, 100000);
5568 I915_WRITE(RCDNEI, 100000);
5569
5570 /* Set max/min thresholds to 90ms and 80ms respectively */
5571 I915_WRITE(RCBMAXAVG, 90000);
5572 I915_WRITE(RCBMINAVG, 80000);
5573
5574 I915_WRITE(MEMIHYST, 1);
5575
5576 /* Set up min, max, and cur for interrupt handling */
5577 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5578 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5579 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5580 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005581 fstart = fmax;
5582
Jesse Barnesf97108d2010-01-29 11:27:07 -08005583 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5584 PXVFREQ_PX_SHIFT;
5585
Jesse Barnes7648fa92010-05-20 14:28:11 -07005586 dev_priv->fmax = fstart; /* IPS callback will increase this */
5587 dev_priv->fstart = fstart;
5588
5589 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005590 dev_priv->min_delay = fmin;
5591 dev_priv->cur_delay = fstart;
5592
Jesse Barnes7648fa92010-05-20 14:28:11 -07005593 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5594 fstart);
5595
Jesse Barnesf97108d2010-01-29 11:27:07 -08005596 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5597
5598 /*
5599 * Interrupts will be enabled in ironlake_irq_postinstall
5600 */
5601
5602 I915_WRITE(VIDSTART, vstart);
5603 POSTING_READ(VIDSTART);
5604
5605 rgvmodectl |= MEMMODE_SWMODE_EN;
5606 I915_WRITE(MEMMODECTL, rgvmodectl);
5607
Chris Wilson481b6af2010-08-23 17:43:35 +01005608 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005609 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005610 msleep(1);
5611
Jesse Barnes7648fa92010-05-20 14:28:11 -07005612 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005613
Jesse Barnes7648fa92010-05-20 14:28:11 -07005614 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5615 I915_READ(0x112e0);
5616 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5617 dev_priv->last_count2 = I915_READ(0x112f4);
5618 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005619}
5620
5621void ironlake_disable_drps(struct drm_device *dev)
5622{
5623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005624 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005625
5626 /* Ack interrupts, disable EFC interrupt */
5627 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5628 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5629 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5630 I915_WRITE(DEIIR, DE_PCU_EVENT);
5631 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5632
5633 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005634 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005635 msleep(1);
5636 rgvswctl |= MEMCTL_CMD_STS;
5637 I915_WRITE(MEMSWCTL, rgvswctl);
5638 msleep(1);
5639
5640}
5641
Jesse Barnes7648fa92010-05-20 14:28:11 -07005642static unsigned long intel_pxfreq(u32 vidfreq)
5643{
5644 unsigned long freq;
5645 int div = (vidfreq & 0x3f0000) >> 16;
5646 int post = (vidfreq & 0x3000) >> 12;
5647 int pre = (vidfreq & 0x7);
5648
5649 if (!pre)
5650 return 0;
5651
5652 freq = ((div * 133333) / ((1<<post) * pre));
5653
5654 return freq;
5655}
5656
5657void intel_init_emon(struct drm_device *dev)
5658{
5659 struct drm_i915_private *dev_priv = dev->dev_private;
5660 u32 lcfuse;
5661 u8 pxw[16];
5662 int i;
5663
5664 /* Disable to program */
5665 I915_WRITE(ECR, 0);
5666 POSTING_READ(ECR);
5667
5668 /* Program energy weights for various events */
5669 I915_WRITE(SDEW, 0x15040d00);
5670 I915_WRITE(CSIEW0, 0x007f0000);
5671 I915_WRITE(CSIEW1, 0x1e220004);
5672 I915_WRITE(CSIEW2, 0x04000004);
5673
5674 for (i = 0; i < 5; i++)
5675 I915_WRITE(PEW + (i * 4), 0);
5676 for (i = 0; i < 3; i++)
5677 I915_WRITE(DEW + (i * 4), 0);
5678
5679 /* Program P-state weights to account for frequency power adjustment */
5680 for (i = 0; i < 16; i++) {
5681 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5682 unsigned long freq = intel_pxfreq(pxvidfreq);
5683 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5684 PXVFREQ_PX_SHIFT;
5685 unsigned long val;
5686
5687 val = vid * vid;
5688 val *= (freq / 1000);
5689 val *= 255;
5690 val /= (127*127*900);
5691 if (val > 0xff)
5692 DRM_ERROR("bad pxval: %ld\n", val);
5693 pxw[i] = val;
5694 }
5695 /* Render standby states get 0 weight */
5696 pxw[14] = 0;
5697 pxw[15] = 0;
5698
5699 for (i = 0; i < 4; i++) {
5700 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5701 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5702 I915_WRITE(PXW + (i * 4), val);
5703 }
5704
5705 /* Adjust magic regs to magic values (more experimental results) */
5706 I915_WRITE(OGW0, 0);
5707 I915_WRITE(OGW1, 0);
5708 I915_WRITE(EG0, 0x00007f00);
5709 I915_WRITE(EG1, 0x0000000e);
5710 I915_WRITE(EG2, 0x000e0000);
5711 I915_WRITE(EG3, 0x68000300);
5712 I915_WRITE(EG4, 0x42000000);
5713 I915_WRITE(EG5, 0x00140031);
5714 I915_WRITE(EG6, 0);
5715 I915_WRITE(EG7, 0);
5716
5717 for (i = 0; i < 8; i++)
5718 I915_WRITE(PXWL + (i * 4), 0);
5719
5720 /* Enable PMON + select events */
5721 I915_WRITE(ECR, 0x80000019);
5722
5723 lcfuse = I915_READ(LCFUSE02);
5724
5725 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5726}
5727
Jesse Barnes652c3932009-08-17 13:31:43 -07005728void intel_init_clock_gating(struct drm_device *dev)
5729{
5730 struct drm_i915_private *dev_priv = dev->dev_private;
5731
5732 /*
5733 * Disable clock gating reported to work incorrectly according to the
5734 * specs, but enable as much else as we can.
5735 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005736 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005737 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5738
5739 if (IS_IRONLAKE(dev)) {
5740 /* Required for FBC */
5741 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5742 /* Required for CxSR */
5743 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5744
5745 I915_WRITE(PCH_3DCGDIS0,
5746 MARIUNIT_CLOCK_GATE_DISABLE |
5747 SVSMUNIT_CLOCK_GATE_DISABLE);
5748 }
5749
5750 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005751
5752 /*
5753 * According to the spec the following bits should be set in
5754 * order to enable memory self-refresh
5755 * The bit 22/21 of 0x42004
5756 * The bit 5 of 0x42020
5757 * The bit 15 of 0x45000
5758 */
5759 if (IS_IRONLAKE(dev)) {
5760 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5761 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5762 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5763 I915_WRITE(ILK_DSPCLK_GATE,
5764 (I915_READ(ILK_DSPCLK_GATE) |
5765 ILK_DPARB_CLK_GATE));
5766 I915_WRITE(DISP_ARB_CTL,
5767 (I915_READ(DISP_ARB_CTL) |
5768 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005769 I915_WRITE(WM3_LP_ILK, 0);
5770 I915_WRITE(WM2_LP_ILK, 0);
5771 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005772 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005773 /*
5774 * Based on the document from hardware guys the following bits
5775 * should be set unconditionally in order to enable FBC.
5776 * The bit 22 of 0x42000
5777 * The bit 22 of 0x42004
5778 * The bit 7,8,9 of 0x42020.
5779 */
5780 if (IS_IRONLAKE_M(dev)) {
5781 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5782 I915_READ(ILK_DISPLAY_CHICKEN1) |
5783 ILK_FBCQ_DIS);
5784 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5785 I915_READ(ILK_DISPLAY_CHICKEN2) |
5786 ILK_DPARB_GATE);
5787 I915_WRITE(ILK_DSPCLK_GATE,
5788 I915_READ(ILK_DSPCLK_GATE) |
5789 ILK_DPFC_DIS1 |
5790 ILK_DPFC_DIS2 |
5791 ILK_CLK_FBC);
5792 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005793 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005794 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005795 uint32_t dspclk_gate;
5796 I915_WRITE(RENCLK_GATE_D1, 0);
5797 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5798 GS_UNIT_CLOCK_GATE_DISABLE |
5799 CL_UNIT_CLOCK_GATE_DISABLE);
5800 I915_WRITE(RAMCLK_GATE_D, 0);
5801 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5802 OVRUNIT_CLOCK_GATE_DISABLE |
5803 OVCUNIT_CLOCK_GATE_DISABLE;
5804 if (IS_GM45(dev))
5805 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5806 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005807 } else if (IS_CRESTLINE(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005808 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5809 I915_WRITE(RENCLK_GATE_D2, 0);
5810 I915_WRITE(DSPCLK_GATE_D, 0);
5811 I915_WRITE(RAMCLK_GATE_D, 0);
5812 I915_WRITE16(DEUC, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005813 } else if (IS_BROADWATER(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005814 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5815 I965_RCC_CLOCK_GATE_DISABLE |
5816 I965_RCPB_CLOCK_GATE_DISABLE |
5817 I965_ISC_CLOCK_GATE_DISABLE |
5818 I965_FBC_CLOCK_GATE_DISABLE);
5819 I915_WRITE(RENCLK_GATE_D2, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005820 } else if (IS_GEN3(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005821 u32 dstate = I915_READ(D_STATE);
5822
5823 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5824 DSTATE_DOT_CLOCK_GATING;
5825 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005826 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005827 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5828 } else if (IS_I830(dev)) {
5829 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5830 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005831
5832 /*
5833 * GPU can automatically power down the render unit if given a page
5834 * to save state.
5835 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005836 if (IS_IRONLAKE_M(dev)) {
5837 if (dev_priv->renderctx == NULL)
5838 dev_priv->renderctx = intel_alloc_context_page(dev);
5839 if (dev_priv->renderctx) {
5840 struct drm_i915_gem_object *obj_priv;
5841 obj_priv = to_intel_bo(dev_priv->renderctx);
5842 if (obj_priv) {
5843 BEGIN_LP_RING(4);
5844 OUT_RING(MI_SET_CONTEXT);
5845 OUT_RING(obj_priv->gtt_offset |
5846 MI_MM_SPACE_GTT |
5847 MI_SAVE_EXT_STATE_EN |
5848 MI_RESTORE_EXT_STATE_EN |
5849 MI_RESTORE_INHIBIT);
5850 OUT_RING(MI_NOOP);
5851 OUT_RING(MI_FLUSH);
5852 ADVANCE_LP_RING();
5853 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005854 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005855 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005856 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005857 }
5858
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005859 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005860 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005861
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005862 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005863 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005864 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005865 struct drm_gem_object *pwrctx;
5866
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005867 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005868 if (pwrctx) {
5869 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005870 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005871 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005872 }
5873
Chris Wilson9ea8d052010-01-04 18:57:56 +00005874 if (obj_priv) {
5875 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5876 I915_WRITE(MCHBAR_RENDER_STANDBY,
5877 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5878 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005879 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005880}
5881
Jesse Barnese70236a2009-09-21 10:42:27 -07005882/* Set up chip specific display functions */
5883static void intel_init_display(struct drm_device *dev)
5884{
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886
5887 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005888 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005889 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005890 else
5891 dev_priv->display.dpms = i9xx_crtc_dpms;
5892
Adam Jacksonee5382a2010-04-23 11:17:39 -04005893 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005894 if (IS_IRONLAKE_M(dev)) {
5895 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5896 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5897 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5898 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005899 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5900 dev_priv->display.enable_fbc = g4x_enable_fbc;
5901 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005902 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005903 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5904 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5905 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5906 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005907 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005908 }
5909
5910 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005911 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005912 dev_priv->display.get_display_clock_speed =
5913 i945_get_display_clock_speed;
5914 else if (IS_I915G(dev))
5915 dev_priv->display.get_display_clock_speed =
5916 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005917 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005918 dev_priv->display.get_display_clock_speed =
5919 i9xx_misc_get_display_clock_speed;
5920 else if (IS_I915GM(dev))
5921 dev_priv->display.get_display_clock_speed =
5922 i915gm_get_display_clock_speed;
5923 else if (IS_I865G(dev))
5924 dev_priv->display.get_display_clock_speed =
5925 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005926 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005927 dev_priv->display.get_display_clock_speed =
5928 i855_get_display_clock_speed;
5929 else /* 852, 830 */
5930 dev_priv->display.get_display_clock_speed =
5931 i830_get_display_clock_speed;
5932
5933 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005934 if (HAS_PCH_SPLIT(dev)) {
5935 if (IS_IRONLAKE(dev)) {
5936 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5937 dev_priv->display.update_wm = ironlake_update_wm;
5938 else {
5939 DRM_DEBUG_KMS("Failed to get proper latency. "
5940 "Disable CxSR\n");
5941 dev_priv->display.update_wm = NULL;
5942 }
5943 } else
5944 dev_priv->display.update_wm = NULL;
5945 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005946 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005947 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005948 dev_priv->fsb_freq,
5949 dev_priv->mem_freq)) {
5950 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005951 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005952 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005953 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005954 dev_priv->fsb_freq, dev_priv->mem_freq);
5955 /* Disable CxSR and never update its watermark again */
5956 pineview_disable_cxsr(dev);
5957 dev_priv->display.update_wm = NULL;
5958 } else
5959 dev_priv->display.update_wm = pineview_update_wm;
5960 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005961 dev_priv->display.update_wm = g4x_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005962 else if (IS_GEN4(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005963 dev_priv->display.update_wm = i965_update_wm;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005964 else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005965 dev_priv->display.update_wm = i9xx_update_wm;
5966 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005967 } else if (IS_I85X(dev)) {
5968 dev_priv->display.update_wm = i9xx_update_wm;
5969 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005970 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005971 dev_priv->display.update_wm = i830_update_wm;
5972 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005973 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5974 else
5975 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005976 }
5977}
5978
Jesse Barnesb690e962010-07-19 13:53:12 -07005979/*
5980 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5981 * resume, or other times. This quirk makes sure that's the case for
5982 * affected systems.
5983 */
5984static void quirk_pipea_force (struct drm_device *dev)
5985{
5986 struct drm_i915_private *dev_priv = dev->dev_private;
5987
5988 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5989 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5990}
5991
5992struct intel_quirk {
5993 int device;
5994 int subsystem_vendor;
5995 int subsystem_device;
5996 void (*hook)(struct drm_device *dev);
5997};
5998
5999struct intel_quirk intel_quirks[] = {
6000 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6001 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6002 /* HP Mini needs pipe A force quirk (LP: #322104) */
6003 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6004
6005 /* Thinkpad R31 needs pipe A force quirk */
6006 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6007 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6008 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6009
6010 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6011 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6012 /* ThinkPad X40 needs pipe A force quirk */
6013
6014 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6015 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6016
6017 /* 855 & before need to leave pipe A & dpll A up */
6018 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6019 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6020};
6021
6022static void intel_init_quirks(struct drm_device *dev)
6023{
6024 struct pci_dev *d = dev->pdev;
6025 int i;
6026
6027 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6028 struct intel_quirk *q = &intel_quirks[i];
6029
6030 if (d->device == q->device &&
6031 (d->subsystem_vendor == q->subsystem_vendor ||
6032 q->subsystem_vendor == PCI_ANY_ID) &&
6033 (d->subsystem_device == q->subsystem_device ||
6034 q->subsystem_device == PCI_ANY_ID))
6035 q->hook(dev);
6036 }
6037}
6038
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006039/* Disable the VGA plane that we never use */
6040static void i915_disable_vga(struct drm_device *dev)
6041{
6042 struct drm_i915_private *dev_priv = dev->dev_private;
6043 u8 sr1;
6044 u32 vga_reg;
6045
6046 if (HAS_PCH_SPLIT(dev))
6047 vga_reg = CPU_VGACNTRL;
6048 else
6049 vga_reg = VGACNTRL;
6050
6051 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6052 outb(1, VGA_SR_INDEX);
6053 sr1 = inb(VGA_SR_DATA);
6054 outb(sr1 | 1<<5, VGA_SR_DATA);
6055 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6056 udelay(300);
6057
6058 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6059 POSTING_READ(vga_reg);
6060}
6061
Jesse Barnes79e53942008-11-07 14:24:08 -08006062void intel_modeset_init(struct drm_device *dev)
6063{
Jesse Barnes652c3932009-08-17 13:31:43 -07006064 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006065 int i;
6066
6067 drm_mode_config_init(dev);
6068
6069 dev->mode_config.min_width = 0;
6070 dev->mode_config.min_height = 0;
6071
6072 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6073
Jesse Barnesb690e962010-07-19 13:53:12 -07006074 intel_init_quirks(dev);
6075
Jesse Barnese70236a2009-09-21 10:42:27 -07006076 intel_init_display(dev);
6077
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006078 if (IS_GEN2(dev)) {
6079 dev->mode_config.max_width = 2048;
6080 dev->mode_config.max_height = 2048;
6081 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006082 dev->mode_config.max_width = 4096;
6083 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006084 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006085 dev->mode_config.max_width = 8192;
6086 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08006087 }
6088
6089 /* set memory base */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006090 if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006092 else
6093 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08006094
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006095 if (IS_MOBILE(dev) || !IS_GEN2(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006096 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006097 else
Dave Airliea3524f12010-06-06 18:59:41 +10006098 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006099 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006100 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006101
Dave Airliea3524f12010-06-06 18:59:41 +10006102 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006103 intel_crtc_init(dev, i);
6104 }
6105
6106 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006107
6108 intel_init_clock_gating(dev);
6109
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006110 /* Just disable it once at startup */
6111 i915_disable_vga(dev);
6112
Jesse Barnes7648fa92010-05-20 14:28:11 -07006113 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006114 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006115 intel_init_emon(dev);
6116 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006117
Jesse Barnes652c3932009-08-17 13:31:43 -07006118 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6119 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6120 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006121
6122 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006123}
6124
6125void intel_modeset_cleanup(struct drm_device *dev)
6126{
Jesse Barnes652c3932009-08-17 13:31:43 -07006127 struct drm_i915_private *dev_priv = dev->dev_private;
6128 struct drm_crtc *crtc;
6129 struct intel_crtc *intel_crtc;
6130
Keith Packardf87ea762010-10-03 19:36:26 -07006131 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006132 mutex_lock(&dev->struct_mutex);
6133
6134 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6135 /* Skip inactive CRTCs */
6136 if (!crtc->fb)
6137 continue;
6138
6139 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006140 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006141 }
6142
Jesse Barnese70236a2009-09-21 10:42:27 -07006143 if (dev_priv->display.disable_fbc)
6144 dev_priv->display.disable_fbc(dev);
6145
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006146 if (dev_priv->renderctx) {
6147 struct drm_i915_gem_object *obj_priv;
6148
6149 obj_priv = to_intel_bo(dev_priv->renderctx);
6150 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6151 I915_READ(CCID);
6152 i915_gem_object_unpin(dev_priv->renderctx);
6153 drm_gem_object_unreference(dev_priv->renderctx);
6154 }
6155
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006156 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006157 struct drm_i915_gem_object *obj_priv;
6158
Daniel Vetter23010e42010-03-08 13:35:02 +01006159 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006160 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6161 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006162 i915_gem_object_unpin(dev_priv->pwrctx);
6163 drm_gem_object_unreference(dev_priv->pwrctx);
6164 }
6165
Jesse Barnesf97108d2010-01-29 11:27:07 -08006166 if (IS_IRONLAKE_M(dev))
6167 ironlake_disable_drps(dev);
6168
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006169 mutex_unlock(&dev->struct_mutex);
6170
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006171 /* Disable the irq before mode object teardown, for the irq might
6172 * enqueue unpin/hotplug work. */
6173 drm_irq_uninstall(dev);
6174 cancel_work_sync(&dev_priv->hotplug_work);
6175
Daniel Vetter3dec0092010-08-20 21:40:52 +02006176 /* Shut off idle work before the crtcs get freed. */
6177 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6178 intel_crtc = to_intel_crtc(crtc);
6179 del_timer_sync(&intel_crtc->idle_timer);
6180 }
6181 del_timer_sync(&dev_priv->idle_timer);
6182 cancel_work_sync(&dev_priv->idle_work);
6183
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 drm_mode_config_cleanup(dev);
6185}
6186
Dave Airlie28d52042009-09-21 14:33:58 +10006187/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006188 * Return which encoder is currently attached for connector.
6189 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006190struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006191{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006192 return &intel_attached_encoder(connector)->base;
6193}
Jesse Barnes79e53942008-11-07 14:24:08 -08006194
Chris Wilsondf0e9242010-09-09 16:20:55 +01006195void intel_connector_attach_encoder(struct intel_connector *connector,
6196 struct intel_encoder *encoder)
6197{
6198 connector->encoder = encoder;
6199 drm_mode_connector_attach_encoder(&connector->base,
6200 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006201}
Dave Airlie28d52042009-09-21 14:33:58 +10006202
6203/*
6204 * set vga decode state - true == enable VGA decode
6205 */
6206int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6207{
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 u16 gmch_ctrl;
6210
6211 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6212 if (state)
6213 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6214 else
6215 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6216 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6217 return 0;
6218}