blob: 23c974a7e0e487532bbf3d5f2be6d1ceb87e3e02 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
33#include "netxen_nic_phan_reg.h"
34
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
36
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070037#define MASK(n) ((1ULL<<(n))-1)
38#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
39#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
40#define MS_WIN(addr) (addr & 0x0ffc0000)
41
42#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
43
44#define CRB_BLK(off) ((off >> 20) & 0x3f)
45#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
46#define CRB_WINDOW_2M (0x130060)
47#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
48#define CRB_INDIRECT_2M (0x1e0000UL)
49
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000050#ifndef readq
51static inline u64 readq(void __iomem *addr)
52{
53 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
54}
55#endif
56
57#ifndef writeq
58static inline void writeq(u64 val, void __iomem *addr)
59{
60 writel(((u32) (val)), (addr));
61 writel(((u32) (val >> 32)), (addr + 4));
62}
63#endif
64
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000065#define ADDR_IN_RANGE(addr, low, high) \
66 (((addr) < (high)) && ((addr) >= (low)))
67
68#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
69 ((adapter)->ahw.pci_base0 + (off))
70#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
71 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
72#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
73 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
74
75static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
76 unsigned long off)
77{
78 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
79 return PCI_OFFSET_FIRST_RANGE(adapter, off);
80
81 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
82 return PCI_OFFSET_SECOND_RANGE(adapter, off);
83
84 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
85 return PCI_OFFSET_THIRD_RANGE(adapter, off);
86
87 return NULL;
88}
89
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070090#define CRB_WIN_LOCK_TIMEOUT 100000000
Dhananjay Phadkeea7eaa32009-04-07 22:50:48 +000091static crb_128M_2M_block_map_t
92crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070093 {{{0, 0, 0, 0} } }, /* 0: PCI */
94 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
95 {1, 0x0110000, 0x0120000, 0x130000},
96 {1, 0x0120000, 0x0122000, 0x124000},
97 {1, 0x0130000, 0x0132000, 0x126000},
98 {1, 0x0140000, 0x0142000, 0x128000},
99 {1, 0x0150000, 0x0152000, 0x12a000},
100 {1, 0x0160000, 0x0170000, 0x110000},
101 {1, 0x0170000, 0x0172000, 0x12e000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {1, 0x01e0000, 0x01e0800, 0x122000},
109 {0, 0x0000000, 0x0000000, 0x000000} } },
110 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
111 {{{0, 0, 0, 0} } }, /* 3: */
112 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
113 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
114 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
115 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
116 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {1, 0x08f0000, 0x08f2000, 0x172000} } },
132 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {1, 0x09f0000, 0x09f2000, 0x176000} } },
148 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
164 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
180 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
181 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
182 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
183 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
184 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
185 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
186 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
187 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
188 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
189 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
190 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
191 {{{0, 0, 0, 0} } }, /* 23: */
192 {{{0, 0, 0, 0} } }, /* 24: */
193 {{{0, 0, 0, 0} } }, /* 25: */
194 {{{0, 0, 0, 0} } }, /* 26: */
195 {{{0, 0, 0, 0} } }, /* 27: */
196 {{{0, 0, 0, 0} } }, /* 28: */
197 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
198 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
199 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
200 {{{0} } }, /* 32: PCI */
201 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
202 {1, 0x2110000, 0x2120000, 0x130000},
203 {1, 0x2120000, 0x2122000, 0x124000},
204 {1, 0x2130000, 0x2132000, 0x126000},
205 {1, 0x2140000, 0x2142000, 0x128000},
206 {1, 0x2150000, 0x2152000, 0x12a000},
207 {1, 0x2160000, 0x2170000, 0x110000},
208 {1, 0x2170000, 0x2172000, 0x12e000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000},
216 {0, 0x0000000, 0x0000000, 0x000000} } },
217 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
218 {{{0} } }, /* 35: */
219 {{{0} } }, /* 36: */
220 {{{0} } }, /* 37: */
221 {{{0} } }, /* 38: */
222 {{{0} } }, /* 39: */
223 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
224 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
225 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
226 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
227 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
228 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
229 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
230 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
231 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
232 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
233 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
234 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{0} } }, /* 52: */
236 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
237 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
238 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
239 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
240 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
241 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
242 {{{0} } }, /* 59: I2C0 */
243 {{{0} } }, /* 60: I2C1 */
244 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
245 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
246 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
247};
248
249/*
250 * top 12 bits of crb internal address (hub, agent)
251 */
252static unsigned crb_hub_agt[64] =
253{
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
257 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
260 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
261 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
265 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
266 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
267 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
270 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 0,
282 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
283 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
288 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
289 0,
290 0,
291 0,
292 0,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 0,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
303 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
304 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
305 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
309 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
310 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 0,
316 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
317 0,
318};
319
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320/* PCI Windowing for DDR regions. */
321
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700322#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400324int netxen_nic_set_mac(struct net_device *netdev, void *p)
325{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700326 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327 struct sockaddr *addr = p;
328
329 if (netif_running(netdev))
330 return -EBUSY;
331
332 if (!is_valid_ether_addr(addr->sa_data))
333 return -EADDRNOTAVAIL;
334
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
336
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700337 /* For P3, MAC addr is not set in NIU */
338 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
339 if (adapter->macaddr_set)
340 adapter->macaddr_set(adapter, addr->sa_data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341
342 return 0;
343}
344
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700345#define NETXEN_UNICAST_ADDR(port, index) \
346 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
347#define NETXEN_MCAST_ADDR(port, index) \
348 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
349#define MAC_HI(addr) \
350 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
351#define MAC_LO(addr) \
352 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
353
354static int
355netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
356{
357 u32 val = 0;
358 u16 port = adapter->physical_port;
359 u8 *addr = adapter->netdev->dev_addr;
360
361 if (adapter->mc_enabled)
362 return 0;
363
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000364 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700365 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000366 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700367
368 /* add broadcast addr to filter */
369 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000370 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
371 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700372
373 /* add station addr to filter */
374 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000375 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700376 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000377 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700378
379 adapter->mc_enabled = 1;
380 return 0;
381}
382
383static int
384netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
385{
386 u32 val = 0;
387 u16 port = adapter->physical_port;
388 u8 *addr = adapter->netdev->dev_addr;
389
390 if (!adapter->mc_enabled)
391 return 0;
392
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000393 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700394 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000395 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700396
397 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000398 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700399 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000400 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700401
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000402 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
403 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700404
405 adapter->mc_enabled = 0;
406 return 0;
407}
408
409static int
410netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
411 int index, u8 *addr)
412{
413 u32 hi = 0, lo = 0;
414 u16 port = adapter->physical_port;
415
416 lo = MAC_LO(addr);
417 hi = MAC_HI(addr);
418
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000419 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
420 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700421
422 return 0;
423}
424
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700425void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400426{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700427 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400428 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700429 u8 null_addr[6];
430 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400431
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700432 memset(null_addr, 0, 6);
433
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400434 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700435
436 adapter->set_promisc(adapter,
437 NETXEN_NIU_PROMISC_MODE);
438
439 /* Full promiscuous mode */
440 netxen_nic_disable_mcast_filter(adapter);
441
442 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400443 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700444
445 if (netdev->mc_count == 0) {
446 adapter->set_promisc(adapter,
447 NETXEN_NIU_NON_PROMISC_MODE);
448 netxen_nic_disable_mcast_filter(adapter);
449 return;
450 }
451
452 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
453 if (netdev->flags & IFF_ALLMULTI ||
454 netdev->mc_count > adapter->max_mc_count) {
455 netxen_nic_disable_mcast_filter(adapter);
456 return;
457 }
458
459 netxen_nic_enable_mcast_filter(adapter);
460
461 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
462 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
463
464 if (index != netdev->mc_count)
465 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
466 netxen_nic_driver_name, netdev->name);
467
468 /* Clear out remaining addresses */
469 for (; index < adapter->max_mc_count; index++)
470 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400471}
472
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700473static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
474 u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
475{
476 nx_mac_list_t *cur, *prev;
477
478 /* if in del_list, move it to adapter->mac_list */
479 for (cur = *del_list, prev = NULL; cur;) {
480 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
481 if (prev == NULL)
482 *del_list = cur->next;
483 else
484 prev->next = cur->next;
485 cur->next = adapter->mac_list;
486 adapter->mac_list = cur;
487 return 0;
488 }
489 prev = cur;
490 cur = cur->next;
491 }
492
493 /* make sure to add each mac address only once */
494 for (cur = adapter->mac_list; cur; cur = cur->next) {
495 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
496 return 0;
497 }
498 /* not in del_list, create new entry and add to add_list */
499 cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
500 if (cur == NULL) {
501 printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
502 "not work properly from now.\n", __func__);
503 return -1;
504 }
505
506 memcpy(cur->mac_addr, addr, ETH_ALEN);
507 cur->next = *add_list;
508 *add_list = cur;
509 return 0;
510}
511
512static int
513netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000514 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700515{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000516 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700517 struct netxen_cmd_buffer *pbuf;
518 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000519 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700520
521 i = 0;
522
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000523 tx_ring = adapter->tx_ring;
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800524 netif_tx_lock_bh(adapter->netdev);
525
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000526 producer = tx_ring->producer;
527 consumer = tx_ring->sw_consumer;
528
Dhananjay Phadke22527862009-05-05 19:05:06 +0000529 if (nr_desc >= find_diff_among(producer, consumer, tx_ring->num_desc)) {
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000530 netif_tx_unlock_bh(adapter->netdev);
531 return -EBUSY;
532 }
533
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700534 do {
535 cmd_desc = &cmd_desc_arr[i];
536
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000537 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700538 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700539 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700540
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000541 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700542 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
543
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000544 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700545 i++;
546
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000547 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700548
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000549 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700550
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000551 netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700552
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800553 netif_tx_unlock_bh(adapter->netdev);
554
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700555 return 0;
556}
557
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700558static int nx_p3_sre_macaddr_change(struct net_device *dev,
559 u8 *addr, unsigned op)
560{
Wang Chen4cf16532008-11-12 23:38:14 -0800561 struct netxen_adapter *adapter = netdev_priv(dev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700562 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800563 nx_mac_req_t *mac_req;
564 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700565 int rv;
566
567 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800568 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
569
570 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
571 req.req_hdr = cpu_to_le64(word);
572
573 mac_req = (nx_mac_req_t *)&req.words[0];
574 mac_req->op = op;
575 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700576
577 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
578 if (rv != 0) {
579 printk(KERN_ERR "ERROR. Could not send mac update\n");
580 return rv;
581 }
582
583 return 0;
584}
585
586void netxen_p3_nic_set_multi(struct net_device *netdev)
587{
588 struct netxen_adapter *adapter = netdev_priv(netdev);
589 nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
590 struct dev_mc_list *mc_ptr;
591 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700592 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700593
594 del_list = adapter->mac_list;
595 adapter->mac_list = NULL;
596
597 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700598 nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
599
600 if (netdev->flags & IFF_PROMISC) {
601 mode = VPORT_MISS_MODE_ACCEPT_ALL;
602 goto send_fw_cmd;
603 }
604
605 if ((netdev->flags & IFF_ALLMULTI) ||
606 (netdev->mc_count > adapter->max_mc_count)) {
607 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
608 goto send_fw_cmd;
609 }
610
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700611 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700612 for (mc_ptr = netdev->mc_list; mc_ptr;
613 mc_ptr = mc_ptr->next) {
614 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
615 &add_list, &del_list);
616 }
617 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700618
619send_fw_cmd:
620 adapter->set_promisc(adapter, mode);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700621 for (cur = del_list; cur;) {
622 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
623 next = cur->next;
624 kfree(cur);
625 cur = next;
626 }
627 for (cur = add_list; cur;) {
628 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
629 next = cur->next;
630 cur->next = adapter->mac_list;
631 adapter->mac_list = cur;
632 cur = next;
633 }
634}
635
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700636int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
637{
638 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800639 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700640
641 memset(&req, 0, sizeof(nx_nic_req_t));
642
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800643 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
644
645 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
646 ((u64)adapter->portnum << 16);
647 req.req_hdr = cpu_to_le64(word);
648
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700649 req.words[0] = cpu_to_le64(mode);
650
651 return netxen_send_cmd_descs(adapter,
652 (struct cmd_desc_type0 *)&req, 1);
653}
654
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800655void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
656{
657 nx_mac_list_t *cur, *next;
658
659 cur = adapter->mac_list;
660
661 while (cur) {
662 next = cur->next;
663 kfree(cur);
664 cur = next;
665 }
666}
667
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700668#define NETXEN_CONFIG_INTR_COALESCE 3
669
670/*
671 * Send the interrupt coalescing parameter set by ethtool to the card.
672 */
673int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
674{
675 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800676 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700677 int rv;
678
679 memset(&req, 0, sizeof(nx_nic_req_t));
680
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800681 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
682
683 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
684 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700685
686 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
687
688 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
689 if (rv != 0) {
690 printk(KERN_ERR "ERROR. Could not send "
691 "interrupt coalescing parameters\n");
692 }
693
694 return rv;
695}
696
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000697#define RSS_HASHTYPE_IP_TCP 0x3
698
699int netxen_config_rss(struct netxen_adapter *adapter, int enable)
700{
701 nx_nic_req_t req;
702 u64 word;
703 int i, rv;
704
705 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
706 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
707 0x255b0ec26d5a56daULL };
708
709
710 memset(&req, 0, sizeof(nx_nic_req_t));
711 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
712
713 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
714 req.req_hdr = cpu_to_le64(word);
715
716 /*
717 * RSS request:
718 * bits 3-0: hash_method
719 * 5-4: hash_type_ipv4
720 * 7-6: hash_type_ipv6
721 * 8: enable
722 * 9: use indirection table
723 * 47-10: reserved
724 * 63-48: indirection table mask
725 */
726 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
727 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
728 ((u64)(enable & 0x1) << 8) |
729 ((0x7ULL) << 48);
730 req.words[0] = cpu_to_le64(word);
731 for (i = 0; i < 5; i++)
732 req.words[i+1] = cpu_to_le64(key[i]);
733
734
735 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
736 if (rv != 0) {
737 printk(KERN_ERR "%s: could not configure RSS\n",
738 adapter->netdev->name);
739 }
740
741 return rv;
742}
743
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000744int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
745{
746 nx_nic_req_t req;
747 u64 word;
748 int rv;
749
750 memset(&req, 0, sizeof(nx_nic_req_t));
751 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
752
753 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
754 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadke22527862009-05-05 19:05:06 +0000755 req.words[0] = cpu_to_le64(enable | (enable << 8));
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000756
757 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
758 if (rv != 0) {
759 printk(KERN_ERR "%s: could not configure link notification\n",
760 adapter->netdev->name);
761 }
762
763 return rv;
764}
765
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400766/*
767 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
768 * @returns 0 on success, negative on failure
769 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700770
771#define MTU_FUDGE_FACTOR 100
772
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400773int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
774{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700775 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700776 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700777 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400778
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700779 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
780 max_mtu = P3_MAX_MTU;
781 else
782 max_mtu = P2_MAX_MTU;
783
784 if (mtu > max_mtu) {
785 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
786 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400787 return -EINVAL;
788 }
789
Amit S. Kale80922fb2006-12-04 09:18:00 -0800790 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700791 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400792
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700793 if (!rc)
794 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700795
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700796 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400797}
798
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400799static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000800 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400801{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000802 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000803 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400804
805 addr = base;
806 ptr32 = buf;
807 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000808 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400809 return -1;
Al Virof305f782007-12-22 19:44:00 +0000810 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400811 ptr32++;
812 addr += sizeof(u32);
813 }
814 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000815 __le32 local;
816 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400817 return -1;
Al Virof305f782007-12-22 19:44:00 +0000818 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400819 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
820 }
821
822 return 0;
823}
824
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700825int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400826{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700827 __le32 *pmac = (__le32 *) mac;
828 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400829
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700830 offset = NETXEN_USER_START +
831 offsetof(struct netxen_new_user_info, mac_addr) +
832 adapter->portnum * sizeof(u64);
833
834 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400835 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700836
Al Virof305f782007-12-22 19:44:00 +0000837 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700838
839 offset = NETXEN_USER_START_OLD +
840 offsetof(struct netxen_user_old_info, mac_addr) +
841 adapter->portnum * sizeof(u64);
842
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400843 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700844 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400845 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700846
Al Virof305f782007-12-22 19:44:00 +0000847 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400848 return -1;
849 }
850 return 0;
851}
852
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700853int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
854{
855 uint32_t crbaddr, mac_hi, mac_lo;
856 int pci_func = adapter->ahw.pci_func;
857
858 crbaddr = CRB_MAC_BLOCK_START +
859 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
860
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000861 mac_lo = NXRD32(adapter, crbaddr);
862 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700863
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700864 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800865 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700866 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800867 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700868
869 return 0;
870}
871
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700872#define CRB_WIN_LOCK_TIMEOUT 100000000
873
874static int crb_win_lock(struct netxen_adapter *adapter)
875{
876 int done = 0, timeout = 0;
877
878 while (!done) {
879 /* acquire semaphore3 from PCI HW block */
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000880 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700881 if (done == 1)
882 break;
883 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
884 return -1;
885 timeout++;
886 udelay(1);
887 }
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000888 NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700889 return 0;
890}
891
892static void crb_win_unlock(struct netxen_adapter *adapter)
893{
894 int val;
895
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000896 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700897}
898
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400899/*
900 * Changes the CRB window to the specified window.
901 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700902void
903netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400904{
905 void __iomem *offset;
906 u32 tmp;
907 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700908 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400909
910 if (adapter->curr_window == wndw)
911 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400912 /*
913 * Move the CRB window.
914 * We need to write to the "direct access" region of PCI
915 * to avoid a race condition where the window register has
916 * not been successfully written across CRB before the target
917 * register address is received by PCI. The direct region bypasses
918 * the CRB bus.
919 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700920 offset = PCI_OFFSET_SECOND_RANGE(adapter,
921 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400922
923 if (wndw & 0x1)
924 wndw = NETXEN_WINDOW_ONE;
925
926 writel(wndw, offset);
927
928 /* MUST make sure window is set before we forge on... */
929 while ((tmp = readl(offset)) != wndw) {
930 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
931 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700932 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400933 mdelay(1);
934 if (count >= 10)
935 break;
936 count++;
937 }
938
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700939 if (wndw == NETXEN_WINDOW_ONE)
940 adapter->curr_window = 1;
941 else
942 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400943}
944
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700945/*
946 * Return -1 if off is not valid,
947 * 1 if window access is needed. 'off' is set to offset from
948 * CRB space in 128M pci map
949 * 0 if no window access is needed. 'off' is set to 2M addr
950 * In: 'off' is offset from base in 128M pci map
951 */
952static int
953netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
954 ulong *off, int len)
955{
956 unsigned long end = *off + len;
957 crb_128M_2M_sub_block_map_t *m;
958
959
960 if (*off >= NETXEN_CRB_MAX)
961 return -1;
962
963 if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
964 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
965 (ulong)adapter->ahw.pci_base0;
966 return 0;
967 }
968
969 if (*off < NETXEN_PCI_CRBSPACE)
970 return -1;
971
972 *off -= NETXEN_PCI_CRBSPACE;
973 end = *off + len;
974
975 /*
976 * Try direct map
977 */
978 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
979
980 if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
981 *off = *off + m->start_2M - m->start_128M +
982 (ulong)adapter->ahw.pci_base0;
983 return 0;
984 }
985
986 /*
987 * Not in direct map, use crb window
988 */
989 return 1;
990}
991
992/*
993 * In: 'off' is offset from CRB space in 128M pci map
994 * Out: 'off' is 2M pci map addr
995 * side effect: lock crb window
996 */
997static void
998netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
999{
1000 u32 win_read;
1001
1002 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001003 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001004 /*
1005 * Read back value to make sure write has gone through before trying
1006 * to use it.
1007 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001008 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001009 if (win_read != adapter->crb_win) {
1010 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
1011 "Read crbwin (0x%x), off=0x%lx\n",
1012 __func__, adapter->crb_win, win_read, *off);
1013 }
1014 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1015 (ulong)adapter->ahw.pci_base0;
1016}
1017
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001018int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001019netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001020{
1021 void __iomem *addr;
1022
1023 if (ADDR_IN_WINDOW1(off)) {
1024 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1025 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001026 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001027 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001028 }
1029
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001030 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001031 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001032 return 1;
1033 }
1034
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001035 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001036
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001037 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001038 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001039
1040 return 0;
1041}
1042
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001043u32
1044netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001045{
1046 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001047 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001048
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001049 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1050 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1051 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001052 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001053 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001054 }
1055
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001056 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001057 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001058 return 1;
1059 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001060
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001061 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001062
1063 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001064 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1065
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001066 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001067}
1068
1069int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001070netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001071{
1072 unsigned long flags = 0;
1073 int rv;
1074
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001075 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001076
1077 if (rv == -1) {
1078 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1079 __func__, off);
1080 dump_stack();
1081 return -1;
1082 }
1083
1084 if (rv == 1) {
1085 write_lock_irqsave(&adapter->adapter_lock, flags);
1086 crb_win_lock(adapter);
1087 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001088 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001089 crb_win_unlock(adapter);
1090 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001091 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001092 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001093
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001094
1095 return 0;
1096}
1097
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001098u32
1099netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001100{
1101 unsigned long flags = 0;
1102 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001103 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001104
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001105 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001106
1107 if (rv == -1) {
1108 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1109 __func__, off);
1110 dump_stack();
1111 return -1;
1112 }
1113
1114 if (rv == 1) {
1115 write_lock_irqsave(&adapter->adapter_lock, flags);
1116 crb_win_lock(adapter);
1117 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001118 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001119 crb_win_unlock(adapter);
1120 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001121 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001122 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001123
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001124 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001125}
1126
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001127/*
1128 * check memory access boundary.
1129 * used by test agent. support ddr access only for now
1130 */
1131static unsigned long
1132netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1133 unsigned long long addr, int size)
1134{
1135 if (!ADDR_IN_RANGE(addr,
1136 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1137 !ADDR_IN_RANGE(addr+size-1,
1138 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1139 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1140 return 0;
1141 }
1142
1143 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001144}
1145
Jeff Garzik47906542007-11-23 21:23:36 -05001146static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001147
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001148unsigned long
1149netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1150 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001151{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001152 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001153 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001154 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001155 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001156
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001157 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1158 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1159 } else {
1160 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1161 }
1162
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001163 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1164 /* DDR network side */
1165 addr -= NETXEN_ADDR_DDR_NET;
1166 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001167 if (adapter->ahw.ddr_mn_window != window) {
1168 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001169 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1170 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1171 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001172 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001173 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001174 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001175 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001176 addr += NETXEN_PCI_DDR_NET;
1177 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1178 addr -= NETXEN_ADDR_OCM0;
1179 addr += NETXEN_PCI_OCM0;
1180 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1181 addr -= NETXEN_ADDR_OCM1;
1182 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001183 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001184 /* QDR network side */
1185 addr -= NETXEN_ADDR_QDR_NET;
1186 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001187 if (adapter->ahw.qdr_sn_window != window) {
1188 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001189 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1190 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1191 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001192 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001193 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001194 }
1195 addr -= (window * 0x400000);
1196 addr += NETXEN_PCI_QDR_NET;
1197 } else {
1198 /*
1199 * peg gdb frequently accesses memory that doesn't exist,
1200 * this limits the chit chat so debugging isn't slowed down.
1201 */
1202 if ((netxen_pci_set_window_warning_count++ < 8)
1203 || (netxen_pci_set_window_warning_count % 64 == 0))
1204 printk("%s: Warning:netxen_nic_pci_set_window()"
1205 " Unknown address range!\n",
1206 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001207 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001208 }
1209 return addr;
1210}
1211
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001212/*
1213 * Note : only 32-bit writes!
1214 */
1215int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1216 u64 off, u32 data)
1217{
1218 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1219 return 0;
1220}
1221
1222u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1223{
1224 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1225}
1226
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001227unsigned long
1228netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1229 unsigned long long addr)
1230{
1231 int window;
1232 u32 win_read;
1233
1234 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1235 /* DDR network side */
1236 window = MN_WIN(addr);
1237 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001238 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001239 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001240 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001241 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001242 if ((win_read << 17) != window) {
1243 printk(KERN_INFO "Written MNwin (0x%x) != "
1244 "Read MNwin (0x%x)\n", window, win_read);
1245 }
1246 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1247 } else if (ADDR_IN_RANGE(addr,
1248 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1249 if ((addr & 0x00ff800) == 0xff800) {
1250 printk("%s: QM access not handled.\n", __func__);
1251 addr = -1UL;
1252 }
1253
1254 window = OCM_WIN(addr);
1255 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001256 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001257 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001258 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001259 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001260 if ((win_read >> 7) != window) {
1261 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1262 "Read OCMwin (0x%x)\n",
1263 __func__, window, win_read);
1264 }
1265 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1266
1267 } else if (ADDR_IN_RANGE(addr,
1268 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1269 /* QDR network side */
1270 window = MS_WIN(addr);
1271 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001272 NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001273 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001274 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001275 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001276 if (win_read != window) {
1277 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1278 "Read MSwin (0x%x)\n",
1279 __func__, window, win_read);
1280 }
1281 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1282
1283 } else {
1284 /*
1285 * peg gdb frequently accesses memory that doesn't exist,
1286 * this limits the chit chat so debugging isn't slowed down.
1287 */
1288 if ((netxen_pci_set_window_warning_count++ < 8)
1289 || (netxen_pci_set_window_warning_count%64 == 0)) {
1290 printk("%s: Warning:%s Unknown address range!\n",
1291 __func__, netxen_nic_driver_name);
1292}
1293 addr = -1UL;
1294 }
1295 return addr;
1296}
1297
1298static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1299 unsigned long long addr)
1300{
1301 int window;
1302 unsigned long long qdr_max;
1303
1304 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1305 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1306 else
1307 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1308
1309 if (ADDR_IN_RANGE(addr,
1310 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1311 /* DDR network side */
1312 BUG(); /* MN access can not come here */
1313 } else if (ADDR_IN_RANGE(addr,
1314 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1315 return 1;
1316 } else if (ADDR_IN_RANGE(addr,
1317 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1318 return 1;
1319 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1320 /* QDR network side */
1321 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1322 if (adapter->ahw.qdr_sn_window == window)
1323 return 1;
1324 }
1325
1326 return 0;
1327}
1328
1329static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1330 u64 off, void *data, int size)
1331{
1332 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001333 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001334 int ret = 0;
1335 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001336 unsigned long mem_base;
1337 unsigned long mem_page;
1338
1339 write_lock_irqsave(&adapter->adapter_lock, flags);
1340
1341 /*
1342 * If attempting to access unknown address or straddle hw windows,
1343 * do not access.
1344 */
1345 start = adapter->pci_set_window(adapter, off);
1346 if ((start == -1UL) ||
1347 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1348 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1349 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001350 "offset is 0x%llx\n", netxen_nic_driver_name,
1351 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001352 return -1;
1353 }
1354
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001355 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001356 if (!addr) {
1357 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1358 mem_base = pci_resource_start(adapter->pdev, 0);
1359 mem_page = start & PAGE_MASK;
1360 /* Map two pages whenever user tries to access addresses in two
1361 consecutive pages.
1362 */
1363 if (mem_page != ((start + size - 1) & PAGE_MASK))
1364 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1365 else
1366 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001367 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001368 *(uint8_t *)data = 0;
1369 return -1;
1370 }
1371 addr = mem_ptr;
1372 addr += start & (PAGE_SIZE - 1);
1373 write_lock_irqsave(&adapter->adapter_lock, flags);
1374 }
1375
1376 switch (size) {
1377 case 1:
1378 *(uint8_t *)data = readb(addr);
1379 break;
1380 case 2:
1381 *(uint16_t *)data = readw(addr);
1382 break;
1383 case 4:
1384 *(uint32_t *)data = readl(addr);
1385 break;
1386 case 8:
1387 *(uint64_t *)data = readq(addr);
1388 break;
1389 default:
1390 ret = -1;
1391 break;
1392 }
1393 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001394
1395 if (mem_ptr)
1396 iounmap(mem_ptr);
1397 return ret;
1398}
1399
1400static int
1401netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1402 void *data, int size)
1403{
1404 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001405 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001406 int ret = 0;
1407 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001408 unsigned long mem_base;
1409 unsigned long mem_page;
1410
1411 write_lock_irqsave(&adapter->adapter_lock, flags);
1412
1413 /*
1414 * If attempting to access unknown address or straddle hw windows,
1415 * do not access.
1416 */
1417 start = adapter->pci_set_window(adapter, off);
1418 if ((start == -1UL) ||
1419 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1420 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1421 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001422 "offset is 0x%llx\n", netxen_nic_driver_name,
1423 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001424 return -1;
1425 }
1426
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001427 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001428 if (!addr) {
1429 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1430 mem_base = pci_resource_start(adapter->pdev, 0);
1431 mem_page = start & PAGE_MASK;
1432 /* Map two pages whenever user tries to access addresses in two
1433 * consecutive pages.
1434 */
1435 if (mem_page != ((start + size - 1) & PAGE_MASK))
1436 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1437 else
1438 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001439 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001440 return -1;
1441 addr = mem_ptr;
1442 addr += start & (PAGE_SIZE - 1);
1443 write_lock_irqsave(&adapter->adapter_lock, flags);
1444 }
1445
1446 switch (size) {
1447 case 1:
1448 writeb(*(uint8_t *)data, addr);
1449 break;
1450 case 2:
1451 writew(*(uint16_t *)data, addr);
1452 break;
1453 case 4:
1454 writel(*(uint32_t *)data, addr);
1455 break;
1456 case 8:
1457 writeq(*(uint64_t *)data, addr);
1458 break;
1459 default:
1460 ret = -1;
1461 break;
1462 }
1463 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001464 if (mem_ptr)
1465 iounmap(mem_ptr);
1466 return ret;
1467}
1468
1469#define MAX_CTL_CHECK 1000
1470
1471int
1472netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1473 u64 off, void *data, int size)
1474{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001475 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001476 int i, j, ret = 0, loop, sz[2], off0;
1477 uint32_t temp;
1478 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001479 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001480
1481 /*
1482 * If not MN, go check for MS or invalid.
1483 */
1484 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1485 return netxen_nic_pci_mem_write_direct(adapter,
1486 off, data, size);
1487
1488 off8 = off & 0xfffffff8;
1489 off0 = off & 0x7;
1490 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1491 sz[1] = size - sz[0];
1492 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001493 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001494
1495 if ((size != 8) || (off0 != 0)) {
1496 for (i = 0; i < loop; i++) {
1497 if (adapter->pci_mem_read(adapter,
1498 off8 + (i << 3), &word[i], 8))
1499 return -1;
1500 }
1501 }
1502
1503 switch (size) {
1504 case 1:
1505 tmpw = *((uint8_t *)data);
1506 break;
1507 case 2:
1508 tmpw = *((uint16_t *)data);
1509 break;
1510 case 4:
1511 tmpw = *((uint32_t *)data);
1512 break;
1513 case 8:
1514 default:
1515 tmpw = *((uint64_t *)data);
1516 break;
1517 }
1518 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1519 word[0] |= tmpw << (off0 * 8);
1520
1521 if (loop == 2) {
1522 word[1] &= ~(~0ULL << (sz[1] * 8));
1523 word[1] |= tmpw >> (sz[0] * 8);
1524 }
1525
1526 write_lock_irqsave(&adapter->adapter_lock, flags);
1527 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1528
1529 for (i = 0; i < loop; i++) {
1530 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001531 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001532 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001533 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001534 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001535 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001536 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001537 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001538 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001539 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001540 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001541 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001542
1543 for (j = 0; j < MAX_CTL_CHECK; j++) {
1544 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001545 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001546 if ((temp & MIU_TA_CTL_BUSY) == 0)
1547 break;
1548 }
1549
1550 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001551 if (printk_ratelimit())
1552 dev_err(&adapter->pdev->dev,
1553 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001554 ret = -1;
1555 break;
1556 }
1557 }
1558
1559 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1560 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1561 return ret;
1562}
1563
1564int
1565netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1566 u64 off, void *data, int size)
1567{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001568 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001569 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1570 uint32_t temp;
1571 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001572 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001573
1574
1575 /*
1576 * If not MN, go check for MS or invalid.
1577 */
1578 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1579 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1580
1581 off8 = off & 0xfffffff8;
1582 off0[0] = off & 0x7;
1583 off0[1] = 0;
1584 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1585 sz[1] = size - sz[0];
1586 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001587 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588
1589 write_lock_irqsave(&adapter->adapter_lock, flags);
1590 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1591
1592 for (i = 0; i < loop; i++) {
1593 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001594 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001595 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001596 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001597 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001598 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001599 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001600 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001601
1602 for (j = 0; j < MAX_CTL_CHECK; j++) {
1603 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001604 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001605 if ((temp & MIU_TA_CTL_BUSY) == 0)
1606 break;
1607 }
1608
1609 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001610 if (printk_ratelimit())
1611 dev_err(&adapter->pdev->dev,
1612 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001613 break;
1614 }
1615
1616 start = off0[i] >> 2;
1617 end = (off0[i] + sz[i] - 1) >> 2;
1618 for (k = start; k <= end; k++) {
1619 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001620 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001621 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1622 }
1623 }
1624
1625 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1626 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1627
1628 if (j >= MAX_CTL_CHECK)
1629 return -1;
1630
1631 if (sz[0] == 8) {
1632 val = word[0];
1633 } else {
1634 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1635 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1636 }
1637
1638 switch (size) {
1639 case 1:
1640 *(uint8_t *)data = val;
1641 break;
1642 case 2:
1643 *(uint16_t *)data = val;
1644 break;
1645 case 4:
1646 *(uint32_t *)data = val;
1647 break;
1648 case 8:
1649 *(uint64_t *)data = val;
1650 break;
1651 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001652 return 0;
1653}
1654
1655int
1656netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1657 u64 off, void *data, int size)
1658{
1659 int i, j, ret = 0, loop, sz[2], off0;
1660 uint32_t temp;
1661 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1662
1663 /*
1664 * If not MN, go check for MS or invalid.
1665 */
1666 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1667 mem_crb = NETXEN_CRB_QDR_NET;
1668 else {
1669 mem_crb = NETXEN_CRB_DDR_NET;
1670 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1671 return netxen_nic_pci_mem_write_direct(adapter,
1672 off, data, size);
1673 }
1674
1675 off8 = off & 0xfffffff8;
1676 off0 = off & 0x7;
1677 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1678 sz[1] = size - sz[0];
1679 loop = ((off0 + size - 1) >> 3) + 1;
1680
1681 if ((size != 8) || (off0 != 0)) {
1682 for (i = 0; i < loop; i++) {
1683 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1684 &word[i], 8))
1685 return -1;
1686 }
1687 }
1688
1689 switch (size) {
1690 case 1:
1691 tmpw = *((uint8_t *)data);
1692 break;
1693 case 2:
1694 tmpw = *((uint16_t *)data);
1695 break;
1696 case 4:
1697 tmpw = *((uint32_t *)data);
1698 break;
1699 case 8:
1700 default:
1701 tmpw = *((uint64_t *)data);
1702 break;
1703 }
1704
1705 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1706 word[0] |= tmpw << (off0 * 8);
1707
1708 if (loop == 2) {
1709 word[1] &= ~(~0ULL << (sz[1] * 8));
1710 word[1] |= tmpw >> (sz[0] * 8);
1711 }
1712
1713 /*
1714 * don't lock here - write_wx gets the lock if each time
1715 * write_lock_irqsave(&adapter->adapter_lock, flags);
1716 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1717 */
1718
1719 for (i = 0; i < loop; i++) {
1720 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001721 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001722 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001723 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001724 temp = word[i] & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001725 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001726 temp = (word[i] >> 32) & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001727 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001728 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001729 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001730 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001731 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001732
1733 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001734 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001735 if ((temp & MIU_TA_CTL_BUSY) == 0)
1736 break;
1737 }
1738
1739 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001740 if (printk_ratelimit())
1741 dev_err(&adapter->pdev->dev,
1742 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001743 ret = -1;
1744 break;
1745 }
1746 }
1747
1748 /*
1749 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1750 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1751 */
1752 return ret;
1753}
1754
1755int
1756netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1757 u64 off, void *data, int size)
1758{
1759 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1760 uint32_t temp;
1761 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1762
1763 /*
1764 * If not MN, go check for MS or invalid.
1765 */
1766
1767 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1768 mem_crb = NETXEN_CRB_QDR_NET;
1769 else {
1770 mem_crb = NETXEN_CRB_DDR_NET;
1771 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1772 return netxen_nic_pci_mem_read_direct(adapter,
1773 off, data, size);
1774 }
1775
1776 off8 = off & 0xfffffff8;
1777 off0[0] = off & 0x7;
1778 off0[1] = 0;
1779 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1780 sz[1] = size - sz[0];
1781 loop = ((off0[0] + size - 1) >> 3) + 1;
1782
1783 /*
1784 * don't lock here - write_wx gets the lock if each time
1785 * write_lock_irqsave(&adapter->adapter_lock, flags);
1786 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1787 */
1788
1789 for (i = 0; i < loop; i++) {
1790 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001791 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001792 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001793 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001794 temp = MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001795 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001796 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001797 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001798
1799 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001800 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001801 if ((temp & MIU_TA_CTL_BUSY) == 0)
1802 break;
1803 }
1804
1805 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001806 if (printk_ratelimit())
1807 dev_err(&adapter->pdev->dev,
1808 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001809 break;
1810 }
1811
1812 start = off0[i] >> 2;
1813 end = (off0[i] + sz[i] - 1) >> 2;
1814 for (k = start; k <= end; k++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001815 temp = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001816 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001817 word[i] |= ((uint64_t)temp << (32 * k));
1818 }
1819 }
1820
1821 /*
1822 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1823 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1824 */
1825
1826 if (j >= MAX_CTL_CHECK)
1827 return -1;
1828
1829 if (sz[0] == 8) {
1830 val = word[0];
1831 } else {
1832 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1833 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1834 }
1835
1836 switch (size) {
1837 case 1:
1838 *(uint8_t *)data = val;
1839 break;
1840 case 2:
1841 *(uint16_t *)data = val;
1842 break;
1843 case 4:
1844 *(uint32_t *)data = val;
1845 break;
1846 case 8:
1847 *(uint64_t *)data = val;
1848 break;
1849 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001850 return 0;
1851}
1852
1853/*
1854 * Note : only 32-bit writes!
1855 */
1856int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1857 u64 off, u32 data)
1858{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001859 NXWR32(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001860
1861 return 0;
1862}
1863
1864u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
1865{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001866 return NXRD32(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001867}
1868
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001869int netxen_nic_get_board_info(struct netxen_adapter *adapter)
1870{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001871 int offset, board_type, magic, header_version;
1872 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001873
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001874 offset = NETXEN_BRDCFG_START +
1875 offsetof(struct netxen_board_info, magic);
1876 if (netxen_rom_fast_read(adapter, offset, &magic))
1877 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001878
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001879 offset = NETXEN_BRDCFG_START +
1880 offsetof(struct netxen_board_info, header_version);
1881 if (netxen_rom_fast_read(adapter, offset, &header_version))
1882 return -EIO;
1883
1884 if (magic != NETXEN_BDINFO_MAGIC ||
1885 header_version != NETXEN_BDINFO_VERSION) {
1886 dev_err(&pdev->dev,
1887 "invalid board config, magic=%08x, version=%08x\n",
1888 magic, header_version);
1889 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001890 }
1891
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001892 offset = NETXEN_BRDCFG_START +
1893 offsetof(struct netxen_board_info, board_type);
1894 if (netxen_rom_fast_read(adapter, offset, &board_type))
1895 return -EIO;
1896
1897 adapter->ahw.board_type = board_type;
1898
1899 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001900 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001901 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001902 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001903 }
1904
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001905 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001906 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001907 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001908 break;
1909 case NETXEN_BRDTYPE_P2_SB31_10G:
1910 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
1911 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
1912 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001913 case NETXEN_BRDTYPE_P3_HMEZ:
1914 case NETXEN_BRDTYPE_P3_XG_LOM:
1915 case NETXEN_BRDTYPE_P3_10G_CX4:
1916 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
1917 case NETXEN_BRDTYPE_P3_IMEZ:
1918 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001919 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
1920 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001921 case NETXEN_BRDTYPE_P3_10G_XFP:
1922 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001923 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001924 break;
1925 case NETXEN_BRDTYPE_P1_BD:
1926 case NETXEN_BRDTYPE_P1_SB:
1927 case NETXEN_BRDTYPE_P1_SMAX:
1928 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001929 case NETXEN_BRDTYPE_P3_REF_QG:
1930 case NETXEN_BRDTYPE_P3_4_GB:
1931 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001932 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001933 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001934 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001935 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001936 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
1937 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001938 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001939 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1940 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001941 break;
1942 }
1943
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001944 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001945}
1946
1947/* NIU access sections */
1948
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001949int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001950{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001951 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001952 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001953 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001954 return 0;
1955}
1956
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001957int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001958{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001959 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07001960 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001961 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05001962 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001963 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001964 return 0;
1965}
1966
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001967void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001968{
Al Viroa608ab9c2007-01-02 10:39:10 +00001969 __u32 status;
1970 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001971 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001972
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08001973 if (!netif_carrier_ok(adapter->netdev)) {
1974 adapter->link_speed = 0;
1975 adapter->link_duplex = -1;
1976 adapter->link_autoneg = AUTONEG_ENABLE;
1977 return;
1978 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001979
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001980 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001981 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001982 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
1983 adapter->link_speed = SPEED_1000;
1984 adapter->link_duplex = DUPLEX_FULL;
1985 adapter->link_autoneg = AUTONEG_DISABLE;
1986 return;
1987 }
1988
Amit S. Kale80922fb2006-12-04 09:18:00 -08001989 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07001990 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001991 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
1992 &status) == 0) {
1993 if (netxen_get_phy_link(status)) {
1994 switch (netxen_get_phy_speed(status)) {
1995 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001996 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001997 break;
1998 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001999 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002000 break;
2001 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002002 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002003 break;
2004 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002005 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002006 break;
2007 }
2008 switch (netxen_get_phy_duplex(status)) {
2009 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002010 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002011 break;
2012 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002013 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002014 break;
2015 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002016 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002017 break;
2018 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002019 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002020 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002021 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002022 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002023 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002024 } else
2025 goto link_down;
2026 } else {
2027 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002028 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002029 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002030 }
2031 }
2032}
2033
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002034void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002035{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002036 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002037 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002038 char serial_num[32];
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002039 int i, addr, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002040 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002041 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002042
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002043 adapter->driver_mismatch = 0;
2044
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002045 ptr32 = (int *)&serial_num;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002046 addr = NETXEN_USER_START +
2047 offsetof(struct netxen_new_user_info, serial_num);
2048 for (i = 0; i < 8; i++) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002049 if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
2050 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002051 adapter->driver_mismatch = 1;
2052 return;
2053 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002054 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002055 addr += sizeof(u32);
2056 }
2057
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002058 fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
2059 fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
2060 fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002061
Dhananjay Phadke29566402008-07-21 19:44:04 -07002062 adapter->fw_major = fw_major;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002063 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002064
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002065 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002066 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002067
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002068 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2069 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002070 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002071
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002072 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002073 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002074 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002075 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002076 return;
2077 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002078
2079 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2080 fw_major, fw_minor, fw_build);
2081
2082 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002083 i = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002084 adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
2085 dev_info(&pdev->dev, "firmware running in %s mode\n",
2086 adapter->ahw.cut_through ? "cut-through" : "legacy");
2087 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002088}
2089
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002090int
2091netxen_nic_wol_supported(struct netxen_adapter *adapter)
2092{
2093 u32 wol_cfg;
2094
2095 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2096 return 0;
2097
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002098 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002099 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002100 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002101 if (wol_cfg & (1 << adapter->portnum))
2102 return 1;
2103 }
2104
2105 return 0;
2106}