blob: 9439f89869deb75de1ca4307c412fe62f70e8974 [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kalecb8011a2006-11-29 09:00:10 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kalecb8011a2006-11-29 09:00:10 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
Amit S. Kale3d396eb2006-10-21 15:33:03 -040028 *
29 */
30
31#include "netxen_nic.h"
32#include "netxen_nic_hw.h"
33#include "netxen_nic_phan_reg.h"
34
Dhananjay Phadkeba599d42009-02-24 16:38:22 -080035#include <linux/firmware.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
37
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070038#define MASK(n) ((1ULL<<(n))-1)
39#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
40#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
41#define MS_WIN(addr) (addr & 0x0ffc0000)
42
43#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
44
45#define CRB_BLK(off) ((off >> 20) & 0x3f)
46#define CRB_SUBBLK(off) ((off >> 16) & 0xf)
47#define CRB_WINDOW_2M (0x130060)
48#define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
49#define CRB_INDIRECT_2M (0x1e0000UL)
50
Dhananjay Phadkee98e3352009-04-07 22:50:38 +000051#ifndef readq
52static inline u64 readq(void __iomem *addr)
53{
54 return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
55}
56#endif
57
58#ifndef writeq
59static inline void writeq(u64 val, void __iomem *addr)
60{
61 writel(((u32) (val)), (addr));
62 writel(((u32) (val >> 32)), (addr + 4));
63}
64#endif
65
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +000066#define ADDR_IN_RANGE(addr, low, high) \
67 (((addr) < (high)) && ((addr) >= (low)))
68
69#define PCI_OFFSET_FIRST_RANGE(adapter, off) \
70 ((adapter)->ahw.pci_base0 + (off))
71#define PCI_OFFSET_SECOND_RANGE(adapter, off) \
72 ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
73#define PCI_OFFSET_THIRD_RANGE(adapter, off) \
74 ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
75
76static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
77 unsigned long off)
78{
79 if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
80 return PCI_OFFSET_FIRST_RANGE(adapter, off);
81
82 if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
83 return PCI_OFFSET_SECOND_RANGE(adapter, off);
84
85 if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
86 return PCI_OFFSET_THIRD_RANGE(adapter, off);
87
88 return NULL;
89}
90
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -070091#define CRB_WIN_LOCK_TIMEOUT 100000000
92static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
93 {{{0, 0, 0, 0} } }, /* 0: PCI */
94 {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
95 {1, 0x0110000, 0x0120000, 0x130000},
96 {1, 0x0120000, 0x0122000, 0x124000},
97 {1, 0x0130000, 0x0132000, 0x126000},
98 {1, 0x0140000, 0x0142000, 0x128000},
99 {1, 0x0150000, 0x0152000, 0x12a000},
100 {1, 0x0160000, 0x0170000, 0x110000},
101 {1, 0x0170000, 0x0172000, 0x12e000},
102 {0, 0x0000000, 0x0000000, 0x000000},
103 {0, 0x0000000, 0x0000000, 0x000000},
104 {0, 0x0000000, 0x0000000, 0x000000},
105 {0, 0x0000000, 0x0000000, 0x000000},
106 {0, 0x0000000, 0x0000000, 0x000000},
107 {0, 0x0000000, 0x0000000, 0x000000},
108 {1, 0x01e0000, 0x01e0800, 0x122000},
109 {0, 0x0000000, 0x0000000, 0x000000} } },
110 {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
111 {{{0, 0, 0, 0} } }, /* 3: */
112 {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
113 {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
114 {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
115 {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
116 {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
117 {0, 0x0000000, 0x0000000, 0x000000},
118 {0, 0x0000000, 0x0000000, 0x000000},
119 {0, 0x0000000, 0x0000000, 0x000000},
120 {0, 0x0000000, 0x0000000, 0x000000},
121 {0, 0x0000000, 0x0000000, 0x000000},
122 {0, 0x0000000, 0x0000000, 0x000000},
123 {0, 0x0000000, 0x0000000, 0x000000},
124 {0, 0x0000000, 0x0000000, 0x000000},
125 {0, 0x0000000, 0x0000000, 0x000000},
126 {0, 0x0000000, 0x0000000, 0x000000},
127 {0, 0x0000000, 0x0000000, 0x000000},
128 {0, 0x0000000, 0x0000000, 0x000000},
129 {0, 0x0000000, 0x0000000, 0x000000},
130 {0, 0x0000000, 0x0000000, 0x000000},
131 {1, 0x08f0000, 0x08f2000, 0x172000} } },
132 {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
133 {0, 0x0000000, 0x0000000, 0x000000},
134 {0, 0x0000000, 0x0000000, 0x000000},
135 {0, 0x0000000, 0x0000000, 0x000000},
136 {0, 0x0000000, 0x0000000, 0x000000},
137 {0, 0x0000000, 0x0000000, 0x000000},
138 {0, 0x0000000, 0x0000000, 0x000000},
139 {0, 0x0000000, 0x0000000, 0x000000},
140 {0, 0x0000000, 0x0000000, 0x000000},
141 {0, 0x0000000, 0x0000000, 0x000000},
142 {0, 0x0000000, 0x0000000, 0x000000},
143 {0, 0x0000000, 0x0000000, 0x000000},
144 {0, 0x0000000, 0x0000000, 0x000000},
145 {0, 0x0000000, 0x0000000, 0x000000},
146 {0, 0x0000000, 0x0000000, 0x000000},
147 {1, 0x09f0000, 0x09f2000, 0x176000} } },
148 {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
149 {0, 0x0000000, 0x0000000, 0x000000},
150 {0, 0x0000000, 0x0000000, 0x000000},
151 {0, 0x0000000, 0x0000000, 0x000000},
152 {0, 0x0000000, 0x0000000, 0x000000},
153 {0, 0x0000000, 0x0000000, 0x000000},
154 {0, 0x0000000, 0x0000000, 0x000000},
155 {0, 0x0000000, 0x0000000, 0x000000},
156 {0, 0x0000000, 0x0000000, 0x000000},
157 {0, 0x0000000, 0x0000000, 0x000000},
158 {0, 0x0000000, 0x0000000, 0x000000},
159 {0, 0x0000000, 0x0000000, 0x000000},
160 {0, 0x0000000, 0x0000000, 0x000000},
161 {0, 0x0000000, 0x0000000, 0x000000},
162 {0, 0x0000000, 0x0000000, 0x000000},
163 {1, 0x0af0000, 0x0af2000, 0x17a000} } },
164 {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
165 {0, 0x0000000, 0x0000000, 0x000000},
166 {0, 0x0000000, 0x0000000, 0x000000},
167 {0, 0x0000000, 0x0000000, 0x000000},
168 {0, 0x0000000, 0x0000000, 0x000000},
169 {0, 0x0000000, 0x0000000, 0x000000},
170 {0, 0x0000000, 0x0000000, 0x000000},
171 {0, 0x0000000, 0x0000000, 0x000000},
172 {0, 0x0000000, 0x0000000, 0x000000},
173 {0, 0x0000000, 0x0000000, 0x000000},
174 {0, 0x0000000, 0x0000000, 0x000000},
175 {0, 0x0000000, 0x0000000, 0x000000},
176 {0, 0x0000000, 0x0000000, 0x000000},
177 {0, 0x0000000, 0x0000000, 0x000000},
178 {0, 0x0000000, 0x0000000, 0x000000},
179 {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
180 {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
181 {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
182 {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
183 {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
184 {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
185 {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
186 {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
187 {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
188 {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
189 {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
190 {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
191 {{{0, 0, 0, 0} } }, /* 23: */
192 {{{0, 0, 0, 0} } }, /* 24: */
193 {{{0, 0, 0, 0} } }, /* 25: */
194 {{{0, 0, 0, 0} } }, /* 26: */
195 {{{0, 0, 0, 0} } }, /* 27: */
196 {{{0, 0, 0, 0} } }, /* 28: */
197 {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
198 {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
199 {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
200 {{{0} } }, /* 32: PCI */
201 {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
202 {1, 0x2110000, 0x2120000, 0x130000},
203 {1, 0x2120000, 0x2122000, 0x124000},
204 {1, 0x2130000, 0x2132000, 0x126000},
205 {1, 0x2140000, 0x2142000, 0x128000},
206 {1, 0x2150000, 0x2152000, 0x12a000},
207 {1, 0x2160000, 0x2170000, 0x110000},
208 {1, 0x2170000, 0x2172000, 0x12e000},
209 {0, 0x0000000, 0x0000000, 0x000000},
210 {0, 0x0000000, 0x0000000, 0x000000},
211 {0, 0x0000000, 0x0000000, 0x000000},
212 {0, 0x0000000, 0x0000000, 0x000000},
213 {0, 0x0000000, 0x0000000, 0x000000},
214 {0, 0x0000000, 0x0000000, 0x000000},
215 {0, 0x0000000, 0x0000000, 0x000000},
216 {0, 0x0000000, 0x0000000, 0x000000} } },
217 {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
218 {{{0} } }, /* 35: */
219 {{{0} } }, /* 36: */
220 {{{0} } }, /* 37: */
221 {{{0} } }, /* 38: */
222 {{{0} } }, /* 39: */
223 {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
224 {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
225 {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
226 {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
227 {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
228 {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
229 {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
230 {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
231 {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
232 {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
233 {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
234 {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
235 {{{0} } }, /* 52: */
236 {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
237 {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
238 {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
239 {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
240 {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
241 {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
242 {{{0} } }, /* 59: I2C0 */
243 {{{0} } }, /* 60: I2C1 */
244 {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
245 {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
246 {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
247};
248
249/*
250 * top 12 bits of crb internal address (hub, agent)
251 */
252static unsigned crb_hub_agt[64] =
253{
254 0,
255 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
256 NETXEN_HW_CRB_HUB_AGT_ADR_MN,
257 NETXEN_HW_CRB_HUB_AGT_ADR_MS,
258 0,
259 NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
260 NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
261 NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
262 NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
263 NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
264 NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
265 NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
266 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
267 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
268 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
269 NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
270 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
271 NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
272 NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
273 NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
274 NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
275 NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
276 NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
277 NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
278 NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
279 NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
280 NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
281 0,
282 NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
283 NETXEN_HW_CRB_HUB_AGT_ADR_SN,
284 0,
285 NETXEN_HW_CRB_HUB_AGT_ADR_EG,
286 0,
287 NETXEN_HW_CRB_HUB_AGT_ADR_PS,
288 NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
289 0,
290 0,
291 0,
292 0,
293 0,
294 NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
295 0,
296 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
297 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
298 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
299 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
300 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
301 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
302 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
303 NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
304 NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
305 NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
306 0,
307 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
308 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
309 NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
310 NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
311 0,
312 NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
313 NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
314 NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
315 0,
316 NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
317 0,
318};
319
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400320/* PCI Windowing for DDR regions. */
321
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700322#define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400324int netxen_nic_set_mac(struct net_device *netdev, void *p)
325{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700326 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400327 struct sockaddr *addr = p;
328
329 if (netif_running(netdev))
330 return -EBUSY;
331
332 if (!is_valid_ether_addr(addr->sa_data))
333 return -EADDRNOTAVAIL;
334
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
336
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700337 /* For P3, MAC addr is not set in NIU */
338 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
339 if (adapter->macaddr_set)
340 adapter->macaddr_set(adapter, addr->sa_data);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400341
342 return 0;
343}
344
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700345#define NETXEN_UNICAST_ADDR(port, index) \
346 (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
347#define NETXEN_MCAST_ADDR(port, index) \
348 (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
349#define MAC_HI(addr) \
350 ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
351#define MAC_LO(addr) \
352 ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
353
354static int
355netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
356{
357 u32 val = 0;
358 u16 port = adapter->physical_port;
359 u8 *addr = adapter->netdev->dev_addr;
360
361 if (adapter->mc_enabled)
362 return 0;
363
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000364 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700365 val |= (1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000366 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700367
368 /* add broadcast addr to filter */
369 val = 0xffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000370 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
371 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700372
373 /* add station addr to filter */
374 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000375 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700376 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000377 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700378
379 adapter->mc_enabled = 1;
380 return 0;
381}
382
383static int
384netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
385{
386 u32 val = 0;
387 u16 port = adapter->physical_port;
388 u8 *addr = adapter->netdev->dev_addr;
389
390 if (!adapter->mc_enabled)
391 return 0;
392
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000393 val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700394 val &= ~(1UL << (28+port));
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000395 NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700396
397 val = MAC_HI(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000398 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700399 val = MAC_LO(addr);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000400 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700401
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000402 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
403 NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700404
405 adapter->mc_enabled = 0;
406 return 0;
407}
408
409static int
410netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
411 int index, u8 *addr)
412{
413 u32 hi = 0, lo = 0;
414 u16 port = adapter->physical_port;
415
416 lo = MAC_LO(addr);
417 hi = MAC_HI(addr);
418
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000419 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
420 NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700421
422 return 0;
423}
424
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700425void netxen_p2_nic_set_multi(struct net_device *netdev)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400426{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700427 struct netxen_adapter *adapter = netdev_priv(netdev);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400428 struct dev_mc_list *mc_ptr;
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700429 u8 null_addr[6];
430 int index = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400431
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700432 memset(null_addr, 0, 6);
433
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400434 if (netdev->flags & IFF_PROMISC) {
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700435
436 adapter->set_promisc(adapter,
437 NETXEN_NIU_PROMISC_MODE);
438
439 /* Full promiscuous mode */
440 netxen_nic_disable_mcast_filter(adapter);
441
442 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400443 }
Dhananjay Phadke623621b2008-07-21 19:44:01 -0700444
445 if (netdev->mc_count == 0) {
446 adapter->set_promisc(adapter,
447 NETXEN_NIU_NON_PROMISC_MODE);
448 netxen_nic_disable_mcast_filter(adapter);
449 return;
450 }
451
452 adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
453 if (netdev->flags & IFF_ALLMULTI ||
454 netdev->mc_count > adapter->max_mc_count) {
455 netxen_nic_disable_mcast_filter(adapter);
456 return;
457 }
458
459 netxen_nic_enable_mcast_filter(adapter);
460
461 for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
462 netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
463
464 if (index != netdev->mc_count)
465 printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
466 netxen_nic_driver_name, netdev->name);
467
468 /* Clear out remaining addresses */
469 for (; index < adapter->max_mc_count; index++)
470 netxen_nic_set_mcast_addr(adapter, index, null_addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400471}
472
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700473static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
474 u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
475{
476 nx_mac_list_t *cur, *prev;
477
478 /* if in del_list, move it to adapter->mac_list */
479 for (cur = *del_list, prev = NULL; cur;) {
480 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
481 if (prev == NULL)
482 *del_list = cur->next;
483 else
484 prev->next = cur->next;
485 cur->next = adapter->mac_list;
486 adapter->mac_list = cur;
487 return 0;
488 }
489 prev = cur;
490 cur = cur->next;
491 }
492
493 /* make sure to add each mac address only once */
494 for (cur = adapter->mac_list; cur; cur = cur->next) {
495 if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
496 return 0;
497 }
498 /* not in del_list, create new entry and add to add_list */
499 cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
500 if (cur == NULL) {
501 printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
502 "not work properly from now.\n", __func__);
503 return -1;
504 }
505
506 memcpy(cur->mac_addr, addr, ETH_ALEN);
507 cur->next = *add_list;
508 *add_list = cur;
509 return 0;
510}
511
512static int
513netxen_send_cmd_descs(struct netxen_adapter *adapter,
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000514 struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700515{
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000516 u32 i, producer, consumer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700517 struct netxen_cmd_buffer *pbuf;
518 struct cmd_desc_type0 *cmd_desc;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000519 struct nx_host_tx_ring *tx_ring;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700520
521 i = 0;
522
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000523 tx_ring = &adapter->tx_ring;
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800524 netif_tx_lock_bh(adapter->netdev);
525
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000526 producer = tx_ring->producer;
527 consumer = tx_ring->sw_consumer;
528
529 if (nr_desc > find_diff_among(producer, consumer, tx_ring->num_desc)) {
530 netif_tx_unlock_bh(adapter->netdev);
531 return -EBUSY;
532 }
533
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700534 do {
535 cmd_desc = &cmd_desc_arr[i];
536
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000537 pbuf = &tx_ring->cmd_buf_arr[producer];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700538 pbuf->skb = NULL;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700539 pbuf->frag_count = 0;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700540
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000541 memcpy(&tx_ring->desc_head[producer],
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700542 &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
543
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000544 producer = get_next_index(producer, tx_ring->num_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700545 i++;
546
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000547 } while (i != nr_desc);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700548
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000549 tx_ring->producer = producer;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700550
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000551 netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700552
Dhananjay Phadke03e678e2009-01-14 20:49:43 -0800553 netif_tx_unlock_bh(adapter->netdev);
554
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700555 return 0;
556}
557
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700558static int nx_p3_sre_macaddr_change(struct net_device *dev,
559 u8 *addr, unsigned op)
560{
Wang Chen4cf16532008-11-12 23:38:14 -0800561 struct netxen_adapter *adapter = netdev_priv(dev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700562 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800563 nx_mac_req_t *mac_req;
564 u64 word;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700565 int rv;
566
567 memset(&req, 0, sizeof(nx_nic_req_t));
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800568 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
569
570 word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
571 req.req_hdr = cpu_to_le64(word);
572
573 mac_req = (nx_mac_req_t *)&req.words[0];
574 mac_req->op = op;
575 memcpy(mac_req->mac_addr, addr, 6);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700576
577 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
578 if (rv != 0) {
579 printk(KERN_ERR "ERROR. Could not send mac update\n");
580 return rv;
581 }
582
583 return 0;
584}
585
586void netxen_p3_nic_set_multi(struct net_device *netdev)
587{
588 struct netxen_adapter *adapter = netdev_priv(netdev);
589 nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
590 struct dev_mc_list *mc_ptr;
591 u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700592 u32 mode = VPORT_MISS_MODE_DROP;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700593
594 del_list = adapter->mac_list;
595 adapter->mac_list = NULL;
596
597 nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700598 nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
599
600 if (netdev->flags & IFF_PROMISC) {
601 mode = VPORT_MISS_MODE_ACCEPT_ALL;
602 goto send_fw_cmd;
603 }
604
605 if ((netdev->flags & IFF_ALLMULTI) ||
606 (netdev->mc_count > adapter->max_mc_count)) {
607 mode = VPORT_MISS_MODE_ACCEPT_MULTI;
608 goto send_fw_cmd;
609 }
610
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700611 if (netdev->mc_count > 0) {
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700612 for (mc_ptr = netdev->mc_list; mc_ptr;
613 mc_ptr = mc_ptr->next) {
614 nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
615 &add_list, &del_list);
616 }
617 }
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700618
619send_fw_cmd:
620 adapter->set_promisc(adapter, mode);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700621 for (cur = del_list; cur;) {
622 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
623 next = cur->next;
624 kfree(cur);
625 cur = next;
626 }
627 for (cur = add_list; cur;) {
628 nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
629 next = cur->next;
630 cur->next = adapter->mac_list;
631 adapter->mac_list = cur;
632 cur = next;
633 }
634}
635
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700636int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
637{
638 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800639 u64 word;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700640
641 memset(&req, 0, sizeof(nx_nic_req_t));
642
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800643 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
644
645 word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
646 ((u64)adapter->portnum << 16);
647 req.req_hdr = cpu_to_le64(word);
648
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700649 req.words[0] = cpu_to_le64(mode);
650
651 return netxen_send_cmd_descs(adapter,
652 (struct cmd_desc_type0 *)&req, 1);
653}
654
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -0800655void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
656{
657 nx_mac_list_t *cur, *next;
658
659 cur = adapter->mac_list;
660
661 while (cur) {
662 next = cur->next;
663 kfree(cur);
664 cur = next;
665 }
666}
667
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700668#define NETXEN_CONFIG_INTR_COALESCE 3
669
670/*
671 * Send the interrupt coalescing parameter set by ethtool to the card.
672 */
673int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
674{
675 nx_nic_req_t req;
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800676 u64 word;
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700677 int rv;
678
679 memset(&req, 0, sizeof(nx_nic_req_t));
680
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800681 req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
682
683 word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
684 req.req_hdr = cpu_to_le64(word);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -0700685
686 memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
687
688 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
689 if (rv != 0) {
690 printk(KERN_ERR "ERROR. Could not send "
691 "interrupt coalescing parameters\n");
692 }
693
694 return rv;
695}
696
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000697#define RSS_HASHTYPE_IP_TCP 0x3
698
699int netxen_config_rss(struct netxen_adapter *adapter, int enable)
700{
701 nx_nic_req_t req;
702 u64 word;
703 int i, rv;
704
705 u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
706 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
707 0x255b0ec26d5a56daULL };
708
709
710 memset(&req, 0, sizeof(nx_nic_req_t));
711 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
712
713 word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
714 req.req_hdr = cpu_to_le64(word);
715
716 /*
717 * RSS request:
718 * bits 3-0: hash_method
719 * 5-4: hash_type_ipv4
720 * 7-6: hash_type_ipv6
721 * 8: enable
722 * 9: use indirection table
723 * 47-10: reserved
724 * 63-48: indirection table mask
725 */
726 word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
727 ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
728 ((u64)(enable & 0x1) << 8) |
729 ((0x7ULL) << 48);
730 req.words[0] = cpu_to_le64(word);
731 for (i = 0; i < 5; i++)
732 req.words[i+1] = cpu_to_le64(key[i]);
733
734
735 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
736 if (rv != 0) {
737 printk(KERN_ERR "%s: could not configure RSS\n",
738 adapter->netdev->name);
739 }
740
741 return rv;
742}
743
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000744int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
745{
746 nx_nic_req_t req;
747 u64 word;
748 int rv;
749
750 memset(&req, 0, sizeof(nx_nic_req_t));
751 req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
752
753 word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
754 req.req_hdr = cpu_to_le64(word);
755 req.words[0] = cpu_to_le64(enable);
756
757 rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
758 if (rv != 0) {
759 printk(KERN_ERR "%s: could not configure link notification\n",
760 adapter->netdev->name);
761 }
762
763 return rv;
764}
765
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400766/*
767 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
768 * @returns 0 on success, negative on failure
769 */
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700770
771#define MTU_FUDGE_FACTOR 100
772
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400773int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
774{
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700775 struct netxen_adapter *adapter = netdev_priv(netdev);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700776 int max_mtu;
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700777 int rc = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400778
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700779 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
780 max_mtu = P3_MAX_MTU;
781 else
782 max_mtu = P2_MAX_MTU;
783
784 if (mtu > max_mtu) {
785 printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
786 netdev->name, max_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400787 return -EINVAL;
788 }
789
Amit S. Kale80922fb2006-12-04 09:18:00 -0800790 if (adapter->set_mtu)
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700791 rc = adapter->set_mtu(adapter, mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400792
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700793 if (!rc)
794 netdev->mtu = mtu;
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -0700795
Dhananjay Phadke9ad27642008-08-01 03:14:59 -0700796 return rc;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400797}
798
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400799static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
Al Virof305f782007-12-22 19:44:00 +0000800 int size, __le32 * buf)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400801{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000802 int i, v, addr;
Al Virof305f782007-12-22 19:44:00 +0000803 __le32 *ptr32;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400804
805 addr = base;
806 ptr32 = buf;
807 for (i = 0; i < size / sizeof(u32); i++) {
Al Virof305f782007-12-22 19:44:00 +0000808 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400809 return -1;
Al Virof305f782007-12-22 19:44:00 +0000810 *ptr32 = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400811 ptr32++;
812 addr += sizeof(u32);
813 }
814 if ((char *)buf + size > (char *)ptr32) {
Al Virof305f782007-12-22 19:44:00 +0000815 __le32 local;
816 if (netxen_rom_fast_read(adapter, addr, &v) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400817 return -1;
Al Virof305f782007-12-22 19:44:00 +0000818 local = cpu_to_le32(v);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400819 memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
820 }
821
822 return 0;
823}
824
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700825int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400826{
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700827 __le32 *pmac = (__le32 *) mac;
828 u32 offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400829
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700830 offset = NETXEN_USER_START +
831 offsetof(struct netxen_new_user_info, mac_addr) +
832 adapter->portnum * sizeof(u64);
833
834 if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400835 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700836
Al Virof305f782007-12-22 19:44:00 +0000837 if (*mac == cpu_to_le64(~0ULL)) {
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700838
839 offset = NETXEN_USER_START_OLD +
840 offsetof(struct netxen_user_old_info, mac_addr) +
841 adapter->portnum * sizeof(u64);
842
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400843 if (netxen_get_flash_block(adapter,
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700844 offset, sizeof(u64), pmac) == -1)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400845 return -1;
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700846
Al Virof305f782007-12-22 19:44:00 +0000847 if (*mac == cpu_to_le64(~0ULL))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400848 return -1;
849 }
850 return 0;
851}
852
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700853int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
854{
855 uint32_t crbaddr, mac_hi, mac_lo;
856 int pci_func = adapter->ahw.pci_func;
857
858 crbaddr = CRB_MAC_BLOCK_START +
859 (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
860
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000861 mac_lo = NXRD32(adapter, crbaddr);
862 mac_hi = NXRD32(adapter, crbaddr+4);
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700863
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700864 if (pci_func & 1)
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800865 *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700866 else
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800867 *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -0700868
869 return 0;
870}
871
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700872#define CRB_WIN_LOCK_TIMEOUT 100000000
873
874static int crb_win_lock(struct netxen_adapter *adapter)
875{
876 int done = 0, timeout = 0;
877
878 while (!done) {
879 /* acquire semaphore3 from PCI HW block */
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000880 done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700881 if (done == 1)
882 break;
883 if (timeout >= CRB_WIN_LOCK_TIMEOUT)
884 return -1;
885 timeout++;
886 udelay(1);
887 }
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000888 NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700889 return 0;
890}
891
892static void crb_win_unlock(struct netxen_adapter *adapter)
893{
894 int val;
895
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +0000896 val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700897}
898
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400899/*
900 * Changes the CRB window to the specified window.
901 */
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700902void
903netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400904{
905 void __iomem *offset;
906 u32 tmp;
907 int count = 0;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700908 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400909
910 if (adapter->curr_window == wndw)
911 return;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400912 /*
913 * Move the CRB window.
914 * We need to write to the "direct access" region of PCI
915 * to avoid a race condition where the window register has
916 * not been successfully written across CRB before the target
917 * register address is received by PCI. The direct region bypasses
918 * the CRB bus.
919 */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700920 offset = PCI_OFFSET_SECOND_RANGE(adapter,
921 NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400922
923 if (wndw & 0x1)
924 wndw = NETXEN_WINDOW_ONE;
925
926 writel(wndw, offset);
927
928 /* MUST make sure window is set before we forge on... */
929 while ((tmp = readl(offset)) != wndw) {
930 printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
931 "registered properly: 0x%08x.\n",
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700932 netxen_nic_driver_name, __func__, tmp);
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400933 mdelay(1);
934 if (count >= 10)
935 break;
936 count++;
937 }
938
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700939 if (wndw == NETXEN_WINDOW_ONE)
940 adapter->curr_window = 1;
941 else
942 adapter->curr_window = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400943}
944
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700945/*
946 * Return -1 if off is not valid,
947 * 1 if window access is needed. 'off' is set to offset from
948 * CRB space in 128M pci map
949 * 0 if no window access is needed. 'off' is set to 2M addr
950 * In: 'off' is offset from base in 128M pci map
951 */
952static int
953netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
954 ulong *off, int len)
955{
956 unsigned long end = *off + len;
957 crb_128M_2M_sub_block_map_t *m;
958
959
960 if (*off >= NETXEN_CRB_MAX)
961 return -1;
962
963 if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
964 *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
965 (ulong)adapter->ahw.pci_base0;
966 return 0;
967 }
968
969 if (*off < NETXEN_PCI_CRBSPACE)
970 return -1;
971
972 *off -= NETXEN_PCI_CRBSPACE;
973 end = *off + len;
974
975 /*
976 * Try direct map
977 */
978 m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
979
980 if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
981 *off = *off + m->start_2M - m->start_128M +
982 (ulong)adapter->ahw.pci_base0;
983 return 0;
984 }
985
986 /*
987 * Not in direct map, use crb window
988 */
989 return 1;
990}
991
992/*
993 * In: 'off' is offset from CRB space in 128M pci map
994 * Out: 'off' is 2M pci map addr
995 * side effect: lock crb window
996 */
997static void
998netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
999{
1000 u32 win_read;
1001
1002 adapter->crb_win = CRB_HI(*off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001003 writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001004 /*
1005 * Read back value to make sure write has gone through before trying
1006 * to use it.
1007 */
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001008 win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001009 if (win_read != adapter->crb_win) {
1010 printk(KERN_ERR "%s: Written crbwin (0x%x) != "
1011 "Read crbwin (0x%x), off=0x%lx\n",
1012 __func__, adapter->crb_win, win_read, *off);
1013 }
1014 *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
1015 (ulong)adapter->ahw.pci_base0;
1016}
1017
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001018static int
1019netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
1020 const struct firmware *fw)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001021{
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001022 u64 *ptr64;
1023 u32 i, flashaddr, size;
1024 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001025
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001026 if (fw)
1027 dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
1028 else
1029 dev_info(&pdev->dev, "loading firmware from flash\n");
Dhananjay Phadke29566402008-07-21 19:44:04 -07001030
1031 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001032 NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001033
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001034 if (fw) {
1035 __le64 data;
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301036
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001037 size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
1038
1039 ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
1040 flashaddr = NETXEN_BOOTLD_START;
1041
1042 for (i = 0; i < size; i++) {
1043 data = cpu_to_le64(ptr64[i]);
1044 adapter->pci_mem_write(adapter, flashaddr, &data, 8);
1045 flashaddr += 8;
1046 }
1047
1048 size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
1049 size = (__force u32)cpu_to_le32(size) / 8;
1050
1051 ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
1052 flashaddr = NETXEN_IMAGE_START;
1053
1054 for (i = 0; i < size; i++) {
1055 data = cpu_to_le64(ptr64[i]);
1056
1057 if (adapter->pci_mem_write(adapter,
1058 flashaddr, &data, 8))
1059 return -EIO;
1060
1061 flashaddr += 8;
1062 }
1063 } else {
1064 u32 data;
1065
1066 size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
1067 flashaddr = NETXEN_BOOTLD_START;
1068
1069 for (i = 0; i < size; i++) {
1070 if (netxen_rom_fast_read(adapter,
1071 flashaddr, (int *)&data) != 0)
1072 return -EIO;
1073
1074 if (adapter->pci_mem_write(adapter,
1075 flashaddr, &data, 4))
1076 return -EIO;
1077
1078 flashaddr += 4;
1079 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001080 }
Dhananjay Phadke29566402008-07-21 19:44:04 -07001081 msleep(1);
1082
1083 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001084 NXWR32(adapter, NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001085 else {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001086 NXWR32(adapter, NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
1087 NXWR32(adapter, NETXEN_ROMUSB_GLB_CAS_RST, 0);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001088 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001089
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301090 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001091}
1092
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001093static int
1094netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
1095 const struct firmware *fw)
1096{
1097 __le32 val;
1098 u32 major, minor, build, ver, min_ver, bios;
1099 struct pci_dev *pdev = adapter->pdev;
1100
1101 if (fw->size < NX_FW_MIN_SIZE)
1102 return -EINVAL;
1103
1104 val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
1105 if ((__force u32)val != NETXEN_BDINFO_MAGIC)
1106 return -EINVAL;
1107
1108 val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
1109 major = (__force u32)val & 0xff;
1110 minor = ((__force u32)val >> 8) & 0xff;
1111 build = (__force u32)val >> 16;
1112
1113 if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
1114 min_ver = NETXEN_VERSION_CODE(4, 0, 216);
1115 else
1116 min_ver = NETXEN_VERSION_CODE(3, 4, 216);
1117
1118 ver = NETXEN_VERSION_CODE(major, minor, build);
1119
1120 if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
1121 dev_err(&pdev->dev,
1122 "%s: firmware version %d.%d.%d unsupported\n",
1123 fwname, major, minor, build);
1124 return -EINVAL;
1125 }
1126
1127 val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
1128 netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
1129 if ((__force u32)val != bios) {
1130 dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
1131 fwname);
1132 return -EINVAL;
1133 }
1134
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001135 /* check if flashed firmware is newer */
1136 if (netxen_rom_fast_read(adapter,
1137 NX_FW_VERSION_OFFSET, (int *)&val))
1138 return -EIO;
1139 major = (__force u32)val & 0xff;
1140 minor = ((__force u32)val >> 8) & 0xff;
1141 build = (__force u32)val >> 16;
1142 if (NETXEN_VERSION_CODE(major, minor, build) > ver)
1143 return -EINVAL;
1144
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001145 NXWR32(adapter, NETXEN_CAM_RAM(0x1fc), NETXEN_BDINFO_MAGIC);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001146 return 0;
1147}
1148
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001149static char *fw_name[] = { "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin" };
1150
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001151int netxen_load_firmware(struct netxen_adapter *adapter)
1152{
1153 u32 capability, flashed_ver;
1154 const struct firmware *fw;
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001155 int fw_type;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001156 struct pci_dev *pdev = adapter->pdev;
1157 int rc = 0;
1158
1159 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001160 fw_type = NX_P2_MN_ROMIMAGE;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001161 goto request_fw;
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001162 } else {
1163 fw_type = NX_P3_CT_ROMIMAGE;
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001164 goto request_fw;
1165 }
1166
1167request_mn:
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001168 capability = 0;
1169
1170 netxen_rom_fast_read(adapter,
1171 NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
1172 if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001173 capability = NXRD32(adapter, NX_PEG_TUNE_CAPABILITY);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001174 if (capability & NX_PEG_TUNE_MN_PRESENT) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001175 fw_type = NX_P3_MN_ROMIMAGE;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001176 goto request_fw;
1177 }
1178 }
1179
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001180request_fw:
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001181 rc = request_firmware(&fw, fw_name[fw_type], &pdev->dev);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001182 if (rc != 0) {
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001183 if (fw_type == NX_P3_CT_ROMIMAGE) {
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001184 msleep(1);
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001185 goto request_mn;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001186 }
1187
1188 fw = NULL;
1189 goto load_fw;
1190 }
1191
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001192 rc = netxen_validate_firmware(adapter, fw_name[fw_type], fw);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001193 if (rc != 0) {
1194 release_firmware(fw);
1195
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001196 if (fw_type == NX_P3_CT_ROMIMAGE) {
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001197 msleep(1);
Dhananjay Phadke567c6c42009-03-02 16:02:17 +00001198 goto request_mn;
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001199 }
1200
1201 fw = NULL;
1202 }
1203
1204load_fw:
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -07001205 rc = netxen_do_load_firmware(adapter, fw_name[fw_type], fw);
Dhananjay Phadkeba599d42009-02-24 16:38:22 -08001206
1207 if (fw)
1208 release_firmware(fw);
1209 return rc;
1210}
1211
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001212int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001213netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001214{
1215 void __iomem *addr;
1216
1217 if (ADDR_IN_WINDOW1(off)) {
1218 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1219 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001220 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001221 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001222 }
1223
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001224 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001225 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001226 return 1;
1227 }
1228
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001229 writel(data, addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001230
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001231 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001232 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001233
1234 return 0;
1235}
1236
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001237u32
1238netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001239{
1240 void __iomem *addr;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001241 u32 data;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001242
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001243 if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
1244 addr = NETXEN_CRB_NORMALIZE(adapter, off);
1245 } else { /* Window 0 */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001246 addr = pci_base_offset(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001247 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001248 }
1249
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001250 if (!addr) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001251 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001252 return 1;
1253 }
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001254
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001255 data = readl(addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001256
1257 if (!ADDR_IN_WINDOW1(off))
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001258 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1259
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001260 return data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001261}
1262
1263int
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001264netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001265{
1266 unsigned long flags = 0;
1267 int rv;
1268
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001269 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001270
1271 if (rv == -1) {
1272 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1273 __func__, off);
1274 dump_stack();
1275 return -1;
1276 }
1277
1278 if (rv == 1) {
1279 write_lock_irqsave(&adapter->adapter_lock, flags);
1280 crb_win_lock(adapter);
1281 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001282 writel(data, (void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001283 crb_win_unlock(adapter);
1284 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001285 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001286 writel(data, (void __iomem *)off);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001287
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001288
1289 return 0;
1290}
1291
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001292u32
1293netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001294{
1295 unsigned long flags = 0;
1296 int rv;
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001297 u32 data;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001298
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001299 rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, 4);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001300
1301 if (rv == -1) {
1302 printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
1303 __func__, off);
1304 dump_stack();
1305 return -1;
1306 }
1307
1308 if (rv == 1) {
1309 write_lock_irqsave(&adapter->adapter_lock, flags);
1310 crb_win_lock(adapter);
1311 netxen_nic_pci_set_crbwindow_2M(adapter, &off);
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001312 data = readl((void __iomem *)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001313 crb_win_unlock(adapter);
1314 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001315 } else
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001316 data = readl((void __iomem *)off);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001317
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001318 return data;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001319}
1320
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001321/*
1322 * check memory access boundary.
1323 * used by test agent. support ddr access only for now
1324 */
1325static unsigned long
1326netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
1327 unsigned long long addr, int size)
1328{
1329 if (!ADDR_IN_RANGE(addr,
1330 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1331 !ADDR_IN_RANGE(addr+size-1,
1332 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
1333 ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
1334 return 0;
1335 }
1336
1337 return 1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001338}
1339
Jeff Garzik47906542007-11-23 21:23:36 -05001340static int netxen_pci_set_window_warning_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001341
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001342unsigned long
1343netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1344 unsigned long long addr)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001345{
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001346 void __iomem *offset;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001347 int window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001348 unsigned long long qdr_max;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001349 uint8_t func = adapter->ahw.pci_func;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001350
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001351 if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
1352 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1353 } else {
1354 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1355 }
1356
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001357 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1358 /* DDR network side */
1359 addr -= NETXEN_ADDR_DDR_NET;
1360 window = (addr >> 25) & 0x3ff;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001361 if (adapter->ahw.ddr_mn_window != window) {
1362 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001363 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1364 NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
1365 writel(window, offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001366 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001367 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001368 }
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001369 addr -= (window * NETXEN_WINDOW_ONE);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001370 addr += NETXEN_PCI_DDR_NET;
1371 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1372 addr -= NETXEN_ADDR_OCM0;
1373 addr += NETXEN_PCI_OCM0;
1374 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1375 addr -= NETXEN_ADDR_OCM1;
1376 addr += NETXEN_PCI_OCM1;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001377 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001378 /* QDR network side */
1379 addr -= NETXEN_ADDR_QDR_NET;
1380 window = (addr >> 22) & 0x3f;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001381 if (adapter->ahw.qdr_sn_window != window) {
1382 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001383 offset = PCI_OFFSET_SECOND_RANGE(adapter,
1384 NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
1385 writel((window << 22), offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001386 /* MUST make sure window is set before we forge on... */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001387 readl(offset);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001388 }
1389 addr -= (window * 0x400000);
1390 addr += NETXEN_PCI_QDR_NET;
1391 } else {
1392 /*
1393 * peg gdb frequently accesses memory that doesn't exist,
1394 * this limits the chit chat so debugging isn't slowed down.
1395 */
1396 if ((netxen_pci_set_window_warning_count++ < 8)
1397 || (netxen_pci_set_window_warning_count % 64 == 0))
1398 printk("%s: Warning:netxen_nic_pci_set_window()"
1399 " Unknown address range!\n",
1400 netxen_nic_driver_name);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001401 addr = -1UL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001402 }
1403 return addr;
1404}
1405
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001406/*
1407 * Note : only 32-bit writes!
1408 */
1409int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1410 u64 off, u32 data)
1411{
1412 writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
1413 return 0;
1414}
1415
1416u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
1417{
1418 return readl((void __iomem *)(pci_base_offset(adapter, off)));
1419}
1420
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001421unsigned long
1422netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1423 unsigned long long addr)
1424{
1425 int window;
1426 u32 win_read;
1427
1428 if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1429 /* DDR network side */
1430 window = MN_WIN(addr);
1431 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001432 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001433 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001434 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001435 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001436 if ((win_read << 17) != window) {
1437 printk(KERN_INFO "Written MNwin (0x%x) != "
1438 "Read MNwin (0x%x)\n", window, win_read);
1439 }
1440 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
1441 } else if (ADDR_IN_RANGE(addr,
1442 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1443 if ((addr & 0x00ff800) == 0xff800) {
1444 printk("%s: QM access not handled.\n", __func__);
1445 addr = -1UL;
1446 }
1447
1448 window = OCM_WIN(addr);
1449 adapter->ahw.ddr_mn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001450 NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001451 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001452 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001453 adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001454 if ((win_read >> 7) != window) {
1455 printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
1456 "Read OCMwin (0x%x)\n",
1457 __func__, window, win_read);
1458 }
1459 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
1460
1461 } else if (ADDR_IN_RANGE(addr,
1462 NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
1463 /* QDR network side */
1464 window = MS_WIN(addr);
1465 adapter->ahw.qdr_sn_window = window;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001466 NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001467 window);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001468 win_read = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001469 adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001470 if (win_read != window) {
1471 printk(KERN_INFO "%s: Written MSwin (0x%x) != "
1472 "Read MSwin (0x%x)\n",
1473 __func__, window, win_read);
1474 }
1475 addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
1476
1477 } else {
1478 /*
1479 * peg gdb frequently accesses memory that doesn't exist,
1480 * this limits the chit chat so debugging isn't slowed down.
1481 */
1482 if ((netxen_pci_set_window_warning_count++ < 8)
1483 || (netxen_pci_set_window_warning_count%64 == 0)) {
1484 printk("%s: Warning:%s Unknown address range!\n",
1485 __func__, netxen_nic_driver_name);
1486}
1487 addr = -1UL;
1488 }
1489 return addr;
1490}
1491
1492static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
1493 unsigned long long addr)
1494{
1495 int window;
1496 unsigned long long qdr_max;
1497
1498 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
1499 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
1500 else
1501 qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
1502
1503 if (ADDR_IN_RANGE(addr,
1504 NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
1505 /* DDR network side */
1506 BUG(); /* MN access can not come here */
1507 } else if (ADDR_IN_RANGE(addr,
1508 NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
1509 return 1;
1510 } else if (ADDR_IN_RANGE(addr,
1511 NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
1512 return 1;
1513 } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
1514 /* QDR network side */
1515 window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
1516 if (adapter->ahw.qdr_sn_window == window)
1517 return 1;
1518 }
1519
1520 return 0;
1521}
1522
1523static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
1524 u64 off, void *data, int size)
1525{
1526 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001527 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001528 int ret = 0;
1529 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001530 unsigned long mem_base;
1531 unsigned long mem_page;
1532
1533 write_lock_irqsave(&adapter->adapter_lock, flags);
1534
1535 /*
1536 * If attempting to access unknown address or straddle hw windows,
1537 * do not access.
1538 */
1539 start = adapter->pci_set_window(adapter, off);
1540 if ((start == -1UL) ||
1541 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1542 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1543 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001544 "offset is 0x%llx\n", netxen_nic_driver_name,
1545 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001546 return -1;
1547 }
1548
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001549 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001550 if (!addr) {
1551 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1552 mem_base = pci_resource_start(adapter->pdev, 0);
1553 mem_page = start & PAGE_MASK;
1554 /* Map two pages whenever user tries to access addresses in two
1555 consecutive pages.
1556 */
1557 if (mem_page != ((start + size - 1) & PAGE_MASK))
1558 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
1559 else
1560 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001561 if (mem_ptr == NULL) {
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001562 *(uint8_t *)data = 0;
1563 return -1;
1564 }
1565 addr = mem_ptr;
1566 addr += start & (PAGE_SIZE - 1);
1567 write_lock_irqsave(&adapter->adapter_lock, flags);
1568 }
1569
1570 switch (size) {
1571 case 1:
1572 *(uint8_t *)data = readb(addr);
1573 break;
1574 case 2:
1575 *(uint16_t *)data = readw(addr);
1576 break;
1577 case 4:
1578 *(uint32_t *)data = readl(addr);
1579 break;
1580 case 8:
1581 *(uint64_t *)data = readq(addr);
1582 break;
1583 default:
1584 ret = -1;
1585 break;
1586 }
1587 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001588
1589 if (mem_ptr)
1590 iounmap(mem_ptr);
1591 return ret;
1592}
1593
1594static int
1595netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
1596 void *data, int size)
1597{
1598 unsigned long flags;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001599 void __iomem *addr, *mem_ptr = NULL;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001600 int ret = 0;
1601 u64 start;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001602 unsigned long mem_base;
1603 unsigned long mem_page;
1604
1605 write_lock_irqsave(&adapter->adapter_lock, flags);
1606
1607 /*
1608 * If attempting to access unknown address or straddle hw windows,
1609 * do not access.
1610 */
1611 start = adapter->pci_set_window(adapter, off);
1612 if ((start == -1UL) ||
1613 (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
1614 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1615 printk(KERN_ERR "%s out of bound pci memory access. "
Andrew Morton11a859e2008-07-30 12:50:12 -07001616 "offset is 0x%llx\n", netxen_nic_driver_name,
1617 (unsigned long long)off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001618 return -1;
1619 }
1620
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001621 addr = pci_base_offset(adapter, start);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001622 if (!addr) {
1623 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1624 mem_base = pci_resource_start(adapter->pdev, 0);
1625 mem_page = start & PAGE_MASK;
1626 /* Map two pages whenever user tries to access addresses in two
1627 * consecutive pages.
1628 */
1629 if (mem_page != ((start + size - 1) & PAGE_MASK))
1630 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
1631 else
1632 mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
Hannes Ederf8057b72008-12-26 00:04:26 -08001633 if (mem_ptr == NULL)
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001634 return -1;
1635 addr = mem_ptr;
1636 addr += start & (PAGE_SIZE - 1);
1637 write_lock_irqsave(&adapter->adapter_lock, flags);
1638 }
1639
1640 switch (size) {
1641 case 1:
1642 writeb(*(uint8_t *)data, addr);
1643 break;
1644 case 2:
1645 writew(*(uint16_t *)data, addr);
1646 break;
1647 case 4:
1648 writel(*(uint32_t *)data, addr);
1649 break;
1650 case 8:
1651 writeq(*(uint64_t *)data, addr);
1652 break;
1653 default:
1654 ret = -1;
1655 break;
1656 }
1657 write_unlock_irqrestore(&adapter->adapter_lock, flags);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001658 if (mem_ptr)
1659 iounmap(mem_ptr);
1660 return ret;
1661}
1662
1663#define MAX_CTL_CHECK 1000
1664
1665int
1666netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1667 u64 off, void *data, int size)
1668{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001669 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001670 int i, j, ret = 0, loop, sz[2], off0;
1671 uint32_t temp;
1672 uint64_t off8, tmpw, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001673 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001674
1675 /*
1676 * If not MN, go check for MS or invalid.
1677 */
1678 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1679 return netxen_nic_pci_mem_write_direct(adapter,
1680 off, data, size);
1681
1682 off8 = off & 0xfffffff8;
1683 off0 = off & 0x7;
1684 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1685 sz[1] = size - sz[0];
1686 loop = ((off0 + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001687 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001688
1689 if ((size != 8) || (off0 != 0)) {
1690 for (i = 0; i < loop; i++) {
1691 if (adapter->pci_mem_read(adapter,
1692 off8 + (i << 3), &word[i], 8))
1693 return -1;
1694 }
1695 }
1696
1697 switch (size) {
1698 case 1:
1699 tmpw = *((uint8_t *)data);
1700 break;
1701 case 2:
1702 tmpw = *((uint16_t *)data);
1703 break;
1704 case 4:
1705 tmpw = *((uint32_t *)data);
1706 break;
1707 case 8:
1708 default:
1709 tmpw = *((uint64_t *)data);
1710 break;
1711 }
1712 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1713 word[0] |= tmpw << (off0 * 8);
1714
1715 if (loop == 2) {
1716 word[1] &= ~(~0ULL << (sz[1] * 8));
1717 word[1] |= tmpw >> (sz[0] * 8);
1718 }
1719
1720 write_lock_irqsave(&adapter->adapter_lock, flags);
1721 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1722
1723 for (i = 0; i < loop; i++) {
1724 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001725 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001726 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001727 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001728 writel(word[i] & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001729 (mem_crb+MIU_TEST_AGT_WRDATA_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001730 writel((word[i] >> 32) & 0xffffffff,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001731 (mem_crb+MIU_TEST_AGT_WRDATA_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001732 writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001733 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001734 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001735 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001736
1737 for (j = 0; j < MAX_CTL_CHECK; j++) {
1738 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001739 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001740 if ((temp & MIU_TA_CTL_BUSY) == 0)
1741 break;
1742 }
1743
1744 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001745 if (printk_ratelimit())
1746 dev_err(&adapter->pdev->dev,
1747 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001748 ret = -1;
1749 break;
1750 }
1751 }
1752
1753 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1754 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1755 return ret;
1756}
1757
1758int
1759netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1760 u64 off, void *data, int size)
1761{
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001762 unsigned long flags;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001763 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1764 uint32_t temp;
1765 uint64_t off8, val, word[2] = {0, 0};
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001766 void __iomem *mem_crb;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001767
1768
1769 /*
1770 * If not MN, go check for MS or invalid.
1771 */
1772 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1773 return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
1774
1775 off8 = off & 0xfffffff8;
1776 off0[0] = off & 0x7;
1777 off0[1] = 0;
1778 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1779 sz[1] = size - sz[0];
1780 loop = ((off0[0] + size - 1) >> 3) + 1;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001781 mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001782
1783 write_lock_irqsave(&adapter->adapter_lock, flags);
1784 netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1785
1786 for (i = 0; i < loop; i++) {
1787 writel((uint32_t)(off8 + (i << 3)),
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001788 (mem_crb+MIU_TEST_AGT_ADDR_LO));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001789 writel(0,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001790 (mem_crb+MIU_TEST_AGT_ADDR_HI));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001791 writel(MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001792 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001793 writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001794 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001795
1796 for (j = 0; j < MAX_CTL_CHECK; j++) {
1797 temp = readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001798 (mem_crb+MIU_TEST_AGT_CTRL));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001799 if ((temp & MIU_TA_CTL_BUSY) == 0)
1800 break;
1801 }
1802
1803 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001804 if (printk_ratelimit())
1805 dev_err(&adapter->pdev->dev,
1806 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001807 break;
1808 }
1809
1810 start = off0[i] >> 2;
1811 end = (off0[i] + sz[i] - 1) >> 2;
1812 for (k = start; k <= end; k++) {
1813 word[i] |= ((uint64_t) readl(
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08001814 (mem_crb +
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001815 MIU_TEST_AGT_RDDATA(k))) << (32*k));
1816 }
1817 }
1818
1819 netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1820 write_unlock_irqrestore(&adapter->adapter_lock, flags);
1821
1822 if (j >= MAX_CTL_CHECK)
1823 return -1;
1824
1825 if (sz[0] == 8) {
1826 val = word[0];
1827 } else {
1828 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
1829 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
1830 }
1831
1832 switch (size) {
1833 case 1:
1834 *(uint8_t *)data = val;
1835 break;
1836 case 2:
1837 *(uint16_t *)data = val;
1838 break;
1839 case 4:
1840 *(uint32_t *)data = val;
1841 break;
1842 case 8:
1843 *(uint64_t *)data = val;
1844 break;
1845 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001846 return 0;
1847}
1848
1849int
1850netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1851 u64 off, void *data, int size)
1852{
1853 int i, j, ret = 0, loop, sz[2], off0;
1854 uint32_t temp;
1855 uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
1856
1857 /*
1858 * If not MN, go check for MS or invalid.
1859 */
1860 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1861 mem_crb = NETXEN_CRB_QDR_NET;
1862 else {
1863 mem_crb = NETXEN_CRB_DDR_NET;
1864 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1865 return netxen_nic_pci_mem_write_direct(adapter,
1866 off, data, size);
1867 }
1868
1869 off8 = off & 0xfffffff8;
1870 off0 = off & 0x7;
1871 sz[0] = (size < (8 - off0)) ? size : (8 - off0);
1872 sz[1] = size - sz[0];
1873 loop = ((off0 + size - 1) >> 3) + 1;
1874
1875 if ((size != 8) || (off0 != 0)) {
1876 for (i = 0; i < loop; i++) {
1877 if (adapter->pci_mem_read(adapter, off8 + (i << 3),
1878 &word[i], 8))
1879 return -1;
1880 }
1881 }
1882
1883 switch (size) {
1884 case 1:
1885 tmpw = *((uint8_t *)data);
1886 break;
1887 case 2:
1888 tmpw = *((uint16_t *)data);
1889 break;
1890 case 4:
1891 tmpw = *((uint32_t *)data);
1892 break;
1893 case 8:
1894 default:
1895 tmpw = *((uint64_t *)data);
1896 break;
1897 }
1898
1899 word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
1900 word[0] |= tmpw << (off0 * 8);
1901
1902 if (loop == 2) {
1903 word[1] &= ~(~0ULL << (sz[1] * 8));
1904 word[1] |= tmpw >> (sz[0] * 8);
1905 }
1906
1907 /*
1908 * don't lock here - write_wx gets the lock if each time
1909 * write_lock_irqsave(&adapter->adapter_lock, flags);
1910 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1911 */
1912
1913 for (i = 0; i < loop; i++) {
1914 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001915 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001916 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001917 NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001918 temp = word[i] & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001919 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001920 temp = (word[i] >> 32) & 0xffffffff;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001921 NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001922 temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001923 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001924 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001925 NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001926
1927 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001928 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001929 if ((temp & MIU_TA_CTL_BUSY) == 0)
1930 break;
1931 }
1932
1933 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08001934 if (printk_ratelimit())
1935 dev_err(&adapter->pdev->dev,
1936 "failed to write through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001937 ret = -1;
1938 break;
1939 }
1940 }
1941
1942 /*
1943 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1944 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
1945 */
1946 return ret;
1947}
1948
1949int
1950netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1951 u64 off, void *data, int size)
1952{
1953 int i, j = 0, k, start, end, loop, sz[2], off0[2];
1954 uint32_t temp;
1955 uint64_t off8, val, mem_crb, word[2] = {0, 0};
1956
1957 /*
1958 * If not MN, go check for MS or invalid.
1959 */
1960
1961 if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
1962 mem_crb = NETXEN_CRB_QDR_NET;
1963 else {
1964 mem_crb = NETXEN_CRB_DDR_NET;
1965 if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
1966 return netxen_nic_pci_mem_read_direct(adapter,
1967 off, data, size);
1968 }
1969
1970 off8 = off & 0xfffffff8;
1971 off0[0] = off & 0x7;
1972 off0[1] = 0;
1973 sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
1974 sz[1] = size - sz[0];
1975 loop = ((off0[0] + size - 1) >> 3) + 1;
1976
1977 /*
1978 * don't lock here - write_wx gets the lock if each time
1979 * write_lock_irqsave(&adapter->adapter_lock, flags);
1980 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
1981 */
1982
1983 for (i = 0; i < loop; i++) {
1984 temp = off8 + (i << 3);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001985 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001986 temp = 0;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001987 NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001988 temp = MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001989 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001990 temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001991 NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001992
1993 for (j = 0; j < MAX_CTL_CHECK; j++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001994 temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001995 if ((temp & MIU_TA_CTL_BUSY) == 0)
1996 break;
1997 }
1998
1999 if (j >= MAX_CTL_CHECK) {
Dhananjay Phadke39754f42009-02-17 20:27:02 -08002000 if (printk_ratelimit())
2001 dev_err(&adapter->pdev->dev,
2002 "failed to read through agent\n");
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002003 break;
2004 }
2005
2006 start = off0[i] >> 2;
2007 end = (off0[i] + sz[i] - 1) >> 2;
2008 for (k = start; k <= end; k++) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002009 temp = NXRD32(adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00002010 mem_crb + MIU_TEST_AGT_RDDATA(k));
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002011 word[i] |= ((uint64_t)temp << (32 * k));
2012 }
2013 }
2014
2015 /*
2016 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
2017 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
2018 */
2019
2020 if (j >= MAX_CTL_CHECK)
2021 return -1;
2022
2023 if (sz[0] == 8) {
2024 val = word[0];
2025 } else {
2026 val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
2027 ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
2028 }
2029
2030 switch (size) {
2031 case 1:
2032 *(uint8_t *)data = val;
2033 break;
2034 case 2:
2035 *(uint16_t *)data = val;
2036 break;
2037 case 4:
2038 *(uint32_t *)data = val;
2039 break;
2040 case 8:
2041 *(uint64_t *)data = val;
2042 break;
2043 }
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002044 return 0;
2045}
2046
2047/*
2048 * Note : only 32-bit writes!
2049 */
2050int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
2051 u64 off, u32 data)
2052{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002053 NXWR32(adapter, off, data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002054
2055 return 0;
2056}
2057
2058u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
2059{
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002060 return NXRD32(adapter, off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07002061}
2062
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002063int netxen_nic_get_board_info(struct netxen_adapter *adapter)
2064{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002065 int offset, board_type, magic, header_version;
2066 struct pci_dev *pdev = adapter->pdev;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002067
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002068 offset = NETXEN_BRDCFG_START +
2069 offsetof(struct netxen_board_info, magic);
2070 if (netxen_rom_fast_read(adapter, offset, &magic))
2071 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002072
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002073 offset = NETXEN_BRDCFG_START +
2074 offsetof(struct netxen_board_info, header_version);
2075 if (netxen_rom_fast_read(adapter, offset, &header_version))
2076 return -EIO;
2077
2078 if (magic != NETXEN_BDINFO_MAGIC ||
2079 header_version != NETXEN_BDINFO_VERSION) {
2080 dev_err(&pdev->dev,
2081 "invalid board config, magic=%08x, version=%08x\n",
2082 magic, header_version);
2083 return -EIO;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002084 }
2085
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002086 offset = NETXEN_BRDCFG_START +
2087 offsetof(struct netxen_board_info, board_type);
2088 if (netxen_rom_fast_read(adapter, offset, &board_type))
2089 return -EIO;
2090
2091 adapter->ahw.board_type = board_type;
2092
2093 if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002094 u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002095 if ((gpio & 0x8000) == 0)
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002096 board_type = NETXEN_BRDTYPE_P3_10G_TP;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002097 }
2098
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00002099 switch (board_type) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002100 case NETXEN_BRDTYPE_P2_SB35_4G:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002101 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002102 break;
2103 case NETXEN_BRDTYPE_P2_SB31_10G:
2104 case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
2105 case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
2106 case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002107 case NETXEN_BRDTYPE_P3_HMEZ:
2108 case NETXEN_BRDTYPE_P3_XG_LOM:
2109 case NETXEN_BRDTYPE_P3_10G_CX4:
2110 case NETXEN_BRDTYPE_P3_10G_CX4_LP:
2111 case NETXEN_BRDTYPE_P3_IMEZ:
2112 case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07002113 case NETXEN_BRDTYPE_P3_10G_SFP_CT:
2114 case NETXEN_BRDTYPE_P3_10G_SFP_QT:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002115 case NETXEN_BRDTYPE_P3_10G_XFP:
2116 case NETXEN_BRDTYPE_P3_10000_BASE_T:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002117 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002118 break;
2119 case NETXEN_BRDTYPE_P1_BD:
2120 case NETXEN_BRDTYPE_P1_SB:
2121 case NETXEN_BRDTYPE_P1_SMAX:
2122 case NETXEN_BRDTYPE_P1_SOCK:
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07002123 case NETXEN_BRDTYPE_P3_REF_QG:
2124 case NETXEN_BRDTYPE_P3_4_GB:
2125 case NETXEN_BRDTYPE_P3_4_GB_MM:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002126 adapter->ahw.port_type = NETXEN_NIC_GBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002127 break;
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002128 case NETXEN_BRDTYPE_P3_10G_TP:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002129 adapter->ahw.port_type = (adapter->portnum < 2) ?
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002130 NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
2131 break;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002132 default:
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002133 dev_err(&pdev->dev, "unknown board type %x\n", board_type);
2134 adapter->ahw.port_type = NETXEN_NIC_XGBE;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002135 break;
2136 }
2137
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002138 return 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002139}
2140
2141/* NIU access sections */
2142
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002143int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002144{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002145 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002146 NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002147 new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002148 return 0;
2149}
2150
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002151int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002152{
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07002153 new_mtu += MTU_FUDGE_FACTOR;
Dhananjay Phadke3276fba2008-06-15 22:59:44 -07002154 if (adapter->physical_port == 0)
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002155 NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
Jeff Garzik47906542007-11-23 21:23:36 -05002156 else
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002157 NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002158 return 0;
2159}
2160
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002161void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002162{
Al Viroa608ab9c2007-01-02 10:39:10 +00002163 __u32 status;
2164 __u32 autoneg;
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002165 __u32 port_mode;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002166
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002167 if (!netif_carrier_ok(adapter->netdev)) {
2168 adapter->link_speed = 0;
2169 adapter->link_duplex = -1;
2170 adapter->link_autoneg = AUTONEG_ENABLE;
2171 return;
2172 }
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002173
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002174 if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002175 port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002176 if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
2177 adapter->link_speed = SPEED_1000;
2178 adapter->link_duplex = DUPLEX_FULL;
2179 adapter->link_autoneg = AUTONEG_DISABLE;
2180 return;
2181 }
2182
Amit S. Kale80922fb2006-12-04 09:18:00 -08002183 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002184 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002185 NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
2186 &status) == 0) {
2187 if (netxen_get_phy_link(status)) {
2188 switch (netxen_get_phy_speed(status)) {
2189 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002190 adapter->link_speed = SPEED_10;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002191 break;
2192 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002193 adapter->link_speed = SPEED_100;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002194 break;
2195 case 2:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002196 adapter->link_speed = SPEED_1000;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002197 break;
2198 default:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002199 adapter->link_speed = 0;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002200 break;
2201 }
2202 switch (netxen_get_phy_duplex(status)) {
2203 case 0:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002204 adapter->link_duplex = DUPLEX_HALF;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002205 break;
2206 case 1:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002207 adapter->link_duplex = DUPLEX_FULL;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002208 break;
2209 default:
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002210 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002211 break;
2212 }
Amit S. Kale80922fb2006-12-04 09:18:00 -08002213 if (adapter->phy_read
Dhananjay Phadke24a7a452008-08-01 03:14:55 -07002214 && adapter->phy_read(adapter,
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002215 NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08002216 &autoneg) != 0)
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002217 adapter->link_autoneg = autoneg;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002218 } else
2219 goto link_down;
2220 } else {
2221 link_down:
Dhananjay Phadkec7860a22009-01-14 20:48:32 -08002222 adapter->link_speed = 0;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07002223 adapter->link_duplex = -1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002224 }
2225 }
2226}
2227
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002228void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002229{
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002230 u32 fw_major, fw_minor, fw_build;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002231 char brd_name[NETXEN_MAX_SHORT_NAME];
Harvey Harrison8d748492008-04-22 11:48:35 -07002232 char serial_num[32];
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002233 int i, addr, val;
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002234 int *ptr32;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002235 struct pci_dev *pdev = adapter->pdev;
Harvey Harrison8d748492008-04-22 11:48:35 -07002236
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002237 adapter->driver_mismatch = 0;
2238
Dhananjay Phadked8313ce2009-02-17 20:26:44 -08002239 ptr32 = (int *)&serial_num;
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002240 addr = NETXEN_USER_START +
2241 offsetof(struct netxen_new_user_info, serial_num);
2242 for (i = 0; i < 8; i++) {
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002243 if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
2244 dev_err(&pdev->dev, "error reading board info\n");
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002245 adapter->driver_mismatch = 1;
2246 return;
2247 }
Dhananjay Phadkefbb52f22009-03-13 14:52:01 +00002248 ptr32[i] = cpu_to_le32(val);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002249 addr += sizeof(u32);
2250 }
2251
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002252 fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
2253 fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
2254 fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002255
Dhananjay Phadke29566402008-07-21 19:44:04 -07002256 adapter->fw_major = fw_major;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002257 adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
Dhananjay Phadke29566402008-07-21 19:44:04 -07002258
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002259 if (adapter->portnum == 0) {
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002260 get_brd_name_by_type(adapter->ahw.board_type, brd_name);
Amit S. Kalecb8011a2006-11-29 09:00:10 -08002261
Dhananjay Phadke11d89d62008-08-08 00:08:45 -07002262 printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
2263 brd_name, serial_num, adapter->ahw.revision_id);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002264 }
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002265
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002266 if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002267 adapter->driver_mismatch = 1;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002268 dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
Dhananjay Phadke58735562008-07-21 19:44:10 -07002269 fw_major, fw_minor, fw_build);
Dhananjay Phadkedcd56fd2008-06-15 22:59:45 -07002270 return;
2271 }
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002272
2273 dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
2274 fw_major, fw_minor, fw_build);
2275
2276 if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002277 i = NXRD32(adapter, NETXEN_MIU_MN_CONTROL);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00002278 adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
2279 dev_info(&pdev->dev, "firmware running in %s mode\n",
2280 adapter->ahw.cut_through ? "cut-through" : "legacy");
2281 }
Amit S. Kale3d396eb2006-10-21 15:33:03 -04002282}
2283
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002284int
2285netxen_nic_wol_supported(struct netxen_adapter *adapter)
2286{
2287 u32 wol_cfg;
2288
2289 if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
2290 return 0;
2291
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002292 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002293 if (wol_cfg & (1UL << adapter->portnum)) {
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00002294 wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00002295 if (wol_cfg & (1 << adapter->portnum))
2296 return 1;
2297 }
2298
2299 return 0;
2300}