blob: 070a349afd7879b059311abb45daaba0a3c5e9cf [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <rdma/ib_mad.h>
49#include <rdma/ib_user_verbs.h>
50#include <linux/io.h>
51#include <linux/module.h>
52#include <linux/utsname.h>
53#include <linux/rculist.h>
54#include <linux/mm.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040055#include <linux/vmalloc.h>
56
57#include "hfi.h"
58#include "common.h"
59#include "device.h"
60#include "trace.h"
61#include "qp.h"
Mike Marciniszyn45842ab2016-02-14 12:44:34 -080062#include "verbs_txreq.h"
Don Hiatt0181ce32017-03-20 17:26:14 -070063#include "debugfs.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040064
Dennis Dalessandro895420d2016-01-19 14:42:28 -080065static unsigned int hfi1_lkey_table_size = 16;
Mike Marciniszyn77241052015-07-30 15:17:43 -040066module_param_named(lkey_table_size, hfi1_lkey_table_size, uint,
67 S_IRUGO);
68MODULE_PARM_DESC(lkey_table_size,
69 "LKEY table size in bits (2^n, 1 <= n <= 23)");
70
71static unsigned int hfi1_max_pds = 0xFFFF;
72module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO);
73MODULE_PARM_DESC(max_pds,
74 "Maximum number of protection domains to support");
75
76static unsigned int hfi1_max_ahs = 0xFFFF;
77module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO);
78MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
79
Jianxin Xiongf6aa7832016-09-25 07:41:18 -070080unsigned int hfi1_max_cqes = 0x2FFFFF;
Mike Marciniszyn77241052015-07-30 15:17:43 -040081module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO);
82MODULE_PARM_DESC(max_cqes,
83 "Maximum number of completion queue entries to support");
84
85unsigned int hfi1_max_cqs = 0x1FFFF;
86module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO);
87MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
88
89unsigned int hfi1_max_qp_wrs = 0x3FFF;
90module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO);
91MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
92
Jianxin Xiongf6aa7832016-09-25 07:41:18 -070093unsigned int hfi1_max_qps = 32768;
Mike Marciniszyn77241052015-07-30 15:17:43 -040094module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO);
95MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
96
97unsigned int hfi1_max_sges = 0x60;
98module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO);
99MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
100
101unsigned int hfi1_max_mcast_grps = 16384;
102module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO);
103MODULE_PARM_DESC(max_mcast_grps,
104 "Maximum number of multicast groups to support");
105
106unsigned int hfi1_max_mcast_qp_attached = 16;
107module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached,
108 uint, S_IRUGO);
109MODULE_PARM_DESC(max_mcast_qp_attached,
110 "Maximum number of attached QPs to support");
111
112unsigned int hfi1_max_srqs = 1024;
113module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO);
114MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
115
116unsigned int hfi1_max_srq_sges = 128;
117module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO);
118MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
119
120unsigned int hfi1_max_srq_wrs = 0x1FFFF;
121module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO);
122MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
123
Mike Marciniszynd0e859c2016-03-07 11:35:46 -0800124unsigned short piothreshold = 256;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800125module_param(piothreshold, ushort, S_IRUGO);
126MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio");
127
Dean Luick528ee9f2016-03-05 08:50:43 -0800128#define COPY_CACHELESS 1
129#define COPY_ADAPTIVE 2
130static unsigned int sge_copy_mode;
131module_param(sge_copy_mode, uint, S_IRUGO);
132MODULE_PARM_DESC(sge_copy_mode,
133 "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS");
134
Mike Marciniszyn77241052015-07-30 15:17:43 -0400135static void verbs_sdma_complete(
136 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800137 int status);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400138
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800139static int pio_wait(struct rvt_qp *qp,
140 struct send_context *sc,
141 struct hfi1_pkt_state *ps,
142 u32 flag);
143
Jubin John64ffd862015-10-26 10:28:47 -0400144/* Length of buffer to create verbs txreq cache name */
145#define TXREQ_NAME_LEN 24
146
Dean Luick528ee9f2016-03-05 08:50:43 -0800147static uint wss_threshold;
148module_param(wss_threshold, uint, S_IRUGO);
149MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy");
150static uint wss_clean_period = 256;
151module_param(wss_clean_period, uint, S_IRUGO);
152MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned");
153
154/* memory working set size */
155struct hfi1_wss {
156 unsigned long *entries;
157 atomic_t total_count;
158 atomic_t clean_counter;
159 atomic_t clean_entry;
160
161 int threshold;
162 int num_entries;
163 long pages_mask;
164};
165
166static struct hfi1_wss wss;
167
168int hfi1_wss_init(void)
169{
170 long llc_size;
171 long llc_bits;
172 long table_size;
173 long table_bits;
174
175 /* check for a valid percent range - default to 80 if none or invalid */
176 if (wss_threshold < 1 || wss_threshold > 100)
177 wss_threshold = 80;
178 /* reject a wildly large period */
179 if (wss_clean_period > 1000000)
180 wss_clean_period = 256;
181 /* reject a zero period */
182 if (wss_clean_period == 0)
183 wss_clean_period = 1;
184
185 /*
186 * Calculate the table size - the next power of 2 larger than the
187 * LLC size. LLC size is in KiB.
188 */
189 llc_size = wss_llc_size() * 1024;
190 table_size = roundup_pow_of_two(llc_size);
191
192 /* one bit per page in rounded up table */
193 llc_bits = llc_size / PAGE_SIZE;
194 table_bits = table_size / PAGE_SIZE;
195 wss.pages_mask = table_bits - 1;
196 wss.num_entries = table_bits / BITS_PER_LONG;
197
198 wss.threshold = (llc_bits * wss_threshold) / 100;
199 if (wss.threshold == 0)
200 wss.threshold = 1;
201
202 atomic_set(&wss.clean_counter, wss_clean_period);
203
204 wss.entries = kcalloc(wss.num_entries, sizeof(*wss.entries),
205 GFP_KERNEL);
206 if (!wss.entries) {
207 hfi1_wss_exit();
208 return -ENOMEM;
209 }
210
211 return 0;
212}
213
214void hfi1_wss_exit(void)
215{
216 /* coded to handle partially initialized and repeat callers */
217 kfree(wss.entries);
218 wss.entries = NULL;
219}
220
221/*
222 * Advance the clean counter. When the clean period has expired,
223 * clean an entry.
224 *
225 * This is implemented in atomics to avoid locking. Because multiple
226 * variables are involved, it can be racy which can lead to slightly
227 * inaccurate information. Since this is only a heuristic, this is
228 * OK. Any innaccuracies will clean themselves out as the counter
229 * advances. That said, it is unlikely the entry clean operation will
230 * race - the next possible racer will not start until the next clean
231 * period.
232 *
233 * The clean counter is implemented as a decrement to zero. When zero
234 * is reached an entry is cleaned.
235 */
236static void wss_advance_clean_counter(void)
237{
238 int entry;
239 int weight;
240 unsigned long bits;
241
242 /* become the cleaner if we decrement the counter to zero */
243 if (atomic_dec_and_test(&wss.clean_counter)) {
244 /*
245 * Set, not add, the clean period. This avoids an issue
246 * where the counter could decrement below the clean period.
247 * Doing a set can result in lost decrements, slowing the
248 * clean advance. Since this a heuristic, this possible
249 * slowdown is OK.
250 *
251 * An alternative is to loop, advancing the counter by a
252 * clean period until the result is > 0. However, this could
253 * lead to several threads keeping another in the clean loop.
254 * This could be mitigated by limiting the number of times
255 * we stay in the loop.
256 */
257 atomic_set(&wss.clean_counter, wss_clean_period);
258
259 /*
260 * Uniquely grab the entry to clean and move to next.
261 * The current entry is always the lower bits of
262 * wss.clean_entry. The table size, wss.num_entries,
263 * is always a power-of-2.
264 */
265 entry = (atomic_inc_return(&wss.clean_entry) - 1)
266 & (wss.num_entries - 1);
267
268 /* clear the entry and count the bits */
269 bits = xchg(&wss.entries[entry], 0);
270 weight = hweight64((u64)bits);
271 /* only adjust the contended total count if needed */
272 if (weight)
273 atomic_sub(weight, &wss.total_count);
274 }
275}
276
277/*
278 * Insert the given address into the working set array.
279 */
280static void wss_insert(void *address)
281{
282 u32 page = ((unsigned long)address >> PAGE_SHIFT) & wss.pages_mask;
283 u32 entry = page / BITS_PER_LONG; /* assumes this ends up a shift */
284 u32 nr = page & (BITS_PER_LONG - 1);
285
286 if (!test_and_set_bit(nr, &wss.entries[entry]))
287 atomic_inc(&wss.total_count);
288
289 wss_advance_clean_counter();
290}
291
292/*
293 * Is the working set larger than the threshold?
294 */
Brian Welty0128fce2017-02-08 05:27:31 -0800295static inline bool wss_exceeds_threshold(void)
Dean Luick528ee9f2016-03-05 08:50:43 -0800296{
297 return atomic_read(&wss.total_count) >= wss.threshold;
298}
299
Mike Marciniszyn77241052015-07-30 15:17:43 -0400300/*
Mike Marciniszyn43a474a2017-03-20 17:25:04 -0700301 * Translate ib_wr_opcode into ib_wc_opcode.
302 */
303const enum ib_wc_opcode ib_hfi1_wc_opcode[] = {
304 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
305 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
306 [IB_WR_SEND] = IB_WC_SEND,
307 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
308 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
309 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
310 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD,
311 [IB_WR_SEND_WITH_INV] = IB_WC_SEND,
312 [IB_WR_LOCAL_INV] = IB_WC_LOCAL_INV,
313 [IB_WR_REG_MR] = IB_WC_REG_MR
314};
315
316/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400317 * Length of header by opcode, 0 --> not supported
318 */
319const u8 hdr_len_by_opcode[256] = {
320 /* RC */
321 [IB_OPCODE_RC_SEND_FIRST] = 12 + 8,
322 [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8,
323 [IB_OPCODE_RC_SEND_LAST] = 12 + 8,
324 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
325 [IB_OPCODE_RC_SEND_ONLY] = 12 + 8,
326 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
327 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
328 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8,
329 [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8,
330 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
331 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
332 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
333 [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16,
334 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4,
335 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8,
336 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4,
337 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4,
338 [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4,
Mike Marciniszyn37aab622016-09-30 20:11:15 -0700339 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4 + 8,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400340 [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28,
341 [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28,
Jianxin Xiongbdd8a982016-05-24 12:50:17 -0700342 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4,
343 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400344 /* UC */
345 [IB_OPCODE_UC_SEND_FIRST] = 12 + 8,
346 [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8,
347 [IB_OPCODE_UC_SEND_LAST] = 12 + 8,
348 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
349 [IB_OPCODE_UC_SEND_ONLY] = 12 + 8,
350 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
351 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
352 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8,
353 [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8,
354 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
355 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
356 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
357 /* UD */
358 [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8,
359 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12
360};
361
362static const opcode_handler opcode_handler_tbl[256] = {
363 /* RC */
364 [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv,
365 [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv,
366 [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv,
367 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
368 [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv,
369 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
370 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv,
371 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv,
372 [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv,
373 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
374 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv,
375 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
376 [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv,
377 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv,
378 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv,
379 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv,
380 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv,
381 [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv,
382 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv,
383 [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv,
384 [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv,
Jianxin Xionga2df0c82016-07-25 13:38:31 -0700385 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = &hfi1_rc_rcv,
386 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = &hfi1_rc_rcv,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400387 /* UC */
388 [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv,
389 [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv,
390 [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv,
391 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
392 [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv,
393 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
394 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv,
395 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv,
396 [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv,
397 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
398 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv,
399 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
400 /* UD */
401 [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv,
402 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv,
403 /* CNP */
404 [IB_OPCODE_CNP] = &hfi1_cnp_rcv
405};
406
Mike Marciniszynb374e062016-09-25 07:40:58 -0700407#define OPMASK 0x1f
408
409static const u32 pio_opmask[BIT(3)] = {
410 /* RC */
411 [IB_OPCODE_RC >> 5] =
412 BIT(RC_OP(SEND_ONLY) & OPMASK) |
413 BIT(RC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
414 BIT(RC_OP(RDMA_WRITE_ONLY) & OPMASK) |
415 BIT(RC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK) |
416 BIT(RC_OP(RDMA_READ_REQUEST) & OPMASK) |
417 BIT(RC_OP(ACKNOWLEDGE) & OPMASK) |
418 BIT(RC_OP(ATOMIC_ACKNOWLEDGE) & OPMASK) |
419 BIT(RC_OP(COMPARE_SWAP) & OPMASK) |
420 BIT(RC_OP(FETCH_ADD) & OPMASK),
421 /* UC */
422 [IB_OPCODE_UC >> 5] =
423 BIT(UC_OP(SEND_ONLY) & OPMASK) |
424 BIT(UC_OP(SEND_ONLY_WITH_IMMEDIATE) & OPMASK) |
425 BIT(UC_OP(RDMA_WRITE_ONLY) & OPMASK) |
426 BIT(UC_OP(RDMA_WRITE_ONLY_WITH_IMMEDIATE) & OPMASK),
427};
428
Mike Marciniszyn77241052015-07-30 15:17:43 -0400429/*
430 * System image GUID.
431 */
432__be64 ib_hfi1_sys_image_guid;
433
434/**
435 * hfi1_copy_sge - copy data to SGE memory
436 * @ss: the SGE state
437 * @data: the data to copy
438 * @length: the length of the data
Brian Welty0128fce2017-02-08 05:27:31 -0800439 * @release: boolean to release MR
Dean Luick7b0b01a2016-02-03 14:35:49 -0800440 * @copy_last: do a separate copy of the last 8 bytes
Mike Marciniszyn77241052015-07-30 15:17:43 -0400441 */
442void hfi1_copy_sge(
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800443 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400444 void *data, u32 length,
Brian Welty0128fce2017-02-08 05:27:31 -0800445 bool release,
446 bool copy_last)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400447{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800448 struct rvt_sge *sge = &ss->sge;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800449 int i;
Brian Welty0128fce2017-02-08 05:27:31 -0800450 bool in_last = false;
451 bool cacheless_copy = false;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400452
Dean Luick528ee9f2016-03-05 08:50:43 -0800453 if (sge_copy_mode == COPY_CACHELESS) {
454 cacheless_copy = length >= PAGE_SIZE;
455 } else if (sge_copy_mode == COPY_ADAPTIVE) {
456 if (length >= PAGE_SIZE) {
457 /*
458 * NOTE: this *assumes*:
459 * o The first vaddr is the dest.
460 * o If multiple pages, then vaddr is sequential.
461 */
462 wss_insert(sge->vaddr);
463 if (length >= (2 * PAGE_SIZE))
464 wss_insert(sge->vaddr + PAGE_SIZE);
465
466 cacheless_copy = wss_exceeds_threshold();
467 } else {
468 wss_advance_clean_counter();
469 }
470 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800471 if (copy_last) {
472 if (length > 8) {
473 length -= 8;
474 } else {
Brian Welty0128fce2017-02-08 05:27:31 -0800475 copy_last = false;
476 in_last = true;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800477 }
478 }
479
480again:
Mike Marciniszyn77241052015-07-30 15:17:43 -0400481 while (length) {
Brian Welty1198fce2017-02-08 05:27:37 -0800482 u32 len = rvt_get_sge_length(sge, length);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400483
Mike Marciniszyn77241052015-07-30 15:17:43 -0400484 WARN_ON_ONCE(len == 0);
Dean Luick528ee9f2016-03-05 08:50:43 -0800485 if (unlikely(in_last)) {
486 /* enforce byte transfer ordering */
Dean Luick7b0b01a2016-02-03 14:35:49 -0800487 for (i = 0; i < len; i++)
488 ((u8 *)sge->vaddr)[i] = ((u8 *)data)[i];
Dean Luick528ee9f2016-03-05 08:50:43 -0800489 } else if (cacheless_copy) {
490 cacheless_memcpy(sge->vaddr, data, len);
Dean Luick7b0b01a2016-02-03 14:35:49 -0800491 } else {
492 memcpy(sge->vaddr, data, len);
493 }
Brian Welty1198fce2017-02-08 05:27:37 -0800494 rvt_update_sge(ss, len, release);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400495 data += len;
496 length -= len;
497 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800498
499 if (copy_last) {
Brian Welty0128fce2017-02-08 05:27:31 -0800500 copy_last = false;
501 in_last = true;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800502 length = 8;
503 goto again;
504 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400505}
506
Mike Marciniszyn77241052015-07-30 15:17:43 -0400507/*
508 * Make sure the QP is ready and able to accept the given opcode.
509 */
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700510static inline opcode_handler qp_ok(int opcode, struct hfi1_packet *packet)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400511{
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800512 if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700513 return NULL;
Mike Marciniszynb218f782016-04-12 11:29:20 -0700514 if (((opcode & RVT_OPCODE_QP_MASK) == packet->qp->allowed_ops) ||
Mike Marciniszyn77241052015-07-30 15:17:43 -0400515 (opcode == IB_OPCODE_CNP))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700516 return opcode_handler_tbl[opcode];
517
518 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400519}
520
Don Hiatt243d9f42017-03-20 17:26:20 -0700521static u64 hfi1_fault_tx(struct rvt_qp *qp, u8 opcode, u64 pbc)
522{
523#ifdef CONFIG_FAULT_INJECTION
524 if ((opcode & IB_OPCODE_MSP) == IB_OPCODE_MSP)
525 /*
526 * In order to drop non-IB traffic we
527 * set PbcInsertHrc to NONE (0x2).
528 * The packet will still be delivered
529 * to the receiving node but a
530 * KHdrHCRCErr (KDETH packet with a bad
531 * HCRC) will be triggered and the
532 * packet will not be delivered to the
533 * correct context.
534 */
535 pbc |= (u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT;
536 else
537 /*
538 * In order to drop regular verbs
539 * traffic we set the PbcTestEbp
540 * flag. The packet will still be
541 * delivered to the receiving node but
542 * a 'late ebp error' will be
543 * triggered and will be dropped.
544 */
545 pbc |= PBC_TEST_EBP;
546#endif
547 return pbc;
548}
549
Mike Marciniszyn77241052015-07-30 15:17:43 -0400550/**
551 * hfi1_ib_rcv - process an incoming packet
552 * @packet: data packet information
553 *
554 * This is called to process an incoming packet at interrupt level.
555 *
556 * Tlen is the length of the header + data + CRC in bytes.
557 */
558void hfi1_ib_rcv(struct hfi1_packet *packet)
559{
560 struct hfi1_ctxtdata *rcd = packet->rcd;
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700561 struct ib_header *hdr = packet->hdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400562 u32 tlen = packet->tlen;
563 struct hfi1_pportdata *ppd = rcd->ppd;
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -0800564 struct hfi1_ibport *ibp = rcd_to_iport(rcd);
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800565 struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700566 opcode_handler packet_handler;
Dean Luickb77d7132015-10-26 10:28:43 -0400567 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400568 u32 qp_num;
569 int lnh;
570 u8 opcode;
571 u16 lid;
572
573 /* Check for GRH */
574 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
Jubin Johne4909742016-02-14 20:22:00 -0800575 if (lnh == HFI1_LRH_BTH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400576 packet->ohdr = &hdr->u.oth;
Jubin Johne4909742016-02-14 20:22:00 -0800577 } else if (lnh == HFI1_LRH_GRH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400578 u32 vtf;
579
580 packet->ohdr = &hdr->u.l.oth;
581 if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
582 goto drop;
583 vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
584 if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
585 goto drop;
586 packet->rcv_flags |= HFI1_HAS_GRH;
Jubin Johne4909742016-02-14 20:22:00 -0800587 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400588 goto drop;
Jubin Johne4909742016-02-14 20:22:00 -0800589 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400590
591 trace_input_ibhdr(rcd->dd, hdr);
592
593 opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24);
594 inc_opstats(tlen, &rcd->opstats->stats[opcode]);
595
596 /* Get the destination QP number. */
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800597 qp_num = be32_to_cpu(packet->ohdr->bth[1]) & RVT_QPN_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400598 lid = be16_to_cpu(hdr->lrh[1]);
Dennis Dalessandro8859b4a2016-01-19 14:42:11 -0800599 if (unlikely((lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
600 (lid != be16_to_cpu(IB_LID_PERMISSIVE)))) {
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800601 struct rvt_mcast *mcast;
602 struct rvt_mcast_qp *p;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400603
604 if (lnh != HFI1_LRH_GRH)
605 goto drop;
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800606 mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid);
Jubin Johnd125a6c2016-02-14 20:19:49 -0800607 if (!mcast)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400608 goto drop;
609 list_for_each_entry_rcu(p, &mcast->qp_list, list) {
610 packet->qp = p->qp;
Dean Luickb77d7132015-10-26 10:28:43 -0400611 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700612 packet_handler = qp_ok(opcode, packet);
613 if (likely(packet_handler))
614 packet_handler(packet);
615 else
616 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400617 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400618 }
619 /*
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800620 * Notify rvt_multicast_detach() if it is waiting for us
Mike Marciniszyn77241052015-07-30 15:17:43 -0400621 * to finish.
622 */
623 if (atomic_dec_return(&mcast->refcount) <= 1)
624 wake_up(&mcast->wait);
625 } else {
626 rcu_read_lock();
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800627 packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400628 if (!packet->qp) {
629 rcu_read_unlock();
630 goto drop;
631 }
Don Hiatt0181ce32017-03-20 17:26:14 -0700632 if (unlikely(hfi1_dbg_fault_opcode(packet->qp, opcode,
633 true))) {
634 rcu_read_unlock();
635 goto drop;
636 }
Dean Luickb77d7132015-10-26 10:28:43 -0400637 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700638 packet_handler = qp_ok(opcode, packet);
639 if (likely(packet_handler))
640 packet_handler(packet);
641 else
642 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400643 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400644 rcu_read_unlock();
645 }
646 return;
647
648drop:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -0800649 ibp->rvp.n_pkt_drops++;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400650}
651
652/*
653 * This is called from a timer to check for QPs
654 * which need kernel memory in order to send a packet.
655 */
656static void mem_timer(unsigned long data)
657{
658 struct hfi1_ibdev *dev = (struct hfi1_ibdev *)data;
659 struct list_head *list = &dev->memwait;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800660 struct rvt_qp *qp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400661 struct iowait *wait;
662 unsigned long flags;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800663 struct hfi1_qp_priv *priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400664
665 write_seqlock_irqsave(&dev->iowait_lock, flags);
666 if (!list_empty(list)) {
667 wait = list_first_entry(list, struct iowait, list);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800668 qp = iowait_to_qp(wait);
669 priv = qp->priv;
670 list_del_init(&priv->s_iowait.list);
Mike Marciniszyn4e045572016-10-10 06:14:28 -0700671 priv->s_iowait.lock = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400672 /* refcount held until actual wake up */
673 if (!list_empty(list))
674 mod_timer(&dev->mem_timer, jiffies + 1);
675 }
676 write_sequnlock_irqrestore(&dev->iowait_lock, flags);
677
678 if (qp)
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800679 hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400680}
681
Mike Marciniszyn77241052015-07-30 15:17:43 -0400682/*
683 * This is called with progress side lock held.
684 */
685/* New API */
686static void verbs_sdma_complete(
687 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800688 int status)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400689{
690 struct verbs_txreq *tx =
691 container_of(cookie, struct verbs_txreq, txreq);
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800692 struct rvt_qp *qp = tx->qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400693
694 spin_lock(&qp->s_lock);
Jubin Johne4909742016-02-14 20:22:00 -0800695 if (tx->wqe) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400696 hfi1_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
Jubin Johne4909742016-02-14 20:22:00 -0800697 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
Mike Marciniszyn261a4352016-09-06 04:35:05 -0700698 struct ib_header *hdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400699
700 hdr = &tx->phdr.hdr;
701 hfi1_rc_send_complete(qp, hdr);
702 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400703 spin_unlock(&qp->s_lock);
704
705 hfi1_put_txreq(tx);
706}
707
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800708static int wait_kmem(struct hfi1_ibdev *dev,
709 struct rvt_qp *qp,
710 struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400711{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800712 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400713 unsigned long flags;
714 int ret = 0;
715
716 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800717 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400718 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800719 list_add_tail(&ps->s_txreq->txreq.list,
720 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800721 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400722 if (list_empty(&dev->memwait))
723 mod_timer(&dev->mem_timer, jiffies + 1);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800724 qp->s_flags |= RVT_S_WAIT_KMEM;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800725 list_add_tail(&priv->s_iowait.list, &dev->memwait);
Mike Marciniszyn4e045572016-10-10 06:14:28 -0700726 priv->s_iowait.lock = &dev->iowait_lock;
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800727 trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn4d6f85c2016-09-06 04:34:35 -0700728 rvt_get_qp(qp);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400729 }
730 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800731 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400732 ret = -EBUSY;
733 }
734 spin_unlock_irqrestore(&qp->s_lock, flags);
735
736 return ret;
737}
738
739/*
740 * This routine calls txadds for each sg entry.
741 *
742 * Add failures will revert the sge cursor
743 */
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800744static noinline int build_verbs_ulp_payload(
Mike Marciniszyn77241052015-07-30 15:17:43 -0400745 struct sdma_engine *sde,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400746 u32 length,
747 struct verbs_txreq *tx)
748{
Mitko Haralanovb777f152016-12-07 19:33:27 -0800749 struct rvt_sge_state *ss = tx->ss;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800750 struct rvt_sge *sg_list = ss->sg_list;
751 struct rvt_sge sge = ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400752 u8 num_sge = ss->num_sge;
753 u32 len;
754 int ret = 0;
755
756 while (length) {
757 len = ss->sge.length;
758 if (len > length)
759 len = length;
760 if (len > ss->sge.sge_length)
761 len = ss->sge.sge_length;
762 WARN_ON_ONCE(len == 0);
763 ret = sdma_txadd_kvaddr(
764 sde->dd,
765 &tx->txreq,
766 ss->sge.vaddr,
767 len);
768 if (ret)
769 goto bail_txadd;
Brian Welty1198fce2017-02-08 05:27:37 -0800770 rvt_update_sge(ss, len, false);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400771 length -= len;
772 }
773 return ret;
774bail_txadd:
775 /* unwind cursor */
776 ss->sge = sge;
777 ss->num_sge = num_sge;
778 ss->sg_list = sg_list;
779 return ret;
780}
781
782/*
783 * Build the number of DMA descriptors needed to send length bytes of data.
784 *
785 * NOTE: DMA mapping is held in the tx until completed in the ring or
786 * the tx desc is freed without having been submitted to the ring
787 *
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800788 * This routine ensures all the helper routine calls succeed.
Mike Marciniszyn77241052015-07-30 15:17:43 -0400789 */
790/* New API */
791static int build_verbs_tx_desc(
792 struct sdma_engine *sde,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400793 u32 length,
794 struct verbs_txreq *tx,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700795 struct hfi1_ahg_info *ahg_info,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400796 u64 pbc)
797{
798 int ret = 0;
Don Hiattd4d602e2016-07-25 13:40:22 -0700799 struct hfi1_sdma_header *phdr = &tx->phdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400800 u16 hdrbytes = tx->hdr_dwords << 2;
801
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700802 if (!ahg_info->ahgcount) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400803 ret = sdma_txinit_ahg(
804 &tx->txreq,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700805 ahg_info->tx_flags,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400806 hdrbytes + length,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700807 ahg_info->ahgidx,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400808 0,
809 NULL,
810 0,
811 verbs_sdma_complete);
812 if (ret)
813 goto bail_txadd;
814 phdr->pbc = cpu_to_le64(pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400815 ret = sdma_txadd_kvaddr(
816 sde->dd,
817 &tx->txreq,
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800818 phdr,
819 hdrbytes);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400820 if (ret)
821 goto bail_txadd;
822 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400823 ret = sdma_txinit_ahg(
824 &tx->txreq,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700825 ahg_info->tx_flags,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400826 length,
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700827 ahg_info->ahgidx,
828 ahg_info->ahgcount,
829 ahg_info->ahgdesc,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400830 hdrbytes,
831 verbs_sdma_complete);
832 if (ret)
833 goto bail_txadd;
834 }
Mitko Haralanovb777f152016-12-07 19:33:27 -0800835 /* add the ulp payload - if any. tx->ss can be NULL for acks */
836 if (tx->ss)
837 ret = build_verbs_ulp_payload(sde, length, tx);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400838bail_txadd:
839 return ret;
840}
841
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800842int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500843 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400844{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800845 struct hfi1_qp_priv *priv = qp->priv;
Dasaratharaman Chandramoulia9b6b3b2016-07-25 13:40:16 -0700846 struct hfi1_ahg_info *ahg_info = priv->s_ahg;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500847 u32 hdrwords = qp->s_hdrwords;
Don Hiatte922ae02016-12-07 19:33:00 -0800848 u32 len = ps->s_txreq->s_cur_size;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500849 u32 plen = hdrwords + ((len + 3) >> 2) + 2; /* includes pbc */
850 struct hfi1_ibdev *dev = ps->dev;
851 struct hfi1_pportdata *ppd = ps->ppd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400852 struct verbs_txreq *tx;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800853 u8 sc5 = priv->s_sc;
854
Mike Marciniszyn77241052015-07-30 15:17:43 -0400855 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400856
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800857 tx = ps->s_txreq;
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800858 if (!sdma_txreq_built(&tx->txreq)) {
859 if (likely(pbc == 0)) {
860 u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Don Hiatt243d9f42017-03-20 17:26:20 -0700861 u8 opcode = get_opcode(&tx->phdr.hdr);
862
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800863 /* No vl15 here */
864 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
Don Hiatt243d9f42017-03-20 17:26:20 -0700865 pbc |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800866
Don Hiatt243d9f42017-03-20 17:26:20 -0700867 if (unlikely(hfi1_dbg_fault_opcode(qp, opcode, false)))
868 pbc = hfi1_fault_tx(qp, opcode, pbc);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800869 pbc = create_pbc(ppd,
Don Hiatt243d9f42017-03-20 17:26:20 -0700870 pbc,
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800871 qp->srate_mbps,
872 vl,
873 plen);
874 }
875 tx->wqe = qp->s_wqe;
Mitko Haralanovb777f152016-12-07 19:33:27 -0800876 ret = build_verbs_tx_desc(tx->sde, len, tx, ahg_info, pbc);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800877 if (unlikely(ret))
878 goto bail_build;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400879 }
Mike Marciniszyn5326dfb2016-03-07 11:35:24 -0800880 ret = sdma_send_txreq(tx->sde, &priv->s_iowait, &tx->txreq);
881 if (unlikely(ret < 0)) {
882 if (ret == -ECOMM)
883 goto bail_ecomm;
884 return ret;
885 }
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -0800886 trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
887 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400888 return ret;
889
Mike Marciniszyn77241052015-07-30 15:17:43 -0400890bail_ecomm:
891 /* The current one got "sent" */
892 return 0;
893bail_build:
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800894 ret = wait_kmem(dev, qp, ps);
895 if (!ret) {
896 /* free txreq - bad state */
897 hfi1_put_txreq(ps->s_txreq);
898 ps->s_txreq = NULL;
899 }
900 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400901}
902
903/*
904 * If we are now in the error state, return zero to flush the
905 * send work request.
906 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800907static int pio_wait(struct rvt_qp *qp,
908 struct send_context *sc,
909 struct hfi1_pkt_state *ps,
910 u32 flag)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400911{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800912 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400913 struct hfi1_devdata *dd = sc->dd;
914 struct hfi1_ibdev *dev = &dd->verbs_dev;
915 unsigned long flags;
916 int ret = 0;
917
918 /*
919 * Note that as soon as want_buffer() is called and
920 * possibly before it returns, sc_piobufavail()
921 * could be called. Therefore, put QP on the I/O wait list before
922 * enabling the PIO avail interrupt.
923 */
924 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800925 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400926 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800927 list_add_tail(&ps->s_txreq->txreq.list,
928 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800929 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400930 struct hfi1_ibdev *dev = &dd->verbs_dev;
931 int was_empty;
932
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800933 dev->n_piowait += !!(flag & RVT_S_WAIT_PIO);
934 dev->n_piodrain += !!(flag & RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800935 qp->s_flags |= flag;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400936 was_empty = list_empty(&sc->piowait);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800937 list_add_tail(&priv->s_iowait.list, &sc->piowait);
Mike Marciniszyn4e045572016-10-10 06:14:28 -0700938 priv->s_iowait.lock = &dev->iowait_lock;
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800939 trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO);
Mike Marciniszyn4d6f85c2016-09-06 04:34:35 -0700940 rvt_get_qp(qp);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400941 /* counting: only call wantpiobuf_intr if first user */
942 if (was_empty)
943 hfi1_sc_wantpiobuf_intr(sc, 1);
944 }
945 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800946 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400947 ret = -EBUSY;
948 }
949 spin_unlock_irqrestore(&qp->s_lock, flags);
950 return ret;
951}
952
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800953static void verbs_pio_complete(void *arg, int code)
954{
955 struct rvt_qp *qp = (struct rvt_qp *)arg;
956 struct hfi1_qp_priv *priv = qp->priv;
957
958 if (iowait_pio_dec(&priv->s_iowait))
959 iowait_drain_wakeup(&priv->s_iowait);
960}
961
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800962int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500963 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400964{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800965 struct hfi1_qp_priv *priv = qp->priv;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500966 u32 hdrwords = qp->s_hdrwords;
Mitko Haralanovb777f152016-12-07 19:33:27 -0800967 struct rvt_sge_state *ss = ps->s_txreq->ss;
Don Hiatte922ae02016-12-07 19:33:00 -0800968 u32 len = ps->s_txreq->s_cur_size;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500969 u32 dwords = (len + 3) >> 2;
970 u32 plen = hdrwords + dwords + 2; /* includes pbc */
971 struct hfi1_pportdata *ppd = ps->ppd;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800972 u32 *hdr = (u32 *)&ps->s_txreq->phdr.hdr;
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -0800973 u8 sc5;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400974 unsigned long flags = 0;
975 struct send_context *sc;
976 struct pio_buf *pbuf;
977 int wc_status = IB_WC_SUCCESS;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800978 int ret = 0;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800979 pio_release_cb cb = NULL;
980
981 /* only RC/UC use complete */
982 switch (qp->ibqp.qp_type) {
983 case IB_QPT_RC:
984 case IB_QPT_UC:
985 cb = verbs_pio_complete;
986 break;
987 default:
988 break;
989 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400990
991 /* vl15 special case taken care of in ud.c */
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800992 sc5 = priv->s_sc;
Mike Marciniszyncef504c2016-03-07 11:35:35 -0800993 sc = ps->s_txreq->psc;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400994
Mike Marciniszyn77241052015-07-30 15:17:43 -0400995 if (likely(pbc == 0)) {
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -0800996 u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Don Hiatt243d9f42017-03-20 17:26:20 -0700997 struct verbs_txreq *tx = ps->s_txreq;
998 u8 opcode = get_opcode(&tx->phdr.hdr);
999
Mike Marciniszyn77241052015-07-30 15:17:43 -04001000 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
Don Hiatt243d9f42017-03-20 17:26:20 -07001001 pbc |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
1002 if (unlikely(hfi1_dbg_fault_opcode(qp, opcode, false)))
1003 pbc = hfi1_fault_tx(qp, opcode, pbc);
1004 pbc = create_pbc(ppd, pbc, qp->srate_mbps, vl, plen);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001005 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001006 if (cb)
1007 iowait_pio_inc(&priv->s_iowait);
1008 pbuf = sc_buffer_alloc(sc, plen, cb, qp);
Jubin Johnd125a6c2016-02-14 20:19:49 -08001009 if (unlikely(!pbuf)) {
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001010 if (cb)
1011 verbs_pio_complete(qp, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001012 if (ppd->host_link_state != HLS_UP_ACTIVE) {
1013 /*
1014 * If we have filled the PIO buffers to capacity and are
1015 * not in an active state this request is not going to
1016 * go out to so just complete it with an error or else a
1017 * ULP or the core may be stuck waiting.
1018 */
1019 hfi1_cdbg(
1020 PIO,
1021 "alloc failed. state not active, completing");
1022 wc_status = IB_WC_GENERAL_ERR;
1023 goto pio_bail;
1024 } else {
1025 /*
1026 * This is a normal occurrence. The PIO buffs are full
1027 * up but we are still happily sending, well we could be
1028 * so lets continue to queue the request.
1029 */
1030 hfi1_cdbg(PIO, "alloc failed. state active, queuing");
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001031 ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO);
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001032 if (!ret)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001033 /* txreq not queued - free */
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001034 goto bail;
1035 /* tx consumed in wait */
1036 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001037 }
1038 }
1039
1040 if (len == 0) {
1041 pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords);
1042 } else {
1043 if (ss) {
Jubin John8638b772016-02-14 20:19:24 -08001044 seg_pio_copy_start(pbuf, pbc, hdr, hdrwords * 4);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001045 while (len) {
1046 void *addr = ss->sge.vaddr;
1047 u32 slen = ss->sge.length;
1048
1049 if (slen > len)
1050 slen = len;
Brian Welty1198fce2017-02-08 05:27:37 -08001051 rvt_update_sge(ss, slen, false);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001052 seg_pio_copy_mid(pbuf, addr, slen);
1053 len -= slen;
1054 }
1055 seg_pio_copy_end(pbuf);
1056 }
1057 }
1058
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -08001059 trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
1060 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001061
Mike Marciniszyn77241052015-07-30 15:17:43 -04001062pio_bail:
1063 if (qp->s_wqe) {
1064 spin_lock_irqsave(&qp->s_lock, flags);
1065 hfi1_send_complete(qp, qp->s_wqe, wc_status);
1066 spin_unlock_irqrestore(&qp->s_lock, flags);
1067 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1068 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001069 hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001070 spin_unlock_irqrestore(&qp->s_lock, flags);
1071 }
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001072
1073 ret = 0;
1074
1075bail:
1076 hfi1_put_txreq(ps->s_txreq);
1077 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001078}
Geliang Tangb91cc572015-09-21 23:39:08 +08001079
Mike Marciniszyn77241052015-07-30 15:17:43 -04001080/*
1081 * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001082 * being an entry from the partition key table), return 0
Mike Marciniszyn77241052015-07-30 15:17:43 -04001083 * otherwise. Use the matching criteria for egress partition keys
1084 * specified in the OPAv1 spec., section 9.1l.7.
1085 */
1086static inline int egress_pkey_matches_entry(u16 pkey, u16 ent)
1087{
1088 u16 mkey = pkey & PKEY_LOW_15_MASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001089 u16 mentry = ent & PKEY_LOW_15_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001090
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001091 if (mkey == mentry) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001092 /*
1093 * If pkey[15] is set (full partition member),
1094 * is bit 15 in the corresponding table element
1095 * clear (limited member)?
1096 */
1097 if (pkey & PKEY_MEMBER_MASK)
1098 return !!(ent & PKEY_MEMBER_MASK);
1099 return 1;
1100 }
1101 return 0;
1102}
1103
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001104/**
1105 * egress_pkey_check - check P_KEY of a packet
1106 * @ppd: Physical IB port data
1107 * @lrh: Local route header
1108 * @bth: Base transport header
1109 * @sc5: SC for packet
1110 * @s_pkey_index: It will be used for look up optimization for kernel contexts
1111 * only. If it is negative value, then it means user contexts is calling this
1112 * function.
1113 *
1114 * It checks if hdr's pkey is valid.
1115 *
1116 * Return: 0 on success, otherwise, 1
Mike Marciniszyn77241052015-07-30 15:17:43 -04001117 */
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001118int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1119 u8 sc5, int8_t s_pkey_index)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001120{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001121 struct hfi1_devdata *dd;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001122 int i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001123 u16 pkey;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001124 int is_user_ctxt_mechanism = (s_pkey_index < 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001125
1126 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT))
1127 return 0;
1128
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001129 pkey = (u16)be32_to_cpu(bth[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001130
1131 /* If SC15, pkey[0:14] must be 0x7fff */
1132 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1133 goto bad;
1134
Mike Marciniszyn77241052015-07-30 15:17:43 -04001135 /* Is the pkey = 0x0, or 0x8000? */
1136 if ((pkey & PKEY_LOW_15_MASK) == 0)
1137 goto bad;
1138
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001139 /*
1140 * For the kernel contexts only, if a qp is passed into the function,
1141 * the most likely matching pkey has index qp->s_pkey_index
1142 */
1143 if (!is_user_ctxt_mechanism &&
1144 egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) {
1145 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001146 }
1147
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001148 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1149 if (egress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1150 return 0;
1151 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001152bad:
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001153 /*
1154 * For the user-context mechanism, the P_KEY check would only happen
1155 * once per SDMA request, not once per packet. Therefore, there's no
1156 * need to increment the counter for the user-context mechanism.
1157 */
1158 if (!is_user_ctxt_mechanism) {
1159 incr_cntr64(&ppd->port_xmit_constraint_errors);
1160 dd = ppd->dd;
1161 if (!(dd->err_info_xmit_constraint.status &
1162 OPA_EI_STATUS_SMASK)) {
1163 u16 slid = be16_to_cpu(lrh[3]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001164
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001165 dd->err_info_xmit_constraint.status |=
1166 OPA_EI_STATUS_SMASK;
1167 dd->err_info_xmit_constraint.slid = slid;
1168 dd->err_info_xmit_constraint.pkey = pkey;
1169 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001170 }
1171 return 1;
1172}
1173
1174/**
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001175 * get_send_routine - choose an egress routine
1176 *
1177 * Choose an egress routine based on QP type
1178 * and size
1179 */
1180static inline send_routine get_send_routine(struct rvt_qp *qp,
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001181 struct verbs_txreq *tx)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001182{
1183 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1184 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001185 struct ib_header *h = &tx->phdr.hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001186
1187 if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA)))
1188 return dd->process_pio_send;
1189 switch (qp->ibqp.qp_type) {
1190 case IB_QPT_SMI:
1191 return dd->process_pio_send;
1192 case IB_QPT_GSI:
1193 case IB_QPT_UD:
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001194 break;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001195 case IB_QPT_UC:
Mike Marciniszynb374e062016-09-25 07:40:58 -07001196 case IB_QPT_RC: {
1197 u8 op = get_opcode(h);
1198
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001199 if (piothreshold &&
Don Hiatte922ae02016-12-07 19:33:00 -08001200 tx->s_cur_size <= min(piothreshold, qp->pmtu) &&
Mike Marciniszynb374e062016-09-25 07:40:58 -07001201 (BIT(op & OPMASK) & pio_opmask[op >> 5]) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001202 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1203 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001204 return dd->process_pio_send;
1205 break;
Mike Marciniszynb374e062016-09-25 07:40:58 -07001206 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001207 default:
1208 break;
1209 }
1210 return dd->process_dma_send;
1211}
1212
1213/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001214 * hfi1_verbs_send - send a packet
1215 * @qp: the QP to send on
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001216 * @ps: the state of the packet to send
Mike Marciniszyn77241052015-07-30 15:17:43 -04001217 *
1218 * Return zero if packet is sent or queued OK.
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001219 * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001220 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001221int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001222{
1223 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001224 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001225 struct ib_other_headers *ohdr;
1226 struct ib_header *hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001227 send_routine sr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001228 int ret;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001229 u8 lnh;
1230
1231 hdr = &ps->s_txreq->phdr.hdr;
1232 /* locate the pkey within the headers */
1233 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
1234 if (lnh == HFI1_LRH_GRH)
1235 ohdr = &hdr->u.l.oth;
1236 else
1237 ohdr = &hdr->u.oth;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001238
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001239 sr = get_send_routine(qp, ps->s_txreq);
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001240 ret = egress_pkey_check(dd->pport,
1241 hdr->lrh,
1242 ohdr->bth,
1243 priv->s_sc,
1244 qp->s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001245 if (unlikely(ret)) {
1246 /*
1247 * The value we are returning here does not get propagated to
1248 * the verbs caller. Thus we need to complete the request with
1249 * error otherwise the caller could be sitting waiting on the
1250 * completion event. Only do this for PIO. SDMA has its own
1251 * mechanism for handling the errors. So for SDMA we can just
1252 * return.
1253 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001254 if (sr == dd->process_pio_send) {
1255 unsigned long flags;
1256
Mike Marciniszyn77241052015-07-30 15:17:43 -04001257 hfi1_cdbg(PIO, "%s() Failed. Completing with err",
1258 __func__);
1259 spin_lock_irqsave(&qp->s_lock, flags);
1260 hfi1_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR);
1261 spin_unlock_irqrestore(&qp->s_lock, flags);
1262 }
1263 return -EINVAL;
1264 }
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001265 if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait))
1266 return pio_wait(qp,
1267 ps->s_txreq->psc,
1268 ps,
1269 RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001270 return sr(qp, ps, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001271}
1272
Harish Chegondi94d51712016-01-19 14:43:17 -08001273/**
1274 * hfi1_fill_device_attr - Fill in rvt dev info device attributes.
1275 * @dd: the device data structure
1276 */
1277static void hfi1_fill_device_attr(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001278{
Harish Chegondi94d51712016-01-19 14:43:17 -08001279 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001280 u32 ver = dd->dc8051_ver;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001281
Harish Chegondi94d51712016-01-19 14:43:17 -08001282 memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001283
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001284 rdi->dparms.props.fw_ver = ((u64)(dc8051_ver_maj(ver)) << 32) |
1285 ((u64)(dc8051_ver_min(ver)) << 16) |
1286 (u64)dc8051_ver_patch(ver);
1287
Harish Chegondi94d51712016-01-19 14:43:17 -08001288 rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1289 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1290 IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
Jianxin Xiongc72cfe32016-07-25 13:38:43 -07001291 IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE |
1292 IB_DEVICE_MEM_MGT_EXTENSIONS;
Harish Chegondi94d51712016-01-19 14:43:17 -08001293 rdi->dparms.props.page_size_cap = PAGE_SIZE;
1294 rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3;
1295 rdi->dparms.props.vendor_part_id = dd->pcidev->device;
1296 rdi->dparms.props.hw_ver = dd->minrev;
1297 rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid;
Jianxin Xiongc72cfe32016-07-25 13:38:43 -07001298 rdi->dparms.props.max_mr_size = U64_MAX;
1299 rdi->dparms.props.max_fast_reg_page_list_len = UINT_MAX;
Harish Chegondi94d51712016-01-19 14:43:17 -08001300 rdi->dparms.props.max_qp = hfi1_max_qps;
1301 rdi->dparms.props.max_qp_wr = hfi1_max_qp_wrs;
1302 rdi->dparms.props.max_sge = hfi1_max_sges;
1303 rdi->dparms.props.max_sge_rd = hfi1_max_sges;
1304 rdi->dparms.props.max_cq = hfi1_max_cqs;
1305 rdi->dparms.props.max_ah = hfi1_max_ahs;
1306 rdi->dparms.props.max_cqe = hfi1_max_cqes;
1307 rdi->dparms.props.max_mr = rdi->lkey_table.max;
1308 rdi->dparms.props.max_fmr = rdi->lkey_table.max;
1309 rdi->dparms.props.max_map_per_fmr = 32767;
1310 rdi->dparms.props.max_pd = hfi1_max_pds;
1311 rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC;
1312 rdi->dparms.props.max_qp_init_rd_atom = 255;
1313 rdi->dparms.props.max_srq = hfi1_max_srqs;
1314 rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs;
1315 rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges;
1316 rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1317 rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd);
1318 rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps;
1319 rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached;
1320 rdi->dparms.props.max_total_mcast_qp_attach =
1321 rdi->dparms.props.max_mcast_qp_attach *
1322 rdi->dparms.props.max_mcast_grp;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001323}
1324
1325static inline u16 opa_speed_to_ib(u16 in)
1326{
1327 u16 out = 0;
1328
1329 if (in & OPA_LINK_SPEED_25G)
1330 out |= IB_SPEED_EDR;
1331 if (in & OPA_LINK_SPEED_12_5G)
1332 out |= IB_SPEED_FDR;
1333
1334 return out;
1335}
1336
1337/*
1338 * Convert a single OPA link width (no multiple flags) to an IB value.
1339 * A zero OPA link width means link down, which means the IB width value
1340 * is a don't care.
1341 */
1342static inline u16 opa_width_to_ib(u16 in)
1343{
1344 switch (in) {
1345 case OPA_LINK_WIDTH_1X:
1346 /* map 2x and 3x to 1x as they don't exist in IB */
1347 case OPA_LINK_WIDTH_2X:
1348 case OPA_LINK_WIDTH_3X:
1349 return IB_WIDTH_1X;
1350 default: /* link down or unknown, return our largest width */
1351 case OPA_LINK_WIDTH_4X:
1352 return IB_WIDTH_4X;
1353 }
1354}
1355
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001356static int query_port(struct rvt_dev_info *rdi, u8 port_num,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001357 struct ib_port_attr *props)
1358{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001359 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1360 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1361 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001362 u16 lid = ppd->lid;
1363
Or Gerlitzc4550c62017-01-24 13:02:39 +02001364 /* props being zeroed by the caller, avoid zeroing it here */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001365 props->lid = lid ? lid : 0;
1366 props->lmc = ppd->lmc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001367 /* OPA logical states match IB logical states */
1368 props->state = driver_lstate(ppd);
1369 props->phys_state = hfi1_ibphys_portstate(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001370 props->gid_tbl_len = HFI1_GUIDS_PER_PORT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001371 props->active_width = (u8)opa_width_to_ib(ppd->link_width_active);
1372 /* see rate_show() in ib core/sysfs.c */
1373 props->active_speed = (u8)opa_speed_to_ib(ppd->link_speed_active);
1374 props->max_vl_num = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001375
1376 /* Once we are a "first class" citizen and have added the OPA MTUs to
1377 * the core we can advertise the larger MTU enum to the ULPs, for now
1378 * advertise only 4K.
1379 *
1380 * Those applications which are either OPA aware or pass the MTU enum
1381 * from the Path Records to us will get the new 8k MTU. Those that
1382 * attempt to process the MTU enum may fail in various ways.
1383 */
1384 props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ?
1385 4096 : hfi1_max_mtu), IB_MTU_4096);
1386 props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu :
1387 mtu_to_enum(ppd->ibmtu, IB_MTU_2048);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001388
1389 return 0;
1390}
1391
1392static int modify_device(struct ib_device *device,
1393 int device_modify_mask,
1394 struct ib_device_modify *device_modify)
1395{
1396 struct hfi1_devdata *dd = dd_from_ibdev(device);
1397 unsigned i;
1398 int ret;
1399
1400 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1401 IB_DEVICE_MODIFY_NODE_DESC)) {
1402 ret = -EOPNOTSUPP;
1403 goto bail;
1404 }
1405
1406 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001407 memcpy(device->node_desc, device_modify->node_desc,
1408 IB_DEVICE_NODE_DESC_MAX);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001409 for (i = 0; i < dd->num_pports; i++) {
1410 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1411
1412 hfi1_node_desc_chg(ibp);
1413 }
1414 }
1415
1416 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1417 ib_hfi1_sys_image_guid =
1418 cpu_to_be64(device_modify->sys_image_guid);
1419 for (i = 0; i < dd->num_pports; i++) {
1420 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1421
1422 hfi1_sys_guid_chg(ibp);
1423 }
1424 }
1425
1426 ret = 0;
1427
1428bail:
1429 return ret;
1430}
1431
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001432static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001433{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001434 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1435 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1436 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1437 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001438
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001439 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0,
1440 OPA_LINKDOWN_REASON_UNKNOWN);
1441 ret = set_link_state(ppd, HLS_DN_DOWNDEF);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001442 return ret;
1443}
1444
Dennis Dalessandro25131462016-02-03 14:36:40 -08001445static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1446 int guid_index, __be64 *guid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001447{
Dennis Dalessandro25131462016-02-03 14:36:40 -08001448 struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001449
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001450 if (guid_index >= HFI1_GUIDS_PER_PORT)
Dennis Dalessandro25131462016-02-03 14:36:40 -08001451 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001452
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001453 *guid = get_sguid(ibp, guid_index);
Dennis Dalessandro25131462016-02-03 14:36:40 -08001454 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001455}
1456
Mike Marciniszyn77241052015-07-30 15:17:43 -04001457/*
1458 * convert ah port,sl to sc
1459 */
1460u8 ah_to_sc(struct ib_device *ibdev, struct ib_ah_attr *ah)
1461{
1462 struct hfi1_ibport *ibp = to_iport(ibdev, ah->port_num);
1463
1464 return ibp->sl_to_sc[ah->sl];
1465}
1466
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001467static int hfi1_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001468{
1469 struct hfi1_ibport *ibp;
1470 struct hfi1_pportdata *ppd;
1471 struct hfi1_devdata *dd;
1472 u8 sc5;
1473
Mike Marciniszyn77241052015-07-30 15:17:43 -04001474 /* test the mapping for validity */
1475 ibp = to_iport(ibdev, ah_attr->port_num);
1476 ppd = ppd_from_ibp(ibp);
1477 sc5 = ibp->sl_to_sc[ah_attr->sl];
1478 dd = dd_from_ppd(ppd);
1479 if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf)
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001480 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001481 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001482}
1483
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001484static void hfi1_notify_new_ah(struct ib_device *ibdev,
1485 struct ib_ah_attr *ah_attr,
1486 struct rvt_ah *ah)
1487{
1488 struct hfi1_ibport *ibp;
1489 struct hfi1_pportdata *ppd;
1490 struct hfi1_devdata *dd;
1491 u8 sc5;
1492
1493 /*
1494 * Do not trust reading anything from rvt_ah at this point as it is not
1495 * done being setup. We can however modify things which we need to set.
1496 */
1497
1498 ibp = to_iport(ibdev, ah_attr->port_num);
1499 ppd = ppd_from_ibp(ibp);
1500 sc5 = ibp->sl_to_sc[ah->attr.sl];
1501 dd = dd_from_ppd(ppd);
1502 ah->vl = sc_to_vlt(dd, sc5);
1503 if (ah->vl < num_vls || ah->vl == 15)
1504 ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu);
1505}
1506
Mike Marciniszyn77241052015-07-30 15:17:43 -04001507struct ib_ah *hfi1_create_qp0_ah(struct hfi1_ibport *ibp, u16 dlid)
1508{
1509 struct ib_ah_attr attr;
1510 struct ib_ah *ah = ERR_PTR(-EINVAL);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001511 struct rvt_qp *qp0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001512
1513 memset(&attr, 0, sizeof(attr));
1514 attr.dlid = dlid;
1515 attr.port_num = ppd_from_ibp(ibp)->port;
1516 rcu_read_lock();
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001517 qp0 = rcu_dereference(ibp->rvp.qp[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001518 if (qp0)
1519 ah = ib_create_ah(qp0->ibqp.pd, &attr);
1520 rcu_read_unlock();
1521 return ah;
1522}
1523
1524/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001525 * hfi1_get_npkeys - return the size of the PKEY table for context 0
1526 * @dd: the hfi1_ib device
1527 */
1528unsigned hfi1_get_npkeys(struct hfi1_devdata *dd)
1529{
1530 return ARRAY_SIZE(dd->pport[0].pkeys);
1531}
1532
Mike Marciniszyn77241052015-07-30 15:17:43 -04001533static void init_ibport(struct hfi1_pportdata *ppd)
1534{
1535 struct hfi1_ibport *ibp = &ppd->ibport_data;
1536 size_t sz = ARRAY_SIZE(ibp->sl_to_sc);
1537 int i;
1538
1539 for (i = 0; i < sz; i++) {
1540 ibp->sl_to_sc[i] = i;
1541 ibp->sc_to_sl[i] = i;
1542 }
1543
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001544 spin_lock_init(&ibp->rvp.lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001545 /* Set the prefix to the default value (see ch. 4.1.1) */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001546 ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1547 ibp->rvp.sm_lid = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001548 /* Below should only set bits defined in OPA PortInfo.CapabilityMask */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001549 ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP |
Mike Marciniszyn77241052015-07-30 15:17:43 -04001550 IB_PORT_CAP_MASK_NOTICE_SUP;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001551 ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1552 ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1553 ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1554 ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1555 ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001556
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001557 RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1558 RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001559}
1560
Ira Weiny939b6ca2016-06-15 02:22:08 -04001561static void hfi1_get_dev_fw_str(struct ib_device *ibdev, char *str,
1562 size_t str_len)
1563{
1564 struct rvt_dev_info *rdi = ib_to_rvt(ibdev);
1565 struct hfi1_ibdev *dev = dev_from_rdi(rdi);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001566 u32 ver = dd_from_dev(dev)->dc8051_ver;
Ira Weiny939b6ca2016-06-15 02:22:08 -04001567
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07001568 snprintf(str, str_len, "%u.%u.%u", dc8051_ver_maj(ver),
1569 dc8051_ver_min(ver), dc8051_ver_patch(ver));
Ira Weiny939b6ca2016-06-15 02:22:08 -04001570}
1571
Jianxin Xiongb7481942016-12-07 19:32:53 -08001572static const char * const driver_cntr_names[] = {
1573 /* must be element 0*/
1574 "DRIVER_KernIntr",
1575 "DRIVER_ErrorIntr",
1576 "DRIVER_Tx_Errs",
1577 "DRIVER_Rcv_Errs",
1578 "DRIVER_HW_Errs",
1579 "DRIVER_NoPIOBufs",
1580 "DRIVER_CtxtsOpen",
1581 "DRIVER_RcvLen_Errs",
1582 "DRIVER_EgrBufFull",
1583 "DRIVER_EgrHdrFull"
1584};
1585
Tadeusz Struk62eed662017-03-20 17:25:35 -07001586static DEFINE_MUTEX(cntr_names_lock); /* protects the *_cntr_names bufers */
Jianxin Xiongb7481942016-12-07 19:32:53 -08001587static const char **dev_cntr_names;
1588static const char **port_cntr_names;
1589static int num_driver_cntrs = ARRAY_SIZE(driver_cntr_names);
1590static int num_dev_cntrs;
1591static int num_port_cntrs;
1592static int cntr_names_initialized;
1593
1594/*
1595 * Convert a list of names separated by '\n' into an array of NULL terminated
1596 * strings. Optionally some entries can be reserved in the array to hold extra
1597 * external strings.
1598 */
1599static int init_cntr_names(const char *names_in,
Arnd Bergmann64b2ae72017-02-14 22:23:07 +01001600 const size_t names_len,
Jianxin Xiongb7481942016-12-07 19:32:53 -08001601 int num_extra_names,
1602 int *num_cntrs,
1603 const char ***cntr_names)
1604{
1605 char *names_out, *p, **q;
1606 int i, n;
1607
1608 n = 0;
1609 for (i = 0; i < names_len; i++)
1610 if (names_in[i] == '\n')
1611 n++;
1612
1613 names_out = kmalloc((n + num_extra_names) * sizeof(char *) + names_len,
1614 GFP_KERNEL);
1615 if (!names_out) {
1616 *num_cntrs = 0;
1617 *cntr_names = NULL;
1618 return -ENOMEM;
1619 }
1620
1621 p = names_out + (n + num_extra_names) * sizeof(char *);
1622 memcpy(p, names_in, names_len);
1623
1624 q = (char **)names_out;
1625 for (i = 0; i < n; i++) {
1626 q[i] = p;
1627 p = strchr(p, '\n');
1628 *p++ = '\0';
1629 }
1630
1631 *num_cntrs = n;
1632 *cntr_names = (const char **)names_out;
1633 return 0;
1634}
1635
1636static struct rdma_hw_stats *alloc_hw_stats(struct ib_device *ibdev,
1637 u8 port_num)
1638{
1639 int i, err;
1640
Tadeusz Struk62eed662017-03-20 17:25:35 -07001641 mutex_lock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001642 if (!cntr_names_initialized) {
1643 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1644
1645 err = init_cntr_names(dd->cntrnames,
1646 dd->cntrnameslen,
1647 num_driver_cntrs,
1648 &num_dev_cntrs,
1649 &dev_cntr_names);
Tadeusz Struk62eed662017-03-20 17:25:35 -07001650 if (err) {
1651 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001652 return NULL;
Tadeusz Struk62eed662017-03-20 17:25:35 -07001653 }
Jianxin Xiongb7481942016-12-07 19:32:53 -08001654
1655 for (i = 0; i < num_driver_cntrs; i++)
1656 dev_cntr_names[num_dev_cntrs + i] =
1657 driver_cntr_names[i];
1658
1659 err = init_cntr_names(dd->portcntrnames,
1660 dd->portcntrnameslen,
1661 0,
1662 &num_port_cntrs,
1663 &port_cntr_names);
1664 if (err) {
1665 kfree(dev_cntr_names);
1666 dev_cntr_names = NULL;
Tadeusz Struk62eed662017-03-20 17:25:35 -07001667 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001668 return NULL;
1669 }
1670 cntr_names_initialized = 1;
1671 }
Tadeusz Struk62eed662017-03-20 17:25:35 -07001672 mutex_unlock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001673
1674 if (!port_num)
1675 return rdma_alloc_hw_stats_struct(
1676 dev_cntr_names,
1677 num_dev_cntrs + num_driver_cntrs,
1678 RDMA_HW_STATS_DEFAULT_LIFESPAN);
1679 else
1680 return rdma_alloc_hw_stats_struct(
1681 port_cntr_names,
1682 num_port_cntrs,
1683 RDMA_HW_STATS_DEFAULT_LIFESPAN);
1684}
1685
1686static u64 hfi1_sps_ints(void)
1687{
1688 unsigned long flags;
1689 struct hfi1_devdata *dd;
1690 u64 sps_ints = 0;
1691
1692 spin_lock_irqsave(&hfi1_devs_lock, flags);
1693 list_for_each_entry(dd, &hfi1_dev_list, list) {
1694 sps_ints += get_all_cpu_total(dd->int_counter);
1695 }
1696 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
1697 return sps_ints;
1698}
1699
1700static int get_hw_stats(struct ib_device *ibdev, struct rdma_hw_stats *stats,
1701 u8 port, int index)
1702{
1703 u64 *values;
1704 int count;
1705
1706 if (!port) {
1707 u64 *stats = (u64 *)&hfi1_stats;
1708 int i;
1709
1710 hfi1_read_cntrs(dd_from_ibdev(ibdev), NULL, &values);
1711 values[num_dev_cntrs] = hfi1_sps_ints();
1712 for (i = 1; i < num_driver_cntrs; i++)
1713 values[num_dev_cntrs + i] = stats[i];
1714 count = num_dev_cntrs + num_driver_cntrs;
1715 } else {
1716 struct hfi1_ibport *ibp = to_iport(ibdev, port);
1717
1718 hfi1_read_portcntrs(ppd_from_ibp(ibp), NULL, &values);
1719 count = num_port_cntrs;
1720 }
1721
1722 memcpy(stats->value, values, count * sizeof(u64));
1723 return count;
1724}
1725
Mike Marciniszyn77241052015-07-30 15:17:43 -04001726/**
1727 * hfi1_register_ib_device - register our device with the infiniband core
1728 * @dd: the device data structure
1729 * Return 0 if successful, errno if unsuccessful.
1730 */
1731int hfi1_register_ib_device(struct hfi1_devdata *dd)
1732{
1733 struct hfi1_ibdev *dev = &dd->verbs_dev;
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001734 struct ib_device *ibdev = &dev->rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001735 struct hfi1_pportdata *ppd = dd->pport;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001736 struct hfi1_ibport *ibp = &ppd->ibport_data;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001737 unsigned i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001738 int ret;
1739 size_t lcpysz = IB_DEVICE_NAME_MAX;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001740
Mike Marciniszyn77241052015-07-30 15:17:43 -04001741 for (i = 0; i < dd->num_pports; i++)
1742 init_ibport(ppd + i);
1743
1744 /* Only need to initialize non-zero fields. */
Dennis Dalessandro4f87ccf2016-01-19 14:41:50 -08001745
Hari Prasath Gujulan Elango045277c2016-02-04 11:03:45 -08001746 setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001747
Mike Marciniszyn77241052015-07-30 15:17:43 -04001748 seqlock_init(&dev->iowait_lock);
Mike Marciniszyn4e045572016-10-10 06:14:28 -07001749 seqlock_init(&dev->txwait_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001750 INIT_LIST_HEAD(&dev->txwait);
1751 INIT_LIST_HEAD(&dev->memwait);
1752
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001753 ret = verbs_txreq_init(dev);
1754 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001755 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001756
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001757 /* Use first-port GUID as node guid */
1758 ibdev->node_guid = get_sguid(ibp, HFI1_PORT_GUID_INDEX);
1759
Mike Marciniszyn77241052015-07-30 15:17:43 -04001760 /*
1761 * The system image GUID is supposed to be the same for all
1762 * HFIs in a single system but since there can be other
1763 * device types in the system, we can't be sure this is unique.
1764 */
1765 if (!ib_hfi1_sys_image_guid)
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07001766 ib_hfi1_sys_image_guid = ibdev->node_guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001767 lcpysz = strlcpy(ibdev->name, class_name(), lcpysz);
1768 strlcpy(ibdev->name + lcpysz, "_%d", IB_DEVICE_NAME_MAX - lcpysz);
1769 ibdev->owner = THIS_MODULE;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001770 ibdev->phys_port_cnt = dd->num_pports;
Bart Van Assche30677712017-01-20 13:04:17 -08001771 ibdev->dev.parent = &dd->pcidev->dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001772 ibdev->modify_device = modify_device;
Jianxin Xiongb7481942016-12-07 19:32:53 -08001773 ibdev->alloc_hw_stats = alloc_hw_stats;
1774 ibdev->get_hw_stats = get_hw_stats;
Dennis Dalessandro43316292016-01-19 14:44:01 -08001775
1776 /* keep process mad in the driver */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001777 ibdev->process_mad = hfi1_process_mad;
Ira Weiny939b6ca2016-06-15 02:22:08 -04001778 ibdev->get_dev_fw_str = hfi1_get_dev_fw_str;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001779
1780 strncpy(ibdev->node_desc, init_utsname()->nodename,
1781 sizeof(ibdev->node_desc));
1782
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001783 /*
1784 * Fill in rvt info object.
1785 */
1786 dd->verbs_dev.rdi.driver_f.port_callback = hfi1_create_port_files;
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001787 dd->verbs_dev.rdi.driver_f.get_card_name = get_card_name;
1788 dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev;
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001789 dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah;
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001790 dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah;
Dennis Dalessandro25131462016-02-03 14:36:40 -08001791 dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001792 dd->verbs_dev.rdi.driver_f.query_port_state = query_port;
1793 dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port;
1794 dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg;
Harish Chegondi94d51712016-01-19 14:43:17 -08001795 /*
1796 * Fill in rvt info device attributes.
1797 */
1798 hfi1_fill_device_attr(dd);
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001799
1800 /* queue pair */
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001801 dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size;
1802 dd->verbs_dev.rdi.dparms.qpn_start = 0;
1803 dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1804 dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift;
1805 dd->verbs_dev.rdi.dparms.qpn_res_start = kdeth_qp << 16;
1806 dd->verbs_dev.rdi.dparms.qpn_res_end =
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001807 dd->verbs_dev.rdi.dparms.qpn_res_start + 65535;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001808 dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC;
1809 dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK;
1810 dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT;
1811 dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001812 dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA;
1813 dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE;
1814
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001815 dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc;
1816 dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free;
1817 dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps;
1818 dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset;
Dennis Dalessandro83693bd2016-01-19 14:43:33 -08001819 dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send;
1820 dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001821 dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001822 dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr;
1823 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1824 dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters;
1825 dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue;
1826 dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp;
1827 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1828 dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp;
1829 dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu;
1830 dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp;
1831 dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp;
Venkata Sandeep Dhanalakota56acbbf2017-02-08 05:27:19 -08001832 dd->verbs_dev.rdi.driver_f.notify_restart_rc = hfi1_restart_rc;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001833 dd->verbs_dev.rdi.driver_f.check_send_wqe = hfi1_check_send_wqe;
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001834
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001835 /* completeion queue */
1836 snprintf(dd->verbs_dev.rdi.dparms.cq_name,
1837 sizeof(dd->verbs_dev.rdi.dparms.cq_name),
1838 "hfi1_cq%d", dd->unit);
Mitko Haralanov27807392016-02-03 14:33:31 -08001839 dd->verbs_dev.rdi.dparms.node = dd->node;
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001840
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001841 /* misc settings */
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001842 dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001843 dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001844 dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1845 dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd);
1846
Mike Marciniszyn1ac57c52016-07-01 16:02:13 -07001847 /* post send table */
1848 dd->verbs_dev.rdi.post_parms = hfi1_post_parms;
1849
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001850 ppd = dd->pport;
1851 for (i = 0; i < dd->num_pports; i++, ppd++)
1852 rvt_init_port(&dd->verbs_dev.rdi,
1853 &ppd->ibport_data.rvp,
1854 i,
1855 ppd->pkeys);
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001856
1857 ret = rvt_register_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001858 if (ret)
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001859 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001860
1861 ret = hfi1_verbs_register_sysfs(dd);
1862 if (ret)
1863 goto err_class;
1864
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001865 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001866
1867err_class:
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001868 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001869err_verbs_txreq:
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001870 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001871 dd_dev_err(dd, "cannot register verbs: %d!\n", -ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001872 return ret;
1873}
1874
1875void hfi1_unregister_ib_device(struct hfi1_devdata *dd)
1876{
1877 struct hfi1_ibdev *dev = &dd->verbs_dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001878
1879 hfi1_verbs_unregister_sysfs(dd);
1880
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001881 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001882
1883 if (!list_empty(&dev->txwait))
1884 dd_dev_err(dd, "txwait list not empty!\n");
1885 if (!list_empty(&dev->memwait))
1886 dd_dev_err(dd, "memwait list not empty!\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04001887
Mike Marciniszyn77241052015-07-30 15:17:43 -04001888 del_timer_sync(&dev->mem_timer);
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001889 verbs_txreq_exit(dev);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001890
Tadeusz Struk62eed662017-03-20 17:25:35 -07001891 mutex_lock(&cntr_names_lock);
Jianxin Xiongb7481942016-12-07 19:32:53 -08001892 kfree(dev_cntr_names);
1893 kfree(port_cntr_names);
Tadeusz Struk62eed662017-03-20 17:25:35 -07001894 dev_cntr_names = NULL;
1895 port_cntr_names = NULL;
Jianxin Xiongb7481942016-12-07 19:32:53 -08001896 cntr_names_initialized = 0;
Tadeusz Struk62eed662017-03-20 17:25:35 -07001897 mutex_unlock(&cntr_names_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001898}
1899
Mike Marciniszyn77241052015-07-30 15:17:43 -04001900void hfi1_cnp_rcv(struct hfi1_packet *packet)
1901{
Sebastian Sanchezf3e862c2017-02-08 05:26:25 -08001902 struct hfi1_ibport *ibp = rcd_to_iport(packet->rcd);
Arthur Kepner977940b2015-11-04 21:10:10 -05001903 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001904 struct ib_header *hdr = packet->hdr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001905 struct rvt_qp *qp = packet->qp;
Arthur Kepner977940b2015-11-04 21:10:10 -05001906 u32 lqpn, rqpn = 0;
1907 u16 rlid = 0;
Dasaratharaman Chandramoulib736a462016-07-25 13:40:34 -07001908 u8 sl, sc5, svc_type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001909
Arthur Kepner977940b2015-11-04 21:10:10 -05001910 switch (packet->qp->ibqp.qp_type) {
1911 case IB_QPT_UC:
1912 rlid = qp->remote_ah_attr.dlid;
1913 rqpn = qp->remote_qpn;
1914 svc_type = IB_CC_SVCTYPE_UC;
1915 break;
1916 case IB_QPT_RC:
1917 rlid = qp->remote_ah_attr.dlid;
1918 rqpn = qp->remote_qpn;
1919 svc_type = IB_CC_SVCTYPE_RC;
1920 break;
1921 case IB_QPT_SMI:
1922 case IB_QPT_GSI:
1923 case IB_QPT_UD:
1924 svc_type = IB_CC_SVCTYPE_UD;
1925 break;
1926 default:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001927 ibp->rvp.n_pkt_drops++;
Arthur Kepner977940b2015-11-04 21:10:10 -05001928 return;
1929 }
1930
Mike Marciniszyn261a4352016-09-06 04:35:05 -07001931 sc5 = hdr2sc(hdr, packet->rhf);
Arthur Kepner977940b2015-11-04 21:10:10 -05001932 sl = ibp->sc_to_sl[sc5];
1933 lqpn = qp->ibqp.qp_num;
1934
1935 process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001936}