blob: 84cc09a5eb67eab7d41ce60bcf68ef26f219b236 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <rdma/ib_mad.h>
49#include <rdma/ib_user_verbs.h>
50#include <linux/io.h>
51#include <linux/module.h>
52#include <linux/utsname.h>
53#include <linux/rculist.h>
54#include <linux/mm.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040055#include <linux/vmalloc.h>
56
57#include "hfi.h"
58#include "common.h"
59#include "device.h"
60#include "trace.h"
61#include "qp.h"
Mike Marciniszyn45842ab2016-02-14 12:44:34 -080062#include "verbs_txreq.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040063
Dennis Dalessandro895420d2016-01-19 14:42:28 -080064static unsigned int hfi1_lkey_table_size = 16;
Mike Marciniszyn77241052015-07-30 15:17:43 -040065module_param_named(lkey_table_size, hfi1_lkey_table_size, uint,
66 S_IRUGO);
67MODULE_PARM_DESC(lkey_table_size,
68 "LKEY table size in bits (2^n, 1 <= n <= 23)");
69
70static unsigned int hfi1_max_pds = 0xFFFF;
71module_param_named(max_pds, hfi1_max_pds, uint, S_IRUGO);
72MODULE_PARM_DESC(max_pds,
73 "Maximum number of protection domains to support");
74
75static unsigned int hfi1_max_ahs = 0xFFFF;
76module_param_named(max_ahs, hfi1_max_ahs, uint, S_IRUGO);
77MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
78
79unsigned int hfi1_max_cqes = 0x2FFFF;
80module_param_named(max_cqes, hfi1_max_cqes, uint, S_IRUGO);
81MODULE_PARM_DESC(max_cqes,
82 "Maximum number of completion queue entries to support");
83
84unsigned int hfi1_max_cqs = 0x1FFFF;
85module_param_named(max_cqs, hfi1_max_cqs, uint, S_IRUGO);
86MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
87
88unsigned int hfi1_max_qp_wrs = 0x3FFF;
89module_param_named(max_qp_wrs, hfi1_max_qp_wrs, uint, S_IRUGO);
90MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
91
92unsigned int hfi1_max_qps = 16384;
93module_param_named(max_qps, hfi1_max_qps, uint, S_IRUGO);
94MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
95
96unsigned int hfi1_max_sges = 0x60;
97module_param_named(max_sges, hfi1_max_sges, uint, S_IRUGO);
98MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
99
100unsigned int hfi1_max_mcast_grps = 16384;
101module_param_named(max_mcast_grps, hfi1_max_mcast_grps, uint, S_IRUGO);
102MODULE_PARM_DESC(max_mcast_grps,
103 "Maximum number of multicast groups to support");
104
105unsigned int hfi1_max_mcast_qp_attached = 16;
106module_param_named(max_mcast_qp_attached, hfi1_max_mcast_qp_attached,
107 uint, S_IRUGO);
108MODULE_PARM_DESC(max_mcast_qp_attached,
109 "Maximum number of attached QPs to support");
110
111unsigned int hfi1_max_srqs = 1024;
112module_param_named(max_srqs, hfi1_max_srqs, uint, S_IRUGO);
113MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
114
115unsigned int hfi1_max_srq_sges = 128;
116module_param_named(max_srq_sges, hfi1_max_srq_sges, uint, S_IRUGO);
117MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
118
119unsigned int hfi1_max_srq_wrs = 0x1FFFF;
120module_param_named(max_srq_wrs, hfi1_max_srq_wrs, uint, S_IRUGO);
121MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
122
Mike Marciniszynd0e859c2016-03-07 11:35:46 -0800123unsigned short piothreshold = 256;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800124module_param(piothreshold, ushort, S_IRUGO);
125MODULE_PARM_DESC(piothreshold, "size used to determine sdma vs. pio");
126
Dean Luick528ee9f2016-03-05 08:50:43 -0800127#define COPY_CACHELESS 1
128#define COPY_ADAPTIVE 2
129static unsigned int sge_copy_mode;
130module_param(sge_copy_mode, uint, S_IRUGO);
131MODULE_PARM_DESC(sge_copy_mode,
132 "Verbs copy mode: 0 use memcpy, 1 use cacheless copy, 2 adapt based on WSS");
133
Mike Marciniszyn77241052015-07-30 15:17:43 -0400134static void verbs_sdma_complete(
135 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800136 int status);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400137
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800138static int pio_wait(struct rvt_qp *qp,
139 struct send_context *sc,
140 struct hfi1_pkt_state *ps,
141 u32 flag);
142
Jubin John64ffd862015-10-26 10:28:47 -0400143/* Length of buffer to create verbs txreq cache name */
144#define TXREQ_NAME_LEN 24
145
Dean Luick528ee9f2016-03-05 08:50:43 -0800146static uint wss_threshold;
147module_param(wss_threshold, uint, S_IRUGO);
148MODULE_PARM_DESC(wss_threshold, "Percentage (1-100) of LLC to use as a threshold for a cacheless copy");
149static uint wss_clean_period = 256;
150module_param(wss_clean_period, uint, S_IRUGO);
151MODULE_PARM_DESC(wss_clean_period, "Count of verbs copies before an entry in the page copy table is cleaned");
152
153/* memory working set size */
154struct hfi1_wss {
155 unsigned long *entries;
156 atomic_t total_count;
157 atomic_t clean_counter;
158 atomic_t clean_entry;
159
160 int threshold;
161 int num_entries;
162 long pages_mask;
163};
164
165static struct hfi1_wss wss;
166
167int hfi1_wss_init(void)
168{
169 long llc_size;
170 long llc_bits;
171 long table_size;
172 long table_bits;
173
174 /* check for a valid percent range - default to 80 if none or invalid */
175 if (wss_threshold < 1 || wss_threshold > 100)
176 wss_threshold = 80;
177 /* reject a wildly large period */
178 if (wss_clean_period > 1000000)
179 wss_clean_period = 256;
180 /* reject a zero period */
181 if (wss_clean_period == 0)
182 wss_clean_period = 1;
183
184 /*
185 * Calculate the table size - the next power of 2 larger than the
186 * LLC size. LLC size is in KiB.
187 */
188 llc_size = wss_llc_size() * 1024;
189 table_size = roundup_pow_of_two(llc_size);
190
191 /* one bit per page in rounded up table */
192 llc_bits = llc_size / PAGE_SIZE;
193 table_bits = table_size / PAGE_SIZE;
194 wss.pages_mask = table_bits - 1;
195 wss.num_entries = table_bits / BITS_PER_LONG;
196
197 wss.threshold = (llc_bits * wss_threshold) / 100;
198 if (wss.threshold == 0)
199 wss.threshold = 1;
200
201 atomic_set(&wss.clean_counter, wss_clean_period);
202
203 wss.entries = kcalloc(wss.num_entries, sizeof(*wss.entries),
204 GFP_KERNEL);
205 if (!wss.entries) {
206 hfi1_wss_exit();
207 return -ENOMEM;
208 }
209
210 return 0;
211}
212
213void hfi1_wss_exit(void)
214{
215 /* coded to handle partially initialized and repeat callers */
216 kfree(wss.entries);
217 wss.entries = NULL;
218}
219
220/*
221 * Advance the clean counter. When the clean period has expired,
222 * clean an entry.
223 *
224 * This is implemented in atomics to avoid locking. Because multiple
225 * variables are involved, it can be racy which can lead to slightly
226 * inaccurate information. Since this is only a heuristic, this is
227 * OK. Any innaccuracies will clean themselves out as the counter
228 * advances. That said, it is unlikely the entry clean operation will
229 * race - the next possible racer will not start until the next clean
230 * period.
231 *
232 * The clean counter is implemented as a decrement to zero. When zero
233 * is reached an entry is cleaned.
234 */
235static void wss_advance_clean_counter(void)
236{
237 int entry;
238 int weight;
239 unsigned long bits;
240
241 /* become the cleaner if we decrement the counter to zero */
242 if (atomic_dec_and_test(&wss.clean_counter)) {
243 /*
244 * Set, not add, the clean period. This avoids an issue
245 * where the counter could decrement below the clean period.
246 * Doing a set can result in lost decrements, slowing the
247 * clean advance. Since this a heuristic, this possible
248 * slowdown is OK.
249 *
250 * An alternative is to loop, advancing the counter by a
251 * clean period until the result is > 0. However, this could
252 * lead to several threads keeping another in the clean loop.
253 * This could be mitigated by limiting the number of times
254 * we stay in the loop.
255 */
256 atomic_set(&wss.clean_counter, wss_clean_period);
257
258 /*
259 * Uniquely grab the entry to clean and move to next.
260 * The current entry is always the lower bits of
261 * wss.clean_entry. The table size, wss.num_entries,
262 * is always a power-of-2.
263 */
264 entry = (atomic_inc_return(&wss.clean_entry) - 1)
265 & (wss.num_entries - 1);
266
267 /* clear the entry and count the bits */
268 bits = xchg(&wss.entries[entry], 0);
269 weight = hweight64((u64)bits);
270 /* only adjust the contended total count if needed */
271 if (weight)
272 atomic_sub(weight, &wss.total_count);
273 }
274}
275
276/*
277 * Insert the given address into the working set array.
278 */
279static void wss_insert(void *address)
280{
281 u32 page = ((unsigned long)address >> PAGE_SHIFT) & wss.pages_mask;
282 u32 entry = page / BITS_PER_LONG; /* assumes this ends up a shift */
283 u32 nr = page & (BITS_PER_LONG - 1);
284
285 if (!test_and_set_bit(nr, &wss.entries[entry]))
286 atomic_inc(&wss.total_count);
287
288 wss_advance_clean_counter();
289}
290
291/*
292 * Is the working set larger than the threshold?
293 */
294static inline int wss_exceeds_threshold(void)
295{
296 return atomic_read(&wss.total_count) >= wss.threshold;
297}
298
Mike Marciniszyn77241052015-07-30 15:17:43 -0400299/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400300 * Translate ib_wr_opcode into ib_wc_opcode.
301 */
302const enum ib_wc_opcode ib_hfi1_wc_opcode[] = {
303 [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
304 [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
305 [IB_WR_SEND] = IB_WC_SEND,
306 [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
307 [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
308 [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
309 [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
310};
311
312/*
313 * Length of header by opcode, 0 --> not supported
314 */
315const u8 hdr_len_by_opcode[256] = {
316 /* RC */
317 [IB_OPCODE_RC_SEND_FIRST] = 12 + 8,
318 [IB_OPCODE_RC_SEND_MIDDLE] = 12 + 8,
319 [IB_OPCODE_RC_SEND_LAST] = 12 + 8,
320 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
321 [IB_OPCODE_RC_SEND_ONLY] = 12 + 8,
322 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
323 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
324 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = 12 + 8,
325 [IB_OPCODE_RC_RDMA_WRITE_LAST] = 12 + 8,
326 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
327 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
328 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
329 [IB_OPCODE_RC_RDMA_READ_REQUEST] = 12 + 8 + 16,
330 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = 12 + 8 + 4,
331 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = 12 + 8,
332 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = 12 + 8 + 4,
333 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = 12 + 8 + 4,
334 [IB_OPCODE_RC_ACKNOWLEDGE] = 12 + 8 + 4,
335 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = 12 + 8 + 4,
336 [IB_OPCODE_RC_COMPARE_SWAP] = 12 + 8 + 28,
337 [IB_OPCODE_RC_FETCH_ADD] = 12 + 8 + 28,
Jianxin Xiongbdd8a982016-05-24 12:50:17 -0700338 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = 12 + 8 + 4,
339 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = 12 + 8 + 4,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400340 /* UC */
341 [IB_OPCODE_UC_SEND_FIRST] = 12 + 8,
342 [IB_OPCODE_UC_SEND_MIDDLE] = 12 + 8,
343 [IB_OPCODE_UC_SEND_LAST] = 12 + 8,
344 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
345 [IB_OPCODE_UC_SEND_ONLY] = 12 + 8,
346 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 4,
347 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = 12 + 8 + 16,
348 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = 12 + 8,
349 [IB_OPCODE_UC_RDMA_WRITE_LAST] = 12 + 8,
350 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = 12 + 8 + 4,
351 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = 12 + 8 + 16,
352 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = 12 + 8 + 20,
353 /* UD */
354 [IB_OPCODE_UD_SEND_ONLY] = 12 + 8 + 8,
355 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = 12 + 8 + 12
356};
357
358static const opcode_handler opcode_handler_tbl[256] = {
359 /* RC */
360 [IB_OPCODE_RC_SEND_FIRST] = &hfi1_rc_rcv,
361 [IB_OPCODE_RC_SEND_MIDDLE] = &hfi1_rc_rcv,
362 [IB_OPCODE_RC_SEND_LAST] = &hfi1_rc_rcv,
363 [IB_OPCODE_RC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
364 [IB_OPCODE_RC_SEND_ONLY] = &hfi1_rc_rcv,
365 [IB_OPCODE_RC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
366 [IB_OPCODE_RC_RDMA_WRITE_FIRST] = &hfi1_rc_rcv,
367 [IB_OPCODE_RC_RDMA_WRITE_MIDDLE] = &hfi1_rc_rcv,
368 [IB_OPCODE_RC_RDMA_WRITE_LAST] = &hfi1_rc_rcv,
369 [IB_OPCODE_RC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_rc_rcv,
370 [IB_OPCODE_RC_RDMA_WRITE_ONLY] = &hfi1_rc_rcv,
371 [IB_OPCODE_RC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_rc_rcv,
372 [IB_OPCODE_RC_RDMA_READ_REQUEST] = &hfi1_rc_rcv,
373 [IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST] = &hfi1_rc_rcv,
374 [IB_OPCODE_RC_RDMA_READ_RESPONSE_MIDDLE] = &hfi1_rc_rcv,
375 [IB_OPCODE_RC_RDMA_READ_RESPONSE_LAST] = &hfi1_rc_rcv,
376 [IB_OPCODE_RC_RDMA_READ_RESPONSE_ONLY] = &hfi1_rc_rcv,
377 [IB_OPCODE_RC_ACKNOWLEDGE] = &hfi1_rc_rcv,
378 [IB_OPCODE_RC_ATOMIC_ACKNOWLEDGE] = &hfi1_rc_rcv,
379 [IB_OPCODE_RC_COMPARE_SWAP] = &hfi1_rc_rcv,
380 [IB_OPCODE_RC_FETCH_ADD] = &hfi1_rc_rcv,
Jianxin Xionga2df0c82016-07-25 13:38:31 -0700381 [IB_OPCODE_RC_SEND_LAST_WITH_INVALIDATE] = &hfi1_rc_rcv,
382 [IB_OPCODE_RC_SEND_ONLY_WITH_INVALIDATE] = &hfi1_rc_rcv,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400383 /* UC */
384 [IB_OPCODE_UC_SEND_FIRST] = &hfi1_uc_rcv,
385 [IB_OPCODE_UC_SEND_MIDDLE] = &hfi1_uc_rcv,
386 [IB_OPCODE_UC_SEND_LAST] = &hfi1_uc_rcv,
387 [IB_OPCODE_UC_SEND_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
388 [IB_OPCODE_UC_SEND_ONLY] = &hfi1_uc_rcv,
389 [IB_OPCODE_UC_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
390 [IB_OPCODE_UC_RDMA_WRITE_FIRST] = &hfi1_uc_rcv,
391 [IB_OPCODE_UC_RDMA_WRITE_MIDDLE] = &hfi1_uc_rcv,
392 [IB_OPCODE_UC_RDMA_WRITE_LAST] = &hfi1_uc_rcv,
393 [IB_OPCODE_UC_RDMA_WRITE_LAST_WITH_IMMEDIATE] = &hfi1_uc_rcv,
394 [IB_OPCODE_UC_RDMA_WRITE_ONLY] = &hfi1_uc_rcv,
395 [IB_OPCODE_UC_RDMA_WRITE_ONLY_WITH_IMMEDIATE] = &hfi1_uc_rcv,
396 /* UD */
397 [IB_OPCODE_UD_SEND_ONLY] = &hfi1_ud_rcv,
398 [IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE] = &hfi1_ud_rcv,
399 /* CNP */
400 [IB_OPCODE_CNP] = &hfi1_cnp_rcv
401};
402
403/*
404 * System image GUID.
405 */
406__be64 ib_hfi1_sys_image_guid;
407
408/**
409 * hfi1_copy_sge - copy data to SGE memory
410 * @ss: the SGE state
411 * @data: the data to copy
412 * @length: the length of the data
Dean Luick7b0b01a2016-02-03 14:35:49 -0800413 * @copy_last: do a separate copy of the last 8 bytes
Mike Marciniszyn77241052015-07-30 15:17:43 -0400414 */
415void hfi1_copy_sge(
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800416 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400417 void *data, u32 length,
Dean Luick7b0b01a2016-02-03 14:35:49 -0800418 int release,
419 int copy_last)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400420{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800421 struct rvt_sge *sge = &ss->sge;
Dean Luick7b0b01a2016-02-03 14:35:49 -0800422 int in_last = 0;
423 int i;
Dean Luick528ee9f2016-03-05 08:50:43 -0800424 int cacheless_copy = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400425
Dean Luick528ee9f2016-03-05 08:50:43 -0800426 if (sge_copy_mode == COPY_CACHELESS) {
427 cacheless_copy = length >= PAGE_SIZE;
428 } else if (sge_copy_mode == COPY_ADAPTIVE) {
429 if (length >= PAGE_SIZE) {
430 /*
431 * NOTE: this *assumes*:
432 * o The first vaddr is the dest.
433 * o If multiple pages, then vaddr is sequential.
434 */
435 wss_insert(sge->vaddr);
436 if (length >= (2 * PAGE_SIZE))
437 wss_insert(sge->vaddr + PAGE_SIZE);
438
439 cacheless_copy = wss_exceeds_threshold();
440 } else {
441 wss_advance_clean_counter();
442 }
443 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800444 if (copy_last) {
445 if (length > 8) {
446 length -= 8;
447 } else {
448 copy_last = 0;
449 in_last = 1;
450 }
451 }
452
453again:
Mike Marciniszyn77241052015-07-30 15:17:43 -0400454 while (length) {
455 u32 len = sge->length;
456
457 if (len > length)
458 len = length;
459 if (len > sge->sge_length)
460 len = sge->sge_length;
461 WARN_ON_ONCE(len == 0);
Dean Luick528ee9f2016-03-05 08:50:43 -0800462 if (unlikely(in_last)) {
463 /* enforce byte transfer ordering */
Dean Luick7b0b01a2016-02-03 14:35:49 -0800464 for (i = 0; i < len; i++)
465 ((u8 *)sge->vaddr)[i] = ((u8 *)data)[i];
Dean Luick528ee9f2016-03-05 08:50:43 -0800466 } else if (cacheless_copy) {
467 cacheless_memcpy(sge->vaddr, data, len);
Dean Luick7b0b01a2016-02-03 14:35:49 -0800468 } else {
469 memcpy(sge->vaddr, data, len);
470 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400471 sge->vaddr += len;
472 sge->length -= len;
473 sge->sge_length -= len;
474 if (sge->sge_length == 0) {
475 if (release)
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800476 rvt_put_mr(sge->mr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400477 if (--ss->num_sge)
478 *sge = *ss->sg_list++;
479 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800480 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400481 if (++sge->m >= sge->mr->mapsz)
482 break;
483 sge->n = 0;
484 }
485 sge->vaddr =
486 sge->mr->map[sge->m]->segs[sge->n].vaddr;
487 sge->length =
488 sge->mr->map[sge->m]->segs[sge->n].length;
489 }
490 data += len;
491 length -= len;
492 }
Dean Luick7b0b01a2016-02-03 14:35:49 -0800493
494 if (copy_last) {
495 copy_last = 0;
496 in_last = 1;
497 length = 8;
498 goto again;
499 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400500}
501
502/**
503 * hfi1_skip_sge - skip over SGE memory
504 * @ss: the SGE state
505 * @length: the number of bytes to skip
506 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800507void hfi1_skip_sge(struct rvt_sge_state *ss, u32 length, int release)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400508{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800509 struct rvt_sge *sge = &ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400510
511 while (length) {
512 u32 len = sge->length;
513
514 if (len > length)
515 len = length;
516 if (len > sge->sge_length)
517 len = sge->sge_length;
518 WARN_ON_ONCE(len == 0);
519 sge->vaddr += len;
520 sge->length -= len;
521 sge->sge_length -= len;
522 if (sge->sge_length == 0) {
523 if (release)
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800524 rvt_put_mr(sge->mr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400525 if (--ss->num_sge)
526 *sge = *ss->sg_list++;
527 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800528 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400529 if (++sge->m >= sge->mr->mapsz)
530 break;
531 sge->n = 0;
532 }
533 sge->vaddr =
534 sge->mr->map[sge->m]->segs[sge->n].vaddr;
535 sge->length =
536 sge->mr->map[sge->m]->segs[sge->n].length;
537 }
538 length -= len;
539 }
540}
541
Mike Marciniszyn77241052015-07-30 15:17:43 -0400542/*
543 * Make sure the QP is ready and able to accept the given opcode.
544 */
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700545static inline opcode_handler qp_ok(int opcode, struct hfi1_packet *packet)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400546{
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800547 if (!(ib_rvt_state_ops[packet->qp->state] & RVT_PROCESS_RECV_OK))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700548 return NULL;
Mike Marciniszynb218f782016-04-12 11:29:20 -0700549 if (((opcode & RVT_OPCODE_QP_MASK) == packet->qp->allowed_ops) ||
Mike Marciniszyn77241052015-07-30 15:17:43 -0400550 (opcode == IB_OPCODE_CNP))
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700551 return opcode_handler_tbl[opcode];
552
553 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400554}
555
Mike Marciniszyn77241052015-07-30 15:17:43 -0400556/**
557 * hfi1_ib_rcv - process an incoming packet
558 * @packet: data packet information
559 *
560 * This is called to process an incoming packet at interrupt level.
561 *
562 * Tlen is the length of the header + data + CRC in bytes.
563 */
564void hfi1_ib_rcv(struct hfi1_packet *packet)
565{
566 struct hfi1_ctxtdata *rcd = packet->rcd;
567 struct hfi1_ib_header *hdr = packet->hdr;
568 u32 tlen = packet->tlen;
569 struct hfi1_pportdata *ppd = rcd->ppd;
570 struct hfi1_ibport *ibp = &ppd->ibport_data;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800571 struct rvt_dev_info *rdi = &ppd->dd->verbs_dev.rdi;
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700572 opcode_handler packet_handler;
Dean Luickb77d7132015-10-26 10:28:43 -0400573 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400574 u32 qp_num;
575 int lnh;
576 u8 opcode;
577 u16 lid;
578
579 /* Check for GRH */
580 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
Jubin Johne4909742016-02-14 20:22:00 -0800581 if (lnh == HFI1_LRH_BTH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400582 packet->ohdr = &hdr->u.oth;
Jubin Johne4909742016-02-14 20:22:00 -0800583 } else if (lnh == HFI1_LRH_GRH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400584 u32 vtf;
585
586 packet->ohdr = &hdr->u.l.oth;
587 if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
588 goto drop;
589 vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
590 if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
591 goto drop;
592 packet->rcv_flags |= HFI1_HAS_GRH;
Jubin Johne4909742016-02-14 20:22:00 -0800593 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400594 goto drop;
Jubin Johne4909742016-02-14 20:22:00 -0800595 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400596
597 trace_input_ibhdr(rcd->dd, hdr);
598
599 opcode = (be32_to_cpu(packet->ohdr->bth[0]) >> 24);
600 inc_opstats(tlen, &rcd->opstats->stats[opcode]);
601
602 /* Get the destination QP number. */
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800603 qp_num = be32_to_cpu(packet->ohdr->bth[1]) & RVT_QPN_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400604 lid = be16_to_cpu(hdr->lrh[1]);
Dennis Dalessandro8859b4a2016-01-19 14:42:11 -0800605 if (unlikely((lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
606 (lid != be16_to_cpu(IB_LID_PERMISSIVE)))) {
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800607 struct rvt_mcast *mcast;
608 struct rvt_mcast_qp *p;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400609
610 if (lnh != HFI1_LRH_GRH)
611 goto drop;
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800612 mcast = rvt_mcast_find(&ibp->rvp, &hdr->u.l.grh.dgid);
Jubin Johnd125a6c2016-02-14 20:19:49 -0800613 if (!mcast)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400614 goto drop;
615 list_for_each_entry_rcu(p, &mcast->qp_list, list) {
616 packet->qp = p->qp;
Dean Luickb77d7132015-10-26 10:28:43 -0400617 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700618 packet_handler = qp_ok(opcode, packet);
619 if (likely(packet_handler))
620 packet_handler(packet);
621 else
622 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400623 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400624 }
625 /*
Dennis Dalessandro0facc5a2016-01-19 14:43:39 -0800626 * Notify rvt_multicast_detach() if it is waiting for us
Mike Marciniszyn77241052015-07-30 15:17:43 -0400627 * to finish.
628 */
629 if (atomic_dec_return(&mcast->refcount) <= 1)
630 wake_up(&mcast->wait);
631 } else {
632 rcu_read_lock();
Dennis Dalessandroec4274f2016-01-19 14:43:44 -0800633 packet->qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400634 if (!packet->qp) {
635 rcu_read_unlock();
636 goto drop;
637 }
Dean Luickb77d7132015-10-26 10:28:43 -0400638 spin_lock_irqsave(&packet->qp->r_lock, flags);
Jakub Pawlak71e68e32016-07-01 16:02:02 -0700639 packet_handler = qp_ok(opcode, packet);
640 if (likely(packet_handler))
641 packet_handler(packet);
642 else
643 ibp->rvp.n_pkt_drops++;
Dean Luickb77d7132015-10-26 10:28:43 -0400644 spin_unlock_irqrestore(&packet->qp->r_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400645 rcu_read_unlock();
646 }
647 return;
648
649drop:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -0800650 ibp->rvp.n_pkt_drops++;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400651}
652
653/*
654 * This is called from a timer to check for QPs
655 * which need kernel memory in order to send a packet.
656 */
657static void mem_timer(unsigned long data)
658{
659 struct hfi1_ibdev *dev = (struct hfi1_ibdev *)data;
660 struct list_head *list = &dev->memwait;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800661 struct rvt_qp *qp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400662 struct iowait *wait;
663 unsigned long flags;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800664 struct hfi1_qp_priv *priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400665
666 write_seqlock_irqsave(&dev->iowait_lock, flags);
667 if (!list_empty(list)) {
668 wait = list_first_entry(list, struct iowait, list);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800669 qp = iowait_to_qp(wait);
670 priv = qp->priv;
671 list_del_init(&priv->s_iowait.list);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400672 /* refcount held until actual wake up */
673 if (!list_empty(list))
674 mod_timer(&dev->mem_timer, jiffies + 1);
675 }
676 write_sequnlock_irqrestore(&dev->iowait_lock, flags);
677
678 if (qp)
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800679 hfi1_qp_wakeup(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400680}
681
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800682void update_sge(struct rvt_sge_state *ss, u32 length)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400683{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800684 struct rvt_sge *sge = &ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400685
686 sge->vaddr += length;
687 sge->length -= length;
688 sge->sge_length -= length;
689 if (sge->sge_length == 0) {
690 if (--ss->num_sge)
691 *sge = *ss->sg_list++;
692 } else if (sge->length == 0 && sge->mr->lkey) {
Dennis Dalessandrocd4ceee2016-01-19 14:41:55 -0800693 if (++sge->n >= RVT_SEGSZ) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400694 if (++sge->m >= sge->mr->mapsz)
695 return;
696 sge->n = 0;
697 }
698 sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
699 sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
700 }
701}
702
Mike Marciniszyn77241052015-07-30 15:17:43 -0400703/*
704 * This is called with progress side lock held.
705 */
706/* New API */
707static void verbs_sdma_complete(
708 struct sdma_txreq *cookie,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800709 int status)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400710{
711 struct verbs_txreq *tx =
712 container_of(cookie, struct verbs_txreq, txreq);
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800713 struct rvt_qp *qp = tx->qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400714
715 spin_lock(&qp->s_lock);
Jubin Johne4909742016-02-14 20:22:00 -0800716 if (tx->wqe) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400717 hfi1_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
Jubin Johne4909742016-02-14 20:22:00 -0800718 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400719 struct hfi1_ib_header *hdr;
720
721 hdr = &tx->phdr.hdr;
722 hfi1_rc_send_complete(qp, hdr);
723 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400724 spin_unlock(&qp->s_lock);
725
726 hfi1_put_txreq(tx);
727}
728
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800729static int wait_kmem(struct hfi1_ibdev *dev,
730 struct rvt_qp *qp,
731 struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400732{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800733 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400734 unsigned long flags;
735 int ret = 0;
736
737 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800738 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400739 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800740 list_add_tail(&ps->s_txreq->txreq.list,
741 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800742 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400743 if (list_empty(&dev->memwait))
744 mod_timer(&dev->mem_timer, jiffies + 1);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800745 qp->s_flags |= RVT_S_WAIT_KMEM;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800746 list_add_tail(&priv->s_iowait.list, &dev->memwait);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800747 trace_hfi1_qpsleep(qp, RVT_S_WAIT_KMEM);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400748 atomic_inc(&qp->refcount);
749 }
750 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800751 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400752 ret = -EBUSY;
753 }
754 spin_unlock_irqrestore(&qp->s_lock, flags);
755
756 return ret;
757}
758
759/*
760 * This routine calls txadds for each sg entry.
761 *
762 * Add failures will revert the sge cursor
763 */
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800764static noinline int build_verbs_ulp_payload(
Mike Marciniszyn77241052015-07-30 15:17:43 -0400765 struct sdma_engine *sde,
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800766 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400767 u32 length,
768 struct verbs_txreq *tx)
769{
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800770 struct rvt_sge *sg_list = ss->sg_list;
771 struct rvt_sge sge = ss->sge;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400772 u8 num_sge = ss->num_sge;
773 u32 len;
774 int ret = 0;
775
776 while (length) {
777 len = ss->sge.length;
778 if (len > length)
779 len = length;
780 if (len > ss->sge.sge_length)
781 len = ss->sge.sge_length;
782 WARN_ON_ONCE(len == 0);
783 ret = sdma_txadd_kvaddr(
784 sde->dd,
785 &tx->txreq,
786 ss->sge.vaddr,
787 len);
788 if (ret)
789 goto bail_txadd;
790 update_sge(ss, len);
791 length -= len;
792 }
793 return ret;
794bail_txadd:
795 /* unwind cursor */
796 ss->sge = sge;
797 ss->num_sge = num_sge;
798 ss->sg_list = sg_list;
799 return ret;
800}
801
802/*
803 * Build the number of DMA descriptors needed to send length bytes of data.
804 *
805 * NOTE: DMA mapping is held in the tx until completed in the ring or
806 * the tx desc is freed without having been submitted to the ring
807 *
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800808 * This routine ensures all the helper routine calls succeed.
Mike Marciniszyn77241052015-07-30 15:17:43 -0400809 */
810/* New API */
811static int build_verbs_tx_desc(
812 struct sdma_engine *sde,
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800813 struct rvt_sge_state *ss,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400814 u32 length,
815 struct verbs_txreq *tx,
816 struct ahg_ib_header *ahdr,
817 u64 pbc)
818{
819 int ret = 0;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800820 struct hfi1_pio_header *phdr = &tx->phdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400821 u16 hdrbytes = tx->hdr_dwords << 2;
822
Mike Marciniszyn77241052015-07-30 15:17:43 -0400823 if (!ahdr->ahgcount) {
824 ret = sdma_txinit_ahg(
825 &tx->txreq,
826 ahdr->tx_flags,
827 hdrbytes + length,
828 ahdr->ahgidx,
829 0,
830 NULL,
831 0,
832 verbs_sdma_complete);
833 if (ret)
834 goto bail_txadd;
835 phdr->pbc = cpu_to_le64(pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400836 ret = sdma_txadd_kvaddr(
837 sde->dd,
838 &tx->txreq,
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800839 phdr,
840 hdrbytes);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400841 if (ret)
842 goto bail_txadd;
843 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400844 ret = sdma_txinit_ahg(
845 &tx->txreq,
846 ahdr->tx_flags,
847 length,
848 ahdr->ahgidx,
849 ahdr->ahgcount,
850 ahdr->ahgdesc,
851 hdrbytes,
852 verbs_sdma_complete);
853 if (ret)
854 goto bail_txadd;
855 }
856
857 /* add the ulp payload - if any. ss can be NULL for acks */
858 if (ss)
859 ret = build_verbs_ulp_payload(sde, ss, length, tx);
860bail_txadd:
861 return ret;
862}
863
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800864int hfi1_verbs_send_dma(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500865 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400866{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800867 struct hfi1_qp_priv *priv = qp->priv;
868 struct ahg_ib_header *ahdr = priv->s_hdr;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500869 u32 hdrwords = qp->s_hdrwords;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800870 struct rvt_sge_state *ss = qp->s_cur_sge;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500871 u32 len = qp->s_cur_size;
872 u32 plen = hdrwords + ((len + 3) >> 2) + 2; /* includes pbc */
873 struct hfi1_ibdev *dev = ps->dev;
874 struct hfi1_pportdata *ppd = ps->ppd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400875 struct verbs_txreq *tx;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400876 u64 pbc_flags = 0;
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800877 u8 sc5 = priv->s_sc;
878
Mike Marciniszyn77241052015-07-30 15:17:43 -0400879 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400880
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800881 tx = ps->s_txreq;
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800882 if (!sdma_txreq_built(&tx->txreq)) {
883 if (likely(pbc == 0)) {
884 u32 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
885 /* No vl15 here */
886 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
887 pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800888
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800889 pbc = create_pbc(ppd,
890 pbc_flags,
891 qp->srate_mbps,
892 vl,
893 plen);
894 }
895 tx->wqe = qp->s_wqe;
896 ret = build_verbs_tx_desc(tx->sde, ss, len, tx, ahdr, pbc);
897 if (unlikely(ret))
898 goto bail_build;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400899 }
Mike Marciniszyn5326dfb2016-03-07 11:35:24 -0800900 ret = sdma_send_txreq(tx->sde, &priv->s_iowait, &tx->txreq);
901 if (unlikely(ret < 0)) {
902 if (ret == -ECOMM)
903 goto bail_ecomm;
904 return ret;
905 }
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -0800906 trace_sdma_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
907 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400908 return ret;
909
Mike Marciniszyn77241052015-07-30 15:17:43 -0400910bail_ecomm:
911 /* The current one got "sent" */
912 return 0;
913bail_build:
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800914 ret = wait_kmem(dev, qp, ps);
915 if (!ret) {
916 /* free txreq - bad state */
917 hfi1_put_txreq(ps->s_txreq);
918 ps->s_txreq = NULL;
919 }
920 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400921}
922
923/*
924 * If we are now in the error state, return zero to flush the
925 * send work request.
926 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800927static int pio_wait(struct rvt_qp *qp,
928 struct send_context *sc,
929 struct hfi1_pkt_state *ps,
930 u32 flag)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400931{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800932 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400933 struct hfi1_devdata *dd = sc->dd;
934 struct hfi1_ibdev *dev = &dd->verbs_dev;
935 unsigned long flags;
936 int ret = 0;
937
938 /*
939 * Note that as soon as want_buffer() is called and
940 * possibly before it returns, sc_piobufavail()
941 * could be called. Therefore, put QP on the I/O wait list before
942 * enabling the PIO avail interrupt.
943 */
944 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandro83693bd2016-01-19 14:43:33 -0800945 if (ib_rvt_state_ops[qp->state] & RVT_PROCESS_RECV_OK) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400946 write_seqlock(&dev->iowait_lock);
Mike Marciniszyn711e1042016-02-14 12:45:18 -0800947 list_add_tail(&ps->s_txreq->txreq.list,
948 &priv->s_iowait.tx_head);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800949 if (list_empty(&priv->s_iowait.list)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400950 struct hfi1_ibdev *dev = &dd->verbs_dev;
951 int was_empty;
952
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800953 dev->n_piowait += !!(flag & RVT_S_WAIT_PIO);
954 dev->n_piodrain += !!(flag & RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800955 qp->s_flags |= flag;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400956 was_empty = list_empty(&sc->piowait);
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800957 list_add_tail(&priv->s_iowait.list, &sc->piowait);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800958 trace_hfi1_qpsleep(qp, RVT_S_WAIT_PIO);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400959 atomic_inc(&qp->refcount);
960 /* counting: only call wantpiobuf_intr if first user */
961 if (was_empty)
962 hfi1_sc_wantpiobuf_intr(sc, 1);
963 }
964 write_sequnlock(&dev->iowait_lock);
Dennis Dalessandro54d10c12016-01-19 14:43:01 -0800965 qp->s_flags &= ~RVT_S_BUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400966 ret = -EBUSY;
967 }
968 spin_unlock_irqrestore(&qp->s_lock, flags);
969 return ret;
970}
971
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800972static void verbs_pio_complete(void *arg, int code)
973{
974 struct rvt_qp *qp = (struct rvt_qp *)arg;
975 struct hfi1_qp_priv *priv = qp->priv;
976
977 if (iowait_pio_dec(&priv->s_iowait))
978 iowait_drain_wakeup(&priv->s_iowait);
979}
980
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800981int hfi1_verbs_send_pio(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500982 u64 pbc)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400983{
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -0800984 struct hfi1_qp_priv *priv = qp->priv;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500985 u32 hdrwords = qp->s_hdrwords;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800986 struct rvt_sge_state *ss = qp->s_cur_sge;
Dennis Dalessandrod46e5142015-11-11 00:34:37 -0500987 u32 len = qp->s_cur_size;
988 u32 dwords = (len + 3) >> 2;
989 u32 plen = hdrwords + dwords + 2; /* includes pbc */
990 struct hfi1_pportdata *ppd = ps->ppd;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800991 u32 *hdr = (u32 *)&ps->s_txreq->phdr.hdr;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400992 u64 pbc_flags = 0;
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -0800993 u8 sc5;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400994 unsigned long flags = 0;
995 struct send_context *sc;
996 struct pio_buf *pbuf;
997 int wc_status = IB_WC_SUCCESS;
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -0800998 int ret = 0;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800999 pio_release_cb cb = NULL;
1000
1001 /* only RC/UC use complete */
1002 switch (qp->ibqp.qp_type) {
1003 case IB_QPT_RC:
1004 case IB_QPT_UC:
1005 cb = verbs_pio_complete;
1006 break;
1007 default:
1008 break;
1009 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001010
1011 /* vl15 special case taken care of in ud.c */
Dennis Dalessandro4c6829c2016-01-19 14:42:00 -08001012 sc5 = priv->s_sc;
Mike Marciniszyncef504c2016-03-07 11:35:35 -08001013 sc = ps->s_txreq->psc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001014
Mike Marciniszyn77241052015-07-30 15:17:43 -04001015 if (likely(pbc == 0)) {
Mike Marciniszyn4f8cc5c2016-02-14 12:45:27 -08001016 u8 vl = sc_to_vlt(dd_from_ibdev(qp->ibqp.device), sc5);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001017 /* set PBC_DC_INFO bit (aka SC[4]) in pbc_flags */
1018 pbc_flags |= (!!(sc5 & 0x10)) << PBC_DC_INFO_SHIFT;
1019 pbc = create_pbc(ppd, pbc_flags, qp->srate_mbps, vl, plen);
1020 }
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001021 if (cb)
1022 iowait_pio_inc(&priv->s_iowait);
1023 pbuf = sc_buffer_alloc(sc, plen, cb, qp);
Jubin Johnd125a6c2016-02-14 20:19:49 -08001024 if (unlikely(!pbuf)) {
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001025 if (cb)
1026 verbs_pio_complete(qp, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001027 if (ppd->host_link_state != HLS_UP_ACTIVE) {
1028 /*
1029 * If we have filled the PIO buffers to capacity and are
1030 * not in an active state this request is not going to
1031 * go out to so just complete it with an error or else a
1032 * ULP or the core may be stuck waiting.
1033 */
1034 hfi1_cdbg(
1035 PIO,
1036 "alloc failed. state not active, completing");
1037 wc_status = IB_WC_GENERAL_ERR;
1038 goto pio_bail;
1039 } else {
1040 /*
1041 * This is a normal occurrence. The PIO buffs are full
1042 * up but we are still happily sending, well we could be
1043 * so lets continue to queue the request.
1044 */
1045 hfi1_cdbg(PIO, "alloc failed. state active, queuing");
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001046 ret = pio_wait(qp, sc, ps, RVT_S_WAIT_PIO);
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001047 if (!ret)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001048 /* txreq not queued - free */
Mike Marciniszyn711e1042016-02-14 12:45:18 -08001049 goto bail;
1050 /* tx consumed in wait */
1051 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001052 }
1053 }
1054
1055 if (len == 0) {
1056 pio_copy(ppd->dd, pbuf, pbc, hdr, hdrwords);
1057 } else {
1058 if (ss) {
Jubin John8638b772016-02-14 20:19:24 -08001059 seg_pio_copy_start(pbuf, pbc, hdr, hdrwords * 4);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060 while (len) {
1061 void *addr = ss->sge.vaddr;
1062 u32 slen = ss->sge.length;
1063
1064 if (slen > len)
1065 slen = len;
1066 update_sge(ss, slen);
1067 seg_pio_copy_mid(pbuf, addr, slen);
1068 len -= slen;
1069 }
1070 seg_pio_copy_end(pbuf);
1071 }
1072 }
1073
Mike Marciniszyn1db78ee2016-03-07 11:35:19 -08001074 trace_pio_output_ibhdr(dd_from_ibdev(qp->ibqp.device),
1075 &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001076
Mike Marciniszyn77241052015-07-30 15:17:43 -04001077pio_bail:
1078 if (qp->s_wqe) {
1079 spin_lock_irqsave(&qp->s_lock, flags);
1080 hfi1_send_complete(qp, qp->s_wqe, wc_status);
1081 spin_unlock_irqrestore(&qp->s_lock, flags);
1082 } else if (qp->ibqp.qp_type == IB_QPT_RC) {
1083 spin_lock_irqsave(&qp->s_lock, flags);
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001084 hfi1_rc_send_complete(qp, &ps->s_txreq->phdr.hdr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001085 spin_unlock_irqrestore(&qp->s_lock, flags);
1086 }
Dennis Dalessandrobb5df5f2016-02-14 12:44:43 -08001087
1088 ret = 0;
1089
1090bail:
1091 hfi1_put_txreq(ps->s_txreq);
1092 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001093}
Geliang Tangb91cc572015-09-21 23:39:08 +08001094
Mike Marciniszyn77241052015-07-30 15:17:43 -04001095/*
1096 * egress_pkey_matches_entry - return 1 if the pkey matches ent (ent
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001097 * being an entry from the partition key table), return 0
Mike Marciniszyn77241052015-07-30 15:17:43 -04001098 * otherwise. Use the matching criteria for egress partition keys
1099 * specified in the OPAv1 spec., section 9.1l.7.
1100 */
1101static inline int egress_pkey_matches_entry(u16 pkey, u16 ent)
1102{
1103 u16 mkey = pkey & PKEY_LOW_15_MASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001104 u16 mentry = ent & PKEY_LOW_15_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001105
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001106 if (mkey == mentry) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001107 /*
1108 * If pkey[15] is set (full partition member),
1109 * is bit 15 in the corresponding table element
1110 * clear (limited member)?
1111 */
1112 if (pkey & PKEY_MEMBER_MASK)
1113 return !!(ent & PKEY_MEMBER_MASK);
1114 return 1;
1115 }
1116 return 0;
1117}
1118
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001119/**
1120 * egress_pkey_check - check P_KEY of a packet
1121 * @ppd: Physical IB port data
1122 * @lrh: Local route header
1123 * @bth: Base transport header
1124 * @sc5: SC for packet
1125 * @s_pkey_index: It will be used for look up optimization for kernel contexts
1126 * only. If it is negative value, then it means user contexts is calling this
1127 * function.
1128 *
1129 * It checks if hdr's pkey is valid.
1130 *
1131 * Return: 0 on success, otherwise, 1
Mike Marciniszyn77241052015-07-30 15:17:43 -04001132 */
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001133int egress_pkey_check(struct hfi1_pportdata *ppd, __be16 *lrh, __be32 *bth,
1134 u8 sc5, int8_t s_pkey_index)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001135{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001136 struct hfi1_devdata *dd;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001137 int i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001138 u16 pkey;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001139 int is_user_ctxt_mechanism = (s_pkey_index < 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001140
1141 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_OUT))
1142 return 0;
1143
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001144 pkey = (u16)be32_to_cpu(bth[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001145
1146 /* If SC15, pkey[0:14] must be 0x7fff */
1147 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1148 goto bad;
1149
Mike Marciniszyn77241052015-07-30 15:17:43 -04001150 /* Is the pkey = 0x0, or 0x8000? */
1151 if ((pkey & PKEY_LOW_15_MASK) == 0)
1152 goto bad;
1153
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001154 /*
1155 * For the kernel contexts only, if a qp is passed into the function,
1156 * the most likely matching pkey has index qp->s_pkey_index
1157 */
1158 if (!is_user_ctxt_mechanism &&
1159 egress_pkey_matches_entry(pkey, ppd->pkeys[s_pkey_index])) {
1160 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001161 }
1162
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001163 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1164 if (egress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1165 return 0;
1166 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001167bad:
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001168 /*
1169 * For the user-context mechanism, the P_KEY check would only happen
1170 * once per SDMA request, not once per packet. Therefore, there's no
1171 * need to increment the counter for the user-context mechanism.
1172 */
1173 if (!is_user_ctxt_mechanism) {
1174 incr_cntr64(&ppd->port_xmit_constraint_errors);
1175 dd = ppd->dd;
1176 if (!(dd->err_info_xmit_constraint.status &
1177 OPA_EI_STATUS_SMASK)) {
1178 u16 slid = be16_to_cpu(lrh[3]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001179
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001180 dd->err_info_xmit_constraint.status |=
1181 OPA_EI_STATUS_SMASK;
1182 dd->err_info_xmit_constraint.slid = slid;
1183 dd->err_info_xmit_constraint.pkey = pkey;
1184 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001185 }
1186 return 1;
1187}
1188
1189/**
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001190 * get_send_routine - choose an egress routine
1191 *
1192 * Choose an egress routine based on QP type
1193 * and size
1194 */
1195static inline send_routine get_send_routine(struct rvt_qp *qp,
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001196 struct verbs_txreq *tx)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001197{
1198 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
1199 struct hfi1_qp_priv *priv = qp->priv;
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001200 struct hfi1_ib_header *h = &tx->phdr.hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001201
1202 if (unlikely(!(dd->flags & HFI1_HAS_SEND_DMA)))
1203 return dd->process_pio_send;
1204 switch (qp->ibqp.qp_type) {
1205 case IB_QPT_SMI:
1206 return dd->process_pio_send;
1207 case IB_QPT_GSI:
1208 case IB_QPT_UD:
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001209 break;
1210 case IB_QPT_RC:
1211 if (piothreshold &&
1212 qp->s_cur_size <= min(piothreshold, qp->pmtu) &&
1213 (BIT(get_opcode(h) & 0x1f) & rc_only_opcode) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001214 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1215 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001216 return dd->process_pio_send;
1217 break;
1218 case IB_QPT_UC:
1219 if (piothreshold &&
1220 qp->s_cur_size <= min(piothreshold, qp->pmtu) &&
1221 (BIT(get_opcode(h) & 0x1f) & uc_only_opcode) &&
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001222 iowait_sdma_pending(&priv->s_iowait) == 0 &&
1223 !sdma_txreq_built(&tx->txreq))
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001224 return dd->process_pio_send;
1225 break;
1226 default:
1227 break;
1228 }
1229 return dd->process_dma_send;
1230}
1231
1232/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001233 * hfi1_verbs_send - send a packet
1234 * @qp: the QP to send on
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001235 * @ps: the state of the packet to send
Mike Marciniszyn77241052015-07-30 15:17:43 -04001236 *
1237 * Return zero if packet is sent or queued OK.
Dennis Dalessandro54d10c12016-01-19 14:43:01 -08001238 * Return non-zero and clear qp->s_flags RVT_S_BUSY otherwise.
Mike Marciniszyn77241052015-07-30 15:17:43 -04001239 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001240int hfi1_verbs_send(struct rvt_qp *qp, struct hfi1_pkt_state *ps)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001241{
1242 struct hfi1_devdata *dd = dd_from_ibdev(qp->ibqp.device);
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001243 struct hfi1_qp_priv *priv = qp->priv;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001244 struct hfi1_other_headers *ohdr;
1245 struct hfi1_ib_header *hdr;
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001246 send_routine sr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001247 int ret;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001248 u8 lnh;
1249
1250 hdr = &ps->s_txreq->phdr.hdr;
1251 /* locate the pkey within the headers */
1252 lnh = be16_to_cpu(hdr->lrh[0]) & 3;
1253 if (lnh == HFI1_LRH_GRH)
1254 ohdr = &hdr->u.l.oth;
1255 else
1256 ohdr = &hdr->u.oth;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001257
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001258 sr = get_send_routine(qp, ps->s_txreq);
Sebastian Sancheze38d1e42016-04-12 11:22:21 -07001259 ret = egress_pkey_check(dd->pport,
1260 hdr->lrh,
1261 ohdr->bth,
1262 priv->s_sc,
1263 qp->s_pkey_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001264 if (unlikely(ret)) {
1265 /*
1266 * The value we are returning here does not get propagated to
1267 * the verbs caller. Thus we need to complete the request with
1268 * error otherwise the caller could be sitting waiting on the
1269 * completion event. Only do this for PIO. SDMA has its own
1270 * mechanism for handling the errors. So for SDMA we can just
1271 * return.
1272 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001273 if (sr == dd->process_pio_send) {
1274 unsigned long flags;
1275
Mike Marciniszyn77241052015-07-30 15:17:43 -04001276 hfi1_cdbg(PIO, "%s() Failed. Completing with err",
1277 __func__);
1278 spin_lock_irqsave(&qp->s_lock, flags);
1279 hfi1_send_complete(qp, qp->s_wqe, IB_WC_GENERAL_ERR);
1280 spin_unlock_irqrestore(&qp->s_lock, flags);
1281 }
1282 return -EINVAL;
1283 }
Mike Marciniszyn47177f12016-03-07 11:35:41 -08001284 if (sr == dd->process_dma_send && iowait_pio_pending(&priv->s_iowait))
1285 return pio_wait(qp,
1286 ps->s_txreq->psc,
1287 ps,
1288 RVT_S_WAIT_PIO_DRAIN);
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001289 return sr(qp, ps, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001290}
1291
Harish Chegondi94d51712016-01-19 14:43:17 -08001292/**
1293 * hfi1_fill_device_attr - Fill in rvt dev info device attributes.
1294 * @dd: the device data structure
1295 */
1296static void hfi1_fill_device_attr(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001297{
Harish Chegondi94d51712016-01-19 14:43:17 -08001298 struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001299
Harish Chegondi94d51712016-01-19 14:43:17 -08001300 memset(&rdi->dparms.props, 0, sizeof(rdi->dparms.props));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001301
Harish Chegondi94d51712016-01-19 14:43:17 -08001302 rdi->dparms.props.device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
1303 IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
1304 IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
1305 IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
1306 rdi->dparms.props.page_size_cap = PAGE_SIZE;
1307 rdi->dparms.props.vendor_id = dd->oui1 << 16 | dd->oui2 << 8 | dd->oui3;
1308 rdi->dparms.props.vendor_part_id = dd->pcidev->device;
1309 rdi->dparms.props.hw_ver = dd->minrev;
1310 rdi->dparms.props.sys_image_guid = ib_hfi1_sys_image_guid;
1311 rdi->dparms.props.max_mr_size = ~0ULL;
1312 rdi->dparms.props.max_qp = hfi1_max_qps;
1313 rdi->dparms.props.max_qp_wr = hfi1_max_qp_wrs;
1314 rdi->dparms.props.max_sge = hfi1_max_sges;
1315 rdi->dparms.props.max_sge_rd = hfi1_max_sges;
1316 rdi->dparms.props.max_cq = hfi1_max_cqs;
1317 rdi->dparms.props.max_ah = hfi1_max_ahs;
1318 rdi->dparms.props.max_cqe = hfi1_max_cqes;
1319 rdi->dparms.props.max_mr = rdi->lkey_table.max;
1320 rdi->dparms.props.max_fmr = rdi->lkey_table.max;
1321 rdi->dparms.props.max_map_per_fmr = 32767;
1322 rdi->dparms.props.max_pd = hfi1_max_pds;
1323 rdi->dparms.props.max_qp_rd_atom = HFI1_MAX_RDMA_ATOMIC;
1324 rdi->dparms.props.max_qp_init_rd_atom = 255;
1325 rdi->dparms.props.max_srq = hfi1_max_srqs;
1326 rdi->dparms.props.max_srq_wr = hfi1_max_srq_wrs;
1327 rdi->dparms.props.max_srq_sge = hfi1_max_srq_sges;
1328 rdi->dparms.props.atomic_cap = IB_ATOMIC_GLOB;
1329 rdi->dparms.props.max_pkeys = hfi1_get_npkeys(dd);
1330 rdi->dparms.props.max_mcast_grp = hfi1_max_mcast_grps;
1331 rdi->dparms.props.max_mcast_qp_attach = hfi1_max_mcast_qp_attached;
1332 rdi->dparms.props.max_total_mcast_qp_attach =
1333 rdi->dparms.props.max_mcast_qp_attach *
1334 rdi->dparms.props.max_mcast_grp;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001335}
1336
1337static inline u16 opa_speed_to_ib(u16 in)
1338{
1339 u16 out = 0;
1340
1341 if (in & OPA_LINK_SPEED_25G)
1342 out |= IB_SPEED_EDR;
1343 if (in & OPA_LINK_SPEED_12_5G)
1344 out |= IB_SPEED_FDR;
1345
1346 return out;
1347}
1348
1349/*
1350 * Convert a single OPA link width (no multiple flags) to an IB value.
1351 * A zero OPA link width means link down, which means the IB width value
1352 * is a don't care.
1353 */
1354static inline u16 opa_width_to_ib(u16 in)
1355{
1356 switch (in) {
1357 case OPA_LINK_WIDTH_1X:
1358 /* map 2x and 3x to 1x as they don't exist in IB */
1359 case OPA_LINK_WIDTH_2X:
1360 case OPA_LINK_WIDTH_3X:
1361 return IB_WIDTH_1X;
1362 default: /* link down or unknown, return our largest width */
1363 case OPA_LINK_WIDTH_4X:
1364 return IB_WIDTH_4X;
1365 }
1366}
1367
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001368static int query_port(struct rvt_dev_info *rdi, u8 port_num,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001369 struct ib_port_attr *props)
1370{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001371 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1372 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1373 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001374 u16 lid = ppd->lid;
1375
Mike Marciniszyn77241052015-07-30 15:17:43 -04001376 props->lid = lid ? lid : 0;
1377 props->lmc = ppd->lmc;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001378 /* OPA logical states match IB logical states */
1379 props->state = driver_lstate(ppd);
1380 props->phys_state = hfi1_ibphys_portstate(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001381 props->gid_tbl_len = HFI1_GUIDS_PER_PORT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001382 props->active_width = (u8)opa_width_to_ib(ppd->link_width_active);
1383 /* see rate_show() in ib core/sysfs.c */
1384 props->active_speed = (u8)opa_speed_to_ib(ppd->link_speed_active);
1385 props->max_vl_num = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001386
1387 /* Once we are a "first class" citizen and have added the OPA MTUs to
1388 * the core we can advertise the larger MTU enum to the ULPs, for now
1389 * advertise only 4K.
1390 *
1391 * Those applications which are either OPA aware or pass the MTU enum
1392 * from the Path Records to us will get the new 8k MTU. Those that
1393 * attempt to process the MTU enum may fail in various ways.
1394 */
1395 props->max_mtu = mtu_to_enum((!valid_ib_mtu(hfi1_max_mtu) ?
1396 4096 : hfi1_max_mtu), IB_MTU_4096);
1397 props->active_mtu = !valid_ib_mtu(ppd->ibmtu) ? props->max_mtu :
1398 mtu_to_enum(ppd->ibmtu, IB_MTU_2048);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001399
1400 return 0;
1401}
1402
1403static int modify_device(struct ib_device *device,
1404 int device_modify_mask,
1405 struct ib_device_modify *device_modify)
1406{
1407 struct hfi1_devdata *dd = dd_from_ibdev(device);
1408 unsigned i;
1409 int ret;
1410
1411 if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
1412 IB_DEVICE_MODIFY_NODE_DESC)) {
1413 ret = -EOPNOTSUPP;
1414 goto bail;
1415 }
1416
1417 if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
1418 memcpy(device->node_desc, device_modify->node_desc, 64);
1419 for (i = 0; i < dd->num_pports; i++) {
1420 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1421
1422 hfi1_node_desc_chg(ibp);
1423 }
1424 }
1425
1426 if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
1427 ib_hfi1_sys_image_guid =
1428 cpu_to_be64(device_modify->sys_image_guid);
1429 for (i = 0; i < dd->num_pports; i++) {
1430 struct hfi1_ibport *ibp = &dd->pport[i].ibport_data;
1431
1432 hfi1_sys_guid_chg(ibp);
1433 }
1434 }
1435
1436 ret = 0;
1437
1438bail:
1439 return ret;
1440}
1441
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001442static int shut_down_port(struct rvt_dev_info *rdi, u8 port_num)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001443{
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001444 struct hfi1_ibdev *verbs_dev = dev_from_rdi(rdi);
1445 struct hfi1_devdata *dd = dd_from_dev(verbs_dev);
1446 struct hfi1_pportdata *ppd = &dd->pport[port_num - 1];
1447 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001448
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001449 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_UNKNOWN, 0,
1450 OPA_LINKDOWN_REASON_UNKNOWN);
1451 ret = set_link_state(ppd, HLS_DN_DOWNDEF);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001452 return ret;
1453}
1454
Dennis Dalessandro25131462016-02-03 14:36:40 -08001455static int hfi1_get_guid_be(struct rvt_dev_info *rdi, struct rvt_ibport *rvp,
1456 int guid_index, __be64 *guid)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001457{
Dennis Dalessandro25131462016-02-03 14:36:40 -08001458 struct hfi1_ibport *ibp = container_of(rvp, struct hfi1_ibport, rvp);
1459 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001460
Dennis Dalessandro25131462016-02-03 14:36:40 -08001461 if (guid_index == 0)
1462 *guid = cpu_to_be64(ppd->guid);
1463 else if (guid_index < HFI1_GUIDS_PER_PORT)
1464 *guid = ibp->guids[guid_index - 1];
1465 else
1466 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001467
Dennis Dalessandro25131462016-02-03 14:36:40 -08001468 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001469}
1470
Mike Marciniszyn77241052015-07-30 15:17:43 -04001471/*
1472 * convert ah port,sl to sc
1473 */
1474u8 ah_to_sc(struct ib_device *ibdev, struct ib_ah_attr *ah)
1475{
1476 struct hfi1_ibport *ibp = to_iport(ibdev, ah->port_num);
1477
1478 return ibp->sl_to_sc[ah->sl];
1479}
1480
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001481static int hfi1_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001482{
1483 struct hfi1_ibport *ibp;
1484 struct hfi1_pportdata *ppd;
1485 struct hfi1_devdata *dd;
1486 u8 sc5;
1487
Mike Marciniszyn77241052015-07-30 15:17:43 -04001488 /* test the mapping for validity */
1489 ibp = to_iport(ibdev, ah_attr->port_num);
1490 ppd = ppd_from_ibp(ibp);
1491 sc5 = ibp->sl_to_sc[ah_attr->sl];
1492 dd = dd_from_ppd(ppd);
1493 if (sc_to_vlt(dd, sc5) > num_vls && sc_to_vlt(dd, sc5) != 0xf)
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001494 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001495 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001496}
1497
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001498static void hfi1_notify_new_ah(struct ib_device *ibdev,
1499 struct ib_ah_attr *ah_attr,
1500 struct rvt_ah *ah)
1501{
1502 struct hfi1_ibport *ibp;
1503 struct hfi1_pportdata *ppd;
1504 struct hfi1_devdata *dd;
1505 u8 sc5;
1506
1507 /*
1508 * Do not trust reading anything from rvt_ah at this point as it is not
1509 * done being setup. We can however modify things which we need to set.
1510 */
1511
1512 ibp = to_iport(ibdev, ah_attr->port_num);
1513 ppd = ppd_from_ibp(ibp);
1514 sc5 = ibp->sl_to_sc[ah->attr.sl];
1515 dd = dd_from_ppd(ppd);
1516 ah->vl = sc_to_vlt(dd, sc5);
1517 if (ah->vl < num_vls || ah->vl == 15)
1518 ah->log_pmtu = ilog2(dd->vld[ah->vl].mtu);
1519}
1520
Mike Marciniszyn77241052015-07-30 15:17:43 -04001521struct ib_ah *hfi1_create_qp0_ah(struct hfi1_ibport *ibp, u16 dlid)
1522{
1523 struct ib_ah_attr attr;
1524 struct ib_ah *ah = ERR_PTR(-EINVAL);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001525 struct rvt_qp *qp0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001526
1527 memset(&attr, 0, sizeof(attr));
1528 attr.dlid = dlid;
1529 attr.port_num = ppd_from_ibp(ibp)->port;
1530 rcu_read_lock();
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001531 qp0 = rcu_dereference(ibp->rvp.qp[0]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001532 if (qp0)
1533 ah = ib_create_ah(qp0->ibqp.pd, &attr);
1534 rcu_read_unlock();
1535 return ah;
1536}
1537
1538/**
Mike Marciniszyn77241052015-07-30 15:17:43 -04001539 * hfi1_get_npkeys - return the size of the PKEY table for context 0
1540 * @dd: the hfi1_ib device
1541 */
1542unsigned hfi1_get_npkeys(struct hfi1_devdata *dd)
1543{
1544 return ARRAY_SIZE(dd->pport[0].pkeys);
1545}
1546
Mike Marciniszyn77241052015-07-30 15:17:43 -04001547static void init_ibport(struct hfi1_pportdata *ppd)
1548{
1549 struct hfi1_ibport *ibp = &ppd->ibport_data;
1550 size_t sz = ARRAY_SIZE(ibp->sl_to_sc);
1551 int i;
1552
1553 for (i = 0; i < sz; i++) {
1554 ibp->sl_to_sc[i] = i;
1555 ibp->sc_to_sl[i] = i;
1556 }
1557
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001558 spin_lock_init(&ibp->rvp.lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001559 /* Set the prefix to the default value (see ch. 4.1.1) */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001560 ibp->rvp.gid_prefix = IB_DEFAULT_GID_PREFIX;
1561 ibp->rvp.sm_lid = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001562 /* Below should only set bits defined in OPA PortInfo.CapabilityMask */
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001563 ibp->rvp.port_cap_flags = IB_PORT_AUTO_MIGR_SUP |
Mike Marciniszyn77241052015-07-30 15:17:43 -04001564 IB_PORT_CAP_MASK_NOTICE_SUP;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001565 ibp->rvp.pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
1566 ibp->rvp.pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
1567 ibp->rvp.pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
1568 ibp->rvp.pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
1569 ibp->rvp.pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001570
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001571 RCU_INIT_POINTER(ibp->rvp.qp[0], NULL);
1572 RCU_INIT_POINTER(ibp->rvp.qp[1], NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001573}
1574
Mike Marciniszyn77241052015-07-30 15:17:43 -04001575/**
1576 * hfi1_register_ib_device - register our device with the infiniband core
1577 * @dd: the device data structure
1578 * Return 0 if successful, errno if unsuccessful.
1579 */
1580int hfi1_register_ib_device(struct hfi1_devdata *dd)
1581{
1582 struct hfi1_ibdev *dev = &dd->verbs_dev;
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001583 struct ib_device *ibdev = &dev->rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001584 struct hfi1_pportdata *ppd = dd->pport;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001585 unsigned i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001586 int ret;
1587 size_t lcpysz = IB_DEVICE_NAME_MAX;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001588
Mike Marciniszyn77241052015-07-30 15:17:43 -04001589 for (i = 0; i < dd->num_pports; i++)
1590 init_ibport(ppd + i);
1591
1592 /* Only need to initialize non-zero fields. */
Dennis Dalessandro4f87ccf2016-01-19 14:41:50 -08001593
Hari Prasath Gujulan Elango045277c2016-02-04 11:03:45 -08001594 setup_timer(&dev->mem_timer, mem_timer, (unsigned long)dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001595
Mike Marciniszyn77241052015-07-30 15:17:43 -04001596 seqlock_init(&dev->iowait_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001597 INIT_LIST_HEAD(&dev->txwait);
1598 INIT_LIST_HEAD(&dev->memwait);
1599
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001600 ret = verbs_txreq_init(dev);
1601 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001602 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001603
1604 /*
1605 * The system image GUID is supposed to be the same for all
1606 * HFIs in a single system but since there can be other
1607 * device types in the system, we can't be sure this is unique.
1608 */
1609 if (!ib_hfi1_sys_image_guid)
1610 ib_hfi1_sys_image_guid = cpu_to_be64(ppd->guid);
1611 lcpysz = strlcpy(ibdev->name, class_name(), lcpysz);
1612 strlcpy(ibdev->name + lcpysz, "_%d", IB_DEVICE_NAME_MAX - lcpysz);
1613 ibdev->owner = THIS_MODULE;
1614 ibdev->node_guid = cpu_to_be64(ppd->guid);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001615 ibdev->phys_port_cnt = dd->num_pports;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001616 ibdev->dma_device = &dd->pcidev->dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001617 ibdev->modify_device = modify_device;
Dennis Dalessandro43316292016-01-19 14:44:01 -08001618
1619 /* keep process mad in the driver */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001620 ibdev->process_mad = hfi1_process_mad;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001621
1622 strncpy(ibdev->node_desc, init_utsname()->nodename,
1623 sizeof(ibdev->node_desc));
1624
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001625 /*
1626 * Fill in rvt info object.
1627 */
1628 dd->verbs_dev.rdi.driver_f.port_callback = hfi1_create_port_files;
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001629 dd->verbs_dev.rdi.driver_f.get_card_name = get_card_name;
1630 dd->verbs_dev.rdi.driver_f.get_pci_dev = get_pci_dev;
Dennis Dalessandro15723f02016-01-19 14:42:17 -08001631 dd->verbs_dev.rdi.driver_f.check_ah = hfi1_check_ah;
Dennis Dalessandro8f1764fa2016-01-19 14:42:22 -08001632 dd->verbs_dev.rdi.driver_f.notify_new_ah = hfi1_notify_new_ah;
Dennis Dalessandro25131462016-02-03 14:36:40 -08001633 dd->verbs_dev.rdi.driver_f.get_guid_be = hfi1_get_guid_be;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001634 dd->verbs_dev.rdi.driver_f.query_port_state = query_port;
1635 dd->verbs_dev.rdi.driver_f.shut_down_port = shut_down_port;
1636 dd->verbs_dev.rdi.driver_f.cap_mask_chg = hfi1_cap_mask_chg;
Harish Chegondi94d51712016-01-19 14:43:17 -08001637 /*
1638 * Fill in rvt info device attributes.
1639 */
1640 hfi1_fill_device_attr(dd);
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001641
1642 /* queue pair */
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001643 dd->verbs_dev.rdi.dparms.qp_table_size = hfi1_qp_table_size;
1644 dd->verbs_dev.rdi.dparms.qpn_start = 0;
1645 dd->verbs_dev.rdi.dparms.qpn_inc = 1;
1646 dd->verbs_dev.rdi.dparms.qos_shift = dd->qos_shift;
1647 dd->verbs_dev.rdi.dparms.qpn_res_start = kdeth_qp << 16;
1648 dd->verbs_dev.rdi.dparms.qpn_res_end =
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001649 dd->verbs_dev.rdi.dparms.qpn_res_start + 65535;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001650 dd->verbs_dev.rdi.dparms.max_rdma_atomic = HFI1_MAX_RDMA_ATOMIC;
1651 dd->verbs_dev.rdi.dparms.psn_mask = PSN_MASK;
1652 dd->verbs_dev.rdi.dparms.psn_shift = PSN_SHIFT;
1653 dd->verbs_dev.rdi.dparms.psn_modify_mask = PSN_MODIFY_MASK;
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001654 dd->verbs_dev.rdi.dparms.core_cap_flags = RDMA_CORE_PORT_INTEL_OPA;
1655 dd->verbs_dev.rdi.dparms.max_mad_size = OPA_MGMT_MAD_SIZE;
1656
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001657 dd->verbs_dev.rdi.driver_f.qp_priv_alloc = qp_priv_alloc;
1658 dd->verbs_dev.rdi.driver_f.qp_priv_free = qp_priv_free;
1659 dd->verbs_dev.rdi.driver_f.free_all_qps = free_all_qps;
1660 dd->verbs_dev.rdi.driver_f.notify_qp_reset = notify_qp_reset;
Dennis Dalessandro83693bd2016-01-19 14:43:33 -08001661 dd->verbs_dev.rdi.driver_f.do_send = hfi1_do_send;
1662 dd->verbs_dev.rdi.driver_f.schedule_send = hfi1_schedule_send;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001663 dd->verbs_dev.rdi.driver_f.schedule_send_no_lock = _hfi1_schedule_send;
Dennis Dalessandroec4274f2016-01-19 14:43:44 -08001664 dd->verbs_dev.rdi.driver_f.get_pmtu_from_attr = get_pmtu_from_attr;
1665 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1666 dd->verbs_dev.rdi.driver_f.flush_qp_waiters = flush_qp_waiters;
1667 dd->verbs_dev.rdi.driver_f.stop_send_queue = stop_send_queue;
1668 dd->verbs_dev.rdi.driver_f.quiesce_qp = quiesce_qp;
1669 dd->verbs_dev.rdi.driver_f.notify_error_qp = notify_error_qp;
1670 dd->verbs_dev.rdi.driver_f.mtu_from_qp = mtu_from_qp;
1671 dd->verbs_dev.rdi.driver_f.mtu_to_path_mtu = mtu_to_path_mtu;
1672 dd->verbs_dev.rdi.driver_f.check_modify_qp = hfi1_check_modify_qp;
1673 dd->verbs_dev.rdi.driver_f.modify_qp = hfi1_modify_qp;
Mike Marciniszyn46a80d62016-02-14 12:10:04 -08001674 dd->verbs_dev.rdi.driver_f.check_send_wqe = hfi1_check_send_wqe;
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001675
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001676 /* completeion queue */
1677 snprintf(dd->verbs_dev.rdi.dparms.cq_name,
1678 sizeof(dd->verbs_dev.rdi.dparms.cq_name),
1679 "hfi1_cq%d", dd->unit);
Mitko Haralanov27807392016-02-03 14:33:31 -08001680 dd->verbs_dev.rdi.dparms.node = dd->node;
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001681
Dennis Dalessandroa2c2d602016-01-19 14:43:12 -08001682 /* misc settings */
Dennis Dalessandroabd712d2016-01-19 14:43:22 -08001683 dd->verbs_dev.rdi.flags = 0; /* Let rdmavt handle it all */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001684 dd->verbs_dev.rdi.dparms.lkey_table_size = hfi1_lkey_table_size;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001685 dd->verbs_dev.rdi.dparms.nports = dd->num_pports;
1686 dd->verbs_dev.rdi.dparms.npkeys = hfi1_get_npkeys(dd);
1687
Mike Marciniszyn1ac57c52016-07-01 16:02:13 -07001688 /* post send table */
1689 dd->verbs_dev.rdi.post_parms = hfi1_post_parms;
1690
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001691 ppd = dd->pport;
1692 for (i = 0; i < dd->num_pports; i++, ppd++)
1693 rvt_init_port(&dd->verbs_dev.rdi,
1694 &ppd->ibport_data.rvp,
1695 i,
1696 ppd->pkeys);
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001697
1698 ret = rvt_register_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001699 if (ret)
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001700 goto err_verbs_txreq;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001701
1702 ret = hfi1_verbs_register_sysfs(dd);
1703 if (ret)
1704 goto err_class;
1705
Dennis Dalessandro9c4a3112016-01-19 14:44:11 -08001706 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001707
1708err_class:
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001709 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001710err_verbs_txreq:
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001711 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001712 dd_dev_err(dd, "cannot register verbs: %d!\n", -ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001713 return ret;
1714}
1715
1716void hfi1_unregister_ib_device(struct hfi1_devdata *dd)
1717{
1718 struct hfi1_ibdev *dev = &dd->verbs_dev;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001719
1720 hfi1_verbs_unregister_sysfs(dd);
1721
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -08001722 rvt_unregister_device(&dd->verbs_dev.rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001723
1724 if (!list_empty(&dev->txwait))
1725 dd_dev_err(dd, "txwait list not empty!\n");
1726 if (!list_empty(&dev->memwait))
1727 dd_dev_err(dd, "memwait list not empty!\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04001728
Mike Marciniszyn77241052015-07-30 15:17:43 -04001729 del_timer_sync(&dev->mem_timer);
Mike Marciniszyn45842ab2016-02-14 12:44:34 -08001730 verbs_txreq_exit(dev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001731}
1732
Mike Marciniszyn77241052015-07-30 15:17:43 -04001733void hfi1_cnp_rcv(struct hfi1_packet *packet)
1734{
1735 struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
Arthur Kepner977940b2015-11-04 21:10:10 -05001736 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1737 struct hfi1_ib_header *hdr = packet->hdr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001738 struct rvt_qp *qp = packet->qp;
Arthur Kepner977940b2015-11-04 21:10:10 -05001739 u32 lqpn, rqpn = 0;
1740 u16 rlid = 0;
1741 u8 sl, sc5, sc4_bit, svc_type;
1742 bool sc4_set = has_sc4_bit(packet);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001743
Arthur Kepner977940b2015-11-04 21:10:10 -05001744 switch (packet->qp->ibqp.qp_type) {
1745 case IB_QPT_UC:
1746 rlid = qp->remote_ah_attr.dlid;
1747 rqpn = qp->remote_qpn;
1748 svc_type = IB_CC_SVCTYPE_UC;
1749 break;
1750 case IB_QPT_RC:
1751 rlid = qp->remote_ah_attr.dlid;
1752 rqpn = qp->remote_qpn;
1753 svc_type = IB_CC_SVCTYPE_RC;
1754 break;
1755 case IB_QPT_SMI:
1756 case IB_QPT_GSI:
1757 case IB_QPT_UD:
1758 svc_type = IB_CC_SVCTYPE_UD;
1759 break;
1760 default:
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001761 ibp->rvp.n_pkt_drops++;
Arthur Kepner977940b2015-11-04 21:10:10 -05001762 return;
1763 }
1764
1765 sc4_bit = sc4_set << 4;
1766 sc5 = (be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf;
1767 sc5 |= sc4_bit;
1768 sl = ibp->sc_to_sl[sc5];
1769 lqpn = qp->ibqp.qp_num;
1770
1771 process_becn(ppd, sl, rlid, lqpn, rqpn, svc_type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001772}