Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * probe.c - PCI detection and setup code |
| 3 | */ |
| 4 | |
| 5 | #include <linux/kernel.h> |
| 6 | #include <linux/delay.h> |
| 7 | #include <linux/init.h> |
| 8 | #include <linux/pci.h> |
| 9 | #include <linux/slab.h> |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/cpumask.h> |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 12 | #include <linux/pci-aspm.h> |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 13 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | |
| 15 | #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */ |
| 16 | #define CARDBUS_RESERVE_BUSNR 3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
| 18 | /* Ugh. Need to stop exporting this to modules. */ |
| 19 | LIST_HEAD(pci_root_buses); |
| 20 | EXPORT_SYMBOL(pci_root_buses); |
| 21 | |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 22 | |
| 23 | static int find_anything(struct device *dev, void *data) |
| 24 | { |
| 25 | return 1; |
| 26 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 28 | /* |
| 29 | * Some device drivers need know if pci is initiated. |
| 30 | * Basically, we think pci is not initiated when there |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 31 | * is no device to be found on the pci_bus_type. |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 32 | */ |
| 33 | int no_pci_devices(void) |
| 34 | { |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 35 | struct device *dev; |
| 36 | int no_devices; |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 37 | |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 38 | dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything); |
| 39 | no_devices = (dev == NULL); |
| 40 | put_device(dev); |
| 41 | return no_devices; |
| 42 | } |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 43 | EXPORT_SYMBOL(no_pci_devices); |
| 44 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | * PCI Bus Class |
| 47 | */ |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 48 | static void release_pcibus_dev(struct device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | { |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 50 | struct pci_bus *pci_bus = to_pci_bus(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
| 52 | if (pci_bus->bridge) |
| 53 | put_device(pci_bus->bridge); |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 54 | pci_bus_remove_resources(pci_bus); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 55 | pci_release_bus_of_node(pci_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | kfree(pci_bus); |
| 57 | } |
| 58 | |
| 59 | static struct class pcibus_class = { |
| 60 | .name = "pci_bus", |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 61 | .dev_release = &release_pcibus_dev, |
Yinghai Lu | b9d320f | 2011-05-12 17:11:39 -0700 | [diff] [blame] | 62 | .dev_attrs = pcibus_dev_attrs, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | }; |
| 64 | |
| 65 | static int __init pcibus_class_init(void) |
| 66 | { |
| 67 | return class_register(&pcibus_class); |
| 68 | } |
| 69 | postcore_initcall(pcibus_class_init); |
| 70 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 71 | static u64 pci_size(u64 base, u64 maxbase, u64 mask) |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 72 | { |
| 73 | u64 size = mask & maxbase; /* Find the significant bits */ |
| 74 | if (!size) |
| 75 | return 0; |
| 76 | |
| 77 | /* Get the lowest of them to find the decode size, and |
| 78 | from that the extent. */ |
| 79 | size = (size & ~(size-1)) - 1; |
| 80 | |
| 81 | /* base == maxbase can be valid only if the BAR has |
| 82 | already been programmed with all 1s. */ |
| 83 | if (base == maxbase && ((base | size) & mask) != mask) |
| 84 | return 0; |
| 85 | |
| 86 | return size; |
| 87 | } |
| 88 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 89 | static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar) |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 90 | { |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 91 | u32 mem_type; |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 92 | unsigned long flags; |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 93 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 94 | if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) { |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 95 | flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; |
| 96 | flags |= IORESOURCE_IO; |
| 97 | return flags; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 98 | } |
| 99 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 100 | flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; |
| 101 | flags |= IORESOURCE_MEM; |
| 102 | if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) |
| 103 | flags |= IORESOURCE_PREFETCH; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 104 | |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 105 | mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK; |
| 106 | switch (mem_type) { |
| 107 | case PCI_BASE_ADDRESS_MEM_TYPE_32: |
| 108 | break; |
| 109 | case PCI_BASE_ADDRESS_MEM_TYPE_1M: |
| 110 | dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n"); |
| 111 | break; |
| 112 | case PCI_BASE_ADDRESS_MEM_TYPE_64: |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 113 | flags |= IORESOURCE_MEM_64; |
| 114 | break; |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 115 | default: |
| 116 | dev_warn(&dev->dev, |
| 117 | "mem unknown type %x treated as 32-bit BAR\n", |
| 118 | mem_type); |
| 119 | break; |
| 120 | } |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 121 | return flags; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 122 | } |
| 123 | |
Yu Zhao | 0b400c7 | 2008-11-22 02:40:40 +0800 | [diff] [blame] | 124 | /** |
| 125 | * pci_read_base - read a PCI BAR |
| 126 | * @dev: the PCI device |
| 127 | * @type: type of the BAR |
| 128 | * @res: resource buffer to be filled in |
| 129 | * @pos: BAR position in the config space |
| 130 | * |
| 131 | * Returns 1 if the BAR is 64-bit, or 0 if 32-bit. |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 132 | */ |
Yu Zhao | 0b400c7 | 2008-11-22 02:40:40 +0800 | [diff] [blame] | 133 | int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 134 | struct resource *res, unsigned int pos) |
| 135 | { |
| 136 | u32 l, sz, mask; |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 137 | u16 orig_cmd; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 138 | |
Michael S. Tsirkin | 1ed6743 | 2009-10-29 17:24:59 +0200 | [diff] [blame] | 139 | mask = type ? PCI_ROM_ADDRESS_MASK : ~0; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 140 | |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 141 | if (!dev->mmio_always_on) { |
| 142 | pci_read_config_word(dev, PCI_COMMAND, &orig_cmd); |
| 143 | pci_write_config_word(dev, PCI_COMMAND, |
| 144 | orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)); |
| 145 | } |
| 146 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 147 | res->name = pci_name(dev); |
| 148 | |
| 149 | pci_read_config_dword(dev, pos, &l); |
Michael S. Tsirkin | 1ed6743 | 2009-10-29 17:24:59 +0200 | [diff] [blame] | 150 | pci_write_config_dword(dev, pos, l | mask); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 151 | pci_read_config_dword(dev, pos, &sz); |
| 152 | pci_write_config_dword(dev, pos, l); |
| 153 | |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 154 | if (!dev->mmio_always_on) |
| 155 | pci_write_config_word(dev, PCI_COMMAND, orig_cmd); |
| 156 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 157 | /* |
| 158 | * All bits set in sz means the device isn't working properly. |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 159 | * If the BAR isn't implemented, all bits must be 0. If it's a |
| 160 | * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit |
| 161 | * 1 must be clear. |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 162 | */ |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 163 | if (!sz || sz == 0xffffffff) |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 164 | goto fail; |
| 165 | |
| 166 | /* |
| 167 | * I don't know how l can have all bits set. Copied from old code. |
| 168 | * Maybe it fixes a bug on some ancient platform. |
| 169 | */ |
| 170 | if (l == 0xffffffff) |
| 171 | l = 0; |
| 172 | |
| 173 | if (type == pci_bar_unknown) { |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 174 | res->flags = decode_bar(dev, l); |
| 175 | res->flags |= IORESOURCE_SIZEALIGN; |
| 176 | if (res->flags & IORESOURCE_IO) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 177 | l &= PCI_BASE_ADDRESS_IO_MASK; |
David S. Miller | 5aceca9 | 2011-05-23 17:12:22 -0700 | [diff] [blame] | 178 | mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 179 | } else { |
| 180 | l &= PCI_BASE_ADDRESS_MEM_MASK; |
| 181 | mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; |
| 182 | } |
| 183 | } else { |
| 184 | res->flags |= (l & IORESOURCE_ROM_ENABLE); |
| 185 | l &= PCI_ROM_ADDRESS_MASK; |
| 186 | mask = (u32)PCI_ROM_ADDRESS_MASK; |
| 187 | } |
| 188 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 189 | if (res->flags & IORESOURCE_MEM_64) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 190 | u64 l64 = l; |
| 191 | u64 sz64 = sz; |
| 192 | u64 mask64 = mask | (u64)~0 << 32; |
| 193 | |
| 194 | pci_read_config_dword(dev, pos + 4, &l); |
| 195 | pci_write_config_dword(dev, pos + 4, ~0); |
| 196 | pci_read_config_dword(dev, pos + 4, &sz); |
| 197 | pci_write_config_dword(dev, pos + 4, l); |
| 198 | |
| 199 | l64 |= ((u64)l << 32); |
| 200 | sz64 |= ((u64)sz << 32); |
| 201 | |
| 202 | sz64 = pci_size(l64, sz64, mask64); |
| 203 | |
| 204 | if (!sz64) |
| 205 | goto fail; |
| 206 | |
Matthew Wilcox | cc5499c | 2008-07-28 13:39:00 -0400 | [diff] [blame] | 207 | if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 208 | dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", |
| 209 | pos); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 210 | goto fail; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 211 | } |
| 212 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 213 | if ((sizeof(resource_size_t) < 8) && l) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 214 | /* Address above 32-bit boundary; disable the BAR */ |
| 215 | pci_write_config_dword(dev, pos, 0); |
| 216 | pci_write_config_dword(dev, pos + 4, 0); |
| 217 | res->start = 0; |
| 218 | res->end = sz64; |
| 219 | } else { |
| 220 | res->start = l64; |
| 221 | res->end = l64 + sz64; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 222 | dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", |
Bjorn Helgaas | a369c79 | 2009-10-06 15:33:44 -0600 | [diff] [blame] | 223 | pos, res); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 224 | } |
| 225 | } else { |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 226 | sz = pci_size(l, sz, mask); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 227 | |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 228 | if (!sz) |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 229 | goto fail; |
| 230 | |
| 231 | res->start = l; |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 232 | res->end = l + sz; |
Vincent Legoll | f393d9b | 2008-10-12 12:26:12 +0200 | [diff] [blame] | 233 | |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 234 | dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 235 | } |
| 236 | |
| 237 | out: |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 238 | return (res->flags & IORESOURCE_MEM_64) ? 1 : 0; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 239 | fail: |
| 240 | res->flags = 0; |
| 241 | goto out; |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 242 | } |
| 243 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) |
| 245 | { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 246 | unsigned int pos, reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 248 | for (pos = 0; pos < howmany; pos++) { |
| 249 | struct resource *res = &dev->resource[pos]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | reg = PCI_BASE_ADDRESS_0 + (pos << 2); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 251 | pos += __pci_read_base(dev, pci_bar_unknown, res, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | } |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 253 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | if (rom) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 255 | struct resource *res = &dev->resource[PCI_ROM_RESOURCE]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | dev->rom_base_reg = rom; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 257 | res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH | |
| 258 | IORESOURCE_READONLY | IORESOURCE_CACHEABLE | |
| 259 | IORESOURCE_SIZEALIGN; |
| 260 | __pci_read_base(dev, pci_bar_mem32, res, rom); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | } |
| 262 | } |
| 263 | |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 264 | static void __devinit pci_read_bridge_io(struct pci_bus *child) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | { |
| 266 | struct pci_dev *dev = child->self; |
| 267 | u8 io_base_lo, io_limit_lo; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | unsigned long base, limit; |
| 269 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | res = child->resource[0]; |
| 272 | pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); |
| 273 | pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); |
| 274 | base = (io_base_lo & PCI_IO_RANGE_MASK) << 8; |
| 275 | limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8; |
| 276 | |
| 277 | if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) { |
| 278 | u16 io_base_hi, io_limit_hi; |
| 279 | pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi); |
| 280 | pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); |
| 281 | base |= (io_base_hi << 16); |
| 282 | limit |= (io_limit_hi << 16); |
| 283 | } |
| 284 | |
Yinghai Lu | cd81e1e | 2010-01-22 01:02:22 -0800 | [diff] [blame] | 285 | if (base && base <= limit) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 287 | if (!res->start) |
| 288 | res->start = base; |
| 289 | if (!res->end) |
| 290 | res->end = limit + 0xfff; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 291 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | static void __devinit pci_read_bridge_mmio(struct pci_bus *child) |
| 296 | { |
| 297 | struct pci_dev *dev = child->self; |
| 298 | u16 mem_base_lo, mem_limit_lo; |
| 299 | unsigned long base, limit; |
| 300 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | |
| 302 | res = child->resource[1]; |
| 303 | pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo); |
| 304 | pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); |
| 305 | base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; |
| 306 | limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; |
Yinghai Lu | cd81e1e | 2010-01-22 01:02:22 -0800 | [diff] [blame] | 307 | if (base && base <= limit) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; |
| 309 | res->start = base; |
| 310 | res->end = limit + 0xfffff; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 311 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 313 | } |
| 314 | |
| 315 | static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child) |
| 316 | { |
| 317 | struct pci_dev *dev = child->self; |
| 318 | u16 mem_base_lo, mem_limit_lo; |
| 319 | unsigned long base, limit; |
| 320 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | |
| 322 | res = child->resource[2]; |
| 323 | pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo); |
| 324 | pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); |
| 325 | base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; |
| 326 | limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; |
| 327 | |
| 328 | if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { |
| 329 | u32 mem_base_hi, mem_limit_hi; |
| 330 | pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi); |
| 331 | pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); |
| 332 | |
| 333 | /* |
| 334 | * Some bridges set the base > limit by default, and some |
| 335 | * (broken) BIOSes do not initialize them. If we find |
| 336 | * this, just assume they are not being used. |
| 337 | */ |
| 338 | if (mem_base_hi <= mem_limit_hi) { |
| 339 | #if BITS_PER_LONG == 64 |
| 340 | base |= ((long) mem_base_hi) << 32; |
| 341 | limit |= ((long) mem_limit_hi) << 32; |
| 342 | #else |
| 343 | if (mem_base_hi || mem_limit_hi) { |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 344 | dev_err(&dev->dev, "can't handle 64-bit " |
| 345 | "address space for bridge\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | return; |
| 347 | } |
| 348 | #endif |
| 349 | } |
| 350 | } |
Yinghai Lu | cd81e1e | 2010-01-22 01:02:22 -0800 | [diff] [blame] | 351 | if (base && base <= limit) { |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 352 | res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) | |
| 353 | IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 354 | if (res->flags & PCI_PREF_RANGE_TYPE_64) |
| 355 | res->flags |= IORESOURCE_MEM_64; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | res->start = base; |
| 357 | res->end = limit + 0xfffff; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 358 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | } |
| 360 | } |
| 361 | |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 362 | void __devinit pci_read_bridge_bases(struct pci_bus *child) |
| 363 | { |
| 364 | struct pci_dev *dev = child->self; |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 365 | struct resource *res; |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 366 | int i; |
| 367 | |
| 368 | if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */ |
| 369 | return; |
| 370 | |
| 371 | dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n", |
| 372 | child->secondary, child->subordinate, |
| 373 | dev->transparent ? " (subtractive decode)" : ""); |
| 374 | |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 375 | pci_bus_remove_resources(child); |
| 376 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) |
| 377 | child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i]; |
| 378 | |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 379 | pci_read_bridge_io(child); |
| 380 | pci_read_bridge_mmio(child); |
| 381 | pci_read_bridge_mmio_pref(child); |
Bjorn Helgaas | 2adf751 | 2010-02-23 10:24:26 -0700 | [diff] [blame] | 382 | |
| 383 | if (dev->transparent) { |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 384 | pci_bus_for_each_resource(child->parent, res, i) { |
| 385 | if (res) { |
| 386 | pci_bus_add_resource(child, res, |
| 387 | PCI_SUBTRACTIVE_DECODE); |
Bjorn Helgaas | 2adf751 | 2010-02-23 10:24:26 -0700 | [diff] [blame] | 388 | dev_printk(KERN_DEBUG, &dev->dev, |
| 389 | " bridge window %pR (subtractive decode)\n", |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 390 | res); |
| 391 | } |
Bjorn Helgaas | 2adf751 | 2010-02-23 10:24:26 -0700 | [diff] [blame] | 392 | } |
| 393 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 394 | } |
| 395 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 396 | static struct pci_bus * pci_alloc_bus(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | { |
| 398 | struct pci_bus *b; |
| 399 | |
Eric Sesterhenn | f5afe80 | 2006-02-28 15:34:49 +0100 | [diff] [blame] | 400 | b = kzalloc(sizeof(*b), GFP_KERNEL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | if (b) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | INIT_LIST_HEAD(&b->node); |
| 403 | INIT_LIST_HEAD(&b->children); |
| 404 | INIT_LIST_HEAD(&b->devices); |
Alex Chiang | f46753c | 2008-06-10 15:28:50 -0600 | [diff] [blame] | 405 | INIT_LIST_HEAD(&b->slots); |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 406 | INIT_LIST_HEAD(&b->resources); |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 407 | b->max_bus_speed = PCI_SPEED_UNKNOWN; |
| 408 | b->cur_bus_speed = PCI_SPEED_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | } |
| 410 | return b; |
| 411 | } |
| 412 | |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 413 | static unsigned char pcix_bus_speed[] = { |
| 414 | PCI_SPEED_UNKNOWN, /* 0 */ |
| 415 | PCI_SPEED_66MHz_PCIX, /* 1 */ |
| 416 | PCI_SPEED_100MHz_PCIX, /* 2 */ |
| 417 | PCI_SPEED_133MHz_PCIX, /* 3 */ |
| 418 | PCI_SPEED_UNKNOWN, /* 4 */ |
| 419 | PCI_SPEED_66MHz_PCIX_ECC, /* 5 */ |
| 420 | PCI_SPEED_100MHz_PCIX_ECC, /* 6 */ |
| 421 | PCI_SPEED_133MHz_PCIX_ECC, /* 7 */ |
| 422 | PCI_SPEED_UNKNOWN, /* 8 */ |
| 423 | PCI_SPEED_66MHz_PCIX_266, /* 9 */ |
| 424 | PCI_SPEED_100MHz_PCIX_266, /* A */ |
| 425 | PCI_SPEED_133MHz_PCIX_266, /* B */ |
| 426 | PCI_SPEED_UNKNOWN, /* C */ |
| 427 | PCI_SPEED_66MHz_PCIX_533, /* D */ |
| 428 | PCI_SPEED_100MHz_PCIX_533, /* E */ |
| 429 | PCI_SPEED_133MHz_PCIX_533 /* F */ |
| 430 | }; |
| 431 | |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 432 | static unsigned char pcie_link_speed[] = { |
| 433 | PCI_SPEED_UNKNOWN, /* 0 */ |
| 434 | PCIE_SPEED_2_5GT, /* 1 */ |
| 435 | PCIE_SPEED_5_0GT, /* 2 */ |
Matthew Wilcox | 9dfd97f | 2009-12-13 08:11:35 -0500 | [diff] [blame] | 436 | PCIE_SPEED_8_0GT, /* 3 */ |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 437 | PCI_SPEED_UNKNOWN, /* 4 */ |
| 438 | PCI_SPEED_UNKNOWN, /* 5 */ |
| 439 | PCI_SPEED_UNKNOWN, /* 6 */ |
| 440 | PCI_SPEED_UNKNOWN, /* 7 */ |
| 441 | PCI_SPEED_UNKNOWN, /* 8 */ |
| 442 | PCI_SPEED_UNKNOWN, /* 9 */ |
| 443 | PCI_SPEED_UNKNOWN, /* A */ |
| 444 | PCI_SPEED_UNKNOWN, /* B */ |
| 445 | PCI_SPEED_UNKNOWN, /* C */ |
| 446 | PCI_SPEED_UNKNOWN, /* D */ |
| 447 | PCI_SPEED_UNKNOWN, /* E */ |
| 448 | PCI_SPEED_UNKNOWN /* F */ |
| 449 | }; |
| 450 | |
| 451 | void pcie_update_link_speed(struct pci_bus *bus, u16 linksta) |
| 452 | { |
| 453 | bus->cur_bus_speed = pcie_link_speed[linksta & 0xf]; |
| 454 | } |
| 455 | EXPORT_SYMBOL_GPL(pcie_update_link_speed); |
| 456 | |
Matthew Wilcox | 45b4cdd5 | 2009-12-13 08:11:34 -0500 | [diff] [blame] | 457 | static unsigned char agp_speeds[] = { |
| 458 | AGP_UNKNOWN, |
| 459 | AGP_1X, |
| 460 | AGP_2X, |
| 461 | AGP_4X, |
| 462 | AGP_8X |
| 463 | }; |
| 464 | |
| 465 | static enum pci_bus_speed agp_speed(int agp3, int agpstat) |
| 466 | { |
| 467 | int index = 0; |
| 468 | |
| 469 | if (agpstat & 4) |
| 470 | index = 3; |
| 471 | else if (agpstat & 2) |
| 472 | index = 2; |
| 473 | else if (agpstat & 1) |
| 474 | index = 1; |
| 475 | else |
| 476 | goto out; |
| 477 | |
| 478 | if (agp3) { |
| 479 | index += 2; |
| 480 | if (index == 5) |
| 481 | index = 0; |
| 482 | } |
| 483 | |
| 484 | out: |
| 485 | return agp_speeds[index]; |
| 486 | } |
| 487 | |
| 488 | |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 489 | static void pci_set_bus_speed(struct pci_bus *bus) |
| 490 | { |
| 491 | struct pci_dev *bridge = bus->self; |
| 492 | int pos; |
| 493 | |
Matthew Wilcox | 45b4cdd5 | 2009-12-13 08:11:34 -0500 | [diff] [blame] | 494 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP); |
| 495 | if (!pos) |
| 496 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3); |
| 497 | if (pos) { |
| 498 | u32 agpstat, agpcmd; |
| 499 | |
| 500 | pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat); |
| 501 | bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7); |
| 502 | |
| 503 | pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd); |
| 504 | bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7); |
| 505 | } |
| 506 | |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 507 | pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); |
| 508 | if (pos) { |
| 509 | u16 status; |
| 510 | enum pci_bus_speed max; |
| 511 | pci_read_config_word(bridge, pos + 2, &status); |
| 512 | |
| 513 | if (status & 0x8000) { |
| 514 | max = PCI_SPEED_133MHz_PCIX_533; |
| 515 | } else if (status & 0x4000) { |
| 516 | max = PCI_SPEED_133MHz_PCIX_266; |
| 517 | } else if (status & 0x0002) { |
| 518 | if (((status >> 12) & 0x3) == 2) { |
| 519 | max = PCI_SPEED_133MHz_PCIX_ECC; |
| 520 | } else { |
| 521 | max = PCI_SPEED_133MHz_PCIX; |
| 522 | } |
| 523 | } else { |
| 524 | max = PCI_SPEED_66MHz_PCIX; |
| 525 | } |
| 526 | |
| 527 | bus->max_bus_speed = max; |
| 528 | bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf]; |
| 529 | |
| 530 | return; |
| 531 | } |
| 532 | |
| 533 | pos = pci_find_capability(bridge, PCI_CAP_ID_EXP); |
| 534 | if (pos) { |
| 535 | u32 linkcap; |
| 536 | u16 linksta; |
| 537 | |
| 538 | pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap); |
| 539 | bus->max_bus_speed = pcie_link_speed[linkcap & 0xf]; |
| 540 | |
| 541 | pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta); |
| 542 | pcie_update_link_speed(bus, linksta); |
| 543 | } |
| 544 | } |
| 545 | |
| 546 | |
Adrian Bunk | cbd4e05 | 2008-04-18 13:53:55 -0700 | [diff] [blame] | 547 | static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent, |
| 548 | struct pci_dev *bridge, int busnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 549 | { |
| 550 | struct pci_bus *child; |
| 551 | int i; |
| 552 | |
| 553 | /* |
| 554 | * Allocate a new bus, and inherit stuff from the parent.. |
| 555 | */ |
| 556 | child = pci_alloc_bus(); |
| 557 | if (!child) |
| 558 | return NULL; |
| 559 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | child->parent = parent; |
| 561 | child->ops = parent->ops; |
| 562 | child->sysdata = parent->sysdata; |
Michael S. Tsirkin | 6e325a6 | 2006-02-14 18:52:22 +0200 | [diff] [blame] | 563 | child->bus_flags = parent->bus_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 565 | /* initialize some portions of the bus device, but don't register it |
| 566 | * now as the parent is not properly set up yet. This device will get |
| 567 | * registered later in pci_bus_add_devices() |
| 568 | */ |
| 569 | child->dev.class = &pcibus_class; |
Kay Sievers | 1a92713 | 2008-10-30 02:17:49 +0100 | [diff] [blame] | 570 | dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | |
| 572 | /* |
| 573 | * Set up the primary, secondary and subordinate |
| 574 | * bus numbers. |
| 575 | */ |
| 576 | child->number = child->secondary = busnr; |
| 577 | child->primary = parent->secondary; |
| 578 | child->subordinate = 0xff; |
| 579 | |
Yu Zhao | 3789fa8 | 2008-11-22 02:41:07 +0800 | [diff] [blame] | 580 | if (!bridge) |
| 581 | return child; |
| 582 | |
| 583 | child->self = bridge; |
| 584 | child->bridge = get_device(&bridge->dev); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 585 | pci_set_bus_of_node(child); |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 586 | pci_set_bus_speed(child); |
| 587 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | /* Set up default resource pointers and names.. */ |
Yu Zhao | fde09c6 | 2008-11-22 02:39:32 +0800 | [diff] [blame] | 589 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i]; |
| 591 | child->resource[i]->name = child->name; |
| 592 | } |
| 593 | bridge->subordinate = child; |
| 594 | |
| 595 | return child; |
| 596 | } |
| 597 | |
Sam Ravnborg | 451124a | 2008-02-02 22:33:43 +0100 | [diff] [blame] | 598 | struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 599 | { |
| 600 | struct pci_bus *child; |
| 601 | |
| 602 | child = pci_alloc_child_bus(parent, dev, busnr); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 603 | if (child) { |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 604 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | list_add_tail(&child->node, &parent->children); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 606 | up_write(&pci_bus_sem); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 607 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 608 | return child; |
| 609 | } |
| 610 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 611 | static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max) |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 612 | { |
| 613 | struct pci_bus *parent = child->parent; |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 614 | |
| 615 | /* Attempts to fix that up are really dangerous unless |
| 616 | we're going to re-assign all bus numbers. */ |
| 617 | if (!pcibios_assign_all_busses()) |
| 618 | return; |
| 619 | |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 620 | while (parent->parent && parent->subordinate < max) { |
| 621 | parent->subordinate = max; |
| 622 | pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max); |
| 623 | parent = parent->parent; |
| 624 | } |
| 625 | } |
| 626 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | /* |
| 628 | * If it's a bridge, configure it and scan the bus behind it. |
| 629 | * For CardBus bridges, we don't scan behind as the devices will |
| 630 | * be handled by the bridge driver itself. |
| 631 | * |
| 632 | * We need to process bridges in two passes -- first we scan those |
| 633 | * already configured by the BIOS and after we are done with all of |
| 634 | * them, we proceed to assigning numbers to the remaining buses in |
| 635 | * order to avoid overlaps between old and new bus numbers. |
| 636 | */ |
Sam Ravnborg | 0ab2b57 | 2008-02-17 10:45:28 +0100 | [diff] [blame] | 637 | int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | { |
| 639 | struct pci_bus *child; |
| 640 | int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 641 | u32 buses, i, j = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | u16 bctl; |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 643 | u8 primary, secondary, subordinate; |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 644 | int broken = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 645 | |
| 646 | pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses); |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 647 | primary = buses & 0xFF; |
| 648 | secondary = (buses >> 8) & 0xFF; |
| 649 | subordinate = (buses >> 16) & 0xFF; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 651 | dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n", |
| 652 | secondary, subordinate, pass); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 654 | /* Check if setup is sensible at all */ |
| 655 | if (!pass && |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 656 | (primary != bus->number || secondary <= bus->number)) { |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 657 | dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n"); |
| 658 | broken = 1; |
| 659 | } |
| 660 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | /* Disable MasterAbortMode during probing to avoid reporting |
| 662 | of bus errors (in some architectures) */ |
| 663 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl); |
| 664 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, |
| 665 | bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); |
| 666 | |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 667 | if ((secondary || subordinate) && !pcibios_assign_all_busses() && |
| 668 | !is_cardbus && !broken) { |
| 669 | unsigned int cmax; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | /* |
| 671 | * Bus already configured by firmware, process it in the first |
| 672 | * pass and just note the configuration. |
| 673 | */ |
| 674 | if (pass) |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 675 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | |
| 677 | /* |
| 678 | * If we already got to this bus through a different bridge, |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 679 | * don't re-add it. This can happen with the i450NX chipset. |
| 680 | * |
| 681 | * However, we continue to descend down the hierarchy and |
| 682 | * scan remaining child buses. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 683 | */ |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 684 | child = pci_find_bus(pci_domain_nr(bus), secondary); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 685 | if (!child) { |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 686 | child = pci_add_new_bus(bus, dev, secondary); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 687 | if (!child) |
| 688 | goto out; |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 689 | child->primary = primary; |
| 690 | child->subordinate = subordinate; |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 691 | child->bridge_ctl = bctl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 692 | } |
| 693 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 694 | cmax = pci_scan_child_bus(child); |
| 695 | if (cmax > max) |
| 696 | max = cmax; |
| 697 | if (child->subordinate > max) |
| 698 | max = child->subordinate; |
| 699 | } else { |
| 700 | /* |
| 701 | * We need to assign a number to this bus which we always |
| 702 | * do in the second pass. |
| 703 | */ |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 704 | if (!pass) { |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 705 | if (pcibios_assign_all_busses() || broken) |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 706 | /* Temporarily disable forwarding of the |
| 707 | configuration cycles on all bridges in |
| 708 | this bus segment to avoid possible |
| 709 | conflicts in the second pass between two |
| 710 | bridges programmed with overlapping |
| 711 | bus ranges. */ |
| 712 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, |
| 713 | buses & ~0xffffff); |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 714 | goto out; |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 715 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | |
| 717 | /* Clear errors */ |
| 718 | pci_write_config_word(dev, PCI_STATUS, 0xffff); |
| 719 | |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 720 | /* Prevent assigning a bus number that already exists. |
Tiejun Chen | b1a98b6 | 2011-06-02 11:02:50 +0800 | [diff] [blame] | 721 | * This can happen when a bridge is hot-plugged, so in |
| 722 | * this case we only re-scan this bus. */ |
| 723 | child = pci_find_bus(pci_domain_nr(bus), max+1); |
| 724 | if (!child) { |
| 725 | child = pci_add_new_bus(bus, dev, ++max); |
| 726 | if (!child) |
| 727 | goto out; |
| 728 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | buses = (buses & 0xff000000) |
| 730 | | ((unsigned int)(child->primary) << 0) |
| 731 | | ((unsigned int)(child->secondary) << 8) |
| 732 | | ((unsigned int)(child->subordinate) << 16); |
| 733 | |
| 734 | /* |
| 735 | * yenta.c forces a secondary latency timer of 176. |
| 736 | * Copy that behaviour here. |
| 737 | */ |
| 738 | if (is_cardbus) { |
| 739 | buses &= ~0xff000000; |
| 740 | buses |= CARDBUS_LATENCY_TIMER << 24; |
| 741 | } |
Jesper Juhl | 7c867c8 | 2011-01-24 21:14:33 +0100 | [diff] [blame] | 742 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 743 | /* |
| 744 | * We need to blast all three values with a single write. |
| 745 | */ |
| 746 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses); |
| 747 | |
| 748 | if (!is_cardbus) { |
Gary Hade | 1194925 | 2007-10-08 16:24:16 -0700 | [diff] [blame] | 749 | child->bridge_ctl = bctl; |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 750 | /* |
| 751 | * Adjust subordinate busnr in parent buses. |
| 752 | * We do this before scanning for children because |
| 753 | * some devices may not be detected if the bios |
| 754 | * was lazy. |
| 755 | */ |
| 756 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 757 | /* Now we can scan all subordinate buses... */ |
| 758 | max = pci_scan_child_bus(child); |
Kristen Accardi | e3ac86d | 2006-01-17 16:57:01 -0800 | [diff] [blame] | 759 | /* |
| 760 | * now fix it up again since we have found |
| 761 | * the real value of max. |
| 762 | */ |
| 763 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | } else { |
| 765 | /* |
| 766 | * For CardBus bridges, we leave 4 bus numbers |
| 767 | * as cards with a PCI-to-PCI bridge can be |
| 768 | * inserted later. |
| 769 | */ |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 770 | for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) { |
| 771 | struct pci_bus *parent = bus; |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 772 | if (pci_find_bus(pci_domain_nr(bus), |
| 773 | max+i+1)) |
| 774 | break; |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 775 | while (parent->parent) { |
| 776 | if ((!pcibios_assign_all_busses()) && |
| 777 | (parent->subordinate > max) && |
| 778 | (parent->subordinate <= max+i)) { |
| 779 | j = 1; |
| 780 | } |
| 781 | parent = parent->parent; |
| 782 | } |
| 783 | if (j) { |
| 784 | /* |
| 785 | * Often, there are two cardbus bridges |
| 786 | * -- try to leave one valid bus number |
| 787 | * for each one. |
| 788 | */ |
| 789 | i /= 2; |
| 790 | break; |
| 791 | } |
| 792 | } |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 793 | max += i; |
Greg Kroah-Hartman | 26f674a | 2005-06-02 15:41:48 -0700 | [diff] [blame] | 794 | pci_fixup_parent_subordinate_busnr(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 795 | } |
| 796 | /* |
| 797 | * Set the subordinate bus number to its real value. |
| 798 | */ |
| 799 | child->subordinate = max; |
| 800 | pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max); |
| 801 | } |
| 802 | |
Gary Hade | cb3576f | 2008-02-08 14:00:52 -0800 | [diff] [blame] | 803 | sprintf(child->name, |
| 804 | (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"), |
| 805 | pci_domain_nr(bus), child->number); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 806 | |
Bernhard Kaindl | d55bef51 | 2007-07-30 20:35:13 +0200 | [diff] [blame] | 807 | /* Has only triggered on CardBus, fixup is in yenta_socket */ |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 808 | while (bus->parent) { |
| 809 | if ((child->subordinate > bus->subordinate) || |
| 810 | (child->number > bus->subordinate) || |
| 811 | (child->number < bus->number) || |
| 812 | (child->subordinate < bus->number)) { |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 813 | dev_info(&child->dev, "[bus %02x-%02x] %s " |
| 814 | "hidden behind%s bridge %s [bus %02x-%02x]\n", |
Bernhard Kaindl | d55bef51 | 2007-07-30 20:35:13 +0200 | [diff] [blame] | 815 | child->number, child->subordinate, |
| 816 | (bus->number > child->subordinate && |
| 817 | bus->subordinate < child->number) ? |
Joe Perches | a6f29a9 | 2007-11-19 17:48:29 -0800 | [diff] [blame] | 818 | "wholly" : "partially", |
| 819 | bus->self->transparent ? " transparent" : "", |
Bjorn Helgaas | 865df57 | 2009-11-04 10:32:57 -0700 | [diff] [blame] | 820 | dev_name(&bus->dev), |
Bernhard Kaindl | d55bef51 | 2007-07-30 20:35:13 +0200 | [diff] [blame] | 821 | bus->number, bus->subordinate); |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 822 | } |
| 823 | bus = bus->parent; |
| 824 | } |
| 825 | |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 826 | out: |
| 827 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl); |
| 828 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 | return max; |
| 830 | } |
| 831 | |
| 832 | /* |
| 833 | * Read interrupt line and base address registers. |
| 834 | * The architecture-dependent code can tweak these, of course. |
| 835 | */ |
| 836 | static void pci_read_irq(struct pci_dev *dev) |
| 837 | { |
| 838 | unsigned char irq; |
| 839 | |
| 840 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq); |
Kristen Accardi | ffeff78 | 2005-11-02 16:24:32 -0800 | [diff] [blame] | 841 | dev->pin = irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 | if (irq) |
| 843 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); |
| 844 | dev->irq = irq; |
| 845 | } |
| 846 | |
Benjamin Herrenschmidt | bb209c8 | 2010-01-26 17:10:03 +0000 | [diff] [blame] | 847 | void set_pcie_port_type(struct pci_dev *pdev) |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 848 | { |
| 849 | int pos; |
| 850 | u16 reg16; |
| 851 | |
| 852 | pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); |
| 853 | if (!pos) |
| 854 | return; |
| 855 | pdev->is_pcie = 1; |
Kenji Kaneshige | 0efea00 | 2009-11-05 12:05:11 +0900 | [diff] [blame] | 856 | pdev->pcie_cap = pos; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 857 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
| 858 | pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 859 | pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); |
| 860 | pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 861 | } |
| 862 | |
Benjamin Herrenschmidt | bb209c8 | 2010-01-26 17:10:03 +0000 | [diff] [blame] | 863 | void set_pcie_hotplug_bridge(struct pci_dev *pdev) |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 864 | { |
| 865 | int pos; |
| 866 | u16 reg16; |
| 867 | u32 reg32; |
| 868 | |
Kenji Kaneshige | 06a1cba | 2009-11-11 14:30:56 +0900 | [diff] [blame] | 869 | pos = pci_pcie_cap(pdev); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 870 | if (!pos) |
| 871 | return; |
| 872 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
| 873 | if (!(reg16 & PCI_EXP_FLAGS_SLOT)) |
| 874 | return; |
| 875 | pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, ®32); |
| 876 | if (reg32 & PCI_EXP_SLTCAP_HPC) |
| 877 | pdev->is_hotplug_bridge = 1; |
| 878 | } |
| 879 | |
Bartlomiej Zolnierkiewicz | 01abc2a | 2007-04-23 23:19:36 +0200 | [diff] [blame] | 880 | #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED) |
Randy Dunlap | 76e6a1d | 2006-12-29 16:47:29 -0800 | [diff] [blame] | 881 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 882 | /** |
| 883 | * pci_setup_device - fill in class and map information of a device |
| 884 | * @dev: the device structure to fill |
| 885 | * |
| 886 | * Initialize the device structure with information about the device's |
| 887 | * vendor,class,memory and IO-space addresses,IRQ lines etc. |
| 888 | * Called at initialisation of the PCI subsystem and by CardBus services. |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 889 | * Returns 0 on success and negative if unknown type of device (not normal, |
| 890 | * bridge or CardBus). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | */ |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 892 | int pci_setup_device(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 893 | { |
| 894 | u32 class; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 895 | u8 hdr_type; |
| 896 | struct pci_slot *slot; |
Gabe Black | bc577d2 | 2009-10-06 10:45:19 -0500 | [diff] [blame] | 897 | int pos = 0; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 898 | |
| 899 | if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type)) |
| 900 | return -EIO; |
| 901 | |
| 902 | dev->sysdata = dev->bus->sysdata; |
| 903 | dev->dev.parent = dev->bus->bridge; |
| 904 | dev->dev.bus = &pci_bus_type; |
| 905 | dev->hdr_type = hdr_type & 0x7f; |
| 906 | dev->multifunction = !!(hdr_type & 0x80); |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 907 | dev->error_state = pci_channel_io_normal; |
| 908 | set_pcie_port_type(dev); |
| 909 | |
| 910 | list_for_each_entry(slot, &dev->bus->slots, list) |
| 911 | if (PCI_SLOT(dev->devfn) == slot->number) |
| 912 | dev->slot = slot; |
| 913 | |
| 914 | /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer) |
| 915 | set this higher, assuming the system even supports it. */ |
| 916 | dev->dma_mask = 0xffffffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | |
Greg Kroah-Hartman | eebfcfb | 2008-07-02 13:24:49 -0700 | [diff] [blame] | 918 | dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus), |
| 919 | dev->bus->number, PCI_SLOT(dev->devfn), |
| 920 | PCI_FUNC(dev->devfn)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | |
| 922 | pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); |
Auke Kok | b8a3a52 | 2007-06-08 15:46:30 -0700 | [diff] [blame] | 923 | dev->revision = class & 0xff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | class >>= 8; /* upper 3 bytes */ |
| 925 | dev->class = class; |
| 926 | class >>= 8; |
| 927 | |
Bjorn Helgaas | 2c6413a | 2010-09-29 12:23:21 -0600 | [diff] [blame] | 928 | dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %d class %#08x\n", |
| 929 | dev->vendor, dev->device, dev->hdr_type, class); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | |
Yu Zhao | 853346e | 2009-03-21 22:05:11 +0800 | [diff] [blame] | 931 | /* need to have dev->class ready */ |
| 932 | dev->cfg_size = pci_cfg_space_size(dev); |
| 933 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 934 | /* "Unknown power state" */ |
Daniel Ritz | 3fe9d19 | 2005-08-17 15:32:19 -0700 | [diff] [blame] | 935 | dev->current_state = PCI_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | |
| 937 | /* Early fixups, before probing the BARs */ |
| 938 | pci_fixup_device(pci_fixup_early, dev); |
Yu Zhao | f79b1b1 | 2009-05-28 00:25:05 +0800 | [diff] [blame] | 939 | /* device class may be changed after fixup */ |
| 940 | class = dev->class >> 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 941 | |
| 942 | switch (dev->hdr_type) { /* header type */ |
| 943 | case PCI_HEADER_TYPE_NORMAL: /* standard header */ |
| 944 | if (class == PCI_CLASS_BRIDGE_PCI) |
| 945 | goto bad; |
| 946 | pci_read_irq(dev); |
| 947 | pci_read_bases(dev, 6, PCI_ROM_ADDRESS); |
| 948 | pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); |
| 949 | pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 950 | |
| 951 | /* |
| 952 | * Do the ugly legacy mode stuff here rather than broken chip |
| 953 | * quirk code. Legacy mode ATA controllers have fixed |
| 954 | * addresses. These are not always echoed in BAR0-3, and |
| 955 | * BAR0-3 in a few cases contain junk! |
| 956 | */ |
| 957 | if (class == PCI_CLASS_STORAGE_IDE) { |
| 958 | u8 progif; |
| 959 | pci_read_config_byte(dev, PCI_CLASS_PROG, &progif); |
| 960 | if ((progif & 1) == 0) { |
Linus Torvalds | af1bff4 | 2007-12-10 07:40:54 -0800 | [diff] [blame] | 961 | dev->resource[0].start = 0x1F0; |
| 962 | dev->resource[0].end = 0x1F7; |
| 963 | dev->resource[0].flags = LEGACY_IO_RESOURCE; |
| 964 | dev->resource[1].start = 0x3F6; |
| 965 | dev->resource[1].end = 0x3F6; |
| 966 | dev->resource[1].flags = LEGACY_IO_RESOURCE; |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 967 | } |
| 968 | if ((progif & 4) == 0) { |
Linus Torvalds | af1bff4 | 2007-12-10 07:40:54 -0800 | [diff] [blame] | 969 | dev->resource[2].start = 0x170; |
| 970 | dev->resource[2].end = 0x177; |
| 971 | dev->resource[2].flags = LEGACY_IO_RESOURCE; |
| 972 | dev->resource[3].start = 0x376; |
| 973 | dev->resource[3].end = 0x376; |
| 974 | dev->resource[3].flags = LEGACY_IO_RESOURCE; |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 975 | } |
| 976 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 977 | break; |
| 978 | |
| 979 | case PCI_HEADER_TYPE_BRIDGE: /* bridge header */ |
| 980 | if (class != PCI_CLASS_BRIDGE_PCI) |
| 981 | goto bad; |
| 982 | /* The PCI-to-PCI bridge spec requires that subtractive |
| 983 | decoding (i.e. transparent) bridge must have programming |
| 984 | interface code of 0x01. */ |
Kristen Accardi | 3efd273 | 2005-11-02 16:55:49 -0800 | [diff] [blame] | 985 | pci_read_irq(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 986 | dev->transparent = ((dev->class & 0xff) == 1); |
| 987 | pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 988 | set_pcie_hotplug_bridge(dev); |
Gabe Black | bc577d2 | 2009-10-06 10:45:19 -0500 | [diff] [blame] | 989 | pos = pci_find_capability(dev, PCI_CAP_ID_SSVID); |
| 990 | if (pos) { |
| 991 | pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor); |
| 992 | pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device); |
| 993 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 994 | break; |
| 995 | |
| 996 | case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */ |
| 997 | if (class != PCI_CLASS_BRIDGE_CARDBUS) |
| 998 | goto bad; |
| 999 | pci_read_irq(dev); |
| 1000 | pci_read_bases(dev, 1, 0); |
| 1001 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); |
| 1002 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device); |
| 1003 | break; |
| 1004 | |
| 1005 | default: /* unknown header */ |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 1006 | dev_err(&dev->dev, "unknown header type %02x, " |
| 1007 | "ignoring device\n", dev->hdr_type); |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1008 | return -EIO; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1009 | |
| 1010 | bad: |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 1011 | dev_err(&dev->dev, "ignoring class %02x (doesn't match header " |
| 1012 | "type %02x)\n", class, dev->hdr_type); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1013 | dev->class = PCI_CLASS_NOT_DEFINED; |
| 1014 | } |
| 1015 | |
| 1016 | /* We found a fine healthy device, go go go... */ |
| 1017 | return 0; |
| 1018 | } |
| 1019 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1020 | static void pci_release_capabilities(struct pci_dev *dev) |
| 1021 | { |
| 1022 | pci_vpd_release(dev); |
Yu Zhao | d1b054d | 2009-03-20 11:25:11 +0800 | [diff] [blame] | 1023 | pci_iov_release(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1024 | } |
| 1025 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1026 | /** |
| 1027 | * pci_release_dev - free a pci device structure when all users of it are finished. |
| 1028 | * @dev: device that's been disconnected |
| 1029 | * |
| 1030 | * Will be called only by the device core when all users of this pci device are |
| 1031 | * done. |
| 1032 | */ |
| 1033 | static void pci_release_dev(struct device *dev) |
| 1034 | { |
| 1035 | struct pci_dev *pci_dev; |
| 1036 | |
| 1037 | pci_dev = to_pci_dev(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1038 | pci_release_capabilities(pci_dev); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 1039 | pci_release_of_node(pci_dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1040 | kfree(pci_dev); |
| 1041 | } |
| 1042 | |
| 1043 | /** |
| 1044 | * pci_cfg_space_size - get the configuration space size of the PCI device. |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 1045 | * @dev: PCI device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1046 | * |
| 1047 | * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices |
| 1048 | * have 4096 bytes. Even if the device is capable, that doesn't mean we can |
| 1049 | * access it. Maybe we don't have a way to generate extended config space |
| 1050 | * accesses, or the device is behind a reverse Express bridge. So we try |
| 1051 | * reading the dword at 0x100 which must either be 0 or a valid extended |
| 1052 | * capability header. |
| 1053 | */ |
Yinghai Lu | 70b9f7d | 2008-04-28 16:27:23 -0700 | [diff] [blame] | 1054 | int pci_cfg_space_size_ext(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1056 | u32 status; |
Zhao, Yu | 557848c | 2008-10-13 19:18:07 +0800 | [diff] [blame] | 1057 | int pos = PCI_CFG_SPACE_SIZE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1058 | |
Zhao, Yu | 557848c | 2008-10-13 19:18:07 +0800 | [diff] [blame] | 1059 | if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1060 | goto fail; |
| 1061 | if (status == 0xffffffff) |
| 1062 | goto fail; |
| 1063 | |
| 1064 | return PCI_CFG_SPACE_EXP_SIZE; |
| 1065 | |
| 1066 | fail: |
| 1067 | return PCI_CFG_SPACE_SIZE; |
| 1068 | } |
| 1069 | |
Yinghai Lu | 57741a7 | 2008-02-15 01:32:50 -0800 | [diff] [blame] | 1070 | int pci_cfg_space_size(struct pci_dev *dev) |
| 1071 | { |
Yinghai Lu | 70b9f7d | 2008-04-28 16:27:23 -0700 | [diff] [blame] | 1072 | int pos; |
| 1073 | u32 status; |
Yinghai Lu | dfadd9ed | 2009-03-08 21:35:37 -0700 | [diff] [blame] | 1074 | u16 class; |
| 1075 | |
| 1076 | class = dev->class >> 8; |
| 1077 | if (class == PCI_CLASS_BRIDGE_HOST) |
| 1078 | return pci_cfg_space_size_ext(dev); |
Yinghai Lu | 70b9f7d | 2008-04-28 16:27:23 -0700 | [diff] [blame] | 1079 | |
Kenji Kaneshige | 06a1cba | 2009-11-11 14:30:56 +0900 | [diff] [blame] | 1080 | pos = pci_pcie_cap(dev); |
Yinghai Lu | 70b9f7d | 2008-04-28 16:27:23 -0700 | [diff] [blame] | 1081 | if (!pos) { |
| 1082 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 1083 | if (!pos) |
| 1084 | goto fail; |
| 1085 | |
| 1086 | pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); |
| 1087 | if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))) |
| 1088 | goto fail; |
| 1089 | } |
| 1090 | |
| 1091 | return pci_cfg_space_size_ext(dev); |
| 1092 | |
| 1093 | fail: |
| 1094 | return PCI_CFG_SPACE_SIZE; |
Yinghai Lu | 57741a7 | 2008-02-15 01:32:50 -0800 | [diff] [blame] | 1095 | } |
| 1096 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1097 | static void pci_release_bus_bridge_dev(struct device *dev) |
| 1098 | { |
| 1099 | kfree(dev); |
| 1100 | } |
| 1101 | |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 1102 | struct pci_dev *alloc_pci_dev(void) |
| 1103 | { |
| 1104 | struct pci_dev *dev; |
| 1105 | |
| 1106 | dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL); |
| 1107 | if (!dev) |
| 1108 | return NULL; |
| 1109 | |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 1110 | INIT_LIST_HEAD(&dev->bus_list); |
| 1111 | |
| 1112 | return dev; |
| 1113 | } |
| 1114 | EXPORT_SYMBOL(alloc_pci_dev); |
| 1115 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1116 | /* |
| 1117 | * Read the config data for a PCI device, sanity-check it |
| 1118 | * and fill in the dev structure... |
| 1119 | */ |
Adrian Bunk | 7f7b5de | 2008-04-18 13:53:55 -0700 | [diff] [blame] | 1120 | static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1121 | { |
| 1122 | struct pci_dev *dev; |
| 1123 | u32 l; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1124 | int delay = 1; |
| 1125 | |
| 1126 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) |
| 1127 | return NULL; |
| 1128 | |
| 1129 | /* some broken boards return 0 or ~0 if a slot is empty: */ |
| 1130 | if (l == 0xffffffff || l == 0x00000000 || |
| 1131 | l == 0x0000ffff || l == 0xffff0000) |
| 1132 | return NULL; |
| 1133 | |
| 1134 | /* Configuration request Retry Status */ |
| 1135 | while (l == 0xffff0001) { |
| 1136 | msleep(delay); |
| 1137 | delay *= 2; |
| 1138 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) |
| 1139 | return NULL; |
| 1140 | /* Card hasn't responded in 60 seconds? Must be stuck. */ |
| 1141 | if (delay > 60 * 1000) { |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 1142 | printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not " |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1143 | "responding\n", pci_domain_nr(bus), |
| 1144 | bus->number, PCI_SLOT(devfn), |
| 1145 | PCI_FUNC(devfn)); |
| 1146 | return NULL; |
| 1147 | } |
| 1148 | } |
| 1149 | |
Michael Ellerman | bab41e9 | 2007-04-05 17:19:09 +1000 | [diff] [blame] | 1150 | dev = alloc_pci_dev(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1151 | if (!dev) |
| 1152 | return NULL; |
| 1153 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1154 | dev->bus = bus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | dev->devfn = devfn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1156 | dev->vendor = l & 0xffff; |
| 1157 | dev->device = (l >> 16) & 0xffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1158 | |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 1159 | pci_set_of_node(dev); |
| 1160 | |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1161 | if (pci_setup_device(dev)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1162 | kfree(dev); |
| 1163 | return NULL; |
| 1164 | } |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1165 | |
| 1166 | return dev; |
| 1167 | } |
| 1168 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1169 | static void pci_init_capabilities(struct pci_dev *dev) |
| 1170 | { |
| 1171 | /* MSI/MSI-X list */ |
| 1172 | pci_msi_init_pci_dev(dev); |
| 1173 | |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 1174 | /* Buffers for saving PCIe and PCI-X capabilities */ |
| 1175 | pci_allocate_cap_save_buffers(dev); |
| 1176 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1177 | /* Power Management */ |
| 1178 | pci_pm_init(dev); |
Jesse Barnes | eb9c39d | 2008-12-17 12:10:05 -0800 | [diff] [blame] | 1179 | platform_pci_wakeup_init(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1180 | |
| 1181 | /* Vital Product Data */ |
| 1182 | pci_vpd_pci22_init(dev); |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 1183 | |
| 1184 | /* Alternative Routing-ID Forwarding */ |
| 1185 | pci_enable_ari(dev); |
Yu Zhao | d1b054d | 2009-03-20 11:25:11 +0800 | [diff] [blame] | 1186 | |
| 1187 | /* Single Root I/O Virtualization */ |
| 1188 | pci_iov_init(dev); |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 1189 | |
| 1190 | /* Enable ACS P2P upstream forwarding */ |
Chris Wright | 5d990b6 | 2009-12-04 12:15:21 -0800 | [diff] [blame] | 1191 | pci_enable_acs(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1192 | } |
| 1193 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1194 | void pci_device_add(struct pci_dev *dev, struct pci_bus *bus) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1195 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1196 | device_initialize(&dev->dev); |
| 1197 | dev->dev.release = pci_release_dev; |
| 1198 | pci_dev_get(dev); |
| 1199 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1200 | dev->dev.dma_mask = &dev->dma_mask; |
FUJITA Tomonori | 4d57cdf | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 1201 | dev->dev.dma_parms = &dev->dma_parms; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1202 | dev->dev.coherent_dma_mask = 0xffffffffull; |
| 1203 | |
FUJITA Tomonori | 4d57cdf | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 1204 | pci_set_dma_max_seg_size(dev, 65536); |
FUJITA Tomonori | 59fc67d | 2008-02-04 22:28:14 -0800 | [diff] [blame] | 1205 | pci_set_dma_seg_boundary(dev, 0xffffffff); |
FUJITA Tomonori | 4d57cdf | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 1206 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1207 | /* Fix up broken headers */ |
| 1208 | pci_fixup_device(pci_fixup_header, dev); |
| 1209 | |
Rafael J. Wysocki | 4b77b0a | 2009-09-09 23:49:59 +0200 | [diff] [blame] | 1210 | /* Clear the state_saved flag. */ |
| 1211 | dev->state_saved = false; |
| 1212 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 1213 | /* Initialize various capabilities */ |
| 1214 | pci_init_capabilities(dev); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 1215 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | /* |
| 1217 | * Add the device to our list of discovered devices |
| 1218 | * and the bus list for fixup functions, etc. |
| 1219 | */ |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1220 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1221 | list_add_tail(&dev->bus_list, &bus->devices); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1222 | up_write(&pci_bus_sem); |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1223 | } |
| 1224 | |
Sam Ravnborg | 451124a | 2008-02-02 22:33:43 +0100 | [diff] [blame] | 1225 | struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1226 | { |
| 1227 | struct pci_dev *dev; |
| 1228 | |
Trent Piepho | 90bdb31 | 2009-03-20 14:56:00 -0600 | [diff] [blame] | 1229 | dev = pci_get_slot(bus, devfn); |
| 1230 | if (dev) { |
| 1231 | pci_dev_put(dev); |
| 1232 | return dev; |
| 1233 | } |
| 1234 | |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1235 | dev = pci_scan_device(bus, devfn); |
| 1236 | if (!dev) |
| 1237 | return NULL; |
| 1238 | |
| 1239 | pci_device_add(dev, bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1240 | |
| 1241 | return dev; |
| 1242 | } |
Adrian Bunk | b73e968 | 2007-11-21 15:07:11 -0800 | [diff] [blame] | 1243 | EXPORT_SYMBOL(pci_scan_single_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1245 | static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn) |
| 1246 | { |
| 1247 | u16 cap; |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 1248 | unsigned pos, next_fn; |
| 1249 | |
| 1250 | if (!dev) |
| 1251 | return 0; |
| 1252 | |
| 1253 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1254 | if (!pos) |
| 1255 | return 0; |
| 1256 | pci_read_config_word(dev, pos + 4, &cap); |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 1257 | next_fn = cap >> 8; |
| 1258 | if (next_fn <= fn) |
| 1259 | return 0; |
| 1260 | return next_fn; |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1261 | } |
| 1262 | |
| 1263 | static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn) |
| 1264 | { |
| 1265 | return (fn + 1) % 8; |
| 1266 | } |
| 1267 | |
| 1268 | static unsigned no_next_fn(struct pci_dev *dev, unsigned fn) |
| 1269 | { |
| 1270 | return 0; |
| 1271 | } |
| 1272 | |
| 1273 | static int only_one_child(struct pci_bus *bus) |
| 1274 | { |
| 1275 | struct pci_dev *parent = bus->self; |
| 1276 | if (!parent || !pci_is_pcie(parent)) |
| 1277 | return 0; |
| 1278 | if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT || |
| 1279 | parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) |
| 1280 | return 1; |
| 1281 | return 0; |
| 1282 | } |
| 1283 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1284 | /** |
| 1285 | * pci_scan_slot - scan a PCI slot on a bus for devices. |
| 1286 | * @bus: PCI bus to scan |
| 1287 | * @devfn: slot number to scan (must have zero function.) |
| 1288 | * |
| 1289 | * Scan a PCI slot on the specified PCI bus for devices, adding |
| 1290 | * discovered devices to the @bus->devices list. New devices |
Greg Kroah-Hartman | 8a1bc90 | 2008-02-14 14:56:56 -0800 | [diff] [blame] | 1291 | * will not have is_added set. |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 1292 | * |
| 1293 | * Returns the number of new devices found. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1294 | */ |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1295 | int pci_scan_slot(struct pci_bus *bus, int devfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1296 | { |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1297 | unsigned fn, nr = 0; |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 1298 | struct pci_dev *dev; |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1299 | unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn; |
| 1300 | |
| 1301 | if (only_one_child(bus) && (devfn > 0)) |
| 1302 | return 0; /* Already scanned the entire slot */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1303 | |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 1304 | dev = pci_scan_single_device(bus, devfn); |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 1305 | if (!dev) |
| 1306 | return 0; |
| 1307 | if (!dev->is_added) |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 1308 | nr++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1309 | |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1310 | if (pci_ari_enabled(bus)) |
| 1311 | next_fn = next_ari_fn; |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 1312 | else if (dev->multifunction) |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 1313 | next_fn = next_trad_fn; |
| 1314 | |
| 1315 | for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) { |
| 1316 | dev = pci_scan_single_device(bus, devfn + fn); |
| 1317 | if (dev) { |
| 1318 | if (!dev->is_added) |
| 1319 | nr++; |
| 1320 | dev->multifunction = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1321 | } |
| 1322 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 1323 | |
Shaohua Li | 149e163 | 2008-07-23 10:32:31 +0800 | [diff] [blame] | 1324 | /* only one slot has pcie device */ |
| 1325 | if (bus->self && nr) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 1326 | pcie_aspm_init_link_state(bus->self); |
| 1327 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | return nr; |
| 1329 | } |
| 1330 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1331 | static int pcie_find_smpss(struct pci_dev *dev, void *data) |
| 1332 | { |
| 1333 | u8 *smpss = data; |
| 1334 | |
| 1335 | if (!pci_is_pcie(dev)) |
| 1336 | return 0; |
| 1337 | |
| 1338 | /* For PCIE hotplug enabled slots not connected directly to a |
| 1339 | * PCI-E root port, there can be problems when hotplugging |
| 1340 | * devices. This is due to the possibility of hotplugging a |
| 1341 | * device into the fabric with a smaller MPS that the devices |
| 1342 | * currently running have configured. Modifying the MPS on the |
| 1343 | * running devices could cause a fatal bus error due to an |
| 1344 | * incoming frame being larger than the newly configured MPS. |
| 1345 | * To work around this, the MPS for the entire fabric must be |
| 1346 | * set to the minimum size. Any devices hotplugged into this |
| 1347 | * fabric will have the minimum MPS set. If the PCI hotplug |
| 1348 | * slot is directly connected to the root port and there are not |
| 1349 | * other devices on the fabric (which seems to be the most |
| 1350 | * common case), then this is not an issue and MPS discovery |
| 1351 | * will occur as normal. |
| 1352 | */ |
| 1353 | if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) || |
Benjamin Herrenschmidt | 1a4b1a4 | 2011-09-13 15:16:33 -0300 | [diff] [blame] | 1354 | (dev->bus->self && |
| 1355 | dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT))) |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1356 | *smpss = 0; |
| 1357 | |
| 1358 | if (*smpss > dev->pcie_mpss) |
| 1359 | *smpss = dev->pcie_mpss; |
| 1360 | |
| 1361 | return 0; |
| 1362 | } |
| 1363 | |
| 1364 | static void pcie_write_mps(struct pci_dev *dev, int mps) |
| 1365 | { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1366 | int rc; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1367 | |
| 1368 | if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1369 | mps = 128 << dev->pcie_mpss; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1370 | |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1371 | if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self) |
| 1372 | /* For "Performance", the assumption is made that |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1373 | * downstream communication will never be larger than |
| 1374 | * the MRRS. So, the MPS only needs to be configured |
| 1375 | * for the upstream communication. This being the case, |
| 1376 | * walk from the top down and set the MPS of the child |
| 1377 | * to that of the parent bus. |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1378 | * |
| 1379 | * Configure the device MPS with the smaller of the |
| 1380 | * device MPSS or the bridge MPS (which is assumed to be |
| 1381 | * properly configured at this point to the largest |
| 1382 | * allowable MPS based on its parent bus). |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1383 | */ |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1384 | mps = min(mps, pcie_get_mps(dev->bus->self)); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1385 | } |
| 1386 | |
| 1387 | rc = pcie_set_mps(dev, mps); |
| 1388 | if (rc) |
| 1389 | dev_err(&dev->dev, "Failed attempting to set the MPS\n"); |
| 1390 | } |
| 1391 | |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1392 | static void pcie_write_mrrs(struct pci_dev *dev) |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1393 | { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1394 | int rc, mrrs; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1395 | |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 1396 | /* In the "safe" case, do not configure the MRRS. There appear to be |
| 1397 | * issues with setting MRRS to 0 on a number of devices. |
| 1398 | */ |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 1399 | if (pcie_bus_config != PCIE_BUS_PERFORMANCE) |
| 1400 | return; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1401 | |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 1402 | /* For Max performance, the MRRS must be set to the largest supported |
| 1403 | * value. However, it cannot be configured larger than the MPS the |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1404 | * device or the bus can support. This should already be properly |
| 1405 | * configured by a prior call to pcie_write_mps. |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 1406 | */ |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1407 | mrrs = pcie_get_mps(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1408 | |
| 1409 | /* MRRS is a R/W register. Invalid values can be written, but a |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 1410 | * subsequent read will verify if the value is acceptable or not. |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1411 | * If the MRRS value provided is not acceptable (e.g., too large), |
| 1412 | * shrink the value until it is acceptable to the HW. |
| 1413 | */ |
| 1414 | while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) { |
| 1415 | rc = pcie_set_readrq(dev, mrrs); |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1416 | if (!rc) |
| 1417 | break; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1418 | |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1419 | dev_warn(&dev->dev, "Failed attempting to set the MRRS\n"); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1420 | mrrs /= 2; |
| 1421 | } |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1422 | |
| 1423 | if (mrrs < 128) |
| 1424 | dev_err(&dev->dev, "MRRS was unable to be configured with a " |
| 1425 | "safe value. If problems are experienced, try running " |
| 1426 | "with pci=pcie_bus_safe.\n"); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1427 | } |
| 1428 | |
| 1429 | static int pcie_bus_configure_set(struct pci_dev *dev, void *data) |
| 1430 | { |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 1431 | int mps, orig_mps; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1432 | |
| 1433 | if (!pci_is_pcie(dev)) |
| 1434 | return 0; |
| 1435 | |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 1436 | mps = 128 << *(u8 *)data; |
| 1437 | orig_mps = pcie_get_mps(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1438 | |
| 1439 | pcie_write_mps(dev, mps); |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 1440 | pcie_write_mrrs(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1441 | |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 1442 | dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), " |
| 1443 | "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss, |
| 1444 | orig_mps, pcie_get_readrq(dev)); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1445 | |
| 1446 | return 0; |
| 1447 | } |
| 1448 | |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 1449 | /* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down, |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1450 | * parents then children fashion. If this changes, then this code will not |
| 1451 | * work as designed. |
| 1452 | */ |
| 1453 | void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss) |
| 1454 | { |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 1455 | u8 smpss; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1456 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1457 | if (!pci_is_pcie(bus->self)) |
| 1458 | return; |
| 1459 | |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 1460 | if (pcie_bus_config == PCIE_BUS_TUNE_OFF) |
| 1461 | return; |
| 1462 | |
| 1463 | /* FIXME - Peer to peer DMA is possible, though the endpoint would need |
| 1464 | * to be aware to the MPS of the destination. To work around this, |
| 1465 | * simply force the MPS of the entire system to the smallest possible. |
| 1466 | */ |
| 1467 | if (pcie_bus_config == PCIE_BUS_PEER2PEER) |
| 1468 | smpss = 0; |
| 1469 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1470 | if (pcie_bus_config == PCIE_BUS_SAFE) { |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 1471 | smpss = mpss; |
| 1472 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1473 | pcie_find_smpss(bus->self, &smpss); |
| 1474 | pci_walk_bus(bus, pcie_find_smpss, &smpss); |
| 1475 | } |
| 1476 | |
| 1477 | pcie_bus_configure_set(bus->self, &smpss); |
| 1478 | pci_walk_bus(bus, pcie_bus_configure_set, &smpss); |
| 1479 | } |
Jon Mason | debc3b7 | 2011-08-02 00:01:18 -0500 | [diff] [blame] | 1480 | EXPORT_SYMBOL_GPL(pcie_bus_configure_settings); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 1481 | |
Sam Ravnborg | 0ab2b57 | 2008-02-17 10:45:28 +0100 | [diff] [blame] | 1482 | unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1483 | { |
| 1484 | unsigned int devfn, pass, max = bus->secondary; |
| 1485 | struct pci_dev *dev; |
| 1486 | |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1487 | dev_dbg(&bus->dev, "scanning bus\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1488 | |
| 1489 | /* Go find them, Rover! */ |
| 1490 | for (devfn = 0; devfn < 0x100; devfn += 8) |
| 1491 | pci_scan_slot(bus, devfn); |
| 1492 | |
Yu Zhao | a28724b | 2009-03-20 11:25:13 +0800 | [diff] [blame] | 1493 | /* Reserve buses for SR-IOV capability. */ |
| 1494 | max += pci_iov_bus_range(bus); |
| 1495 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1496 | /* |
| 1497 | * After performing arch-dependent fixup of the bus, look behind |
| 1498 | * all PCI-to-PCI bridges on this bus. |
| 1499 | */ |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 1500 | if (!bus->is_added) { |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1501 | dev_dbg(&bus->dev, "fixups for bus\n"); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 1502 | pcibios_fixup_bus(bus); |
| 1503 | if (pci_is_root_bus(bus)) |
| 1504 | bus->is_added = 1; |
| 1505 | } |
| 1506 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1507 | for (pass=0; pass < 2; pass++) |
| 1508 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1509 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || |
| 1510 | dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) |
| 1511 | max = pci_scan_bridge(bus, dev, max, pass); |
| 1512 | } |
| 1513 | |
| 1514 | /* |
| 1515 | * We've scanned the bus and so we know all about what's on |
| 1516 | * the other side of any bridges that may be on this bus plus |
| 1517 | * any devices. |
| 1518 | * |
| 1519 | * Return how far we've got finding sub-buses. |
| 1520 | */ |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1521 | dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1522 | return max; |
| 1523 | } |
| 1524 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 1525 | struct pci_bus * pci_create_bus(struct device *parent, |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1526 | int bus, struct pci_ops *ops, void *sysdata) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1527 | { |
| 1528 | int error; |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1529 | struct pci_bus *b, *b2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1530 | struct device *dev; |
| 1531 | |
| 1532 | b = pci_alloc_bus(); |
| 1533 | if (!b) |
| 1534 | return NULL; |
| 1535 | |
Geert Uytterhoeven | 6a3b3e2 | 2009-03-15 20:14:37 +0100 | [diff] [blame] | 1536 | dev = kzalloc(sizeof(*dev), GFP_KERNEL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1537 | if (!dev){ |
| 1538 | kfree(b); |
| 1539 | return NULL; |
| 1540 | } |
| 1541 | |
| 1542 | b->sysdata = sysdata; |
| 1543 | b->ops = ops; |
| 1544 | |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1545 | b2 = pci_find_bus(pci_domain_nr(b), bus); |
| 1546 | if (b2) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1547 | /* If we already got to this bus through a different bridge, ignore it */ |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 1548 | dev_dbg(&b2->dev, "bus already known\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1549 | goto err_out; |
| 1550 | } |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1551 | |
| 1552 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1553 | list_add_tail(&b->node, &pci_root_buses); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1554 | up_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1555 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1556 | dev->parent = parent; |
| 1557 | dev->release = pci_release_bus_bridge_dev; |
Kay Sievers | 1a92713 | 2008-10-30 02:17:49 +0100 | [diff] [blame] | 1558 | dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1559 | error = device_register(dev); |
| 1560 | if (error) |
| 1561 | goto dev_reg_err; |
| 1562 | b->bridge = get_device(dev); |
Rafael J. Wysocki | a1e4d72 | 2010-02-08 19:16:33 +0100 | [diff] [blame] | 1563 | device_enable_async_suspend(b->bridge); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 1564 | pci_set_bus_of_node(b); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1565 | |
Yinghai Lu | 0d358f2 | 2008-02-19 03:20:41 -0800 | [diff] [blame] | 1566 | if (!parent) |
| 1567 | set_dev_node(b->bridge, pcibus_to_node(b)); |
| 1568 | |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 1569 | b->dev.class = &pcibus_class; |
| 1570 | b->dev.parent = b->bridge; |
Kay Sievers | 1a92713 | 2008-10-30 02:17:49 +0100 | [diff] [blame] | 1571 | dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus); |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 1572 | error = device_register(&b->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1573 | if (error) |
| 1574 | goto class_dev_reg_err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1575 | |
| 1576 | /* Create legacy_io and legacy_mem files for this bus */ |
| 1577 | pci_create_legacy_files(b); |
| 1578 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1579 | b->number = b->secondary = bus; |
| 1580 | b->resource[0] = &ioport_resource; |
| 1581 | b->resource[1] = &iomem_resource; |
| 1582 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1583 | return b; |
| 1584 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1585 | class_dev_reg_err: |
| 1586 | device_unregister(dev); |
| 1587 | dev_reg_err: |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1588 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1589 | list_del(&b->node); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1590 | up_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1591 | err_out: |
| 1592 | kfree(dev); |
| 1593 | kfree(b); |
| 1594 | return NULL; |
| 1595 | } |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1596 | |
Sam Ravnborg | 0ab2b57 | 2008-02-17 10:45:28 +0100 | [diff] [blame] | 1597 | struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent, |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 1598 | int bus, struct pci_ops *ops, void *sysdata) |
| 1599 | { |
| 1600 | struct pci_bus *b; |
| 1601 | |
| 1602 | b = pci_create_bus(parent, bus, ops, sysdata); |
| 1603 | if (b) |
| 1604 | b->subordinate = pci_scan_child_bus(b); |
| 1605 | return b; |
| 1606 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1607 | EXPORT_SYMBOL(pci_scan_bus_parented); |
| 1608 | |
| 1609 | #ifdef CONFIG_HOTPLUG |
Alex Chiang | 3ed4fd9 | 2009-03-20 14:56:25 -0600 | [diff] [blame] | 1610 | /** |
| 1611 | * pci_rescan_bus - scan a PCI bus for devices. |
| 1612 | * @bus: PCI bus to scan |
| 1613 | * |
| 1614 | * Scan a PCI bus and child buses for new devices, adds them, |
| 1615 | * and enables them. |
| 1616 | * |
| 1617 | * Returns the max number of subordinate bus discovered. |
| 1618 | */ |
Alex Chiang | 5446a6b | 2009-04-01 18:24:12 -0600 | [diff] [blame] | 1619 | unsigned int __ref pci_rescan_bus(struct pci_bus *bus) |
Alex Chiang | 3ed4fd9 | 2009-03-20 14:56:25 -0600 | [diff] [blame] | 1620 | { |
| 1621 | unsigned int max; |
| 1622 | struct pci_dev *dev; |
| 1623 | |
| 1624 | max = pci_scan_child_bus(bus); |
| 1625 | |
Alex Chiang | 705b1aa | 2009-03-20 14:56:31 -0600 | [diff] [blame] | 1626 | down_read(&pci_bus_sem); |
Alex Chiang | 3ed4fd9 | 2009-03-20 14:56:25 -0600 | [diff] [blame] | 1627 | list_for_each_entry(dev, &bus->devices, bus_list) |
| 1628 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || |
| 1629 | dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) |
| 1630 | if (dev->subordinate) |
| 1631 | pci_bus_size_bridges(dev->subordinate); |
Alex Chiang | 705b1aa | 2009-03-20 14:56:31 -0600 | [diff] [blame] | 1632 | up_read(&pci_bus_sem); |
Alex Chiang | 3ed4fd9 | 2009-03-20 14:56:25 -0600 | [diff] [blame] | 1633 | |
| 1634 | pci_bus_assign_resources(bus); |
| 1635 | pci_enable_bridges(bus); |
| 1636 | pci_bus_add_devices(bus); |
| 1637 | |
| 1638 | return max; |
| 1639 | } |
| 1640 | EXPORT_SYMBOL_GPL(pci_rescan_bus); |
| 1641 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1642 | EXPORT_SYMBOL(pci_add_new_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1643 | EXPORT_SYMBOL(pci_scan_slot); |
| 1644 | EXPORT_SYMBOL(pci_scan_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1645 | EXPORT_SYMBOL_GPL(pci_scan_child_bus); |
| 1646 | #endif |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1647 | |
Greg Kroah-Hartman | 99178b0 | 2008-08-26 11:00:57 -0500 | [diff] [blame] | 1648 | static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b) |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1649 | { |
Greg Kroah-Hartman | 99178b0 | 2008-08-26 11:00:57 -0500 | [diff] [blame] | 1650 | const struct pci_dev *a = to_pci_dev(d_a); |
| 1651 | const struct pci_dev *b = to_pci_dev(d_b); |
| 1652 | |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1653 | if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1; |
| 1654 | else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1; |
| 1655 | |
| 1656 | if (a->bus->number < b->bus->number) return -1; |
| 1657 | else if (a->bus->number > b->bus->number) return 1; |
| 1658 | |
| 1659 | if (a->devfn < b->devfn) return -1; |
| 1660 | else if (a->devfn > b->devfn) return 1; |
| 1661 | |
| 1662 | return 0; |
| 1663 | } |
| 1664 | |
Greg Kroah-Hartman | 5ff580c | 2008-02-14 14:56:56 -0800 | [diff] [blame] | 1665 | void __init pci_sort_breadthfirst(void) |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1666 | { |
Greg Kroah-Hartman | 99178b0 | 2008-08-26 11:00:57 -0500 | [diff] [blame] | 1667 | bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp); |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 1668 | } |