blob: 91c2e64de799e0f7d52c162830872927a17f46a6 [file] [log] [blame]
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Gabor Juhos6baff7f2009-01-14 20:17:06 +01003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/nl80211.h>
18#include <linux/pci.h>
Stanislaw Gruszkad4930082011-07-29 15:59:08 +020019#include <linux/pci-aspm.h>
Felix Fietkaua05b5d452010-11-17 04:25:33 +010020#include <linux/ath9k_platform.h>
Sujith394cf0a2009-02-09 13:26:54 +053021#include "ath9k.h"
Gabor Juhos6baff7f2009-01-14 20:17:06 +010022
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000023static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
Gabor Juhos6baff7f2009-01-14 20:17:06 +010024 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
25 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
26 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
27 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050030 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
Vivek Natarajanac88b6e2009-07-23 10:59:57 +053031 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
32 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
Luis R. Rodriguez0efabd52010-06-12 00:34:02 -040033 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
Vasanthakumar Thiagarajan14358942010-12-06 04:28:00 -080034 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +010035 { 0 }
36};
37
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +020038
Gabor Juhos6baff7f2009-01-14 20:17:06 +010039/* return bus cachesize in 4B word units */
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070040static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
Gabor Juhos6baff7f2009-01-14 20:17:06 +010041{
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -040042 struct ath_softc *sc = (struct ath_softc *) common->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +010043 u8 u8tmp;
44
Vasanthakumar Thiagarajanf0209792009-09-07 17:46:50 +053045 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
Gabor Juhos6baff7f2009-01-14 20:17:06 +010046 *csz = (int)u8tmp;
47
48 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -030049 * This check was put in to avoid "unpleasant" consequences if
Gabor Juhos6baff7f2009-01-14 20:17:06 +010050 * the bootrom has not fully initialized all PCI devices.
51 * Sometimes the cache line size register is not set
52 */
53
54 if (*csz == 0)
55 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
56}
57
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070058static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
Gabor Juhos9dbeb912009-01-14 20:17:08 +010059{
Felix Fietkaua05b5d452010-11-17 04:25:33 +010060 struct ath_softc *sc = (struct ath_softc *) common->priv;
61 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -070062
Felix Fietkaua05b5d452010-11-17 04:25:33 +010063 if (pdata) {
64 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
Joe Perches38002762010-12-02 19:12:36 -080065 ath_err(common,
66 "%s: eeprom read failed, offset %08x is out of range\n",
67 __func__, off);
Felix Fietkaua05b5d452010-11-17 04:25:33 +010068 }
Gabor Juhos9dbeb912009-01-14 20:17:08 +010069
Felix Fietkaua05b5d452010-11-17 04:25:33 +010070 *data = pdata->eeprom_data[off];
71 } else {
72 struct ath_hw *ah = (struct ath_hw *) common->ah;
73
74 common->ops->read(ah, AR5416_EEPROM_OFFSET +
75 (off << AR5416_EEPROM_S));
76
77 if (!ath9k_hw_wait(ah,
78 AR_EEPROM_STATUS_DATA,
79 AR_EEPROM_STATUS_DATA_BUSY |
80 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
81 AH_WAIT_TIMEOUT)) {
82 return false;
83 }
84
85 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
86 AR_EEPROM_STATUS_DATA_VAL);
Gabor Juhos9dbeb912009-01-14 20:17:08 +010087 }
88
Gabor Juhos9dbeb912009-01-14 20:17:08 +010089 return true;
90}
91
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -080092static void ath_pci_extn_synch_enable(struct ath_common *common)
93{
94 struct ath_softc *sc = (struct ath_softc *) common->priv;
95 struct pci_dev *pdev = to_pci_dev(sc->dev);
96 u8 lnkctl;
97
98 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
99 lnkctl |= PCI_EXP_LNKCTL_ES;
100 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
101}
102
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200103/* Need to be called after we discover btcoex capabilities */
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200104static void ath_pci_aspm_init(struct ath_common *common)
105{
106 struct ath_softc *sc = (struct ath_softc *) common->priv;
107 struct ath_hw *ah = sc->sc_ah;
108 struct pci_dev *pdev = to_pci_dev(sc->dev);
109 struct pci_dev *parent;
110 int pos;
111 u8 aspm;
112
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200113 pos = pci_pcie_cap(pdev);
114 if (!pos)
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200115 return;
116
117 parent = pdev->bus->self;
John W. Linville22c55e62011-08-24 14:08:41 -0400118 if (!parent)
119 return;
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200120
121 if (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) {
122 /* Bluetooth coexistance requires disabling ASPM. */
123 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
124 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
125 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
126
127 /*
128 * Both upstream and downstream PCIe components should
129 * have the same ASPM settings.
130 */
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200131 pos = pci_pcie_cap(parent);
132 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
133 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
134 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
135
136 return;
137 }
138
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200139 pos = pci_pcie_cap(parent);
140 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
141 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
142 ah->aspm_enabled = true;
143 /* Initialize PCIe PM and SERDES registers. */
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200144 ath9k_hw_configpcipowersave(ah, false);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200145 }
146}
147
Tobias Klauser83bd11a2009-12-23 14:04:43 +0100148static const struct ath_bus_ops ath_pci_bus_ops = {
Sujith497ad9a2010-04-01 10:28:20 +0530149 .ath_bus_type = ATH_PCI,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100150 .read_cachesize = ath_pci_read_cachesize,
Gabor Juhos9dbeb912009-01-14 20:17:08 +0100151 .eeprom_read = ath_pci_eeprom_read,
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800152 .extn_synch_en = ath_pci_extn_synch_enable,
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200153 .aspm_init = ath_pci_aspm_init,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100154};
155
156static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
157{
158 void __iomem *mem;
159 struct ath_softc *sc;
160 struct ieee80211_hw *hw;
161 u8 csz;
Jouni Malinenf0214842009-06-16 11:59:23 +0300162 u32 val;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100163 int ret = 0;
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400164 char hw_name[64];
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100165
166 if (pci_enable_device(pdev))
167 return -EIO;
168
Yang Hongyange9304382009-04-13 14:40:14 -0700169 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100170 if (ret) {
171 printk(KERN_ERR "ath9k: 32-bit DMA not available\n");
Sujith285f2dd2010-01-08 10:36:07 +0530172 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100173 }
174
Yang Hongyange9304382009-04-13 14:40:14 -0700175 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100176 if (ret) {
177 printk(KERN_ERR "ath9k: 32-bit DMA consistent "
178 "DMA enable failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530179 goto err_dma;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100180 }
181
182 /*
183 * Cache line size is used to size and align various
184 * structures used to communicate with the hardware.
185 */
186 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
187 if (csz == 0) {
188 /*
189 * Linux 2.4.18 (at least) writes the cache line size
190 * register as a 16-bit wide register which is wrong.
191 * We must have this setup properly for rx buffer
192 * DMA to work so force a reasonable value here if it
193 * comes up zero.
194 */
195 csz = L1_CACHE_BYTES / sizeof(u32);
196 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
197 }
198 /*
199 * The default setting of latency timer yields poor results,
200 * set it to the value used by other systems. It may be worth
201 * tweaking this setting more.
202 */
203 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
204
205 pci_set_master(pdev);
206
Jouni Malinenf0214842009-06-16 11:59:23 +0300207 /*
208 * Disable the RETRY_TIMEOUT register (0x41) to keep
209 * PCI Tx retries from interfering with C3 CPU state.
210 */
211 pci_read_config_dword(pdev, 0x40, &val);
212 if ((val & 0x0000ff00) != 0)
213 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
214
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100215 ret = pci_request_region(pdev, 0, "ath9k");
216 if (ret) {
217 dev_err(&pdev->dev, "PCI memory region reserve error\n");
218 ret = -ENODEV;
Sujith285f2dd2010-01-08 10:36:07 +0530219 goto err_region;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100220 }
221
222 mem = pci_iomap(pdev, 0, 0);
223 if (!mem) {
224 printk(KERN_ERR "PCI memory map error\n") ;
225 ret = -EIO;
Sujith285f2dd2010-01-08 10:36:07 +0530226 goto err_iomap;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100227 }
228
Felix Fietkau9ac586152011-01-24 19:23:18 +0100229 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700230 if (!hw) {
Sujith285f2dd2010-01-08 10:36:07 +0530231 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
Luis R. Rodriguezdb6be532009-09-02 16:34:57 -0700232 ret = -ENOMEM;
Sujith285f2dd2010-01-08 10:36:07 +0530233 goto err_alloc_hw;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100234 }
235
236 SET_IEEE80211_DEV(hw, &pdev->dev);
237 pci_set_drvdata(pdev, hw);
238
Felix Fietkau9ac586152011-01-24 19:23:18 +0100239 sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100240 sc->hw = hw;
241 sc->dev = &pdev->dev;
242 sc->mem = mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100243
Sujith5e4ea1f2010-01-14 10:20:57 +0530244 /* Will be cleared in ath9k_start() */
245 sc->sc_flags |= SC_OP_INVALID;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100246
Luis R. Rodriguezfc548af2009-09-02 17:06:21 -0700247 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
Luis R. Rodriguez580171f2009-09-02 17:02:18 -0700248 if (ret) {
249 dev_err(&pdev->dev, "request_irq failed\n");
Sujith285f2dd2010-01-08 10:36:07 +0530250 goto err_irq;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100251 }
252
253 sc->irq = pdev->irq;
254
Pavel Roskineb93e892011-07-23 03:55:39 -0400255 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530256 if (ret) {
257 dev_err(&pdev->dev, "Failed to initialize device\n");
258 goto err_init;
259 }
260
261 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
Joe Perchesc96c31e2010-07-26 14:39:58 -0700262 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
263 hw_name, (unsigned long)mem, pdev->irq);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100264
265 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530266
267err_init:
268 free_irq(sc->irq, sc);
269err_irq:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100270 ieee80211_free_hw(hw);
Sujith285f2dd2010-01-08 10:36:07 +0530271err_alloc_hw:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100272 pci_iounmap(pdev, mem);
Sujith285f2dd2010-01-08 10:36:07 +0530273err_iomap:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100274 pci_release_region(pdev, 0);
Sujith285f2dd2010-01-08 10:36:07 +0530275err_region:
276 /* Nothing */
277err_dma:
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100278 pci_disable_device(pdev);
279 return ret;
280}
281
282static void ath_pci_remove(struct pci_dev *pdev)
283{
284 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100285 struct ath_softc *sc = hw->priv;
Pavel Roskinab5132a2010-01-30 21:37:24 -0500286 void __iomem *mem = sc->mem;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100287
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530288 if (!is_ath9k_unloaded)
289 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
Sujith285f2dd2010-01-08 10:36:07 +0530290 ath9k_deinit_device(sc);
291 free_irq(sc->irq, sc);
292 ieee80211_free_hw(sc->hw);
Pavel Roskinab5132a2010-01-30 21:37:24 -0500293
294 pci_iounmap(pdev, mem);
295 pci_disable_device(pdev);
296 pci_release_region(pdev, 0);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100297}
298
299#ifdef CONFIG_PM
300
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200301static int ath_pci_suspend(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100302{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200303 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100304 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100305 struct ath_softc *sc = hw->priv;
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100306
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530307 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100308
Rajkumar Manoharanc31eb8e2011-06-28 18:21:19 +0530309 /* The device has to be moved to FULLSLEEP forcibly.
310 * Otherwise the chip never moved to full sleep,
311 * when no interface is up.
312 */
313 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
314
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100315 return 0;
316}
317
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200318static int ath_pci_resume(struct device *device)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100319{
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200320 struct pci_dev *pdev = to_pci_dev(device);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100321 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100322 struct ath_softc *sc = hw->priv;
Jouni Malinenf0214842009-06-16 11:59:23 +0300323 u32 val;
Sujith523c36f2009-08-13 09:34:35 +0530324
Jouni Malinenf0214842009-06-16 11:59:23 +0300325 /*
326 * Suspend/Resume resets the PCI configuration space, so we have to
327 * re-disable the RETRY_TIMEOUT register (0x41) to keep
328 * PCI Tx retries from interfering with C3 CPU state
329 */
330 pci_read_config_dword(pdev, 0x40, &val);
331 if ((val & 0x0000ff00) != 0)
332 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100333
334 /* Enable LED */
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530335 ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100336 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530337 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100338
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530339 /*
340 * Reset key cache to sane defaults (all entries cleared) instead of
341 * semi-random values after suspend/resume.
342 */
343 ath9k_ps_wakeup(sc);
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530344 ath9k_cmn_init_crypto(sc->sc_ah);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530345 ath9k_ps_restore(sc);
346
Luis R. Rodrigueza08e7ad2010-12-07 15:13:20 -0800347 sc->ps_idle = true;
348 ath_radio_disable(sc, hw);
349
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100350 return 0;
351}
352
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200353static const struct dev_pm_ops ath9k_pm_ops = {
354 .suspend = ath_pci_suspend,
355 .resume = ath_pci_resume,
356 .freeze = ath_pci_suspend,
357 .thaw = ath_pci_resume,
358 .poweroff = ath_pci_suspend,
359 .restore = ath_pci_resume,
360};
361
362#define ATH9K_PM_OPS (&ath9k_pm_ops)
363
364#else /* !CONFIG_PM */
365
366#define ATH9K_PM_OPS NULL
367
368#endif /* !CONFIG_PM */
369
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100370
371MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
372
373static struct pci_driver ath_pci_driver = {
374 .name = "ath9k",
375 .id_table = ath_pci_id_table,
376 .probe = ath_pci_probe,
377 .remove = ath_pci_remove,
Rafael J. Wysockif0e94b42010-10-16 00:36:17 +0200378 .driver.pm = ATH9K_PM_OPS,
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100379};
380
Sujithdb0f41f2009-02-20 15:13:26 +0530381int ath_pci_init(void)
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100382{
383 return pci_register_driver(&ath_pci_driver);
384}
385
386void ath_pci_exit(void)
387{
388 pci_unregister_driver(&ath_pci_driver);
389}