blob: 7d95663c0160bd2575199e3836570e46fb4a158d [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01006 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07007 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08008 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -07009 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010011 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020012 select ARCH_SUPPORTS_ATOMIC_RMW
Arnd Bergmann91701002013-02-21 11:42:57 +010013 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000014 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000015 select ARCH_WANT_FRAME_POINTERS
Catalin Marinas25c92a32012-12-18 15:26:13 +000016 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000017 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000018 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010019 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000020 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010021 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000022 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010023 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010024 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000025 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070026 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000027 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000028 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010029 select EDAC_SUPPORT
Laura Abbottd4932f92014-10-09 15:26:44 -070030 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010031 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010032 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000033 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070034 select GENERIC_EARLY_IOREMAP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010035 select GENERIC_IRQ_PROBE
36 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010037 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010038 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070039 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000041 select GENERIC_STRNCPY_FROM_USER
42 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010043 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010044 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010046 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010047 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010048 select HAVE_ARCH_BITREVERSE
Jiang Liu9732caf2014-01-07 22:17:13 +080049 select HAVE_ARCH_JUMP_LABEL
Vijaya Kumar K95292472014-01-28 11:20:22 +000050 select HAVE_ARCH_KGDB
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000051 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select HAVE_ARCH_TRACEHOOK
Zi Shen Lime54bcde2014-08-26 21:15:30 -070053 select HAVE_BPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010054 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010055 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010056 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010057 select HAVE_CMPXCHG_LOCAL
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070058 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070059 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010060 select HAVE_DMA_API_DEBUG
61 select HAVE_DMA_ATTRS
Laura Abbott6ac21042013-12-12 19:28:33 +000062 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010063 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000064 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010065 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090066 select HAVE_FUNCTION_TRACER
67 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010069 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select HAVE_MEMBLOCK
Mark Rutland55834a72014-02-07 17:12:45 +000071 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010073 select HAVE_PERF_REGS
74 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070075 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010076 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020078 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010079 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select NO_BOOTMEM
81 select OF
82 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010083 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010084 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +000085 select POWER_RESET
86 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010087 select RTC_LIB
88 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -070089 select SYSCTL_EXCEPTION_TRACE
Larry Bassel6c81fe72014-05-30 12:34:15 -070090 select HAVE_CONTEXT_TRACKING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 help
92 ARM 64-bit (AArch64) Linux support.
93
94config 64BIT
95 def_bool y
96
97config ARCH_PHYS_ADDR_T_64BIT
98 def_bool y
99
100config MMU
101 def_bool y
102
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700103config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100104 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105
106config STACKTRACE_SUPPORT
107 def_bool y
108
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100109config ILLEGAL_POINTER_VALUE
110 hex
111 default 0xdead000000000000
112
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100113config LOCKDEP_SUPPORT
114 def_bool y
115
116config TRACE_IRQFLAGS_SUPPORT
117 def_bool y
118
Will Deaconc209f792014-03-14 17:47:05 +0000119config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100120 def_bool y
121
Dave P Martin9fb74102015-07-24 16:37:48 +0100122config GENERIC_BUG
123 def_bool y
124 depends on BUG
125
126config GENERIC_BUG_RELATIVE_POINTERS
127 def_bool y
128 depends on GENERIC_BUG
129
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100130config GENERIC_HWEIGHT
131 def_bool y
132
133config GENERIC_CSUM
134 def_bool y
135
136config GENERIC_CALIBRATE_DELAY
137 def_bool y
138
Catalin Marinas19e76402014-02-27 12:09:22 +0000139config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100140 def_bool y
141
Steve Capper29e56942014-10-09 15:29:25 -0700142config HAVE_GENERIC_RCU_GUP
143 def_bool y
144
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145config ARCH_DMA_ADDR_T_64BIT
146 def_bool y
147
148config NEED_DMA_MAP_STATE
149 def_bool y
150
151config NEED_SG_DMA_LENGTH
152 def_bool y
153
Will Deacon4b3dc962015-05-29 18:28:44 +0100154config SMP
155 def_bool y
156
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100157config SWIOTLB
158 def_bool y
159
160config IOMMU_HELPER
161 def_bool SWIOTLB
162
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100163config KERNEL_MODE_NEON
164 def_bool y
165
Rob Herring92cc15f2014-04-18 17:19:59 -0500166config FIX_EARLYCON_MEM
167 def_bool y
168
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700169config PGTABLE_LEVELS
170 int
171 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
172 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
173 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
174 default 4 if ARM64_4K_PAGES && ARM64_VA_BITS_48
175
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100176source "init/Kconfig"
177
178source "kernel/Kconfig.freezer"
179
Olof Johansson6a377492015-07-20 12:09:16 -0700180source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181
182menu "Bus support"
183
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100184config PCI
185 bool "PCI support"
186 help
187 This feature enables support for PCI bus system. If you say Y
188 here, the kernel will include drivers and infrastructure code
189 to support PCI bus devices.
190
191config PCI_DOMAINS
192 def_bool PCI
193
194config PCI_DOMAINS_GENERIC
195 def_bool PCI
196
197config PCI_SYSCALL
198 def_bool PCI
199
200source "drivers/pci/Kconfig"
201source "drivers/pci/pcie/Kconfig"
202source "drivers/pci/hotplug/Kconfig"
203
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100204endmenu
205
206menu "Kernel Features"
207
Andre Przywarac0a01b82014-11-14 15:54:12 +0000208menu "ARM errata workarounds via the alternatives framework"
209
210config ARM64_ERRATUM_826319
211 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
212 default y
213 help
214 This option adds an alternative code sequence to work around ARM
215 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
216 AXI master interface and an L2 cache.
217
218 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
219 and is unable to accept a certain write via this interface, it will
220 not progress on read data presented on the read data channel and the
221 system can deadlock.
222
223 The workaround promotes data cache clean instructions to
224 data cache clean-and-invalidate.
225 Please note that this does not necessarily enable the workaround,
226 as it depends on the alternative framework, which will only patch
227 the kernel if an affected CPU is detected.
228
229 If unsure, say Y.
230
231config ARM64_ERRATUM_827319
232 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
233 default y
234 help
235 This option adds an alternative code sequence to work around ARM
236 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
237 master interface and an L2 cache.
238
239 Under certain conditions this erratum can cause a clean line eviction
240 to occur at the same time as another transaction to the same address
241 on the AMBA 5 CHI interface, which can cause data corruption if the
242 interconnect reorders the two transactions.
243
244 The workaround promotes data cache clean instructions to
245 data cache clean-and-invalidate.
246 Please note that this does not necessarily enable the workaround,
247 as it depends on the alternative framework, which will only patch
248 the kernel if an affected CPU is detected.
249
250 If unsure, say Y.
251
252config ARM64_ERRATUM_824069
253 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
254 default y
255 help
256 This option adds an alternative code sequence to work around ARM
257 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
258 to a coherent interconnect.
259
260 If a Cortex-A53 processor is executing a store or prefetch for
261 write instruction at the same time as a processor in another
262 cluster is executing a cache maintenance operation to the same
263 address, then this erratum might cause a clean cache line to be
264 incorrectly marked as dirty.
265
266 The workaround promotes data cache clean instructions to
267 data cache clean-and-invalidate.
268 Please note that this option does not necessarily enable the
269 workaround, as it depends on the alternative framework, which will
270 only patch the kernel if an affected CPU is detected.
271
272 If unsure, say Y.
273
274config ARM64_ERRATUM_819472
275 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
276 default y
277 help
278 This option adds an alternative code sequence to work around ARM
279 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
280 present when it is connected to a coherent interconnect.
281
282 If the processor is executing a load and store exclusive sequence at
283 the same time as a processor in another cluster is executing a cache
284 maintenance operation to the same address, then this erratum might
285 cause data corruption.
286
287 The workaround promotes data cache clean instructions to
288 data cache clean-and-invalidate.
289 Please note that this does not necessarily enable the workaround,
290 as it depends on the alternative framework, which will only patch
291 the kernel if an affected CPU is detected.
292
293 If unsure, say Y.
294
295config ARM64_ERRATUM_832075
296 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
297 default y
298 help
299 This option adds an alternative code sequence to work around ARM
300 erratum 832075 on Cortex-A57 parts up to r1p2.
301
302 Affected Cortex-A57 parts might deadlock when exclusive load/store
303 instructions to Write-Back memory are mixed with Device loads.
304
305 The workaround is to promote device loads to use Load-Acquire
306 semantics.
307 Please note that this does not necessarily enable the workaround,
308 as it depends on the alternative framework, which will only patch
309 the kernel if an affected CPU is detected.
310
311 If unsure, say Y.
312
Will Deacon905e8c52015-03-23 19:07:02 +0000313config ARM64_ERRATUM_845719
314 bool "Cortex-A53: 845719: a load might read incorrect data"
315 depends on COMPAT
316 default y
317 help
318 This option adds an alternative code sequence to work around ARM
319 erratum 845719 on Cortex-A53 parts up to r0p4.
320
321 When running a compat (AArch32) userspace on an affected Cortex-A53
322 part, a load at EL0 from a virtual address that matches the bottom 32
323 bits of the virtual address used by a recent load at (AArch64) EL1
324 might return incorrect data.
325
326 The workaround is to write the contextidr_el1 register on exception
327 return to a 32-bit task.
328 Please note that this does not necessarily enable the workaround,
329 as it depends on the alternative framework, which will only patch
330 the kernel if an affected CPU is detected.
331
332 If unsure, say Y.
333
Andre Przywarac0a01b82014-11-14 15:54:12 +0000334endmenu
335
336
Jungseok Leee41ceed2014-05-12 10:40:38 +0100337choice
338 prompt "Page size"
339 default ARM64_4K_PAGES
340 help
341 Page size (translation granule) configuration.
342
343config ARM64_4K_PAGES
344 bool "4KB"
345 help
346 This feature enables 4KB pages support.
347
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100348config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100349 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100350 help
351 This feature enables 64KB pages support (4KB by default)
352 allowing only two levels of page tables and faster TLB
353 look-up. AArch32 emulation is not available when this feature
354 is enabled.
355
Jungseok Leee41ceed2014-05-12 10:40:38 +0100356endchoice
357
358choice
359 prompt "Virtual address space size"
360 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
361 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
362 help
363 Allows choosing one of multiple possible virtual address
364 space sizes. The level of translation table is determined by
365 a combination of page size and virtual address space size.
366
367config ARM64_VA_BITS_39
368 bool "39-bit"
369 depends on ARM64_4K_PAGES
370
371config ARM64_VA_BITS_42
372 bool "42-bit"
373 depends on ARM64_64K_PAGES
374
Jungseok Leec79b954b2014-05-12 18:40:51 +0900375config ARM64_VA_BITS_48
376 bool "48-bit"
Jungseok Leec79b954b2014-05-12 18:40:51 +0900377
Jungseok Leee41ceed2014-05-12 10:40:38 +0100378endchoice
379
380config ARM64_VA_BITS
381 int
382 default 39 if ARM64_VA_BITS_39
383 default 42 if ARM64_VA_BITS_42
Jungseok Leec79b954b2014-05-12 18:40:51 +0900384 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100385
Will Deacona8720132013-10-11 14:52:19 +0100386config CPU_BIG_ENDIAN
387 bool "Build big-endian kernel"
388 help
389 Say Y if you plan on running a kernel in big-endian mode.
390
Mark Brownf6e763b2014-03-04 07:51:17 +0000391config SCHED_MC
392 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000393 help
394 Multi-core scheduler support improves the CPU scheduler's decision
395 making when dealing with multi-core CPU chips at a cost of slightly
396 increased overhead in some places. If unsure say N here.
397
398config SCHED_SMT
399 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000400 help
401 Improves the CPU scheduler's decision making when dealing with
402 MultiThreading at a cost of slightly increased overhead in some
403 places. If unsure say N here.
404
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100405config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000406 int "Maximum number of CPUs (2-4096)"
407 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100408 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100409 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100410
Mark Rutland9327e2c2013-10-24 20:30:18 +0100411config HOTPLUG_CPU
412 bool "Support for hot-pluggable CPUs"
Mark Rutland9327e2c2013-10-24 20:30:18 +0100413 help
414 Say Y here to experiment with turning CPUs off and on. CPUs
415 can be controlled through /sys/devices/system/cpu.
416
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100417source kernel/Kconfig.preempt
418
419config HZ
420 int
421 default 100
422
423config ARCH_HAS_HOLES_MEMORYMODEL
424 def_bool y if SPARSEMEM
425
426config ARCH_SPARSEMEM_ENABLE
427 def_bool y
428 select SPARSEMEM_VMEMMAP_ENABLE
429
430config ARCH_SPARSEMEM_DEFAULT
431 def_bool ARCH_SPARSEMEM_ENABLE
432
433config ARCH_SELECT_MEMORY_MODEL
434 def_bool ARCH_SPARSEMEM_ENABLE
435
436config HAVE_ARCH_PFN_VALID
437 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
438
439config HW_PERF_EVENTS
440 bool "Enable hardware performance counter support for perf events"
441 depends on PERF_EVENTS
442 default y
443 help
444 Enable hardware performance counter support for perf events. If
445 disabled, perf events will use software events only.
446
Steve Capper084bd292013-04-10 13:48:00 +0100447config SYS_SUPPORTS_HUGETLBFS
448 def_bool y
449
450config ARCH_WANT_GENERAL_HUGETLB
451 def_bool y
452
453config ARCH_WANT_HUGE_PMD_SHARE
454 def_bool y if !ARM64_64K_PAGES
455
Steve Capperaf074842013-04-19 16:23:57 +0100456config HAVE_ARCH_TRANSPARENT_HUGEPAGE
457 def_bool y
458
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100459config ARCH_HAS_CACHE_LINE_SIZE
460 def_bool y
461
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100462source "mm/Kconfig"
463
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000464config SECCOMP
465 bool "Enable seccomp to safely compute untrusted bytecode"
466 ---help---
467 This kernel feature is useful for number crunching applications
468 that may need to compute untrusted bytecode during their
469 execution. By using pipes or other transports made available to
470 the process as file descriptors supporting the read/write
471 syscalls, it's possible to isolate those applications in
472 their own address space using seccomp. Once seccomp is
473 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
474 and the task is only allowed to execute a few safe syscalls
475 defined by each seccomp mode.
476
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000477config XEN_DOM0
478 def_bool y
479 depends on XEN
480
481config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700482 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000483 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000484 select SWIOTLB_XEN
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000485 help
486 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
487
Steve Capperd03bb142013-04-25 15:19:21 +0100488config FORCE_MAX_ZONEORDER
489 int
490 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
491 default "11"
492
Will Deacon1b907f42014-11-20 16:51:10 +0000493menuconfig ARMV8_DEPRECATED
494 bool "Emulate deprecated/obsolete ARMv8 instructions"
495 depends on COMPAT
496 help
497 Legacy software support may require certain instructions
498 that have been deprecated or obsoleted in the architecture.
499
500 Enable this config to enable selective emulation of these
501 features.
502
503 If unsure, say Y
504
505if ARMV8_DEPRECATED
506
507config SWP_EMULATION
508 bool "Emulate SWP/SWPB instructions"
509 help
510 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
511 they are always undefined. Say Y here to enable software
512 emulation of these instructions for userspace using LDXR/STXR.
513
514 In some older versions of glibc [<=2.8] SWP is used during futex
515 trylock() operations with the assumption that the code will not
516 be preempted. This invalid assumption may be more likely to fail
517 with SWP emulation enabled, leading to deadlock of the user
518 application.
519
520 NOTE: when accessing uncached shared regions, LDXR/STXR rely
521 on an external transaction monitoring block called a global
522 monitor to maintain update atomicity. If your system does not
523 implement a global monitor, this option can cause programs that
524 perform SWP operations to uncached memory to deadlock.
525
526 If unsure, say Y
527
528config CP15_BARRIER_EMULATION
529 bool "Emulate CP15 Barrier instructions"
530 help
531 The CP15 barrier instructions - CP15ISB, CP15DSB, and
532 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
533 strongly recommended to use the ISB, DSB, and DMB
534 instructions instead.
535
536 Say Y here to enable software emulation of these
537 instructions for AArch32 userspace code. When this option is
538 enabled, CP15 barrier usage is traced which can help
539 identify software that needs updating.
540
541 If unsure, say Y
542
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000543config SETEND_EMULATION
544 bool "Emulate SETEND instruction"
545 help
546 The SETEND instruction alters the data-endianness of the
547 AArch32 EL0, and is deprecated in ARMv8.
548
549 Say Y here to enable software emulation of the instruction
550 for AArch32 userspace code.
551
552 Note: All the cpus on the system must have mixed endian support at EL0
553 for this feature to be enabled. If a new CPU - which doesn't support mixed
554 endian - is hotplugged in after this feature has been enabled, there could
555 be unexpected results in the applications.
556
557 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000558endif
559
Will Deacon0e4a0702015-07-27 15:54:13 +0100560menu "ARMv8.1 architectural features"
561
562config ARM64_HW_AFDBM
563 bool "Support for hardware updates of the Access and Dirty page flags"
564 default y
565 help
566 The ARMv8.1 architecture extensions introduce support for
567 hardware updates of the access and dirty information in page
568 table entries. When enabled in TCR_EL1 (HA and HD bits) on
569 capable processors, accesses to pages with PTE_AF cleared will
570 set this bit instead of raising an access flag fault.
571 Similarly, writes to read-only pages with the DBM bit set will
572 clear the read-only bit (AP[2]) instead of raising a
573 permission fault.
574
575 Kernels built with this configuration option enabled continue
576 to work on pre-ARMv8.1 hardware and the performance impact is
577 minimal. If unsure, say Y.
578
579config ARM64_PAN
580 bool "Enable support for Privileged Access Never (PAN)"
581 default y
582 help
583 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
584 prevents the kernel or hypervisor from accessing user-space (EL0)
585 memory directly.
586
587 Choosing this option will cause any unprotected (not using
588 copy_to_user et al) memory access to fail with a permission fault.
589
590 The feature is detected at runtime, and will remain as a 'nop'
591 instruction if the cpu does not implement the feature.
592
593config ARM64_LSE_ATOMICS
594 bool "Atomic instructions"
595 help
596 As part of the Large System Extensions, ARMv8.1 introduces new
597 atomic instructions that are designed specifically to scale in
598 very large systems.
599
600 Say Y here to make use of these instructions for the in-kernel
601 atomic routines. This incurs a small overhead on CPUs that do
602 not support these instructions and requires the kernel to be
603 built with binutils >= 2.25.
604
605endmenu
606
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100607endmenu
608
609menu "Boot options"
610
611config CMDLINE
612 string "Default kernel command string"
613 default ""
614 help
615 Provide a set of default command-line options at build time by
616 entering them here. As a minimum, you should specify the the
617 root device (e.g. root=/dev/nfs).
618
619config CMDLINE_FORCE
620 bool "Always use the default kernel command string"
621 help
622 Always use the default kernel command string, even if the boot
623 loader passes other arguments to the kernel.
624 This is useful if you cannot or don't want to change the
625 command-line options your boot loader passes to the kernel.
626
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200627config EFI_STUB
628 bool
629
Mark Salterf84d0272014-04-15 21:59:30 -0400630config EFI
631 bool "UEFI runtime support"
632 depends on OF && !CPU_BIG_ENDIAN
633 select LIBFDT
634 select UCS2_STRING
635 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200636 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200637 select EFI_STUB
638 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400639 default y
640 help
641 This option provides support for runtime services provided
642 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400643 clock, and platform reset). A UEFI stub is also provided to
644 allow the kernel to be booted as an EFI application. This
645 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400646
Yi Lid1ae8c02014-10-04 23:46:43 +0800647config DMI
648 bool "Enable support for SMBIOS (DMI) tables"
649 depends on EFI
650 default y
651 help
652 This enables SMBIOS/DMI feature for systems.
653
654 This option is only useful on systems that have UEFI firmware.
655 However, even with this option, the resultant kernel should
656 continue to boot on existing non-UEFI platforms.
657
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100658endmenu
659
660menu "Userspace binary formats"
661
662source "fs/Kconfig.binfmt"
663
664config COMPAT
665 bool "Kernel support for 32-bit EL0"
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000666 depends on !ARM64_64K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100667 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700668 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500669 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500670 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100671 help
672 This option enables support for a 32-bit EL0 running under a 64-bit
673 kernel at EL1. AArch32-specific components such as system calls,
674 the user helper functions, VFP support and the ptrace interface are
675 handled appropriately by the kernel.
676
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000677 If you also enabled CONFIG_ARM64_64K_PAGES, please be aware that you
678 will only be able to execute AArch32 binaries that were compiled with
679 64k aligned segments.
680
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100681 If you want to execute 32-bit userspace applications, say Y.
682
683config SYSVIPC_COMPAT
684 def_bool y
685 depends on COMPAT && SYSVIPC
686
687endmenu
688
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000689menu "Power management options"
690
691source "kernel/power/Kconfig"
692
693config ARCH_SUSPEND_POSSIBLE
694 def_bool y
695
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000696endmenu
697
Lorenzo Pieralisi13072202013-07-17 14:54:21 +0100698menu "CPU Power Management"
699
700source "drivers/cpuidle/Kconfig"
701
Rob Herring52e7e812014-02-24 11:27:57 +0900702source "drivers/cpufreq/Kconfig"
703
704endmenu
705
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100706source "net/Kconfig"
707
708source "drivers/Kconfig"
709
Mark Salterf84d0272014-04-15 21:59:30 -0400710source "drivers/firmware/Kconfig"
711
Graeme Gregoryb6a02172015-03-24 14:02:53 +0000712source "drivers/acpi/Kconfig"
713
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100714source "fs/Kconfig"
715
Marc Zyngierc3eb5b12013-07-04 13:34:32 +0100716source "arch/arm64/kvm/Kconfig"
717
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718source "arch/arm64/Kconfig.debug"
719
720source "security/Kconfig"
721
722source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +0800723if CRYPTO
724source "arch/arm64/crypto/Kconfig"
725endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100726
727source "lib/Kconfig"