blob: 92086a08e99d3c87d26d81e21bf18a647447ecaa [file] [log] [blame]
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __CXGB4_H__
36#define __CXGB4_H__
37
Vipul Pandyadca4fae2012-12-10 09:30:53 +000038#include "t4_hw.h"
39
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000040#include <linux/bitops.h>
41#include <linux/cache.h>
42#include <linux/interrupt.h>
43#include <linux/list.h>
44#include <linux/netdevice.h>
45#include <linux/pci.h>
46#include <linux/spinlock.h>
47#include <linux/timer.h>
David S. Millerc0b8b992012-10-03 20:50:08 -040048#include <linux/vmalloc.h>
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +053049#include <linux/etherdevice.h>
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +053050#include <linux/net_tstamp.h>
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000051#include <asm/io.h>
Hariprasad S27999802015-09-23 17:19:26 +053052#include "t4_chip_type.h"
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000053#include "cxgb4_uld.h"
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000054
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053055#define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
56
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000057enum {
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +053058 MAX_NPORTS = 4, /* max # of ports */
59 SERNUM_LEN = 24, /* Serial # length */
60 EC_LEN = 16, /* E/C length */
61 ID_LEN = 16, /* ID length */
62 PN_LEN = 16, /* Part Number length */
63 MACADDR_LEN = 12, /* MAC Address length */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000064};
65
66enum {
Hariprasad Shenai812034f2015-04-06 20:23:23 +053067 T4_REGMAP_SIZE = (160 * 1024),
68 T5_REGMAP_SIZE = (332 * 1024),
69};
70
71enum {
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000072 MEM_EDC0,
73 MEM_EDC1,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000074 MEM_MC,
75 MEM_MC0 = MEM_MC,
76 MEM_MC1
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000077};
78
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053079enum {
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000080 MEMWIN0_APERTURE = 2048,
81 MEMWIN0_BASE = 0x1b800,
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053082 MEMWIN1_APERTURE = 32768,
83 MEMWIN1_BASE = 0x28000,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000084 MEMWIN1_BASE_T5 = 0x52000,
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000085 MEMWIN2_APERTURE = 65536,
86 MEMWIN2_BASE = 0x30000,
Hariprasad Shenai0abfd152014-06-27 19:23:48 +053087 MEMWIN2_APERTURE_T5 = 131072,
88 MEMWIN2_BASE_T5 = 0x60000,
Vipul Pandya3069ee9b2012-05-18 15:29:26 +053089};
90
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000091enum dev_master {
92 MASTER_CANT,
93 MASTER_MAY,
94 MASTER_MUST
95};
96
97enum dev_state {
98 DEV_STATE_UNINIT,
99 DEV_STATE_INIT,
100 DEV_STATE_ERR
101};
102
103enum {
104 PAUSE_RX = 1 << 0,
105 PAUSE_TX = 1 << 1,
106 PAUSE_AUTONEG = 1 << 2
107};
108
109struct port_stats {
110 u64 tx_octets; /* total # of octets in good frames */
111 u64 tx_frames; /* all good frames */
112 u64 tx_bcast_frames; /* all broadcast frames */
113 u64 tx_mcast_frames; /* all multicast frames */
114 u64 tx_ucast_frames; /* all unicast frames */
115 u64 tx_error_frames; /* all error frames */
116
117 u64 tx_frames_64; /* # of Tx frames in a particular range */
118 u64 tx_frames_65_127;
119 u64 tx_frames_128_255;
120 u64 tx_frames_256_511;
121 u64 tx_frames_512_1023;
122 u64 tx_frames_1024_1518;
123 u64 tx_frames_1519_max;
124
125 u64 tx_drop; /* # of dropped Tx frames */
126 u64 tx_pause; /* # of transmitted pause frames */
127 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
128 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
129 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
130 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
131 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
132 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
133 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
134 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
135
136 u64 rx_octets; /* total # of octets in good frames */
137 u64 rx_frames; /* all good frames */
138 u64 rx_bcast_frames; /* all broadcast frames */
139 u64 rx_mcast_frames; /* all multicast frames */
140 u64 rx_ucast_frames; /* all unicast frames */
141 u64 rx_too_long; /* # of frames exceeding MTU */
142 u64 rx_jabber; /* # of jabber frames */
143 u64 rx_fcs_err; /* # of received frames with bad FCS */
144 u64 rx_len_err; /* # of received frames with length error */
145 u64 rx_symbol_err; /* symbol errors */
146 u64 rx_runt; /* # of short frames */
147
148 u64 rx_frames_64; /* # of Rx frames in a particular range */
149 u64 rx_frames_65_127;
150 u64 rx_frames_128_255;
151 u64 rx_frames_256_511;
152 u64 rx_frames_512_1023;
153 u64 rx_frames_1024_1518;
154 u64 rx_frames_1519_max;
155
156 u64 rx_pause; /* # of received pause frames */
157 u64 rx_ppp0; /* # of received PPP prio 0 frames */
158 u64 rx_ppp1; /* # of received PPP prio 1 frames */
159 u64 rx_ppp2; /* # of received PPP prio 2 frames */
160 u64 rx_ppp3; /* # of received PPP prio 3 frames */
161 u64 rx_ppp4; /* # of received PPP prio 4 frames */
162 u64 rx_ppp5; /* # of received PPP prio 5 frames */
163 u64 rx_ppp6; /* # of received PPP prio 6 frames */
164 u64 rx_ppp7; /* # of received PPP prio 7 frames */
165
166 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
167 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
168 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
169 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
170 u64 rx_trunc0; /* buffer-group 0 truncated packets */
171 u64 rx_trunc1; /* buffer-group 1 truncated packets */
172 u64 rx_trunc2; /* buffer-group 2 truncated packets */
173 u64 rx_trunc3; /* buffer-group 3 truncated packets */
174};
175
176struct lb_port_stats {
177 u64 octets;
178 u64 frames;
179 u64 bcast_frames;
180 u64 mcast_frames;
181 u64 ucast_frames;
182 u64 error_frames;
183
184 u64 frames_64;
185 u64 frames_65_127;
186 u64 frames_128_255;
187 u64 frames_256_511;
188 u64 frames_512_1023;
189 u64 frames_1024_1518;
190 u64 frames_1519_max;
191
192 u64 drop;
193
194 u64 ovflow0;
195 u64 ovflow1;
196 u64 ovflow2;
197 u64 ovflow3;
198 u64 trunc0;
199 u64 trunc1;
200 u64 trunc2;
201 u64 trunc3;
202};
203
204struct tp_tcp_stats {
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530205 u32 tcp_out_rsts;
206 u64 tcp_in_segs;
207 u64 tcp_out_segs;
208 u64 tcp_retrans_segs;
209};
210
211struct tp_usm_stats {
212 u32 frames;
213 u32 drops;
214 u64 octets;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000215};
216
Hariprasad Shenaia6222972015-06-03 21:04:40 +0530217struct tp_fcoe_stats {
218 u32 frames_ddp;
219 u32 frames_drop;
220 u64 octets_ddp;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000221};
222
223struct tp_err_stats {
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530224 u32 mac_in_errs[4];
225 u32 hdr_in_errs[4];
226 u32 tcp_in_errs[4];
227 u32 tnl_cong_drops[4];
228 u32 ofld_chan_drops[4];
229 u32 tnl_tx_drops[4];
230 u32 ofld_vlan_drops[4];
231 u32 tcp6_in_errs[4];
232 u32 ofld_no_neigh;
233 u32 ofld_cong_defer;
234};
235
Hariprasad Shenaia6222972015-06-03 21:04:40 +0530236struct tp_cpl_stats {
237 u32 req[4];
238 u32 rsp[4];
239};
240
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530241struct tp_rdma_stats {
242 u32 rqe_dfr_pkt;
243 u32 rqe_dfr_mod;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000244};
245
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +0530246struct sge_params {
247 u32 hps; /* host page size for our PF/VF */
248 u32 eq_qpp; /* egress queues/page for our PF/VF */
249 u32 iq_qpp; /* egress queues/page for our PF/VF */
250};
251
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000252struct tp_params {
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000253 unsigned int tre; /* log2 of core clocks per TP tick */
Hariprasad Shenai2d277b32015-02-06 19:32:52 +0530254 unsigned int la_mask; /* what events are recorded by TP LA */
Vipul Pandyadca4fae2012-12-10 09:30:53 +0000255 unsigned short tx_modq_map; /* TX modulation scheduler queue to */
256 /* channel map */
Vipul Pandya636f9d32012-09-26 02:39:39 +0000257
258 uint32_t dack_re; /* DACK timer resolution */
259 unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +0530260
261 u32 vlan_pri_map; /* cached TP_VLAN_PRI_MAP */
262 u32 ingress_config; /* cached TP_INGRESS_CONFIG */
263
264 /* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets. This is a
265 * subset of the set of fields which may be present in the Compressed
266 * Filter Tuple portion of filters and TCP TCB connections. The
267 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
268 * Since a variable number of fields may or may not be present, their
269 * shifted field positions within the Compressed Filter Tuple may
270 * vary, or not even be present if the field isn't selected in
271 * TP_VLAN_PRI_MAP. Since some of these fields are needed in various
272 * places we store their offsets here, or a -1 if the field isn't
273 * present.
274 */
275 int vlan_shift;
276 int vnic_shift;
277 int port_shift;
278 int protocol_shift;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000279};
280
281struct vpd_params {
282 unsigned int cclk;
283 u8 ec[EC_LEN + 1];
284 u8 sn[SERNUM_LEN + 1];
285 u8 id[ID_LEN + 1];
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530286 u8 pn[PN_LEN + 1];
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +0530287 u8 na[MACADDR_LEN + 1];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000288};
289
290struct pci_params {
291 unsigned char speed;
292 unsigned char width;
293};
294
Hariprasad Shenai49aa2842015-01-07 08:48:00 +0530295struct devlog_params {
296 u32 memtype; /* which memory (EDC0, EDC1, MC) */
297 u32 start; /* start of log in firmware memory */
298 u32 size; /* size of log */
299};
300
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530301/* Stores chip specific parameters */
302struct arch_specific_params {
303 u8 nchan;
Hariprasad Shenai44588562015-12-23 22:47:12 +0530304 u8 pm_stats_cnt;
Hariprasad Shenai2216d012015-12-23 22:47:18 +0530305 u8 cng_ch_bits_log; /* congestion channel map bits width */
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530306 u16 mps_rplc_size;
307 u16 vfcount;
308 u32 sge_fl_db;
309 u16 mps_tcam_size;
310};
311
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000312struct adapter_params {
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +0530313 struct sge_params sge;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000314 struct tp_params tp;
315 struct vpd_params vpd;
316 struct pci_params pci;
Hariprasad Shenai49aa2842015-01-07 08:48:00 +0530317 struct devlog_params devlog;
318 enum pcie_memwin drv_memwin;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000319
Hariprasad Shenaif1ff24a2015-01-07 08:48:01 +0530320 unsigned int cim_la_size;
321
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000322 unsigned int sf_size; /* serial flash size in bytes */
323 unsigned int sf_nsec; /* # of flash sectors */
324 unsigned int sf_fw_start; /* start of FW image in flash */
325
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000326 unsigned int fw_vers;
327 unsigned int tp_vers;
328 u8 api_vers[7];
329
330 unsigned short mtus[NMTUS];
331 unsigned short a_wnd[NCCTRL_WIN];
332 unsigned short b_wnd[NCCTRL_WIN];
333
334 unsigned char nports; /* # of ethernet ports */
335 unsigned char portvec;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530336 enum chip_type chip; /* chip code */
Hariprasad Shenai3ccc6cf2015-06-02 13:59:39 +0530337 struct arch_specific_params arch; /* chip specific params */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000338 unsigned char offload;
339
Vipul Pandya9a4da2c2012-10-19 02:09:53 +0000340 unsigned char bypass;
341
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000342 unsigned int ofldq_wr_cred;
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +0530343 bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +0530344
345 unsigned int max_ordird_qp; /* Max read depth per RDMA QP */
346 unsigned int max_ird_adapter; /* Max read depth per adapter */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000347};
348
Hariprasad Shenaia3bfb612015-05-05 14:59:55 +0530349/* State needed to monitor the forward progress of SGE Ingress DMA activities
350 * and possible hangs.
351 */
352struct sge_idma_monitor_state {
353 unsigned int idma_1s_thresh; /* 1s threshold in Core Clock ticks */
354 unsigned int idma_stalled[2]; /* synthesized stalled timers in HZ */
355 unsigned int idma_state[2]; /* IDMA Hang detect state */
356 unsigned int idma_qid[2]; /* IDMA Hung Ingress Queue ID */
357 unsigned int idma_warn[2]; /* time to warning in HZ */
358};
359
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530360#include "t4fw_api.h"
361
362#define FW_VERSION(chip) ( \
Hariprasad Shenaib2e1a3f2014-11-21 12:52:05 +0530363 FW_HDR_FW_VER_MAJOR_G(chip##FW_VERSION_MAJOR) | \
364 FW_HDR_FW_VER_MINOR_G(chip##FW_VERSION_MINOR) | \
365 FW_HDR_FW_VER_MICRO_G(chip##FW_VERSION_MICRO) | \
366 FW_HDR_FW_VER_BUILD_G(chip##FW_VERSION_BUILD))
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530367#define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
368
369struct fw_info {
370 u8 chip;
371 char *fs_name;
372 char *fw_mod_name;
373 struct fw_hdr fw_hdr;
374};
375
376
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000377struct trace_params {
378 u32 data[TRACE_LEN / 4];
379 u32 mask[TRACE_LEN / 4];
380 unsigned short snap_len;
381 unsigned short min_len;
382 unsigned char skip_ofst;
383 unsigned char skip_len;
384 unsigned char invert;
385 unsigned char port;
386};
387
388struct link_config {
389 unsigned short supported; /* link capabilities */
390 unsigned short advertising; /* advertised capabilities */
391 unsigned short requested_speed; /* speed user has requested */
392 unsigned short speed; /* actual link speed */
393 unsigned char requested_fc; /* flow control user has requested */
394 unsigned char fc; /* actual link flow control */
395 unsigned char autoneg; /* autonegotiating? */
396 unsigned char link_ok; /* link up? */
397};
398
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530399#define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000400
401enum {
402 MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
Hariprasad Shenaif90ce562015-12-23 11:29:54 +0530403 MAX_OFLD_QSETS = 16, /* # of offload Tx, iscsi Rx queue sets */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000404 MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
405 MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +0530406 MAX_RDMA_CIQS = 32, /* # of RDMA concentrator IQs */
Varun Prakashf2692d12016-02-14 23:02:40 +0530407
408 /* # of streaming iSCSIT Rx queues */
409 MAX_ISCSIT_QUEUES = MAX_OFLD_QSETS,
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000410};
411
412enum {
Hariprasad Shenai812034f2015-04-06 20:23:23 +0530413 MAX_TXQ_ENTRIES = 16384,
414 MAX_CTRL_TXQ_ENTRIES = 1024,
415 MAX_RSPQ_ENTRIES = 16384,
416 MAX_RX_BUFFERS = 16384,
417 MIN_TXQ_ENTRIES = 32,
418 MIN_CTRL_TXQ_ENTRIES = 32,
419 MIN_RSPQ_ENTRIES = 128,
420 MIN_FL_ENTRIES = 16
421};
422
423enum {
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530424 INGQ_EXTRAS = 2, /* firmware event queue and */
425 /* forwarded interrupts */
Varun Prakashf2692d12016-02-14 23:02:40 +0530426 MAX_INGQ = MAX_ETH_QSETS + MAX_OFLD_QSETS + MAX_RDMA_QUEUES +
427 MAX_RDMA_CIQS + MAX_ISCSIT_QUEUES + INGQ_EXTRAS,
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000428};
429
430struct adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000431struct sge_rspq;
432
Anish Bhatt688848b2014-06-19 21:37:13 -0700433#include "cxgb4_dcb.h"
434
Varun Prakash76fed8a2015-03-24 19:14:45 +0530435#ifdef CONFIG_CHELSIO_T4_FCOE
436#include "cxgb4_fcoe.h"
437#endif /* CONFIG_CHELSIO_T4_FCOE */
438
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000439struct port_info {
440 struct adapter *adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000441 u16 viid;
442 s16 xact_addr_filt; /* index of exact MAC address filter */
443 u16 rss_size; /* size of VI's RSS table slice */
444 s8 mdio_addr;
Hariprasad Shenai40e9de42014-12-12 12:07:57 +0530445 enum fw_port_type port_type;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000446 u8 mod_type;
447 u8 port_id;
448 u8 tx_chan;
449 u8 lport; /* associated offload logical port */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000450 u8 nqsets; /* # of qsets */
451 u8 first_qset; /* index of first qset */
Dimitris Michailidisf7965642010-07-11 12:01:18 +0000452 u8 rss_mode;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000453 struct link_config link_cfg;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000454 u16 *rss;
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530455 struct port_stats stats_base;
Anish Bhatt688848b2014-06-19 21:37:13 -0700456#ifdef CONFIG_CHELSIO_T4_DCB
457 struct port_dcb_info dcb; /* Data Center Bridging support */
458#endif
Varun Prakash76fed8a2015-03-24 19:14:45 +0530459#ifdef CONFIG_CHELSIO_T4_FCOE
460 struct cxgb_fcoe fcoe;
461#endif /* CONFIG_CHELSIO_T4_FCOE */
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +0530462 bool rxtstamp; /* Enable TS */
463 struct hwtstamp_config tstamp_config;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000464};
465
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000466struct dentry;
467struct work_struct;
468
469enum { /* adapter flags */
470 FULL_INIT_DONE = (1 << 0),
Gavin Shan144be3d2014-01-23 12:27:34 +0800471 DEV_ENABLED = (1 << 1),
472 USING_MSI = (1 << 2),
473 USING_MSIX = (1 << 3),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000474 FW_OK = (1 << 4),
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000475 RSS_TNLALLLOOKUP = (1 << 5),
Vipul Pandya52367a72012-09-26 02:39:38 +0000476 USING_SOFT_PARAMS = (1 << 6),
477 MASTER_PF = (1 << 7),
478 FW_OFLD_CONN = (1 << 9),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000479};
480
481struct rx_sw_desc;
482
483struct sge_fl { /* SGE free-buffer queue state */
484 unsigned int avail; /* # of available Rx buffers */
485 unsigned int pend_cred; /* new buffers since last FL DB ring */
486 unsigned int cidx; /* consumer index */
487 unsigned int pidx; /* producer index */
488 unsigned long alloc_failed; /* # of times buffer allocation failed */
489 unsigned long large_alloc_failed;
Hariprasad Shenai70055dd2015-12-08 10:09:16 +0530490 unsigned long mapping_err; /* # of RX Buffer DMA Mapping failures */
491 unsigned long low; /* # of times momentarily starving */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000492 unsigned long starving;
493 /* RO fields */
494 unsigned int cntxt_id; /* SGE context id for the free list */
495 unsigned int size; /* capacity of free list */
496 struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
497 __be64 *desc; /* address of HW Rx descriptor ring */
498 dma_addr_t addr; /* bus address of HW ring start */
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530499 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
500 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000501};
502
503/* A packet gather list */
504struct pkt_gl {
Hariprasad Shenai5e2a5eb2015-09-28 10:26:53 +0530505 u64 sgetstamp; /* SGE Time Stamp for Ingress Packet */
Ian Campbelle91b0f22011-10-19 23:01:46 +0000506 struct page_frag frags[MAX_SKB_FRAGS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000507 void *va; /* virtual address of first byte */
508 unsigned int nfrags; /* # of fragments */
509 unsigned int tot_len; /* total length of fragments */
510};
511
512typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
513 const struct pkt_gl *gl);
Varun Prakash2337ba42016-02-14 23:02:41 +0530514typedef void (*rspq_flush_handler_t)(struct sge_rspq *q);
515/* LRO related declarations for ULD */
516struct t4_lro_mgr {
517#define MAX_LRO_SESSIONS 64
518 u8 lro_session_cnt; /* # of sessions to aggregate */
519 unsigned long lro_pkts; /* # of LRO super packets */
520 unsigned long lro_merged; /* # of wire packets merged by LRO */
521 struct sk_buff_head lroq; /* list of aggregated sessions */
522};
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000523
524struct sge_rspq { /* state for an SGE response queue */
525 struct napi_struct napi;
526 const __be64 *cur_desc; /* current descriptor in queue */
527 unsigned int cidx; /* consumer index */
528 u8 gen; /* current generation bit */
529 u8 intr_params; /* interrupt holdoff parameters */
530 u8 next_intr_params; /* holdoff params for next interrupt */
Hariprasad Shenaie553ec32014-09-26 00:23:55 +0530531 u8 adaptive_rx;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000532 u8 pktcnt_idx; /* interrupt packet threshold */
533 u8 uld; /* ULD handling this queue */
534 u8 idx; /* queue index within its group */
535 int offset; /* offset into current Rx buffer */
536 u16 cntxt_id; /* SGE context id for the response q */
537 u16 abs_id; /* absolute SGE id for the response q */
538 __be64 *desc; /* address of HW response ring */
539 dma_addr_t phys_addr; /* physical address of the ring */
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530540 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
541 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000542 unsigned int iqe_len; /* entry size */
543 unsigned int size; /* capacity of response queue */
544 struct adapter *adap;
545 struct net_device *netdev; /* associated net device */
546 rspq_handler_t handler;
Varun Prakash2337ba42016-02-14 23:02:41 +0530547 rspq_flush_handler_t flush_handler;
548 struct t4_lro_mgr lro_mgr;
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530549#ifdef CONFIG_NET_RX_BUSY_POLL
550#define CXGB_POLL_STATE_IDLE 0
551#define CXGB_POLL_STATE_NAPI BIT(0) /* NAPI owns this poll */
552#define CXGB_POLL_STATE_POLL BIT(1) /* poll owns this poll */
553#define CXGB_POLL_STATE_NAPI_YIELD BIT(2) /* NAPI yielded this poll */
554#define CXGB_POLL_STATE_POLL_YIELD BIT(3) /* poll yielded this poll */
555#define CXGB_POLL_YIELD (CXGB_POLL_STATE_NAPI_YIELD | \
556 CXGB_POLL_STATE_POLL_YIELD)
557#define CXGB_POLL_LOCKED (CXGB_POLL_STATE_NAPI | \
558 CXGB_POLL_STATE_POLL)
559#define CXGB_POLL_USER_PEND (CXGB_POLL_STATE_POLL | \
560 CXGB_POLL_STATE_POLL_YIELD)
561 unsigned int bpoll_state;
562 spinlock_t bpoll_lock; /* lock for busy poll */
563#endif /* CONFIG_NET_RX_BUSY_POLL */
564
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000565};
566
567struct sge_eth_stats { /* Ethernet queue statistics */
568 unsigned long pkts; /* # of ethernet packets */
569 unsigned long lro_pkts; /* # of LRO super packets */
570 unsigned long lro_merged; /* # of wire packets merged by LRO */
571 unsigned long rx_cso; /* # of Rx checksum offloads */
572 unsigned long vlan_ex; /* # of Rx VLAN extractions */
573 unsigned long rx_drops; /* # of packets dropped due to no mem */
574};
575
576struct sge_eth_rxq { /* SW Ethernet Rx queue */
577 struct sge_rspq rspq;
578 struct sge_fl fl;
579 struct sge_eth_stats stats;
580} ____cacheline_aligned_in_smp;
581
582struct sge_ofld_stats { /* offload queue statistics */
583 unsigned long pkts; /* # of packets */
584 unsigned long imm; /* # of immediate-data packets */
585 unsigned long an; /* # of asynchronous notifications */
586 unsigned long nomem; /* # of responses deferred due to no mem */
587};
588
589struct sge_ofld_rxq { /* SW offload Rx queue */
590 struct sge_rspq rspq;
591 struct sge_fl fl;
592 struct sge_ofld_stats stats;
593} ____cacheline_aligned_in_smp;
594
595struct tx_desc {
596 __be64 flit[8];
597};
598
599struct tx_sw_desc;
600
601struct sge_txq {
602 unsigned int in_use; /* # of in-use Tx descriptors */
603 unsigned int size; /* # of descriptors */
604 unsigned int cidx; /* SW consumer index */
605 unsigned int pidx; /* producer index */
606 unsigned long stops; /* # of times q has been stopped */
607 unsigned long restarts; /* # of queue restarts */
608 unsigned int cntxt_id; /* SGE context id for the Tx q */
609 struct tx_desc *desc; /* address of HW Tx descriptor ring */
610 struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
611 struct sge_qstat *stat; /* queue status entry */
612 dma_addr_t phys_addr; /* physical address of the ring */
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530613 spinlock_t db_lock;
614 int db_disabled;
615 unsigned short db_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530616 unsigned short db_pidx_inc;
Hariprasad Shenaidf64e4d2014-12-03 19:32:53 +0530617 void __iomem *bar2_addr; /* address of BAR2 Queue registers */
618 unsigned int bar2_qid; /* Queue ID for BAR2 Queue registers */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000619};
620
621struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
622 struct sge_txq q;
623 struct netdev_queue *txq; /* associated netdev TX queue */
Anish Bhatt10b00462014-08-07 16:14:03 -0700624#ifdef CONFIG_CHELSIO_T4_DCB
625 u8 dcb_prio; /* DCB Priority bound to queue */
626#endif
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000627 unsigned long tso; /* # of TSO requests */
628 unsigned long tx_cso; /* # of Tx checksum offloads */
629 unsigned long vlan_ins; /* # of Tx VLAN insertions */
630 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
631} ____cacheline_aligned_in_smp;
632
633struct sge_ofld_txq { /* state for an SGE offload Tx queue */
634 struct sge_txq q;
635 struct adapter *adap;
636 struct sk_buff_head sendq; /* list of backpressured packets */
637 struct tasklet_struct qresume_tsk; /* restarts the queue */
Hariprasad Shenai126fca62015-12-08 10:09:14 +0530638 bool service_ofldq_running; /* service_ofldq() is processing sendq */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000639 u8 full; /* the Tx ring is full */
640 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
641} ____cacheline_aligned_in_smp;
642
643struct sge_ctrl_txq { /* state for an SGE control Tx queue */
644 struct sge_txq q;
645 struct adapter *adap;
646 struct sk_buff_head sendq; /* list of backpressured packets */
647 struct tasklet_struct qresume_tsk; /* restarts the queue */
648 u8 full; /* the Tx ring is full */
649} ____cacheline_aligned_in_smp;
650
651struct sge {
652 struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
653 struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
654 struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
655
656 struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
Hariprasad Shenaif90ce562015-12-23 11:29:54 +0530657 struct sge_ofld_rxq iscsirxq[MAX_OFLD_QSETS];
Varun Prakashf2692d12016-02-14 23:02:40 +0530658 struct sge_ofld_rxq iscsitrxq[MAX_ISCSIT_QUEUES];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000659 struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530660 struct sge_ofld_rxq rdmaciq[MAX_RDMA_CIQS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000661 struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
662
663 struct sge_rspq intrq ____cacheline_aligned_in_smp;
664 spinlock_t intrq_lock;
665
666 u16 max_ethqsets; /* # of available Ethernet queue sets */
667 u16 ethqsets; /* # of active Ethernet queue sets */
668 u16 ethtxq_rover; /* Tx queue to clean up next */
Hariprasad Shenaif90ce562015-12-23 11:29:54 +0530669 u16 iscsiqsets; /* # of active iSCSI queue sets */
Varun Prakashf2692d12016-02-14 23:02:40 +0530670 u16 niscsitq; /* # of available iSCST Rx queues */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000671 u16 rdmaqs; /* # of available RDMA Rx queues */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530672 u16 rdmaciqs; /* # of available RDMA concentrator IQs */
Hariprasad Shenaif90ce562015-12-23 11:29:54 +0530673 u16 iscsi_rxq[MAX_OFLD_QSETS];
Varun Prakashf2692d12016-02-14 23:02:40 +0530674 u16 iscsit_rxq[MAX_ISCSIT_QUEUES];
Hariprasad Shenaif36e58e2015-03-04 18:16:28 +0530675 u16 rdma_rxq[MAX_RDMA_QUEUES];
676 u16 rdma_ciq[MAX_RDMA_CIQS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000677 u16 timer_val[SGE_NTIMERS];
678 u8 counter_val[SGE_NCOUNTERS];
Vipul Pandya52367a72012-09-26 02:39:38 +0000679 u32 fl_pg_order; /* large page allocation size */
680 u32 stat_len; /* length of status page at ring end */
681 u32 pktshift; /* padding between CPL & packet data */
682 u32 fl_align; /* response queue message alignment */
683 u32 fl_starve_thres; /* Free List starvation threshold */
Kumar Sanghvi0f4d2012014-03-13 20:50:48 +0530684
Hariprasad Shenaia3bfb612015-05-05 14:59:55 +0530685 struct sge_idma_monitor_state idma_monitor;
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000686 unsigned int egr_start;
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530687 unsigned int egr_sz;
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000688 unsigned int ingr_start;
Hariprasad Shenai4b8e27a2015-03-26 10:04:25 +0530689 unsigned int ingr_sz;
690 void **egr_map; /* qid->queue egress queue map */
691 struct sge_rspq **ingr_map; /* qid->queue ingress queue map */
692 unsigned long *starving_fl;
693 unsigned long *txq_maperr;
Hariprasad Shenai5b377d12015-05-27 22:30:23 +0530694 unsigned long *blocked_fl;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000695 struct timer_list rx_timer; /* refills starving FLs */
696 struct timer_list tx_timer; /* checks Tx queues */
697};
698
699#define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
Hariprasad Shenaif90ce562015-12-23 11:29:54 +0530700#define for_each_iscsirxq(sge, i) for (i = 0; i < (sge)->iscsiqsets; i++)
Varun Prakashf2692d12016-02-14 23:02:40 +0530701#define for_each_iscsitrxq(sge, i) for (i = 0; i < (sge)->niscsitq; i++)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000702#define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530703#define for_each_rdmaciq(sge, i) for (i = 0; i < (sge)->rdmaciqs; i++)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000704
705struct l2t_data;
706
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000707#ifdef CONFIG_PCI_IOV
708
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000709/* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial
710 * Configuration initialization for T5 only has SR-IOV functionality enabled
711 * on PF0-3 in order to simplify everything.
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000712 */
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000713#define NUM_OF_PF_WITH_SRIOV 4
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000714
715#endif
716
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530717struct doorbell_stats {
718 u32 db_drop;
719 u32 db_empty;
720 u32 db_full;
721};
722
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000723struct adapter {
724 void __iomem *regs;
Santosh Rastapur22adfe02013-03-14 05:08:51 +0000725 void __iomem *bar2;
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530726 u32 t4_bar0;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000727 struct pci_dev *pdev;
728 struct device *pdev_dev;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530729 unsigned int mbox;
Hariprasad Shenaib2612722015-05-27 22:30:24 +0530730 unsigned int pf;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000731 unsigned int flags;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000732 enum chip_type chip;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000733
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000734 int msg_enable;
735
736 struct adapter_params params;
737 struct cxgb4_virt_res vres;
738 unsigned int swintr;
739
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000740 struct {
741 unsigned short vec;
Dimitris Michailidis8cd18ac2010-12-14 21:36:49 +0000742 char desc[IFNAMSIZ + 10];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000743 } msix_info[MAX_INGQ + 1];
744
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530745 struct doorbell_stats db_stats;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000746 struct sge sge;
747
748 struct net_device *port[MAX_NPORTS];
749 u8 chan_map[NCHAN]; /* channel -> port map */
750
Vipul Pandya793dad92012-12-10 09:30:56 +0000751 u32 filter_mode;
Vipul Pandya636f9d32012-09-26 02:39:39 +0000752 unsigned int l2t_start;
753 unsigned int l2t_end;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000754 struct l2t_data *l2t;
Anish Bhattb5a02f52015-01-14 15:17:34 -0800755 unsigned int clipt_start;
756 unsigned int clipt_end;
757 struct clip_tbl *clipt;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000758 void *uld_handle[CXGB4_ULD_MAX];
759 struct list_head list_node;
Vipul Pandya01bcca62013-07-04 16:10:46 +0530760 struct list_head rcu_node;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000761
762 struct tid_info tids;
763 void **tid_release_head;
764 spinlock_t tid_release_lock;
Anish Bhatt29aaee62014-08-20 13:44:06 -0700765 struct workqueue_struct *workq;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000766 struct work_struct tid_release_task;
Vipul Pandya881806b2012-05-18 15:29:24 +0530767 struct work_struct db_full_task;
768 struct work_struct db_drop_task;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000769 bool tid_release_task_busy;
770
771 struct dentry *debugfs_root;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700772 bool use_bd; /* Use SGE Back Door intfc for reading SGE Contexts */
773 bool trace_rss; /* 1 implies that different RSS flit per filter is
Hariprasad Shenai8e3d04f2015-08-13 09:44:22 +0530774 * used per filter else if 0 default RSS flit is
775 * used for all 4 filters.
776 */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000777
778 spinlock_t stats_lock;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530779 spinlock_t win0_lock ____cacheline_aligned_in_smp;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000780};
781
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000782/* Defined bit width of user definable filter tuples
783 */
784#define ETHTYPE_BITWIDTH 16
785#define FRAG_BITWIDTH 1
786#define MACIDX_BITWIDTH 9
787#define FCOE_BITWIDTH 1
788#define IPORT_BITWIDTH 3
789#define MATCHTYPE_BITWIDTH 3
790#define PROTO_BITWIDTH 8
791#define TOS_BITWIDTH 8
792#define PF_BITWIDTH 8
793#define VF_BITWIDTH 8
794#define IVLAN_BITWIDTH 16
795#define OVLAN_BITWIDTH 16
796
797/* Filter matching rules. These consist of a set of ingress packet field
798 * (value, mask) tuples. The associated ingress packet field matches the
799 * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
800 * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
801 * matches an ingress packet when all of the individual individual field
802 * matching rules are true.
803 *
804 * Partial field masks are always valid, however, while it may be easy to
805 * understand their meanings for some fields (e.g. IP address to match a
806 * subnet), for others making sensible partial masks is less intuitive (e.g.
807 * MPS match type) ...
808 *
809 * Most of the following data structures are modeled on T4 capabilities.
810 * Drivers for earlier chips use the subsets which make sense for those chips.
811 * We really need to come up with a hardware-independent mechanism to
812 * represent hardware filter capabilities ...
813 */
814struct ch_filter_tuple {
815 /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
816 * register selects which of these fields will participate in the
817 * filter match rules -- up to a maximum of 36 bits. Because
818 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
819 * set of fields.
820 */
821 uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */
822 uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */
823 uint32_t ivlan_vld:1; /* inner VLAN valid */
824 uint32_t ovlan_vld:1; /* outer VLAN valid */
825 uint32_t pfvf_vld:1; /* PF/VF valid */
826 uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */
827 uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */
828 uint32_t iport:IPORT_BITWIDTH; /* ingress port */
829 uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */
830 uint32_t proto:PROTO_BITWIDTH; /* protocol type */
831 uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */
832 uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */
833 uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */
834 uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */
835 uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */
836
837 /* Uncompressed header matching field rules. These are always
838 * available for field rules.
839 */
840 uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */
841 uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */
842 uint16_t lport; /* local port */
843 uint16_t fport; /* foreign port */
844};
845
846/* A filter ioctl command.
847 */
848struct ch_filter_specification {
849 /* Administrative fields for filter.
850 */
851 uint32_t hitcnts:1; /* count filter hits in TCB */
852 uint32_t prio:1; /* filter has priority over active/server */
853
854 /* Fundamental filter typing. This is the one element of filter
855 * matching that doesn't exist as a (value, mask) tuple.
856 */
857 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */
858
859 /* Packet dispatch information. Ingress packets which match the
860 * filter rules will be dropped, passed to the host or switched back
861 * out as egress packets.
862 */
863 uint32_t action:2; /* drop, pass, switch */
864
865 uint32_t rpttid:1; /* report TID in RSS hash field */
866
867 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */
868 uint32_t iq:10; /* ingress queue */
869
870 uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */
871 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
872 /* 1 => TCB contains IQ ID */
873
874 /* Switch proxy/rewrite fields. An ingress packet which matches a
875 * filter with "switch" set will be looped back out as an egress
876 * packet -- potentially with some Ethernet header rewriting.
877 */
878 uint32_t eport:2; /* egress port to switch packet out */
879 uint32_t newdmac:1; /* rewrite destination MAC address */
880 uint32_t newsmac:1; /* rewrite source MAC address */
881 uint32_t newvlan:2; /* rewrite VLAN Tag */
882 uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
883 uint8_t smac[ETH_ALEN]; /* new source MAC address */
884 uint16_t vlan; /* VLAN Tag to insert */
885
886 /* Filter rule value/mask pairs.
887 */
888 struct ch_filter_tuple val;
889 struct ch_filter_tuple mask;
890};
891
892enum {
893 FILTER_PASS = 0, /* default */
894 FILTER_DROP,
895 FILTER_SWITCH
896};
897
898enum {
899 VLAN_NOCHANGE = 0, /* default */
900 VLAN_REMOVE,
901 VLAN_INSERT,
902 VLAN_REWRITE
903};
904
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +0530905static inline int is_offload(const struct adapter *adap)
906{
907 return adap->params.offload;
908}
909
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000910static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
911{
912 return readl(adap->regs + reg_addr);
913}
914
915static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
916{
917 writel(val, adap->regs + reg_addr);
918}
919
920#ifndef readq
921static inline u64 readq(const volatile void __iomem *addr)
922{
923 return readl(addr) + ((u64)readl(addr + 4) << 32);
924}
925
926static inline void writeq(u64 val, volatile void __iomem *addr)
927{
928 writel(val, addr);
929 writel(val >> 32, addr + 4);
930}
931#endif
932
933static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
934{
935 return readq(adap->regs + reg_addr);
936}
937
938static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
939{
940 writeq(val, adap->regs + reg_addr);
941}
942
943/**
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +0530944 * t4_set_hw_addr - store a port's MAC address in SW
945 * @adapter: the adapter
946 * @port_idx: the port index
947 * @hw_addr: the Ethernet address
948 *
949 * Store the Ethernet address of the given port in SW. Called by the common
950 * code when it retrieves a port's Ethernet address from EEPROM.
951 */
952static inline void t4_set_hw_addr(struct adapter *adapter, int port_idx,
953 u8 hw_addr[])
954{
955 ether_addr_copy(adapter->port[port_idx]->dev_addr, hw_addr);
956 ether_addr_copy(adapter->port[port_idx]->perm_addr, hw_addr);
957}
958
959/**
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000960 * netdev2pinfo - return the port_info structure associated with a net_device
961 * @dev: the netdev
962 *
963 * Return the struct port_info associated with a net_device
964 */
965static inline struct port_info *netdev2pinfo(const struct net_device *dev)
966{
967 return netdev_priv(dev);
968}
969
970/**
971 * adap2pinfo - return the port_info of a port
972 * @adap: the adapter
973 * @idx: the port index
974 *
975 * Return the port_info structure for the port of the given index.
976 */
977static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
978{
979 return netdev_priv(adap->port[idx]);
980}
981
982/**
983 * netdev2adap - return the adapter structure associated with a net_device
984 * @dev: the netdev
985 *
986 * Return the struct adapter associated with a net_device
987 */
988static inline struct adapter *netdev2adap(const struct net_device *dev)
989{
990 return netdev2pinfo(dev)->adapter;
991}
992
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +0530993#ifdef CONFIG_NET_RX_BUSY_POLL
994static inline void cxgb_busy_poll_init_lock(struct sge_rspq *q)
995{
996 spin_lock_init(&q->bpoll_lock);
997 q->bpoll_state = CXGB_POLL_STATE_IDLE;
998}
999
1000static inline bool cxgb_poll_lock_napi(struct sge_rspq *q)
1001{
1002 bool rc = true;
1003
1004 spin_lock(&q->bpoll_lock);
1005 if (q->bpoll_state & CXGB_POLL_LOCKED) {
1006 q->bpoll_state |= CXGB_POLL_STATE_NAPI_YIELD;
1007 rc = false;
1008 } else {
1009 q->bpoll_state = CXGB_POLL_STATE_NAPI;
1010 }
1011 spin_unlock(&q->bpoll_lock);
1012 return rc;
1013}
1014
1015static inline bool cxgb_poll_unlock_napi(struct sge_rspq *q)
1016{
1017 bool rc = false;
1018
1019 spin_lock(&q->bpoll_lock);
1020 if (q->bpoll_state & CXGB_POLL_STATE_POLL_YIELD)
1021 rc = true;
1022 q->bpoll_state = CXGB_POLL_STATE_IDLE;
1023 spin_unlock(&q->bpoll_lock);
1024 return rc;
1025}
1026
1027static inline bool cxgb_poll_lock_poll(struct sge_rspq *q)
1028{
1029 bool rc = true;
1030
1031 spin_lock_bh(&q->bpoll_lock);
1032 if (q->bpoll_state & CXGB_POLL_LOCKED) {
1033 q->bpoll_state |= CXGB_POLL_STATE_POLL_YIELD;
1034 rc = false;
1035 } else {
1036 q->bpoll_state |= CXGB_POLL_STATE_POLL;
1037 }
1038 spin_unlock_bh(&q->bpoll_lock);
1039 return rc;
1040}
1041
1042static inline bool cxgb_poll_unlock_poll(struct sge_rspq *q)
1043{
1044 bool rc = false;
1045
1046 spin_lock_bh(&q->bpoll_lock);
1047 if (q->bpoll_state & CXGB_POLL_STATE_POLL_YIELD)
1048 rc = true;
1049 q->bpoll_state = CXGB_POLL_STATE_IDLE;
1050 spin_unlock_bh(&q->bpoll_lock);
1051 return rc;
1052}
1053
1054static inline bool cxgb_poll_busy_polling(struct sge_rspq *q)
1055{
1056 return q->bpoll_state & CXGB_POLL_USER_PEND;
1057}
1058#else
1059static inline void cxgb_busy_poll_init_lock(struct sge_rspq *q)
1060{
1061}
1062
1063static inline bool cxgb_poll_lock_napi(struct sge_rspq *q)
1064{
1065 return true;
1066}
1067
1068static inline bool cxgb_poll_unlock_napi(struct sge_rspq *q)
1069{
1070 return false;
1071}
1072
1073static inline bool cxgb_poll_lock_poll(struct sge_rspq *q)
1074{
1075 return false;
1076}
1077
1078static inline bool cxgb_poll_unlock_poll(struct sge_rspq *q)
1079{
1080 return false;
1081}
1082
1083static inline bool cxgb_poll_busy_polling(struct sge_rspq *q)
1084{
1085 return false;
1086}
1087#endif /* CONFIG_NET_RX_BUSY_POLL */
1088
Hariprasad Shenai812034f2015-04-06 20:23:23 +05301089/* Return a version number to identify the type of adapter. The scheme is:
1090 * - bits 0..9: chip version
1091 * - bits 10..15: chip revision
1092 * - bits 16..23: register dump version
1093 */
1094static inline unsigned int mk_adap_vers(struct adapter *ap)
1095{
1096 return CHELSIO_CHIP_VERSION(ap->params.chip) |
1097 (CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
1098}
1099
1100/* Return a queue's interrupt hold-off time in us. 0 means no timer. */
1101static inline unsigned int qtimer_val(const struct adapter *adap,
1102 const struct sge_rspq *q)
1103{
1104 unsigned int idx = q->intr_params >> 1;
1105
1106 return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
1107}
1108
1109/* driver version & name used for ethtool_drvinfo */
1110extern char cxgb4_driver_name[];
1111extern const char cxgb4_driver_version[];
1112
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001113void t4_os_portmod_changed(const struct adapter *adap, int port_id);
1114void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
1115
1116void *t4_alloc_mem(size_t size);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001117
1118void t4_free_sge_resources(struct adapter *adap);
Hariprasad Shenai5fa76692014-08-04 17:01:30 +05301119void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001120irq_handler_t t4_intr_handler(struct adapter *adap);
1121netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
1122int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
1123 const struct pkt_gl *gl);
1124int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
1125int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
1126int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
1127 struct net_device *dev, int intr_idx,
Varun Prakash2337ba42016-02-14 23:02:41 +05301128 struct sge_fl *fl, rspq_handler_t hnd,
1129 rspq_flush_handler_t flush_handler, int cong);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001130int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
1131 struct net_device *dev, struct netdev_queue *netdevq,
1132 unsigned int iqid);
1133int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
1134 struct net_device *dev, unsigned int iqid,
1135 unsigned int cmplqid);
1136int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
1137 struct net_device *dev, unsigned int iqid);
1138irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
Vipul Pandya52367a72012-09-26 02:39:38 +00001139int t4_sge_init(struct adapter *adap);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001140void t4_sge_start(struct adapter *adap);
1141void t4_sge_stop(struct adapter *adap);
Hariprasad Shenai3a336cb2015-02-04 15:32:52 +05301142int cxgb_busy_poll(struct napi_struct *napi);
Hariprasad Shenai812034f2015-04-06 20:23:23 +05301143int cxgb4_set_rspq_intr_params(struct sge_rspq *q, unsigned int us,
1144 unsigned int cnt);
1145void cxgb4_set_ethtool_ops(struct net_device *netdev);
1146int cxgb4_write_rss(const struct port_info *pi, const u16 *queues);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05301147extern int dbfifo_int_thresh;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001148
1149#define for_each_port(adapter, iter) \
1150 for (iter = 0; iter < (adapter)->params.nports; ++iter)
1151
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00001152static inline int is_bypass(struct adapter *adap)
1153{
1154 return adap->params.bypass;
1155}
1156
1157static inline int is_bypass_device(int device)
1158{
1159 /* this should be set based upon device capabilities */
1160 switch (device) {
1161 case 0x440b:
1162 case 0x440c:
1163 return 1;
1164 default:
1165 return 0;
1166 }
1167}
1168
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301169static inline int is_10gbt_device(int device)
1170{
1171 /* this should be set based upon device capabilities */
1172 switch (device) {
1173 case 0x4409:
1174 case 0x4486:
1175 return 1;
1176
1177 default:
1178 return 0;
1179 }
1180}
1181
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001182static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
1183{
1184 return adap->params.vpd.cclk / 1000;
1185}
1186
1187static inline unsigned int us_to_core_ticks(const struct adapter *adap,
1188 unsigned int us)
1189{
1190 return (us * adap->params.vpd.cclk) / 1000;
1191}
1192
Vipul Pandya52367a72012-09-26 02:39:38 +00001193static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
1194 unsigned int ticks)
1195{
1196 /* add Core Clock / 2 to round ticks to nearest uS */
1197 return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
1198 adapter->params.vpd.cclk);
1199}
1200
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001201void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
1202 u32 val);
1203
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301204int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd,
1205 int size, void *rpl, bool sleep_ok, int timeout);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001206int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
1207 void *rpl, bool sleep_ok);
1208
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301209static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox,
1210 const void *cmd, int size, void *rpl,
1211 int timeout)
1212{
1213 return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true,
1214 timeout);
1215}
1216
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001217static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
1218 int size, void *rpl)
1219{
1220 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
1221}
1222
1223static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
1224 int size, void *rpl)
1225{
1226 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
1227}
1228
Vipul Pandya13ee15d2012-09-26 02:39:40 +00001229void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
1230 unsigned int data_reg, const u32 *vals,
1231 unsigned int nregs, unsigned int start_idx);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001232void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
1233 unsigned int data_reg, u32 *vals, unsigned int nregs,
1234 unsigned int start_idx);
Hariprasad Shenai0abfd152014-06-27 19:23:48 +05301235void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001236
1237struct fw_filter_wr;
1238
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001239void t4_intr_enable(struct adapter *adapter);
1240void t4_intr_disable(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001241int t4_slow_intr_handler(struct adapter *adapter);
1242
Hariprasad Shenai8203b502014-10-09 05:48:47 +05301243int t4_wait_dev_ready(void __iomem *regs);
Hariprasad Shenai4036da92015-06-05 14:24:49 +05301244int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port,
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001245 struct link_config *lc);
1246int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05301247
Hariprasad Shenaib562fc32015-05-20 17:53:45 +05301248u32 t4_read_pcie_cfg4(struct adapter *adap, int reg);
1249u32 t4_get_util_window(struct adapter *adap);
1250void t4_setup_memwin(struct adapter *adap, u32 memwin_base, u32 window);
1251
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05301252#define T4_MEMORY_WRITE 0
1253#define T4_MEMORY_READ 1
1254int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
Hariprasad Shenaif01aa632015-02-25 16:50:04 +05301255 void *buf, int dir);
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +05301256static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
1257 u32 len, __be32 *buf)
1258{
1259 return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
1260}
1261
Hariprasad Shenai812034f2015-04-06 20:23:23 +05301262unsigned int t4_get_regs_len(struct adapter *adapter);
1263void t4_get_regs(struct adapter *adap, void *buf, size_t buf_size);
1264
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001265int t4_seeprom_wp(struct adapter *adapter, bool enable);
Hariprasad Shenai098ef6c2015-06-05 14:24:50 +05301266int t4_get_raw_vpd_params(struct adapter *adapter, struct vpd_params *p);
1267int t4_get_vpd_params(struct adapter *adapter, struct vpd_params *p);
Hariprasad Shenai49216c12015-01-20 12:02:20 +05301268int t4_read_flash(struct adapter *adapter, unsigned int addr,
1269 unsigned int nwords, u32 *data, int byte_oriented);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001270int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301271int t4_load_phy_fw(struct adapter *adap,
1272 int win, spinlock_t *lock,
1273 int (*phy_fw_version)(const u8 *, size_t),
1274 const u8 *phy_fw_data, size_t phy_fw_size);
1275int t4_phy_fw_ver(struct adapter *adap, int *phy_fw_ver);
Hariprasad Shenai49216c12015-01-20 12:02:20 +05301276int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op);
Hariprasad Shenai22c0b962014-10-15 01:54:14 +05301277int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
1278 const u8 *fw_data, unsigned int size, int force);
Hariprasad Shenaiacac5962015-12-23 22:47:13 +05301279int t4_fl_pkt_align(struct adapter *adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001280unsigned int t4_flash_cfg_addr(struct adapter *adapter);
Hariprasad Shenaia69265e2015-08-28 11:17:12 +05301281int t4_check_fw_version(struct adapter *adap);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05301282int t4_get_fw_version(struct adapter *adapter, u32 *vers);
1283int t4_get_tp_version(struct adapter *adapter, u32 *vers);
Hariprasad Shenaiba3f8cd2015-02-09 12:07:30 +05301284int t4_get_exprom_version(struct adapter *adapter, u32 *vers);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05301285int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
1286 const u8 *fw_data, unsigned int fw_size,
1287 struct fw_hdr *card_fw, enum dev_state state, int *reset);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001288int t4_prep_adapter(struct adapter *adapter);
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301289
1290enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS };
Hariprasad Shenaib2612722015-05-27 22:30:24 +05301291int t4_bar2_sge_qregs(struct adapter *adapter,
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301292 unsigned int qid,
1293 enum t4_bar2_qtype qtype,
Hariprasad S66cf1882015-06-09 18:23:11 +05301294 int user,
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301295 u64 *pbar2_qoffset,
1296 unsigned int *pbar2_qid);
1297
Hariprasad Shenaidc9daab2015-01-27 13:47:45 +05301298unsigned int qtimer_val(const struct adapter *adap,
1299 const struct sge_rspq *q);
Hariprasad Shenaiae469b62015-04-01 21:41:16 +05301300
1301int t4_init_devlog_params(struct adapter *adapter);
Hariprasad Shenaie85c9a72014-12-03 19:32:52 +05301302int t4_init_sge_params(struct adapter *adapter);
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05301303int t4_init_tp_params(struct adapter *adap);
1304int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
Hariprasad Shenaic035e182015-05-06 19:48:37 +05301305int t4_init_rss_mode(struct adapter *adap, int mbox);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001306int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
1307void t4_fatal_err(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001308int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1309 int start, int n, const u16 *rspq, unsigned int nrspq);
1310int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1311 unsigned int flags);
Hariprasad Shenaic035e182015-05-06 19:48:37 +05301312int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid,
1313 unsigned int flags, unsigned int defq);
Hariprasad Shenai688ea5f2015-01-20 12:02:21 +05301314int t4_read_rss(struct adapter *adapter, u16 *entries);
1315void t4_read_rss_key(struct adapter *adapter, u32 *key);
1316void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx);
1317void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index,
1318 u32 *valp);
1319void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index,
1320 u32 *vfl, u32 *vfh);
1321u32 t4_read_rss_pf_map(struct adapter *adapter);
1322u32 t4_read_rss_pf_mask(struct adapter *adapter);
1323
Hariprasad Shenai145ef8a2015-05-05 14:59:52 +05301324unsigned int t4_get_mps_bg_map(struct adapter *adapter, int idx);
Hariprasad Shenaib3bbe362015-01-27 13:47:48 +05301325void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
1326void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]);
Hariprasad Shenaie5f0e432015-01-27 13:47:46 +05301327int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data,
1328 size_t n);
Hariprasad Shenaic778af72015-01-27 13:47:47 +05301329int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data,
1330 size_t n);
Hariprasad Shenaif1ff24a2015-01-07 08:48:01 +05301331int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n,
1332 unsigned int *valp);
1333int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n,
1334 const unsigned int *valp);
1335int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr);
Hariprasad Shenai19689602015-06-09 18:27:51 +05301336void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp,
1337 unsigned int *pif_req_wrptr,
1338 unsigned int *pif_rsp_wrptr);
Hariprasad Shenai26fae932015-06-09 18:27:50 +05301339void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp);
Hariprasad Shenai74b30922015-01-07 08:48:02 +05301340void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres);
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05301341const char *t4_get_port_type_description(enum fw_port_type port_type);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001342void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05301343void t4_get_port_stats_offset(struct adapter *adap, int idx,
1344 struct port_stats *stats,
1345 struct port_stats *offset);
Hariprasad Shenai65046e82015-06-03 21:04:41 +05301346void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001347void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
Hariprasad Shenaibad43792015-02-06 19:32:55 +05301348void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001349void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1350 unsigned int mask, unsigned int val);
Hariprasad Shenai2d277b32015-02-06 19:32:52 +05301351void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr);
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05301352void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st);
Hariprasad Shenaia6222972015-06-03 21:04:40 +05301353void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st);
Hariprasad Shenaia4cfd922015-06-03 21:04:39 +05301354void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st);
1355void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001356void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
1357 struct tp_tcp_stats *v6);
Hariprasad Shenaia6222972015-06-03 21:04:40 +05301358void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx,
1359 struct tp_fcoe_stats *st);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001360void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1361 const unsigned short *alpha, const unsigned short *beta);
1362
Hariprasad Shenai797ff0f2015-02-06 19:32:53 +05301363void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf);
1364
Hariprasad Shenai78640262015-06-09 18:27:52 +05301365void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001366void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1367
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001368void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1369 const u8 *addr);
1370int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1371 u64 mask0, u64 mask1, unsigned int crc, bool enable);
1372
1373int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1374 enum dev_master master, enum dev_state *state);
1375int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1376int t4_early_init(struct adapter *adap, unsigned int mbox);
1377int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001378int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1379 unsigned int cache_line_size);
1380int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001381int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1382 unsigned int vf, unsigned int nparams, const u32 *params,
1383 u32 *val);
Hariprasad Shenai01b69612015-05-22 21:58:21 +05301384int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf,
1385 unsigned int vf, unsigned int nparams, const u32 *params,
1386 u32 *val, int rw);
1387int t4_set_params_timeout(struct adapter *adap, unsigned int mbox,
1388 unsigned int pf, unsigned int vf,
1389 unsigned int nparams, const u32 *params,
1390 const u32 *val, int timeout);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001391int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1392 unsigned int vf, unsigned int nparams, const u32 *params,
1393 const u32 *val);
1394int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1395 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1396 unsigned int rxqi, unsigned int rxq, unsigned int tc,
1397 unsigned int vi, unsigned int cmask, unsigned int pmask,
1398 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1399int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1400 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1401 unsigned int *rss_size);
Hariprasad Shenai4f3a0fc2015-06-05 14:24:47 +05301402int t4_free_vi(struct adapter *adap, unsigned int mbox,
1403 unsigned int pf, unsigned int vf,
1404 unsigned int viid);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001405int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00001406 int mtu, int promisc, int all_multi, int bcast, int vlanex,
1407 bool sleep_ok);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001408int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1409 unsigned int viid, bool free, unsigned int naddr,
1410 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1411int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1412 int idx, const u8 *addr, bool persist, bool add_smt);
1413int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1414 bool ucast, u64 vec, bool sleep_ok);
Anish Bhatt688848b2014-06-19 21:37:13 -07001415int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1416 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001417int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1418 bool rx_en, bool tx_en);
1419int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1420 unsigned int nblinks);
1421int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1422 unsigned int mmd, unsigned int reg, u16 *valp);
1423int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1424 unsigned int mmd, unsigned int reg, u16 val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001425int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1426 unsigned int vf, unsigned int iqtype, unsigned int iqid,
1427 unsigned int fl0id, unsigned int fl1id);
1428int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1429 unsigned int vf, unsigned int eqid);
1430int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1431 unsigned int vf, unsigned int eqid);
1432int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1433 unsigned int vf, unsigned int eqid);
Hariprasad Shenai5d700ec2015-06-05 14:24:48 +05301434int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001435int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
Vipul Pandya881806b2012-05-18 15:29:24 +05301436void t4_db_full(struct adapter *adapter);
1437void t4_db_dropped(struct adapter *adapter);
Hariprasad Shenai8e3d04f2015-08-13 09:44:22 +05301438int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp,
1439 int filter_index, int enable);
1440void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp,
1441 int filter_index, int *enabled);
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301442int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
1443 u32 addr, u32 val);
Kumar Sanghvi68bce1922014-03-13 20:50:47 +05301444void t4_sge_decode_idma_state(struct adapter *adapter, int state);
Hariprasad Shenaifd88b312014-11-07 09:35:23 +05301445void t4_free_mem(void *addr);
Hariprasad Shenaia3bfb612015-05-05 14:59:55 +05301446void t4_idma_monitor_init(struct adapter *adapter,
1447 struct sge_idma_monitor_state *idma);
1448void t4_idma_monitor(struct adapter *adapter,
1449 struct sge_idma_monitor_state *idma,
1450 int hz, int ticks);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001451#endif /* __CXGB4_H__ */