blob: 7d6b8e88f7469f09028e45253b7e5f7eea12feae [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse4c788672009-11-20 14:29:23 +010049static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse4c788672009-11-20 14:29:23 +010051 struct radeon_bo *bo;
52
53 bo = container_of(tbo, struct radeon_bo, tbo);
54 mutex_lock(&bo->rdev->gem.mutex);
55 list_del_init(&bo->list);
56 mutex_unlock(&bo->rdev->gem.mutex);
57 radeon_bo_clear_surface_reg(bo);
58 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020059}
60
Jerome Glissed03d8582009-12-14 21:02:09 +010061bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
62{
63 if (bo->destroy == &radeon_ttm_bo_destroy)
64 return true;
65 return false;
66}
67
Jerome Glisse312ea8d2009-12-07 15:52:58 +010068void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
69{
70 u32 c = 0;
71
72 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050073 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010074 rbo->placement.placement = rbo->placements;
75 rbo->placement.busy_placement = rbo->placements;
76 if (domain & RADEON_GEM_DOMAIN_VRAM)
77 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
78 TTM_PL_FLAG_VRAM;
79 if (domain & RADEON_GEM_DOMAIN_GTT)
80 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
81 if (domain & RADEON_GEM_DOMAIN_CPU)
82 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010083 if (!c)
84 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010085 rbo->placement.num_placement = c;
86 rbo->placement.num_busy_placement = c;
87}
88
Jerome Glisse4c788672009-11-20 14:29:23 +010089int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
Alex Deucher268b2512010-11-17 19:00:26 -050090 unsigned long size, int byte_align, bool kernel, u32 domain,
91 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092{
Jerome Glisse4c788672009-11-20 14:29:23 +010093 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -050095 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
96 unsigned long max_size = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097 int r;
98
99 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
100 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
101 }
102 if (kernel) {
103 type = ttm_bo_type_kernel;
104 } else {
105 type = ttm_bo_type_device;
106 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100107 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100108
Jerome Glisse93225b02010-12-03 16:38:19 -0500109 /* maximun bo size is the minimun btw visible vram and gtt size */
110 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
111 if ((page_align << PAGE_SHIFT) >= max_size) {
112 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
113 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
114 return -ENOMEM;
115 }
116
Michel Dänzer2b66b502010-11-09 11:50:05 +0100117retry:
Jerome Glisse4c788672009-11-20 14:29:23 +0100118 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
119 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100121 bo->rdev = rdev;
122 bo->gobj = gobj;
123 bo->surface_reg = -1;
124 INIT_LIST_HEAD(&bo->list);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100125 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100126 /* Kernel allocation are uninterruptible */
Matthew Garrett5876dd22010-04-26 15:52:20 -0400127 mutex_lock(&rdev->vram_mutex);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100128 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Alex Deucher268b2512010-11-17 19:00:26 -0500129 &bo->placement, page_align, 0, !kernel, NULL, size,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100130 &radeon_ttm_bo_destroy);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400131 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132 if (unlikely(r != 0)) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000133 if (r != -ERESTARTSYS) {
134 if (domain == RADEON_GEM_DOMAIN_VRAM) {
135 domain |= RADEON_GEM_DOMAIN_GTT;
136 goto retry;
137 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100138 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100139 "object_init failed for (%lu, 0x%08X)\n",
140 size, domain);
Michel Dänzere376573f2010-07-08 12:43:28 +1000141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 return r;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100146 mutex_lock(&bo->rdev->gem.mutex);
147 list_add_tail(&bo->list, &rdev->gem.objects);
148 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 }
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000150 trace_radeon_bo_create(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 return 0;
152}
153
Jerome Glisse4c788672009-11-20 14:29:23 +0100154int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155{
Jerome Glisse4c788672009-11-20 14:29:23 +0100156 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157 int r;
158
Jerome Glisse4c788672009-11-20 14:29:23 +0100159 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100161 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163 return 0;
164 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100165 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166 if (r) {
167 return r;
168 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100173 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174 return 0;
175}
176
Jerome Glisse4c788672009-11-20 14:29:23 +0100177void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178{
Jerome Glisse4c788672009-11-20 14:29:23 +0100179 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 bo->kptr = NULL;
182 radeon_bo_check_tiling(bo, 0, 0);
183 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184}
185
Jerome Glisse4c788672009-11-20 14:29:23 +0100186void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187{
Jerome Glisse4c788672009-11-20 14:29:23 +0100188 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000189 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190
Jerome Glisse4c788672009-11-20 14:29:23 +0100191 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000193 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 tbo = &((*bo)->tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000195 mutex_lock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100196 ttm_bo_unref(&tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000197 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 if (tbo == NULL)
199 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200}
201
Jerome Glisse4c788672009-11-20 14:29:23 +0100202int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100204 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 if (bo->pin_count) {
207 bo->pin_count++;
208 if (gpu_addr)
209 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200210 return 0;
211 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100212 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000213 if (domain == RADEON_GEM_DOMAIN_VRAM) {
214 /* force to pin into visible video ram */
215 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
216 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100217 for (i = 0; i < bo->placement.num_placement; i++)
218 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000219 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100220 if (likely(r == 0)) {
221 bo->pin_count = 1;
222 if (gpu_addr != NULL)
223 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100225 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100226 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227 return r;
228}
229
Jerome Glisse4c788672009-11-20 14:29:23 +0100230int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100232 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233
Jerome Glisse4c788672009-11-20 14:29:23 +0100234 if (!bo->pin_count) {
235 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
236 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100238 bo->pin_count--;
239 if (bo->pin_count)
240 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100241 for (i = 0; i < bo->placement.num_placement; i++)
242 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000243 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100244 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100246 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247}
248
Jerome Glisse4c788672009-11-20 14:29:23 +0100249int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250{
Dave Airlied796d842010-01-25 13:08:08 +1000251 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
252 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500253 if (rdev->mc.igp_sideport_enabled == false)
254 /* Useless to evict on IGP chips */
255 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 }
257 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
258}
259
Jerome Glisse4c788672009-11-20 14:29:23 +0100260void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261{
Jerome Glisse4c788672009-11-20 14:29:23 +0100262 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263 struct drm_gem_object *gobj;
264
265 if (list_empty(&rdev->gem.objects)) {
266 return;
267 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100268 dev_err(rdev->dev, "Userspace still has active objects !\n");
269 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 gobj = bo->gobj;
272 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
273 gobj, bo, (unsigned long)gobj->size,
274 *((unsigned long *)&gobj->refcount));
275 mutex_lock(&bo->rdev->gem.mutex);
276 list_del_init(&bo->list);
277 mutex_unlock(&bo->rdev->gem.mutex);
278 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279 gobj->driver_private = NULL;
280 drm_gem_object_unreference(gobj);
281 mutex_unlock(&rdev->ddev->struct_mutex);
282 }
283}
284
Jerome Glisse4c788672009-11-20 14:29:23 +0100285int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286{
Jerome Glissea4d68272009-09-11 13:00:43 +0200287 /* Add an MTRR for the VRAM */
288 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
289 MTRR_TYPE_WRCOMB, 1);
290 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
291 rdev->mc.mc_vram_size >> 20,
292 (unsigned long long)rdev->mc.aper_size >> 20);
293 DRM_INFO("RAM width %dbits %cDR\n",
294 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 return radeon_ttm_init(rdev);
296}
297
Jerome Glisse4c788672009-11-20 14:29:23 +0100298void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
300 radeon_ttm_fini(rdev);
301}
302
Jerome Glisse4c788672009-11-20 14:29:23 +0100303void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
304 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305{
306 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000307 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200308 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000309 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 }
311}
312
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100313int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314{
Jerome Glisse4c788672009-11-20 14:29:23 +0100315 struct radeon_bo_list *lobj;
316 struct radeon_bo *bo;
Michel Dänzere376573f2010-07-08 12:43:28 +1000317 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200318 int r;
319
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000320 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 return r;
323 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000324 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100325 bo = lobj->bo;
326 if (!bo->pin_count) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000327 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
328
329 retry:
330 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100331 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000332 true, false, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000333 if (unlikely(r)) {
334 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
335 domain |= RADEON_GEM_DOMAIN_GTT;
336 goto retry;
337 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200338 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000339 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100341 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
342 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343 }
344 return 0;
345}
346
Jerome Glisse4c788672009-11-20 14:29:23 +0100347int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 struct vm_area_struct *vma)
349{
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351}
352
Dave Airlie550e2d92009-12-09 14:15:38 +1000353int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354{
Jerome Glisse4c788672009-11-20 14:29:23 +0100355 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000356 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000358 int steal;
359 int i;
360
Jerome Glisse4c788672009-11-20 14:29:23 +0100361 BUG_ON(!atomic_read(&bo->tbo.reserved));
362
363 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000364 return 0;
365
Jerome Glisse4c788672009-11-20 14:29:23 +0100366 if (bo->surface_reg >= 0) {
367 reg = &rdev->surface_regs[bo->surface_reg];
368 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000369 goto out;
370 }
371
372 steal = -1;
373 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
374
375 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100376 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000377 break;
378
Jerome Glisse4c788672009-11-20 14:29:23 +0100379 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000380 if (old_object->pin_count == 0)
381 steal = i;
382 }
383
384 /* if we are all out */
385 if (i == RADEON_GEM_MAX_SURFACES) {
386 if (steal == -1)
387 return -ENOMEM;
388 /* find someone with a surface reg and nuke their BO */
389 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100390 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000391 /* blow away the mapping */
392 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100393 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000394 old_object->surface_reg = -1;
395 i = steal;
396 }
397
Jerome Glisse4c788672009-11-20 14:29:23 +0100398 bo->surface_reg = i;
399 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000400
401out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000403 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000405 return 0;
406}
407
Jerome Glisse4c788672009-11-20 14:29:23 +0100408static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000409{
Jerome Glisse4c788672009-11-20 14:29:23 +0100410 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000411 struct radeon_surface_reg *reg;
412
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000414 return;
415
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 reg = &rdev->surface_regs[bo->surface_reg];
417 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000418
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 reg->bo = NULL;
420 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000421}
422
Jerome Glisse4c788672009-11-20 14:29:23 +0100423int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
424 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000425{
Jerome Glisse4c788672009-11-20 14:29:23 +0100426 int r;
427
428 r = radeon_bo_reserve(bo, false);
429 if (unlikely(r != 0))
430 return r;
431 bo->tiling_flags = tiling_flags;
432 bo->pitch = pitch;
433 radeon_bo_unreserve(bo);
434 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000435}
436
Jerome Glisse4c788672009-11-20 14:29:23 +0100437void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
438 uint32_t *tiling_flags,
439 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000440{
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000442 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100443 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000444 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100445 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000446}
447
Jerome Glisse4c788672009-11-20 14:29:23 +0100448int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
449 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000450{
Jerome Glisse4c788672009-11-20 14:29:23 +0100451 BUG_ON(!atomic_read(&bo->tbo.reserved));
452
453 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000454 return 0;
455
456 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100457 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000458 return 0;
459 }
460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000462 if (!has_moved)
463 return 0;
464
Jerome Glisse4c788672009-11-20 14:29:23 +0100465 if (bo->surface_reg >= 0)
466 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000467 return 0;
468 }
469
Jerome Glisse4c788672009-11-20 14:29:23 +0100470 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000471 return 0;
472
Jerome Glisse4c788672009-11-20 14:29:23 +0100473 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000474}
475
476void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100477 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000478{
Jerome Glissed03d8582009-12-14 21:02:09 +0100479 struct radeon_bo *rbo;
480 if (!radeon_ttm_bo_is_radeon_bo(bo))
481 return;
482 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100483 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000484}
485
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200486int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000487{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200488 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100489 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200490 unsigned long offset, size;
491 int r;
492
Jerome Glissed03d8582009-12-14 21:02:09 +0100493 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200494 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100495 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100496 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200497 rdev = rbo->rdev;
498 if (bo->mem.mem_type == TTM_PL_VRAM) {
499 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000500 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200501 if ((offset + size) > rdev->mc.visible_vram_size) {
502 /* hurrah the memory is not visible ! */
503 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
504 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
505 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
506 if (unlikely(r != 0))
507 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000508 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200509 /* this should not happen */
510 if ((offset + size) > rdev->mc.visible_vram_size)
511 return -EINVAL;
512 }
513 }
514 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000515}