blob: 0f22c03ec726e9e0d63108fff4b723557fb1147d [file] [log] [blame]
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_H_
28#define _I40E_H_
29
30#include <net/tcp.h>
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +000031#include <net/udp.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000032#include <linux/types.h>
33#include <linux/errno.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/aer.h>
37#include <linux/netdevice.h>
38#include <linux/ioport.h>
Mitch Williams2bc7ee82015-02-06 08:52:11 +000039#include <linux/iommu.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000040#include <linux/slab.h>
41#include <linux/list.h>
Jacob Keller278e7d02016-10-05 09:30:37 -070042#include <linux/hashtable.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000043#include <linux/string.h>
44#include <linux/in.h>
45#include <linux/ip.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000046#include <linux/sctp.h>
47#include <linux/pkt_sched.h>
48#include <linux/ipv6.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000049#include <net/checksum.h>
50#include <net/ip6_checksum.h>
51#include <linux/ethtool.h>
52#include <linux/if_vlan.h>
Neerav Parikh51616012015-02-06 08:52:14 +000053#include <linux/if_bridge.h>
Jacob Kellerbeb0dff2014-01-11 05:43:19 +000054#include <linux/clocksource.h>
55#include <linux/net_tstamp.h>
56#include <linux/ptp_clock_kernel.h>
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000057#include "i40e_type.h"
58#include "i40e_prototype.h"
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -060059#include "i40e_client.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000060#include "i40e_virtchnl.h"
61#include "i40e_virtchnl_pf.h"
62#include "i40e_txrx.h"
Neerav Parikh4e3b35b2014-01-17 15:36:37 -080063#include "i40e_dcb.h"
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000064
65/* Useful i40e defaults */
Jeff Kirsherc57c9952016-08-19 21:47:41 -070066#define I40E_MAX_VEB 16
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000067
Jeff Kirsherc57c9952016-08-19 21:47:41 -070068#define I40E_MAX_NUM_DESCRIPTORS 4096
69#define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
70#define I40E_DEFAULT_NUM_DESCRIPTORS 512
71#define I40E_REQ_DESCRIPTOR_MULTIPLE 32
72#define I40E_MIN_NUM_DESCRIPTORS 64
73#define I40E_MIN_MSIX 2
74#define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
Akeem Abodunrin7ac4b5c2016-09-12 14:18:37 -070075#define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040076/* max 16 qps */
77#define i40e_default_queues_per_vmdq(pf) \
78 (((pf)->flags & I40E_FLAG_RSS_AQ_CAPABLE) ? 4 : 1)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070079#define I40E_DEFAULT_QUEUES_PER_VF 4
80#define I40E_DEFAULT_QUEUES_PER_TC 1 /* should be a power of 2 */
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040081#define i40e_pf_get_max_q_per_tc(pf) \
82 (((pf)->flags & I40E_FLAG_128_QP_RSS_CAPABLE) ? 128 : 64)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070083#define I40E_FDIR_RING 0
84#define I40E_FDIR_RING_COUNT 32
Jeff Kirsherc57c9952016-08-19 21:47:41 -070085#define I40E_MAX_AQ_BUF_SIZE 4096
86#define I40E_AQ_LEN 256
87#define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
88#define I40E_MAX_USER_PRIORITY 8
David Ertmanea6acb72016-09-20 07:10:50 -070089#define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
Jeff Kirsherc57c9952016-08-19 21:47:41 -070090#define I40E_DEFAULT_MSG_ENABLE 4
91#define I40E_QUEUE_WAIT_RETRY_LIMIT 10
92#define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +000093
Jeff Kirsherc57c9952016-08-19 21:47:41 -070094#define I40E_NVM_VERSION_LO_SHIFT 0
95#define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
96#define I40E_NVM_VERSION_HI_SHIFT 12
97#define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
98#define I40E_OEM_VER_BUILD_MASK 0xffff
99#define I40E_OEM_VER_PATCH_MASK 0xff
100#define I40E_OEM_VER_BUILD_SHIFT 8
101#define I40E_OEM_VER_SHIFT 24
Kevin Scott06c0e392016-05-03 15:13:09 -0700102#define I40E_PHY_DEBUG_ALL \
103 (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
104 I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000105
106/* The values in here are decimal coded as hex as is the case in the NVM map*/
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700107#define I40E_CURRENT_NVM_VERSION_HI 0x2
108#define I40E_CURRENT_NVM_VERSION_LO 0x40
Anjali Singhai jainfe310702013-11-16 10:00:37 +0000109
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700110#define I40E_RX_DESC(R, i) \
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700111 (&(((union i40e_32byte_rx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700112#define I40E_TX_DESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000113 (&(((struct i40e_tx_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700114#define I40E_TX_CTXTDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000115 (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700116#define I40E_TX_FDIRDESC(R, i) \
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000117 (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
118
119/* default to trying for four seconds */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700120#define I40E_TRY_LINK_TIMEOUT (4 * HZ)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000121
122/* driver state flags */
123enum i40e_state_t {
124 __I40E_TESTING,
125 __I40E_CONFIG_BUSY,
126 __I40E_CONFIG_DONE,
127 __I40E_DOWN,
128 __I40E_NEEDS_RESTART,
129 __I40E_SERVICE_SCHED,
130 __I40E_ADMINQ_EVENT_PENDING,
131 __I40E_MDD_EVENT_PENDING,
132 __I40E_VFLR_EVENT_PENDING,
133 __I40E_RESET_RECOVERY_PENDING,
134 __I40E_RESET_INTR_RECEIVED,
135 __I40E_REINIT_REQUESTED,
136 __I40E_PF_RESET_REQUESTED,
137 __I40E_CORE_RESET_REQUESTED,
138 __I40E_GLOBAL_RESET_REQUESTED,
Shannon Nelson7823fe32013-11-16 10:00:45 +0000139 __I40E_EMP_RESET_REQUESTED,
Anjali Singhai Jain9df42d12015-01-24 09:58:40 +0000140 __I40E_EMP_RESET_INTR_RECEIVED,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000141 __I40E_FILTER_OVERFLOW_PROMISC,
Shannon Nelson9007bcc2013-11-26 10:49:23 +0000142 __I40E_SUSPENDED,
Jakub Kicinski9ce34f02014-03-15 14:55:42 +0000143 __I40E_PTP_TX_IN_PROGRESS,
Shannon Nelson4eb3f762014-03-06 08:59:58 +0000144 __I40E_BAD_EEPROM,
Neerav Parikhb5d06f02014-06-03 23:50:17 +0000145 __I40E_DOWN_REQUESTED,
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000146 __I40E_FD_FLUSH_REQUESTED,
Anjali Singhai Jaina316f652014-07-12 07:28:25 +0000147 __I40E_RESET_FAILED,
Jacob Keller34807562017-04-13 04:45:53 -0400148 __I40E_PORT_SUSPENDED,
Mitch Williams3ba9bcb2015-01-09 11:18:15 +0000149 __I40E_VF_DISABLE,
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000150};
151
152enum i40e_interrupt_policy {
153 I40E_INTERRUPT_BEST_CASE,
154 I40E_INTERRUPT_MEDIUM,
155 I40E_INTERRUPT_LOWEST
156};
157
158struct i40e_lump_tracking {
159 u16 num_entries;
160 u16 search_hint;
161 u16 list[0];
162#define I40E_PILE_VALID_BIT 0x8000
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600163#define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000164};
165
166#define I40E_DEFAULT_ATR_SAMPLE_RATE 20
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000167#define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
168#define I40E_FDIR_BUFFER_FULL_MARGIN 10
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000169#define I40E_FDIR_BUFFER_HEAD_ROOM 32
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000170#define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000171
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700172#define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
173#define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
174#define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
Mitch A Williamsb29e13b2015-03-05 04:14:40 +0000175
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000176enum i40e_fd_stat_idx {
177 I40E_FD_STAT_ATR,
178 I40E_FD_STAT_SB,
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400179 I40E_FD_STAT_ATR_TUNNEL,
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000180 I40E_FD_STAT_PF_COUNT
181};
182#define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
183#define I40E_FD_ATR_STAT_IDX(pf_id) \
184 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
185#define I40E_FD_SB_STAT_IDX(pf_id) \
186 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -0400187#define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
188 (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000189
Jacob Kellere7930952017-02-06 14:38:49 -0800190/* The following structure contains the data parsed from the user-defined
191 * field of the ethtool_rx_flow_spec structure.
192 */
193struct i40e_rx_flow_userdef {
194 bool flex_filter;
195 u16 flex_word;
196 u16 flex_offset;
197};
198
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199struct i40e_fdir_filter {
200 struct hlist_node fdir_node;
201 /* filter ipnut set */
202 u8 flow_type;
203 u8 ip4_proto;
Anjali Singhai Jain04b73bd2014-05-22 06:31:41 +0000204 /* TX packet view of src and dst */
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800205 __be32 dst_ip;
206 __be32 src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000207 __be16 src_port;
208 __be16 dst_port;
209 __be32 sctp_v_tag;
Jacob Keller0e588de2017-02-06 14:38:50 -0800210
211 /* Flexible data to match within the packet payload */
212 __be16 flex_word;
213 u16 flex_offset;
214 bool flex_filter;
215
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000216 /* filter control */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000217 u16 q_index;
218 u8 flex_off;
219 u8 pctype;
220 u16 dest_vsi;
221 u8 dest_ctl;
222 u8 fd_status;
223 u16 cnt_index;
224 u32 fd_id;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000225};
226
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800227#define I40E_ETH_P_LLDP 0x88cc
228
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000229#define I40E_DCB_PRIO_TYPE_STRICT 0
230#define I40E_DCB_PRIO_TYPE_ETS 1
231#define I40E_DCB_STRICT_PRIO_CREDITS 127
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000232/* DCB per TC information data structure */
233struct i40e_tc_info {
234 u16 qoffset; /* Queue offset from base queue */
235 u16 qcount; /* Total Queues */
236 u8 netdev_tc; /* Netdev TC index if netdev associated */
237};
238
239/* TC configuration data structure */
240struct i40e_tc_configuration {
241 u8 numtc; /* Total number of enabled TCs */
242 u8 enabled_tc; /* TC map */
243 struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
244};
245
Singhai, Anjali6a899022015-12-14 12:21:18 -0800246struct i40e_udp_port_config {
Jacob Kellerfe0b0cd2017-02-06 14:38:38 -0800247 /* AdminQ command interface expects port number in Host byte order */
Jacob Keller27826fd2017-04-19 09:25:50 -0400248 u16 port;
Singhai, Anjali6a899022015-12-14 12:21:18 -0800249 u8 type;
250};
251
Jacob Keller0e588de2017-02-06 14:38:50 -0800252/* macros related to FLX_PIT */
253#define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
254 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
255 I40E_PRTQF_FLX_PIT_FSIZE_MASK)
256#define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
257 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
258 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
259#define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
260 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
261 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
262#define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
263 I40E_FLEX_SET_FSIZE(fsize) | \
264 I40E_FLEX_SET_SRC_WORD(src))
265
266#define I40E_FLEX_PIT_GET_SRC(flex) (((flex) & \
267 I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK) >> \
268 I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
269#define I40E_FLEX_PIT_GET_DST(flex) (((flex) & \
270 I40E_PRTQF_FLX_PIT_DEST_OFF_MASK) >> \
271 I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
272#define I40E_FLEX_PIT_GET_FSIZE(flex) (((flex) & \
273 I40E_PRTQF_FLX_PIT_FSIZE_MASK) >> \
274 I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
275
276#define I40E_MAX_FLEX_SRC_OFFSET 0x1F
277
278/* macros related to GLQF_ORT */
279#define I40E_ORT_SET_IDX(idx) (((idx) << \
280 I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
281 I40E_GLQF_ORT_PIT_INDX_MASK)
282
283#define I40E_ORT_SET_COUNT(count) (((count) << \
284 I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
285 I40E_GLQF_ORT_FIELD_CNT_MASK)
286
287#define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
288 I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
289 I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
290
291#define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
292 I40E_ORT_SET_COUNT(count) | \
293 I40E_ORT_SET_PAYLOAD(payload))
294
295#define I40E_L3_GLQF_ORT_IDX 34
296#define I40E_L4_GLQF_ORT_IDX 35
297
298/* Flex PIT register index */
299#define I40E_FLEX_PIT_IDX_START_L2 0
300#define I40E_FLEX_PIT_IDX_START_L3 3
301#define I40E_FLEX_PIT_IDX_START_L4 6
302
303#define I40E_FLEX_PIT_TABLE_SIZE 3
304
305#define I40E_FLEX_DEST_UNUSED 63
306
307#define I40E_FLEX_INDEX_ENTRIES 8
308
309/* Flex MASK to disable all flexible entries */
310#define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
311 I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
312 I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
313 I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
314
315struct i40e_flex_pit {
316 struct list_head list;
317 u16 src_offset;
318 u8 pit_index;
319};
320
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000321/* struct that defines the Ethernet device */
322struct i40e_pf {
323 struct pci_dev *pdev;
324 struct i40e_hw hw;
325 unsigned long state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000326 struct msix_entry *msix_entries;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000327 bool fc_autoneg_status;
328
329 u16 eeprom_version;
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000330 u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000331 u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
332 u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000333 u16 num_req_vfs; /* num VFs requested for this VF */
334 u16 num_vf_qps; /* num queue pairs per VF */
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000335 u16 num_lan_qps; /* num lan queues this PF has set up */
336 u16 num_lan_msix; /* num queue vectors for the base PF vsi */
Tushar Davea70e4072016-05-16 12:40:53 -0700337 u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600338 u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
339 int iwarp_base_vector;
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000340 int queues_left; /* queues left unclaimed */
Helin Zhangacd65442015-10-26 19:44:28 -0400341 u16 alloc_rss_size; /* allocated RSS queues */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000342 u16 rss_size_max; /* HW defined max RSS queues */
343 u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
Mitch Williams505682c2014-05-20 08:01:37 +0000344 u16 num_alloc_vsi; /* num VSIs this driver supports */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000345 u8 atr_sample_rate;
Shannon Nelson8e2773a2013-11-28 06:39:22 +0000346 bool wol_en;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000347
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348 struct hlist_head fdir_filter_list;
349 u16 fdir_pf_active_filters;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000350 unsigned long fd_flush_timestamp;
Anjali Singhai Jain60793f4a2014-07-09 07:46:23 +0000351 u32 fd_flush_cnt;
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000352 u32 fd_add_err;
353 u32 fd_atr_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800354
355 /* Book-keeping of side-band filter count per flow-type.
356 * This is used to detect and handle input set changes for
357 * respective flow-type.
358 */
359 u16 fd_tcp4_filter_cnt;
360 u16 fd_udp4_filter_cnt;
Jacob Kellerf223c872017-02-06 14:38:51 -0800361 u16 fd_sctp4_filter_cnt;
Jacob Keller097dbf52017-02-06 14:38:46 -0800362 u16 fd_ip4_filter_cnt;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000363
Jacob Keller0e588de2017-02-06 14:38:50 -0800364 /* Flexible filter table values that need to be programmed into
365 * hardware, which expects L3 and L4 to be programmed separately. We
366 * need to ensure that the values are in ascended order and don't have
367 * duplicates, so we track each L3 and L4 values in separate lists.
368 */
369 struct list_head l3_flex_pit_list;
370 struct list_head l4_flex_pit_list;
371
Singhai, Anjali6a899022015-12-14 12:21:18 -0800372 struct i40e_udp_port_config udp_ports[I40E_MAX_PF_UDP_OFFLOAD_PORTS];
373 u16 pending_udp_bitmap;
Jeff Kirshera1c9a9d2013-12-28 07:32:18 +0000374
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000375 enum i40e_interrupt_policy int_policy;
376 u16 rx_itr_default;
377 u16 tx_itr_default;
Jesse Brandeburg71e61632015-02-27 09:15:22 +0000378 u32 msg_enable;
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000379 char int_name[I40E_INT_NAME_STR_LEN];
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000380 u16 adminq_work_limit; /* num of admin receive queue desc to process */
Shannon Nelson21536712014-10-25 10:35:25 +0000381 unsigned long service_timer_period;
382 unsigned long service_timer_previous;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000383 struct timer_list service_timer;
384 struct work_struct service_task;
385
386 u64 flags;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400387#define I40E_FLAG_RX_CSUM_ENABLED BIT_ULL(1)
388#define I40E_FLAG_MSI_ENABLED BIT_ULL(2)
389#define I40E_FLAG_MSIX_ENABLED BIT_ULL(3)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400390#define I40E_FLAG_RSS_ENABLED BIT_ULL(6)
391#define I40E_FLAG_VMDQ_ENABLED BIT_ULL(7)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400392#define I40E_FLAG_IWARP_ENABLED BIT_ULL(10)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400393#define I40E_FLAG_FILTER_SYNC BIT_ULL(15)
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600394#define I40E_FLAG_SERVICE_CLIENT_REQUESTED BIT_ULL(16)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400395#define I40E_FLAG_SRIOV_ENABLED BIT_ULL(19)
396#define I40E_FLAG_DCB_ENABLED BIT_ULL(20)
397#define I40E_FLAG_FD_SB_ENABLED BIT_ULL(21)
398#define I40E_FLAG_FD_ATR_ENABLED BIT_ULL(22)
399#define I40E_FLAG_PTP BIT_ULL(25)
400#define I40E_FLAG_MFP_ENABLED BIT_ULL(26)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800401#define I40E_FLAG_UDP_FILTER_SYNC BIT_ULL(27)
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400402#define I40E_FLAG_PORT_ID_VALID BIT_ULL(28)
403#define I40E_FLAG_DCB_CAPABLE BIT_ULL(29)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400404#define I40E_FLAG_RSS_AQ_CAPABLE BIT_ULL(31)
405#define I40E_FLAG_HW_ATR_EVICT_CAPABLE BIT_ULL(32)
406#define I40E_FLAG_OUTER_UDP_CSUM_CAPABLE BIT_ULL(33)
407#define I40E_FLAG_128_QP_RSS_CAPABLE BIT_ULL(34)
408#define I40E_FLAG_WB_ON_ITR_CAPABLE BIT_ULL(35)
Anjali Singhai Jaind1a8d272015-07-23 16:54:40 -0400409#define I40E_FLAG_VEB_STATS_ENABLED BIT_ULL(37)
Anjali Singhai Jaind502ce02015-06-05 12:20:26 -0400410#define I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT_ULL(38)
Shannon Nelson9ac77262015-08-27 11:42:40 -0400411#define I40E_FLAG_LINK_POLLING_ENABLED BIT_ULL(39)
Anjali Singhai Jainfc608612015-05-08 15:35:57 -0700412#define I40E_FLAG_VEB_MODE_ENABLED BIT_ULL(40)
Singhai, Anjali6a899022015-12-14 12:21:18 -0800413#define I40E_FLAG_GENEVE_OFFLOAD_CAPABLE BIT_ULL(41)
Anjali Singhai Jain3fced532015-09-03 17:18:59 -0400414#define I40E_FLAG_NO_PCI_LINK_CHECK BIT_ULL(42)
Catherine Sullivan48b18042015-12-09 15:50:25 -0800415#define I40E_FLAG_100M_SGMII_CAPABLE BIT_ULL(43)
Anjali Singhai Jain8eed76f2015-12-09 15:50:31 -0800416#define I40E_FLAG_RESTART_AUTONEG BIT_ULL(44)
Neerav Parikhf1bbad32016-01-13 16:51:39 -0800417#define I40E_FLAG_NO_DCB_SUPPORT BIT_ULL(45)
418#define I40E_FLAG_USE_SET_LLDP_MIB BIT_ULL(46)
419#define I40E_FLAG_STOP_FW_LLDP BIT_ULL(47)
Henry Tieman4f9b4302016-11-08 13:05:18 -0800420#define I40E_FLAG_PHY_CONTROLS_LEDS BIT_ULL(48)
Sowmini Varadhanb499ffb2015-12-07 15:06:34 -0500421#define I40E_FLAG_PF_MAC BIT_ULL(50)
Anjali Singhai Jainb5569892016-05-03 15:13:12 -0700422#define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT_ULL(51)
Harshitha Ramamurthy4ad9f4f2016-11-08 13:05:09 -0800423#define I40E_FLAG_HAVE_CRT_RETIMER BIT_ULL(52)
Jacob Keller1e28e862016-11-11 12:39:25 -0800424#define I40E_FLAG_PTP_L4_CAPABLE BIT_ULL(53)
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800425#define I40E_FLAG_CLIENT_RESET BIT_ULL(54)
Harshitha Ramamurthyae136702016-12-12 15:44:16 -0800426#define I40E_FLAG_TEMP_LINK_POLLING BIT_ULL(55)
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800427#define I40E_FLAG_CLIENT_L2_CHANGE BIT_ULL(56)
428#define I40E_FLAG_WOL_MC_MAGIC_PKT_WAKE BIT_ULL(57)
Alexander Duyckc424d4a2017-03-14 10:15:26 -0700429#define I40E_FLAG_LEGACY_RX BIT_ULL(58)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000430
Harshitha Ramamurthyb77ac972017-02-03 10:57:42 -0800431 /* Tracks features that are disabled due to hw limitations.
432 * If a bit is set here, it means that the corresponding
433 * bit in the 'flags' field is cleared i.e that feature
434 * is disabled
435 */
436 u64 hw_disabled_flags;
Anjali Singhai Jain61dade72014-02-11 08:26:28 +0000437
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800438 struct i40e_client_instance *cinst;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000439 bool stat_offsets_loaded;
440 struct i40e_hw_port_stats stats;
441 struct i40e_hw_port_stats stats_offsets;
442 u32 tx_timeout_count;
443 u32 tx_timeout_recovery_level;
444 unsigned long tx_timeout_last_recovery;
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000445 u32 tx_sluggish_count;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000446 u32 hw_csum_rx_error;
447 u32 led_status;
448 u16 corer_count; /* Core reset count */
449 u16 globr_count; /* Global reset count */
450 u16 empr_count; /* EMP reset count */
451 u16 pfr_count; /* PF reset count */
Shannon Nelsoncd92e722013-11-16 10:00:44 +0000452 u16 sw_int_count; /* SW interrupt count */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000453
454 struct mutex switch_mutex;
455 u16 lan_vsi; /* our default LAN VSI */
456 u16 lan_veb; /* initial relay, if exists */
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700457#define I40E_NO_VEB 0xffff
458#define I40E_NO_VSI 0xffff
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000459 u16 next_vsi; /* Next unallocated VSI - 0-based! */
460 struct i40e_vsi **vsi;
461 struct i40e_veb *veb[I40E_MAX_VEB];
462
463 struct i40e_lump_tracking *qp_pile;
464 struct i40e_lump_tracking *irq_pile;
465
466 /* switch config info */
467 u16 pf_seid;
468 u16 main_vsi_seid;
469 u16 mac_seid;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000470 struct kobject *switch_kobj;
471#ifdef CONFIG_DEBUG_FS
472 struct dentry *i40e_dbg_pf;
473#endif /* CONFIG_DEBUG_FS */
Anjali Singhai Jain92faef82015-07-28 13:02:00 -0400474 bool cur_promisc;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000475
Anjali Singhai Jain93cd7652013-11-20 10:03:01 +0000476 u16 instance; /* A unique number per i40e_pf instance in the system */
477
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000478 /* sr-iov config info */
479 struct i40e_vf *vf;
480 int num_alloc_vfs; /* actual number of VFs allocated */
481 u32 vf_aq_requests;
Mitch Williams1d0a4ad2015-12-23 12:05:48 -0800482 u32 arq_overflows; /* Not fatal, possibly indicative of problems */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000483
484 /* DCBx/DCBNL capability for PF that indicates
485 * whether DCBx is managed by firmware or host
486 * based agent (LLDPAD). Also, indicates what
487 * flavor of DCBx protocol (IEEE/CEE) is supported
488 * by the device. For now we're supporting IEEE
489 * mode only.
490 */
491 u16 dcbx_cap;
492
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000493 struct i40e_filter_control_settings filter_settings;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000494
495 struct ptp_clock *ptp_clock;
496 struct ptp_clock_info ptp_caps;
497 struct sk_buff *ptp_tx_skb;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000498 struct hwtstamp_config tstamp_config;
Jacob Keller19551262016-10-05 09:30:43 -0700499 struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000500 u64 ptp_base_adj;
501 u32 tx_hwtstamp_timeouts;
502 u32 rx_hwtstamp_cleared;
Jacob Keller12490502016-10-05 09:30:44 -0700503 u32 latch_event_flags;
504 spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
505 unsigned long latch_events[4];
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000506 bool ptp_tx;
507 bool ptp_rx;
Helin Zhangacd65442015-10-26 19:44:28 -0400508 u16 rss_table_size; /* HW RSS table size */
Greg Rosef4492db2015-02-06 08:52:12 +0000509 /* These are only valid in NPAR modes */
510 u32 npar_max_bw;
511 u32 npar_min_bw;
Shannon Nelson2ac8b672015-07-23 16:54:37 -0400512
513 u32 ioremap_len;
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400514 u32 fd_inv;
Carolyn Wyborny31b606d2016-02-17 16:12:12 -0800515 u16 phy_led_val;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000516};
517
Jacob Keller278e7d02016-10-05 09:30:37 -0700518/**
519 * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
520 * @macaddr: the MAC Address as the base key
521 *
522 * Simply copies the address and returns it as a u64 for hashing
523 **/
524static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
525{
526 u64 key = 0;
527
528 ether_addr_copy((u8 *)&key, macaddr);
529 return key;
530}
531
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700532enum i40e_filter_state {
533 I40E_FILTER_INVALID = 0, /* Invalid state */
534 I40E_FILTER_NEW, /* New, not sent to FW yet */
535 I40E_FILTER_ACTIVE, /* Added to switch by FW */
536 I40E_FILTER_FAILED, /* Rejected by FW */
537 I40E_FILTER_REMOVE, /* To be removed */
538/* There is no 'removed' state; the filter struct is freed */
539};
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000540struct i40e_mac_filter {
Jacob Keller278e7d02016-10-05 09:30:37 -0700541 struct hlist_node hlist;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000542 u8 macaddr[ETH_ALEN];
543#define I40E_VLAN_ANY -1
544 s16 vlan;
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700545 enum i40e_filter_state state;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000546};
547
Jacob Keller671889e2016-12-02 12:33:00 -0800548/* Wrapper structure to keep track of filters while we are preparing to send
549 * firmware commands. We cannot send firmware commands while holding a
550 * spinlock, since it might sleep. To avoid this, we wrap the added filters in
551 * a separate structure, which will track the state change and update the real
552 * filter while under lock. We can't simply hold the filters in a separate
553 * list, as this opens a window for a race condition when adding new MAC
554 * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
555 */
556struct i40e_new_mac_filter {
557 struct hlist_node hlist;
558 struct i40e_mac_filter *f;
559
560 /* Track future changes to state separately */
561 enum i40e_filter_state state;
562};
563
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000564struct i40e_veb {
565 struct i40e_pf *pf;
566 u16 idx;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700567 u16 veb_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000568 u16 seid;
569 u16 uplink_seid;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700570 u16 stats_idx; /* index of VEB parent */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000571 u8 enabled_tc;
Neerav Parikh51616012015-02-06 08:52:14 +0000572 u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000573 u16 flags;
574 u16 bw_limit;
575 u8 bw_max_quanta;
576 bool is_abs_credits;
577 u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
578 u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
579 u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
580 struct kobject *kobj;
581 bool stat_offsets_loaded;
582 struct i40e_eth_stats stats;
583 struct i40e_eth_stats stats_offsets;
Neerav Parikhfe860af2015-07-10 19:36:02 -0400584 struct i40e_veb_tc_stats tc_stats;
585 struct i40e_veb_tc_stats tc_stats_offsets;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000586};
587
588/* struct that defines a VSI, associated with a dev */
589struct i40e_vsi {
590 struct net_device *netdev;
591 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
592 bool netdev_registered;
593 bool stat_offsets_loaded;
594
595 u32 current_netdev_flags;
596 unsigned long state;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400597#define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
598#define I40E_VSI_FLAG_VEB_OWNER BIT(1)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000599 unsigned long flags;
600
Jacob Keller278e7d02016-10-05 09:30:37 -0700601 /* Per VSI lock to protect elements/hash (MAC filter) */
602 spinlock_t mac_filter_hash_lock;
603 /* Fixed size hash table with 2^8 buckets for MAC filters */
604 DECLARE_HASHTABLE(mac_filter_hash, 8);
Jacob Kellercbebb852016-10-05 09:30:40 -0700605 bool has_vlan_filter;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000606
607 /* VSI stats */
608 struct rtnl_link_stats64 net_stats;
609 struct rtnl_link_stats64 net_stats_offsets;
610 struct i40e_eth_stats eth_stats;
611 struct i40e_eth_stats eth_stats_offsets;
612 u32 tx_restart;
613 u32 tx_busy;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400614 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400615 u64 tx_force_wb;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000616 u32 rx_buf_failed;
617 u32 rx_page_failed;
618
Alexander Duyck9f65e152013-09-28 06:00:58 +0000619 /* These are containers of ring pointers, allocated at run-time */
620 struct i40e_ring **rx_rings;
621 struct i40e_ring **tx_rings;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000622
Mitch Williamsc3c7ea22016-06-20 09:10:38 -0700623 u32 active_filters;
624 u32 promisc_threshold;
625
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000626 u16 work_limit;
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700627 u16 int_rate_limit; /* value in usecs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000628
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700629 u16 rss_table_size; /* HW RSS table size */
630 u16 rss_size; /* Allocated RSS queues */
631 u8 *rss_hkey_user; /* User configured hash keys */
632 u8 *rss_lut_user; /* User configured lookup table entries */
633
Anjali Singhai Jain5db4cb52015-02-24 06:58:49 +0000634
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000635 u16 max_frame;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000636 u16 rx_buf_len;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000637
638 /* List of q_vectors allocated to this VSI */
Alexander Duyck493fb302013-09-28 07:01:44 +0000639 struct i40e_q_vector **q_vectors;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000640 int num_q_vectors;
641 int base_vector;
Shannon Nelson63741842014-04-23 04:50:16 +0000642 bool irqs_ready;
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000643
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700644 u16 seid; /* HW index of this VSI (absolute index) */
645 u16 id; /* VSI number */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000646 u16 uplink_seid;
647
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700648 u16 base_queue; /* vsi's first queue in hw array */
649 u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
650 u16 req_queue_pairs; /* User requested queue pairs */
651 u16 num_queue_pairs; /* Used tx and rx pairs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000652 u16 num_desc;
653 enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
Jesse Brandeburga1b5a242016-04-13 03:08:29 -0700654 s16 vf_id; /* Virtual function ID for SRIOV VSIs */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000655
656 struct i40e_tc_configuration tc_config;
657 struct i40e_aqc_vsi_properties_data info;
658
659 /* VSI BW limit (absolute across all TCs) */
660 u16 bw_limit; /* VSI BW Limit (0 = disabled) */
661 u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
662
663 /* Relative TC credits across VSIs */
664 u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
665 /* TC BW limit credits within VSI */
666 u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
667 /* TC BW limit max quanta within VSI */
668 u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
669
Jeff Kirsherc57c9952016-08-19 21:47:41 -0700670 struct i40e_pf *back; /* Backreference to associated PF */
671 u16 idx; /* index in pf->vsi[] */
672 u16 veb_idx; /* index of VEB parent */
673 struct kobject *kobj; /* sysfs object */
674 bool current_isup; /* Sync 'link up' logging */
Filip Sadowski7ec9ba12016-11-08 13:05:13 -0800675 enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000676
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600677 void *priv; /* client driver data reference. */
678
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000679 /* VSI specific handlers */
680 irqreturn_t (*irq_handler)(int irq, void *data);
681} ____cacheline_internodealigned_in_smp;
682
683struct i40e_netdev_priv {
684 struct i40e_vsi *vsi;
685};
686
687/* struct that defines an interrupt vector */
688struct i40e_q_vector {
689 struct i40e_vsi *vsi;
690
691 u16 v_idx; /* index in the vsi->q_vector array. */
692 u16 reg_idx; /* register index of the interrupt */
693
694 struct napi_struct napi;
695
696 struct i40e_ring_container rx;
697 struct i40e_ring_container tx;
698
699 u8 num_ringpairs; /* total number of ring pairs in vector */
700
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000701 cpumask_t affinity_mask;
Alan Brady96db7762016-09-14 16:24:38 -0700702 struct irq_affinity_notify affinity_notify;
703
Alexander Duyck493fb302013-09-28 07:01:44 +0000704 struct rcu_head rcu; /* to avoid race with update stats on free */
Carolyn Wybornyb294ac72014-12-11 07:06:39 +0000705 char name[I40E_INT_NAME_STR_LEN];
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400706 bool arm_wb_state;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400707#define ITR_COUNTDOWN_START 100
708 u8 itr_countdown; /* when 0 should adjust ITR */
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000709} ____cacheline_internodealigned_in_smp;
710
711/* lan device */
712struct i40e_device {
713 struct list_head list;
714 struct i40e_pf *pf;
715};
716
717/**
Shannon Nelson6dec1012015-09-28 14:12:30 -0400718 * i40e_nvm_version_str - format the NVM version strings
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000719 * @hw: ptr to the hardware info
720 **/
Shannon Nelson6dec1012015-09-28 14:12:30 -0400721static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000722{
723 static char buf[32];
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400724 u32 full_ver;
725 u8 ver, patch;
726 u16 build;
727
728 full_ver = hw->nvm.oem_ver;
729 ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800730 build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
731 I40E_OEM_VER_BUILD_MASK);
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400732 patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000733
734 snprintf(buf, sizeof(buf),
Carolyn Wybornyf0b44442015-08-31 19:54:49 -0400735 "%x.%02x 0x%x %d.%d.%d",
Jesse Brandeburgff803012014-02-06 05:51:12 +0000736 (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
737 I40E_NVM_VERSION_HI_SHIFT,
738 (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
739 I40E_NVM_VERSION_LO_SHIFT,
Carolyn Wyborny2efaad82015-10-01 14:37:39 -0400740 hw->nvm.eetrack, ver, build, patch);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000741
742 return buf;
743}
744
745/**
746 * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
747 * @netdev: the corresponding netdev
748 *
749 * Return the PF struct for the given netdev
750 **/
751static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
752{
753 struct i40e_netdev_priv *np = netdev_priv(netdev);
754 struct i40e_vsi *vsi = np->vsi;
755
756 return vsi->back;
757}
758
759static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
760 irqreturn_t (*irq_handler)(int, void *))
761{
762 vsi->irq_handler = irq_handler;
763}
764
765/**
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000766 * i40e_get_fd_cnt_all - get the total FD filter space available
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000767 * @pf: pointer to the PF struct
Anjali Singhai Jain082def12014-04-09 05:59:00 +0000768 **/
769static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
770{
771 return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
772}
773
Jacob Keller36777d92017-03-07 15:05:23 -0800774/**
775 * i40e_read_fd_input_set - reads value of flow director input set register
776 * @pf: pointer to the PF struct
777 * @addr: register addr
778 *
779 * This function reads value of flow director input set register
780 * specified by 'addr' (which is specific to flow-type)
781 **/
782static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
783{
784 u64 val;
785
786 val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
787 val <<= 32;
788 val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
789
790 return val;
791}
792
Jacob Keller3bcee1e2017-02-06 14:38:46 -0800793/**
794 * i40e_write_fd_input_set - writes value into flow director input set register
795 * @pf: pointer to the PF struct
796 * @addr: register addr
797 * @val: value to be written
798 *
799 * This function writes specified value to the register specified by 'addr'.
800 * This register is input set register based on flow-type.
801 **/
802static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
803 u16 addr, u64 val)
804{
805 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
806 (u32)(val >> 32));
807 i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
808 (u32)(val & 0xFFFFFFFFULL));
809}
810
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000811/* needed by i40e_ethtool.c */
812int i40e_up(struct i40e_vsi *vsi);
813void i40e_down(struct i40e_vsi *vsi);
814extern const char i40e_driver_name[];
815extern const char i40e_driver_version_str[];
Anjali Singhai Jain233261862013-11-26 10:49:22 +0000816void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
Maciej Sosin373149f2017-04-05 07:50:55 -0400817void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
Helin Zhang043dd652015-10-21 19:56:23 -0400818int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
819int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
Alan Bradyf1582352016-08-24 11:33:46 -0700820void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
821 u16 rss_table_size, u16 rss_size);
Anjali Singhai Jainfdf0e0b2015-03-31 00:45:05 -0700822struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
Alexander Duyck4b816442016-10-11 15:26:53 -0700823/**
824 * i40e_find_vsi_by_type - Find and return Flow Director VSI
825 * @pf: PF to search for VSI
826 * @type: Value indicating type of VSI we are looking for
827 **/
828static inline struct i40e_vsi *
829i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
830{
831 int i;
832
833 for (i = 0; i < pf->num_alloc_vsi; i++) {
834 struct i40e_vsi *vsi = pf->vsi[i];
835
836 if (vsi && vsi->type == type)
837 return vsi;
838 }
839
840 return NULL;
841}
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000842void i40e_update_stats(struct i40e_vsi *vsi);
843void i40e_update_eth_stats(struct i40e_vsi *vsi);
844struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
845int i40e_fetch_switch_configuration(struct i40e_pf *pf,
846 bool printconfig);
847
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000848int i40e_add_del_fdir(struct i40e_vsi *vsi,
849 struct i40e_fdir_filter *input, bool add);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000850void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000851u32 i40e_get_current_fd_count(struct i40e_pf *pf);
852u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
853u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
854u32 i40e_get_global_fd_count(struct i40e_pf *pf);
Anjali Singhai Jain7c3c2882014-02-14 02:14:38 +0000855bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000856void i40e_set_ethtool_ops(struct net_device *netdev);
857struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
Jacob Keller6622f5c2016-10-05 09:30:32 -0700858 const u8 *macaddr, s16 vlan);
Jacob Keller148141b2016-11-11 12:39:36 -0800859void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
Jacob Keller6622f5c2016-10-05 09:30:32 -0700860void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
Jesse Brandeburg17652c62015-11-05 17:01:02 -0800861int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000862struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
863 u16 uplink, u32 param1);
864int i40e_vsi_release(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600865void i40e_service_event_schedule(struct i40e_pf *pf);
866void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
867 u8 *msg, u16 len);
868
Filip Sadowski3aa7b742016-10-11 15:26:58 -0700869int i40e_vsi_start_rings(struct i40e_vsi *vsi);
870void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
Jacob Kellere4b433f2017-04-13 04:45:52 -0400871void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
872int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
Anjali Singhai Jainf8ff1462013-11-26 10:49:19 +0000873int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000874struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
875 u16 downlink_seid, u8 enabled_tc);
876void i40e_veb_release(struct i40e_veb *veb);
877
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800878int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800879int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000880void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
881void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
882void i40e_pf_reset_stats(struct i40e_pf *pf);
883#ifdef CONFIG_DEBUG_FS
884void i40e_dbg_pf_init(struct i40e_pf *pf);
885void i40e_dbg_pf_exit(struct i40e_pf *pf);
886void i40e_dbg_init(void);
887void i40e_dbg_exit(void);
888#else
889static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
890static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
891static inline void i40e_dbg_init(void) {}
892static inline void i40e_dbg_exit(void) {}
893#endif /* CONFIG_DEBUG_FS*/
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600894/* needed by client drivers */
895int i40e_lan_add_device(struct i40e_pf *pf);
896int i40e_lan_del_device(struct i40e_pf *pf);
897void i40e_client_subtask(struct i40e_pf *pf);
898void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
Anjali Singhai Jaine3219ce2016-01-20 13:40:01 -0600899void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
900void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
901void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
Mitch Williams0ef2d5a2017-01-24 10:24:00 -0800902int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
Jesse Brandeburg02d109b2015-08-27 11:42:34 -0400903/**
904 * i40e_irq_dynamic_enable - Enable default interrupt generation settings
905 * @vsi: pointer to a vsi
906 * @vector: enable a particular Hw Interrupt vector, without base_vector
907 **/
908static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
909{
910 struct i40e_pf *pf = vsi->back;
911 struct i40e_hw *hw = &pf->hw;
912 u32 val;
913
Jesse Brandeburg40d72a52016-01-13 16:51:45 -0800914 /* definitely clear the PBA here, as this function is meant to
915 * clean out all previous interrupts AND enable the interrupt
916 */
Jesse Brandeburg02d109b2015-08-27 11:42:34 -0400917 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
918 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
919 (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
920 wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
921 /* skip the flush */
922}
923
Mitch Williams2ef28cf2013-11-28 06:39:32 +0000924void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
Jesse Brandeburg40d72a52016-01-13 16:51:45 -0800925void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf, bool clearpba);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000926int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
Greg Rose96664482015-02-06 08:52:13 +0000927int i40e_open(struct net_device *netdev);
Stefan Assmann08ca3872016-02-03 09:20:47 +0100928int i40e_close(struct net_device *netdev);
Elizabeth Kappler6c167f52014-02-15 07:41:38 +0000929int i40e_vsi_open(struct i40e_vsi *vsi);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000930void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
Jacob Keller9af52f62016-11-11 12:39:30 -0800931int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -0800932int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Keller9af52f62016-11-11 12:39:30 -0800933void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
Jacob Kellerf94484b2016-12-07 14:05:34 -0800934void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
Jacob Kellerfeffdbe2016-11-11 12:39:35 -0800935struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
936 const u8 *macaddr);
937int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000938bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
Jacob Keller6622f5c2016-10-05 09:30:32 -0700939struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000940void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800941#ifdef CONFIG_I40E_DCB
942void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
Neerav Parikh750fcbc2015-02-24 06:58:47 +0000943 struct i40e_dcbx_config *old_cfg,
Neerav Parikh4e3b35b2014-01-17 15:36:37 -0800944 struct i40e_dcbx_config *new_cfg);
945void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
946void i40e_dcbnl_setup(struct i40e_vsi *vsi);
947bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
948 struct i40e_dcbx_config *old_cfg,
949 struct i40e_dcbx_config *new_cfg);
950#endif /* CONFIG_I40E_DCB */
Jacob Kellerbeb0dff2014-01-11 05:43:19 +0000951void i40e_ptp_rx_hang(struct i40e_vsi *vsi);
952void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
953void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
954void i40e_ptp_set_increment(struct i40e_pf *pf);
955int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
956int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
957void i40e_ptp_init(struct i40e_pf *pf);
958void i40e_ptp_stop(struct i40e_pf *pf);
Neerav Parikh51616012015-02-06 08:52:14 +0000959int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
Greg Rosef4492db2015-02-06 08:52:12 +0000960i40e_status i40e_get_npar_bw_setting(struct i40e_pf *pf);
961i40e_status i40e_set_npar_bw_setting(struct i40e_pf *pf);
962i40e_status i40e_commit_npar_bw_setting(struct i40e_pf *pf);
Matt Jaredc156f852015-08-27 11:42:39 -0400963void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
Jesse Brandeburg7daa6bf2013-09-11 08:40:01 +0000964#endif /* _I40E_H_ */