blob: 44f145a66578fdeec8cf80505695a2e74f7362b2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530162unsigned long htab_convert_pte_flags(unsigned long pteflags)
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000163{
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530164 unsigned long rflags = 0;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530169 /*
170 * PP bits:
Paul Mackerras1ec3f932016-02-22 13:41:12 +1100171 * Linux uses slb key 0 for kernel and 1 for user.
172 * kernel areas are mapped with PP=00
173 * and there is no kernel RO (_PAGE_KERNEL_RO).
174 * User area is mapped with PP=0x2 for read/write
175 * or PP=0x3 for read-only (including writeable but clean pages).
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176 */
Aneesh Kumar K.Vc6a3c492015-12-01 09:06:50 +0530177 if (pteflags & _PAGE_USER) {
178 rflags |= 0x2;
179 if (!((pteflags & _PAGE_RW) && (pteflags & _PAGE_DIRTY)))
180 rflags |= 0x1;
181 }
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530182 /*
183 * Always add "C" bit for perf. Memory coherence is always enabled
184 */
Aneesh Kumar K.V40e85502015-12-01 09:06:51 +0530185 rflags |= HPTE_R_C | HPTE_R_M;
186 /*
187 * Add in WIG bits
188 */
189 if (pteflags & _PAGE_WRITETHRU)
190 rflags |= HPTE_R_W;
191 if (pteflags & _PAGE_NO_CACHE)
192 rflags |= HPTE_R_I;
193 if (pteflags & _PAGE_GUARDED)
194 rflags |= HPTE_R_G;
195
196 return rflags;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000197}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198
199int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000200 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000201 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100203 unsigned long vaddr, paddr;
204 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100205 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100207 shift = mmu_psize_defs[psize].shift;
208 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000210 prot = htab_convert_pte_flags(prot);
211
212 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
213 vstart, vend, pstart, prot, psize, ssize);
214
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100215 for (vaddr = vstart, paddr = pstart; vaddr < vend;
216 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000217 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000218 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000219 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000220 unsigned long tprot = prot;
221
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000222 /*
223 * If we hit a bad address return error.
224 */
225 if (!vsid)
226 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000227 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000228 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000229 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Alexander Grafb18db0b2014-04-29 12:17:26 +0200231 /* Make kvm guest trampolines executable */
232 if (overlaps_kvm_tmp(vaddr, vaddr + step))
233 tprot &= ~HPTE_R_N;
234
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530235 /*
236 * If relocatable, check if it overlaps interrupt vectors that
237 * are copied down to real 0. For relocatable kernel
238 * (e.g. kdump case) we copy interrupt vectors down to real
239 * address 0. Mark that region as executable. This is
240 * because on p8 system with relocation on exception feature
241 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
242 * in order to execute the interrupt handlers in virtual
243 * mode the vector region need to be marked as executable.
244 */
245 if ((PHYSICAL_START > MEMORY_START) &&
246 overlaps_interrupt_vector_text(vaddr, vaddr + step))
247 tprot &= ~HPTE_R_N;
248
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000249 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
251
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000252 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000253 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000254 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000255
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100256 if (ret < 0)
257 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000258#ifdef CONFIG_DEBUG_PAGEALLOC
259 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
260 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
261#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100263 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Stephen Rothwellae86f002008-03-27 16:08:57 +1100266#ifdef CONFIG_MEMORY_HOTPLUG
Li Zhonged5694a2014-06-11 16:23:37 +0800267int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100268 int psize, int ssize)
269{
270 unsigned long vaddr;
271 unsigned int step, shift;
David Gibson27828f92016-02-09 13:32:41 +1000272 int rc;
273 int ret = 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100274
275 shift = mmu_psize_defs[psize].shift;
276 step = 1 << shift;
277
David Gibsonabd0a0e2016-02-09 13:32:40 +1000278 if (!ppc_md.hpte_removebolted)
279 return -ENODEV;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100280
David Gibson27828f92016-02-09 13:32:41 +1000281 for (vaddr = vstart; vaddr < vend; vaddr += step) {
282 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
283 if (rc == -ENOENT) {
284 ret = -ENOENT;
285 continue;
286 }
287 if (rc < 0)
288 return rc;
289 }
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100290
David Gibson27828f92016-02-09 13:32:41 +1000291 return ret;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100292}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100293#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100294
Paul Mackerras1189be62007-10-11 20:37:10 +1000295static int __init htab_dt_scan_seg_sizes(unsigned long node,
296 const char *uname, int depth,
297 void *data)
298{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500299 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
300 const __be32 *prop;
301 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000302
303 /* We are scanning "cpu" nodes only */
304 if (type == NULL || strcmp(type, "cpu") != 0)
305 return 0;
306
Anton Blanchard12f04f22013-09-23 12:04:36 +1000307 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000308 if (prop == NULL)
309 return 0;
310 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000311 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000312 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000313 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000314 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000315 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000316 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000317 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000318 return 0;
319}
320
321static void __init htab_init_seg_sizes(void)
322{
323 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
324}
325
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000326static int __init get_idx_from_shift(unsigned int shift)
327{
328 int idx = -1;
329
330 switch (shift) {
331 case 0xc:
332 idx = MMU_PAGE_4K;
333 break;
334 case 0x10:
335 idx = MMU_PAGE_64K;
336 break;
337 case 0x14:
338 idx = MMU_PAGE_1M;
339 break;
340 case 0x18:
341 idx = MMU_PAGE_16M;
342 break;
343 case 0x22:
344 idx = MMU_PAGE_16G;
345 break;
346 }
347 return idx;
348}
349
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100350static int __init htab_dt_scan_page_sizes(unsigned long node,
351 const char *uname, int depth,
352 void *data)
353{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500354 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
355 const __be32 *prop;
356 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100357
358 /* We are scanning "cpu" nodes only */
359 if (type == NULL || strcmp(type, "cpu") != 0)
360 return 0;
361
Anton Blanchard12f04f22013-09-23 12:04:36 +1000362 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000363 if (!prop)
364 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100365
Michael Ellerman9e349922014-08-07 17:26:33 +1000366 pr_info("Page sizes from device-tree:\n");
367 size /= 4;
368 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
369 while(size > 0) {
370 unsigned int base_shift = be32_to_cpu(prop[0]);
371 unsigned int slbenc = be32_to_cpu(prop[1]);
372 unsigned int lpnum = be32_to_cpu(prop[2]);
373 struct mmu_psize_def *def;
374 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000375
Michael Ellerman9e349922014-08-07 17:26:33 +1000376 size -= 3; prop += 3;
377 base_idx = get_idx_from_shift(base_shift);
378 if (base_idx < 0) {
379 /* skip the pte encoding also */
380 prop += lpnum * 2; size -= lpnum * 2;
381 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100382 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000383 def = &mmu_psize_defs[base_idx];
384 if (base_idx == MMU_PAGE_16M)
385 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
386
387 def->shift = base_shift;
388 if (base_shift <= 23)
389 def->avpnm = 0;
390 else
391 def->avpnm = (1 << (base_shift - 23)) - 1;
392 def->sllp = slbenc;
393 /*
394 * We don't know for sure what's up with tlbiel, so
395 * for now we only set it for 4K and 64K pages
396 */
397 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
398 def->tlbiel = 1;
399 else
400 def->tlbiel = 0;
401
402 while (size > 0 && lpnum) {
403 unsigned int shift = be32_to_cpu(prop[0]);
404 int penc = be32_to_cpu(prop[1]);
405
406 prop += 2; size -= 2;
407 lpnum--;
408
409 idx = get_idx_from_shift(shift);
410 if (idx < 0)
411 continue;
412
413 if (penc == -1)
414 pr_err("Invalid penc for base_shift=%d "
415 "shift=%d\n", base_shift, shift);
416
417 def->penc[idx] = penc;
418 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
419 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
420 base_shift, shift, def->sllp,
421 def->avpnm, def->tlbiel, def->penc[idx]);
422 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100423 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000424
425 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100426}
427
Tony Breedse16a9c02008-07-31 13:51:42 +1000428#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700429/* Scan for 16G memory blocks that have been set aside for huge pages
430 * and reserve those blocks for 16G huge pages.
431 */
432static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
433 const char *uname, int depth,
434 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500435 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
436 const __be64 *addr_prop;
437 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700438 unsigned int expected_pages;
439 long unsigned int phys_addr;
440 long unsigned int block_size;
441
442 /* We are scanning "memory" nodes only */
443 if (type == NULL || strcmp(type, "memory") != 0)
444 return 0;
445
446 /* This property is the log base 2 of the number of virtual pages that
447 * will represent this memory block. */
448 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
449 if (page_count_prop == NULL)
450 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000451 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700452 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
453 if (addr_prop == NULL)
454 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000455 phys_addr = be64_to_cpu(addr_prop[0]);
456 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700457 if (block_size != (16 * GB))
458 return 0;
459 printk(KERN_INFO "Huge page(16GB) memory: "
460 "addr = 0x%lX size = 0x%lX pages = %d\n",
461 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000462 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
463 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000464 add_gpage(phys_addr, block_size, expected_pages);
465 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700466 return 0;
467}
Tony Breedse16a9c02008-07-31 13:51:42 +1000468#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700469
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000470static void mmu_psize_set_default_penc(void)
471{
472 int bpsize, apsize;
473 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
474 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
475 mmu_psize_defs[bpsize].penc[apsize] = -1;
476}
477
Alexander Graf9048e642014-04-01 15:46:05 +0200478#ifdef CONFIG_PPC_64K_PAGES
479
480static bool might_have_hea(void)
481{
482 /*
483 * The HEA ethernet adapter requires awareness of the
484 * GX bus. Without that awareness we can easily assume
485 * we will never see an HEA ethernet device.
486 */
487#ifdef CONFIG_IBMEBUS
488 return !cpu_has_feature(CPU_FTR_ARCH_207S);
489#else
490 return false;
491#endif
492}
493
494#endif /* #ifdef CONFIG_PPC_64K_PAGES */
495
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100496static void __init htab_init_page_sizes(void)
497{
498 int rc;
499
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000500 /* se the invalid penc to -1 */
501 mmu_psize_set_default_penc();
502
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100503 /* Default to 4K pages only */
504 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
505 sizeof(mmu_psize_defaults_old));
506
507 /*
508 * Try to find the available page sizes in the device-tree
509 */
510 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
511 if (rc != 0) /* Found */
512 goto found;
513
514 /*
515 * Not in the device-tree, let's fallback on known size
516 * list for 16M capable GP & GR
517 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000518 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100519 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
520 sizeof(mmu_psize_defaults_gp));
521 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000522#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100523 /*
524 * Pick a size for the linear mapping. Currently, we only support
525 * 16M, 1M and 4K which is the default
526 */
527 if (mmu_psize_defs[MMU_PAGE_16M].shift)
528 mmu_linear_psize = MMU_PAGE_16M;
529 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
530 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000531#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100532
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000533#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100534 /*
535 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000536 * 64K for user mappings and vmalloc if supported by the processor.
537 * We only use 64k for ioremap if the processor
538 * (and firmware) support cache-inhibited large pages.
539 * If not, we use 4k and set mmu_ci_restrictions so that
540 * hash_page knows to switch processes that use cache-inhibited
541 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100542 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000543 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100544 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000545 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000546 if (mmu_linear_psize == MMU_PAGE_4K)
547 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000548 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100549 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200550 * When running on pSeries using 64k pages for ioremap
551 * would stop us accessing the HEA ethernet. So if we
552 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100553 */
Alexander Graf9048e642014-04-01 15:46:05 +0200554 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100555 mmu_io_psize = MMU_PAGE_64K;
556 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000557 mmu_ci_restrictions = 1;
558 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000559#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100560
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000561#ifdef CONFIG_SPARSEMEM_VMEMMAP
562 /* We try to use 16M pages for vmemmap if that is supported
563 * and we have at least 1G of RAM at boot
564 */
565 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000566 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000567 mmu_vmemmap_psize = MMU_PAGE_16M;
568 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
569 mmu_vmemmap_psize = MMU_PAGE_64K;
570 else
571 mmu_vmemmap_psize = MMU_PAGE_4K;
572#endif /* CONFIG_SPARSEMEM_VMEMMAP */
573
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000574 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000575 "virtual = %d, io = %d"
576#ifdef CONFIG_SPARSEMEM_VMEMMAP
577 ", vmemmap = %d"
578#endif
579 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100580 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000581 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000582 mmu_psize_defs[mmu_io_psize].shift
583#ifdef CONFIG_SPARSEMEM_VMEMMAP
584 ,mmu_psize_defs[mmu_vmemmap_psize].shift
585#endif
586 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100587
588#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700589 /* Reserve 16G huge page memory sections for huge pages */
590 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100591#endif /* CONFIG_HUGETLB_PAGE */
592}
593
594static int __init htab_dt_scan_pftsize(unsigned long node,
595 const char *uname, int depth,
596 void *data)
597{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500598 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
599 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100600
601 /* We are scanning "cpu" nodes only */
602 if (type == NULL || strcmp(type, "cpu") != 0)
603 return 0;
604
Anton Blanchard12f04f22013-09-23 12:04:36 +1000605 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100606 if (prop != NULL) {
607 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000608 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100609 return 1;
610 }
611 return 0;
612}
613
614static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000615{
Anton Blanchard13870b62009-02-13 11:57:30 +0000616 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000617
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100618 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100619 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100620 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000621 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100622 if (ppc64_pft_size == 0)
623 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000624 if (ppc64_pft_size)
625 return 1UL << ppc64_pft_size;
626
627 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000628 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100629 rnd_mem_size = 1UL << __ilog2(mem_size);
630 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000631 rnd_mem_size <<= 1;
632
633 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000634 psize = mmu_psize_defs[mmu_virtual_psize].shift;
635 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000636
637 return pteg_count << 7;
638}
639
Mike Kravetz54b79242005-11-07 16:25:48 -0800640#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000641int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800642{
Anton Blancharda1194092011-08-10 20:44:24 +0000643 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000644 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000645 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800646}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100647
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100648int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100649{
David Gibsonabd0a0e2016-02-09 13:32:40 +1000650 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
651 mmu_kernel_ssize);
652 WARN_ON(rc < 0);
653 return rc;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100654}
Mike Kravetz54b79242005-11-07 16:25:48 -0800655#endif /* CONFIG_MEMORY_HOTPLUG */
656
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000657static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658{
Michael Ellerman337a7122006-02-21 17:22:55 +1100659 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000661 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100662 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000663 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 DBG(" -> htab_initialize()\n");
666
Paul Mackerras1189be62007-10-11 20:37:10 +1000667 /* Initialize segment sizes */
668 htab_init_seg_sizes();
669
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100670 /* Initialize page sizes */
671 htab_init_page_sizes();
672
Matt Evans44ae3ab2011-04-06 19:48:50 +0000673 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000674 mmu_kernel_ssize = MMU_SEGSIZE_1T;
675 mmu_highuser_ssize = MMU_SEGSIZE_1T;
676 printk(KERN_INFO "Using 1TB segments\n");
677 }
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 /*
680 * Calculate the required size of the htab. We want the number of
681 * PTEGs to equal one half the number of real pages.
682 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100683 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 pteg_count = htab_size_bytes >> 7;
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 htab_hash_mask = pteg_count - 1;
687
Michael Ellerman57cfb812006-03-21 20:45:59 +1100688 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 /* Using a hypervisor which owns the htab */
690 htab_address = NULL;
691 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000692#ifdef CONFIG_FA_DUMP
693 /*
694 * If firmware assisted dump is active firmware preserves
695 * the contents of htab along with entire partition memory.
696 * Clear the htab if firmware assisted dump is active so
697 * that we dont end up using old mappings.
698 */
699 if (is_fadump_active() && ppc_md.hpte_clear_all)
700 ppc_md.hpte_clear_all();
701#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 } else {
703 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100704 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100705 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100707 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100708 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100709 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700710 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100711
Yinghai Lu95f72d12010-07-12 14:36:09 +1000712 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 DBG("Hash table allocated at %lx, size: %lx\n", table,
715 htab_size_bytes);
716
Michael Ellerman70267a72012-07-25 21:19:50 +0000717 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
719 /* htab absolute addr + encoded htabsize */
720 _SDR1 = table + __ilog2(pteg_count) - 11;
721
722 /* Initialize the HPT with no entries */
723 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100724
725 /* Set SDR1 */
726 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 }
728
David Gibsonf5ea64d2008-10-12 17:54:24 +0000729 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000731#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000732 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
733 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700734 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000735 memset(linear_map_hash_slots, 0, linear_map_hash_count);
736#endif /* CONFIG_DEBUG_PAGEALLOC */
737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /* On U3 based machines, we need to reserve the DART area and
739 * _NOT_ map it to avoid cache paradoxes as it's remapped non
740 * cacheable later on
741 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000744 for_each_memblock(memory, reg) {
745 base = (unsigned long)__va(reg->base);
746 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Sachin P. Sant5c339912009-12-13 21:15:12 +0000748 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000749 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751#ifdef CONFIG_U3_DART
752 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000753 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100754 * will fit within a single 16Mb page.
755 * The DART space is assumed to be a full 16Mb region even if
756 * we only use 2Mb of that space. We will use more of it later
757 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 */
759 DBG("DART base: %lx\n", dart_tablebase);
760
761 if (dart_tablebase != 0 && dart_tablebase >= base
762 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100763 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100765 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000766 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000767 mmu_linear_psize,
768 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100769 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100770 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100771 base + size,
772 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000773 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000774 mmu_linear_psize,
775 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 continue;
777 }
778#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100779 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000780 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700781 }
782 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
784 /*
785 * If we have a memory_limit and we've allocated TCEs then we need to
786 * explicitly map the TCE area at the top of RAM. We also cope with the
787 * case that the TCEs start below memory_limit.
788 * tce_alloc_start/end are 16MB aligned so the mapping should work
789 * for either 4K or 16MB pages.
790 */
791 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600792 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
793 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795 if (base + size >= tce_alloc_start)
796 tce_alloc_start = base + size + 1;
797
Michael Ellermancaf80e52006-03-21 20:45:51 +1100798 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000799 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000800 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 }
802
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000803
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 DBG(" <- htab_initialize()\n");
805}
806#undef KB
807#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000809void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100810{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000811 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000812 * of memory. Has to be done before SLB initialization as this is
813 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000814 */
815 htab_initialize();
816
Michael Ellerman376af592014-07-10 12:29:19 +1000817 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000818 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000819}
820
821#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400822void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000823{
824 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100825 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100826 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000827
Michael Ellerman376af592014-07-10 12:29:19 +1000828 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000829 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100830}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000831#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833/*
834 * Called by asm hashtable.S for doing lazy icache flush
835 */
836unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
837{
838 struct page *page;
839
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100840 if (!pfn_valid(pte_pfn(pte)))
841 return pp;
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 page = pte_page(pte);
844
845 /* page is dirty */
846 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
847 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000848 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 set_bit(PG_arch_1, &page->flags);
850 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100851 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 }
853 return pp;
854}
855
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000856#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000857static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000858{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000859 u64 lpsizes;
860 unsigned char *hpsizes;
861 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000862
863 if (addr < SLICE_LOW_TOP) {
Michael Neuling2fc251a2015-12-11 09:34:42 +1100864 lpsizes = get_paca()->mm_ctx_low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000865 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000866 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000867 }
Michael Neuling2fc251a2015-12-11 09:34:42 +1100868 hpsizes = get_paca()->mm_ctx_high_slices_psize;
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000869 index = GET_HIGH_SLICE_INDEX(addr);
870 mask_index = index & 0x1;
871 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000872}
873
874#else
875unsigned int get_paca_psize(unsigned long addr)
876{
Michael Ellermanc33e54f2016-01-09 08:25:01 +1100877 return get_paca()->mm_ctx_user_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000878}
879#endif
880
Paul Mackerras721151d2007-04-03 21:24:02 +1000881/*
882 * Demote a segment to using 4k pages.
883 * For now this makes the whole process use 4k pages.
884 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000885#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100886void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000887{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000888 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000889 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000890 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100891 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100892 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100893
894 copy_mm_to_paca(&mm->context);
Paul Mackerrasfa282372008-01-24 08:35:13 +1100895 slb_flush_and_rebolt();
896 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000897}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000898#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000899
Paul Mackerrasfa282372008-01-24 08:35:13 +1100900#ifdef CONFIG_PPC_SUBPAGE_PROT
901/*
902 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
903 * Userspace sets the subpage permissions using the subpage_prot system call.
904 *
905 * Result is 0: full permissions, _PAGE_RW: read-only,
906 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
907 */
David Gibsond28513b2009-11-26 18:56:04 +0000908static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100909{
David Gibsond28513b2009-11-26 18:56:04 +0000910 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100911 u32 spp = 0;
912 u32 **sbpm, *sbpp;
913
914 if (ea >= spt->maxaddr)
915 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000916 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100917 /* addresses below 4GB use spt->low_prot */
918 sbpm = spt->low_prot;
919 } else {
920 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
921 if (!sbpm)
922 return 0;
923 }
924 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
925 if (!sbpp)
926 return 0;
927 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
928
929 /* extract 2-bit bitfield for this 4k subpage */
930 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
931
932 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
933 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
934 return spp;
935}
936
937#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000938static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100939{
940 return 0;
941}
942#endif
943
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000944void hash_failure_debug(unsigned long ea, unsigned long access,
945 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000946 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000947{
948 if (!printk_ratelimit())
949 return;
950 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
951 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000952 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
953 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000954}
955
Michael Ellerman09567e72014-05-28 18:21:17 +1000956static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
957 int psize, bool user_region)
958{
959 if (user_region) {
960 if (psize != get_paca_psize(ea)) {
Michael Neulingc395465da62015-10-28 15:54:06 +1100961 copy_mm_to_paca(&mm->context);
Michael Ellerman09567e72014-05-28 18:21:17 +1000962 slb_flush_and_rebolt();
963 }
964 } else if (get_paca()->vmalloc_sllp !=
965 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
966 get_paca()->vmalloc_sllp =
967 mmu_psize_defs[mmu_vmalloc_psize].sllp;
968 slb_vmalloc_update();
969 }
970}
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972/* Result code is:
973 * 0 - handled
974 * 1 - normal page fault
975 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100976 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530978int hash_page_mm(struct mm_struct *mm, unsigned long ea,
979 unsigned long access, unsigned long trap,
980 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530982 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +0000983 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000984 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000987 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000988 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530989 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000990 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100992 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
993 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +0530994 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700995
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100996 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 switch (REGION_ID(ea)) {
998 case USER_REGION_ID:
999 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001000 if (! mm) {
1001 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001002 rc = 1;
1003 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001004 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001005 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +10001006 ssize = user_segment_size(ea);
1007 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +10001010 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001011 if (ea < VMALLOC_END)
1012 psize = mmu_vmalloc_psize;
1013 else
1014 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001015 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 default:
1018 /* Not a valid range
1019 * Send the problem up to do_page_fault
1020 */
Li Zhongba12eed2013-05-13 16:16:41 +00001021 rc = 1;
1022 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001024 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001026 /* Bad address. */
1027 if (!vsid) {
1028 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001029 rc = 1;
1030 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001031 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001032 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001034 if (pgdir == NULL) {
1035 rc = 1;
1036 goto bail;
1037 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001039 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001040 tmp = cpumask_of(smp_processor_id());
1041 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301042 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001044#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001045 /* If we use 4K pages and our psize is not 4K, then we might
1046 * be hitting a special driver mapping, and need to align the
1047 * address before we fetch the PTE.
1048 *
1049 * It could also be a hugepage mapping, in which case this is
1050 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001051 */
1052 if (psize != MMU_PAGE_4K)
1053 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1054#endif /* CONFIG_PPC_64K_PAGES */
1055
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001056 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301057 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001058 if (ptep == NULL || !pte_present(*ptep)) {
1059 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001060 rc = 1;
1061 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001062 }
1063
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001064 /* Add _PAGE_PRESENT to the required access perm */
1065 access |= _PAGE_PRESENT;
1066
1067 /* Pre-check access permissions (will be re-checked atomically
1068 * in __hash_page_XX but this pre-check is a fast path
1069 */
1070 if (access & ~pte_val(*ptep)) {
1071 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001072 rc = 1;
1073 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001074 }
1075
Li Zhongba12eed2013-05-13 16:16:41 +00001076 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301077 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301078 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301079 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301080#ifdef CONFIG_HUGETLB_PAGE
1081 else
1082 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301083 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301084#else
1085 else {
1086 /*
1087 * if we have hugeshift, and is not transhuge with
1088 * hugetlb disabled, something is really wrong.
1089 */
1090 rc = 1;
1091 WARN_ON(1);
1092 }
1093#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001094 if (current->mm == mm)
1095 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001096
Li Zhongba12eed2013-05-13 16:16:41 +00001097 goto bail;
1098 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001099
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001100#ifndef CONFIG_PPC_64K_PAGES
1101 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1102#else
1103 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1104 pte_val(*(ptep + PTRS_PER_PTE)));
1105#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001106 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001107#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001108 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001109 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001110 demote_segment_4k(mm, ea);
1111 psize = MMU_PAGE_4K;
1112 }
1113
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001114 /* If this PTE is non-cacheable and we have restrictions on
1115 * using non cacheable large pages, then we switch to 4k
1116 */
1117 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1118 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1119 if (user_region) {
1120 demote_segment_4k(mm, ea);
1121 psize = MMU_PAGE_4K;
1122 } else if (ea < VMALLOC_END) {
1123 /*
1124 * some driver did a non-cacheable mapping
1125 * in vmalloc space, so switch vmalloc
1126 * to 4k pages
1127 */
1128 printk(KERN_ALERT "Reducing vmalloc segment "
1129 "to 4kB pages because of "
1130 "non-cacheable mapping\n");
1131 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001132 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001133 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001134 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001135
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301136#endif /* CONFIG_PPC_64K_PAGES */
1137
Ian Munsiea1dca3462014-10-08 19:54:58 +11001138 if (current->mm == mm)
1139 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001140
Michael Ellerman73b341e2015-08-07 16:19:47 +10001141#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001142 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301143 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1144 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001145 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001146#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001147 {
David Gibsona1128f82009-12-16 14:29:56 +00001148 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001149 if (access & spp)
1150 rc = -2;
1151 else
1152 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301153 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001154 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001155
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001156 /* Dump some info in case of hash insertion failure, they should
1157 * never happen so it is really useful to know if/when they do
1158 */
1159 if (rc == -1)
1160 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001161 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001162#ifndef CONFIG_PPC_64K_PAGES
1163 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1164#else
1165 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1166 pte_val(*(ptep + PTRS_PER_PTE)));
1167#endif
1168 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001169
1170bail:
1171 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001172 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001174EXPORT_SYMBOL_GPL(hash_page_mm);
1175
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301176int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1177 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001178{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301179 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001180 struct mm_struct *mm = current->mm;
1181
1182 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1183 mm = &init_mm;
1184
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301185 if (dsisr & DSISR_NOHPTE)
1186 flags |= HPTE_NOHPTE_UPDATE;
1187
1188 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001189}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001190EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301192int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1193 unsigned long dsisr)
1194{
1195 unsigned long access = _PAGE_PRESENT;
1196 unsigned long flags = 0;
1197 struct mm_struct *mm = current->mm;
1198
1199 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1200 mm = &init_mm;
1201
1202 if (dsisr & DSISR_NOHPTE)
1203 flags |= HPTE_NOHPTE_UPDATE;
1204
1205 if (dsisr & DSISR_ISSTORE)
1206 access |= _PAGE_RW;
1207 /*
1208 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
1209 * accessing a userspace segment (even from the kernel). We assume
1210 * kernel addresses always have the high bit set.
1211 */
1212 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1213 access |= _PAGE_USER;
1214
1215 if (trap == 0x400)
1216 access |= _PAGE_EXEC;
1217
1218 return hash_page_mm(mm, ea, access, trap, flags);
1219}
1220
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001221void hash_preload(struct mm_struct *mm, unsigned long ea,
1222 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301224 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001225 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001226 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001227 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001228 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301229 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001231 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1232
1233#ifdef CONFIG_PPC_MM_SLICES
1234 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001235 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001236 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001237#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001238
1239 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1240 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1241
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001242 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001243 pgdir = mm->pgd;
1244 if (pgdir == NULL)
1245 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301246
1247 /* Get VSID */
1248 ssize = user_segment_size(ea);
1249 vsid = get_vsid(mm->context.id, ea, ssize);
1250 if (!vsid)
1251 return;
1252 /*
1253 * Hash doesn't like irqs. Walking linux page table with irq disabled
1254 * saves us from holding multiple locks.
1255 */
1256 local_irq_save(flags);
1257
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301258 /*
1259 * THP pages use update_mmu_cache_pmd. We don't do
1260 * hash preload there. Hence can ignore THP here
1261 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301262 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001263 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301264 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001265
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301266 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001267#ifdef CONFIG_PPC_64K_PAGES
1268 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1269 * a 64K kernel), then we don't preload, hash_page() will take
1270 * care of it once we actually try to access the page.
1271 * That way we don't have to duplicate all of the logic for segment
1272 * page size demotion here
1273 */
1274 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301275 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001276#endif /* CONFIG_PPC_64K_PAGES */
1277
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001278 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001279 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301280 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001281
1282 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001283#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001284 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301285 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1286 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001288#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301289 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1290 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001291
1292 /* Dump some info in case of hash insertion failure, they should
1293 * never happen so it is really useful to know if/when they do
1294 */
1295 if (rc == -1)
1296 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001297 mm->context.user_psize,
1298 mm->context.user_psize,
1299 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301300out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001301 local_irq_restore(flags);
1302}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001304/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1305 * do not forget to update the assembly call site !
1306 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001307void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301308 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001309{
1310 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301311 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001312
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001313 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1314 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1315 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001316 hidx = __rpte_to_hidx(pte, index);
1317 if (hidx & _PTEIDX_SECONDARY)
1318 hash = ~hash;
1319 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1320 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001321 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301322 /*
1323 * We use same base page size and actual psize, because we don't
1324 * use these functions for hugepage
1325 */
1326 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001327 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001328
1329#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1330 /* Transactions are not aborted by tlbiel, only tlbie.
1331 * Without, syncing a page back to a block device w/ PIO could pick up
1332 * transactional data (bad!) so we force an abort here. Before the
1333 * sync the page will be made read-only, which will flush_hash_page.
1334 * BIG ISSUE here: if the kernel uses a page from userspace without
1335 * unmapping it first, it may see the speculated version.
1336 */
1337 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001338 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001339 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1340 tm_enable();
1341 tm_abort(TM_CAUSE_TLBI);
1342 }
1343#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344}
1345
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301346#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1347void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301348 pmd_t *pmdp, unsigned int psize, int ssize,
1349 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301350{
1351 int i, max_hpte_count, valid;
1352 unsigned long s_addr;
1353 unsigned char *hpte_slot_array;
1354 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301355 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301356
1357 s_addr = addr & HPAGE_PMD_MASK;
1358 hpte_slot_array = get_hpte_slot_array(pmdp);
1359 /*
1360 * IF we try to do a HUGE PTE update after a withdraw is done.
1361 * we will find the below NULL. This happens when we do
1362 * split_huge_page_pmd
1363 */
1364 if (!hpte_slot_array)
1365 return;
1366
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301367 if (ppc_md.hugepage_invalidate) {
1368 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1369 psize, ssize, local);
1370 goto tm_abort;
1371 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301372 /*
1373 * No bluk hpte removal support, invalidate each entry
1374 */
1375 shift = mmu_psize_defs[psize].shift;
1376 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1377 for (i = 0; i < max_hpte_count; i++) {
1378 /*
1379 * 8 bits per each hpte entries
1380 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1381 */
1382 valid = hpte_valid(hpte_slot_array, i);
1383 if (!valid)
1384 continue;
1385 hidx = hpte_hash_index(hpte_slot_array, i);
1386
1387 /* get the vpn */
1388 addr = s_addr + (i * (1ul << shift));
1389 vpn = hpt_vpn(addr, vsid, ssize);
1390 hash = hpt_hash(vpn, shift, ssize);
1391 if (hidx & _PTEIDX_SECONDARY)
1392 hash = ~hash;
1393
1394 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1395 slot += hidx & _PTEIDX_GROUP_IX;
1396 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301397 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301398 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301399tm_abort:
1400#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1401 /* Transactions are not aborted by tlbiel, only tlbie.
1402 * Without, syncing a page back to a block device w/ PIO could pick up
1403 * transactional data (bad!) so we force an abort here. Before the
1404 * sync the page will be made read-only, which will flush_hash_page.
1405 * BIG ISSUE here: if the kernel uses a page from userspace without
1406 * unmapping it first, it may see the speculated version.
1407 */
1408 if (local && cpu_has_feature(CPU_FTR_TM) &&
1409 current->thread.regs &&
1410 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1411 tm_enable();
1412 tm_abort(TM_CAUSE_TLBI);
1413 }
1414#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301415 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301416}
1417#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1418
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001419void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001421 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001422 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001423 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001425 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001426 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
1428 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001429 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001430 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 }
1432}
1433
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434/*
1435 * low_hash_fault is called when we the low level hash code failed
1436 * to instert a PTE due to an hypervisor error
1437 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001438void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
Li Zhongba12eed2013-05-13 16:16:41 +00001440 enum ctx_state prev_state = exception_enter();
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001443#ifdef CONFIG_PPC_SUBPAGE_PROT
1444 if (rc == -2)
1445 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1446 else
1447#endif
1448 _exception(SIGBUS, regs, BUS_ADRERR, address);
1449 } else
1450 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001451
1452 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001454
Li Zhongb170bd32013-04-15 16:53:19 +00001455long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1456 unsigned long pa, unsigned long rflags,
1457 unsigned long vflags, int psize, int ssize)
1458{
1459 unsigned long hpte_group;
1460 long slot;
1461
1462repeat:
1463 hpte_group = ((hash & htab_hash_mask) *
1464 HPTES_PER_GROUP) & ~0x7UL;
1465
1466 /* Insert into the hash table, primary slot */
1467 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001468 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001469
1470 /* Primary is full, try the secondary */
1471 if (unlikely(slot == -1)) {
1472 hpte_group = ((~hash & htab_hash_mask) *
1473 HPTES_PER_GROUP) & ~0x7UL;
1474 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1475 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001476 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001477 if (slot == -1) {
1478 if (mftb() & 0x1)
1479 hpte_group = ((hash & htab_hash_mask) *
1480 HPTES_PER_GROUP)&~0x7UL;
1481
1482 ppc_md.hpte_remove(hpte_group);
1483 goto repeat;
1484 }
1485 }
1486
1487 return slot;
1488}
1489
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001490#ifdef CONFIG_DEBUG_PAGEALLOC
1491static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1492{
Li Zhong016af592013-04-15 16:53:20 +00001493 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001494 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001495 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001496 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001497 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001498
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001499 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001500
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001501 /* Don't create HPTE entries for bad address */
1502 if (!vsid)
1503 return;
Li Zhong016af592013-04-15 16:53:20 +00001504
1505 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1506 HPTE_V_BOLTED,
1507 mmu_linear_psize, mmu_kernel_ssize);
1508
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001509 BUG_ON (ret < 0);
1510 spin_lock(&linear_map_hash_lock);
1511 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1512 linear_map_hash_slots[lmi] = ret | 0x80;
1513 spin_unlock(&linear_map_hash_lock);
1514}
1515
1516static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1517{
Paul Mackerras1189be62007-10-11 20:37:10 +10001518 unsigned long hash, hidx, slot;
1519 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001520 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001521
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001522 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001523 spin_lock(&linear_map_hash_lock);
1524 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1525 hidx = linear_map_hash_slots[lmi] & 0x7f;
1526 linear_map_hash_slots[lmi] = 0;
1527 spin_unlock(&linear_map_hash_lock);
1528 if (hidx & _PTEIDX_SECONDARY)
1529 hash = ~hash;
1530 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1531 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301532 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1533 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001534}
1535
Joonsoo Kim031bc572014-12-12 16:55:52 -08001536void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001537{
1538 unsigned long flags, vaddr, lmi;
1539 int i;
1540
1541 local_irq_save(flags);
1542 for (i = 0; i < numpages; i++, page++) {
1543 vaddr = (unsigned long)page_address(page);
1544 lmi = __pa(vaddr) >> PAGE_SHIFT;
1545 if (lmi >= linear_map_hash_count)
1546 continue;
1547 if (enable)
1548 kernel_map_linear_page(vaddr, lmi);
1549 else
1550 kernel_unmap_linear_page(vaddr, lmi);
1551 }
1552 local_irq_restore(flags);
1553}
1554#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001555
1556void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1557 phys_addr_t first_memblock_size)
1558{
1559 /* We don't currently support the first MEMBLOCK not mapping 0
1560 * physical on those processors
1561 */
1562 BUG_ON(first_memblock_base != 0);
1563
1564 /* On LPAR systems, the first entry is our RMA region,
1565 * non-LPAR 64-bit hash MMU systems don't have a limitation
1566 * on real mode access, but using the first entry works well
1567 * enough. We also clamp it to 1G to avoid some funky things
1568 * such as RTAS bugs etc...
1569 */
1570 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1571
1572 /* Finally limit subsequent allocations */
1573 memblock_set_current_limit(ppc64_rma_size);
1574}