blob: d76ca90eea94c516051277174692ea73f12a3d27 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Barak Witkowski2e499d32012-06-26 01:31:19 +000077#define MAC_LEADING_ZERO_CNT (ALIGN(ETH_ALEN, sizeof(u32)) - ETH_ALEN)
78
Eilon Greenstein34f80b02008-06-23 20:33:01 -070079/* Time in jiffies before concluding the transmitter is hung */
80#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081
Andrew Morton53a10562008-02-09 23:16:41 -080082static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
85
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070086MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000087MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030088 "BCM57710/57711/57711E/"
89 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
90 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020091MODULE_LICENSE("GPL");
92MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000093MODULE_FIRMWARE(FW_FILE_NAME_E1);
94MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000095MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020096
Eilon Greensteinca003922009-08-12 22:53:28 -070097
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000098int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000099module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000100MODULE_PARM_DESC(num_queues,
101 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000102
Eilon Greenstein19680c42008-08-13 15:47:33 -0700103static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700104module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000105MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000107#define INT_MODE_INTx 1
108#define INT_MODE_MSI 2
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000109int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000110module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300111MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000112 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000113
Eilon Greensteina18f5122009-08-12 08:23:26 +0000114static int dropless_fc;
115module_param(dropless_fc, int, 0);
116MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
117
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000118static int mrrs = -1;
119module_param(mrrs, int, 0);
120MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
121
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124MODULE_PARM_DESC(debug, " Default debug msglevel");
125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200126
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300127
128struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000129
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200130enum bnx2x_board_type {
131 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300132 BCM57711,
133 BCM57711E,
134 BCM57712,
135 BCM57712_MF,
136 BCM57800,
137 BCM57800_MF,
138 BCM57810,
139 BCM57810_MF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300140 BCM57840_O,
141 BCM57840_4_10,
142 BCM57840_2_20,
143 BCM57840_MFO,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000144 BCM57840_MF,
145 BCM57811,
146 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147};
148
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700149/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800150static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200151 char *name;
152} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300153 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
154 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
155 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
156 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
157 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
158 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
159 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
160 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
161 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
162 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Yuval Mintzc3def942012-07-23 10:25:43 +0300163 { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
164 { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
165 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000166 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
167 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
168 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200169};
170
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300171#ifndef PCI_DEVICE_ID_NX2_57710
172#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
173#endif
174#ifndef PCI_DEVICE_ID_NX2_57711
175#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
176#endif
177#ifndef PCI_DEVICE_ID_NX2_57711E
178#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
179#endif
180#ifndef PCI_DEVICE_ID_NX2_57712
181#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
182#endif
183#ifndef PCI_DEVICE_ID_NX2_57712_MF
184#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
185#endif
186#ifndef PCI_DEVICE_ID_NX2_57800
187#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57800_MF
190#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57810
193#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57810_MF
196#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
197#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300198#ifndef PCI_DEVICE_ID_NX2_57840_O
199#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
200#endif
201#ifndef PCI_DEVICE_ID_NX2_57840_4_10
202#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
203#endif
204#ifndef PCI_DEVICE_ID_NX2_57840_2_20
205#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57840_MFO
208#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#endif
210#ifndef PCI_DEVICE_ID_NX2_57840_MF
211#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
212#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000213#ifndef PCI_DEVICE_ID_NX2_57811
214#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57811_MF
217#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
218#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000219static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000220 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
221 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
222 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000223 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300224 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
225 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
226 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
227 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
228 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300229 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
230 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
231 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
232 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300233 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000234 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
235 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200236 { 0 }
237};
238
239MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
240
Yuval Mintz452427b2012-03-26 20:47:07 +0000241/* Global resources for unloading a previously loaded device */
242#define BNX2X_PREV_WAIT_NEEDED 1
243static DEFINE_SEMAPHORE(bnx2x_prev_sem);
244static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245/****************************************************************************
246* General service functions
247****************************************************************************/
248
Eric Dumazet1191cb82012-04-27 21:39:21 +0000249static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300250 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000251{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300252 REG_WR(bp, addr, U64_LO(mapping));
253 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000254}
255
Eric Dumazet1191cb82012-04-27 21:39:21 +0000256static void storm_memset_spq_addr(struct bnx2x *bp,
257 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300258{
259 u32 addr = XSEM_REG_FAST_MEMORY +
260 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
261
262 __storm_memset_dma_mapping(bp, addr, mapping);
263}
264
Eric Dumazet1191cb82012-04-27 21:39:21 +0000265static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
266 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300267{
268 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
269 pf_id);
270 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
271 pf_id);
272 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
273 pf_id);
274 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
275 pf_id);
276}
277
Eric Dumazet1191cb82012-04-27 21:39:21 +0000278static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
279 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300280{
281 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
282 enable);
283 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
284 enable);
285 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
286 enable);
287 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
288 enable);
289}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000290
Eric Dumazet1191cb82012-04-27 21:39:21 +0000291static void storm_memset_eq_data(struct bnx2x *bp,
292 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000293 u16 pfid)
294{
295 size_t size = sizeof(struct event_ring_data);
296
297 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
298
299 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
300}
301
Eric Dumazet1191cb82012-04-27 21:39:21 +0000302static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
303 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000304{
305 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
306 REG_WR16(bp, addr, eq_prod);
307}
308
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309/* used only at init
310 * locking is done by mcp
311 */
stephen hemminger8d962862010-10-21 07:50:56 +0000312static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200313{
314 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
315 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
316 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
317 PCICFG_VENDOR_ID_OFFSET);
318}
319
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
321{
322 u32 val;
323
324 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
325 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
326 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
327 PCICFG_VENDOR_ID_OFFSET);
328
329 return val;
330}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
333#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
334#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
335#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
336#define DMAE_DP_DST_NONE "dst_addr [none]"
337
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000338
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200339/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000340void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341{
342 u32 cmd_offset;
343 int i;
344
345 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
346 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
347 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200348 }
349 REG_WR(bp, dmae_reg_go_c[idx], 1);
350}
351
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000352u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
353{
354 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
355 DMAE_CMD_C_ENABLE);
356}
357
358u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
359{
360 return opcode & ~DMAE_CMD_SRC_RESET;
361}
362
363u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
364 bool with_comp, u8 comp_type)
365{
366 u32 opcode = 0;
367
368 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
369 (dst_type << DMAE_COMMAND_DST_SHIFT));
370
371 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
372
373 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400374 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
375 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000376 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
377
378#ifdef __BIG_ENDIAN
379 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
380#else
381 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
382#endif
383 if (with_comp)
384 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
385 return opcode;
386}
387
stephen hemminger8d962862010-10-21 07:50:56 +0000388static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
389 struct dmae_command *dmae,
390 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000391{
392 memset(dmae, 0, sizeof(struct dmae_command));
393
394 /* set the opcode */
395 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
396 true, DMAE_COMP_PCI);
397
398 /* fill in the completion parameters */
399 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
400 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
401 dmae->comp_val = DMAE_COMP_VAL;
402}
403
404/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000405static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
406 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000407{
408 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000409 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000410 int rc = 0;
411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300412 /*
413 * Lock the dmae channel. Disable BHs to prevent a dead-lock
414 * as long as this code is called both from syscall context and
415 * from ndo_set_rx_mode() flow that may be called from BH.
416 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800417 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000418
419 /* reset completion */
420 *wb_comp = 0;
421
422 /* post the command on the channel used for initializations */
423 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
424
425 /* wait for completion */
426 udelay(5);
427 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000428
Ariel Elior95c6c6162012-01-26 06:01:52 +0000429 if (!cnt ||
430 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
431 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000432 BNX2X_ERR("DMAE timeout!\n");
433 rc = DMAE_TIMEOUT;
434 goto unlock;
435 }
436 cnt--;
437 udelay(50);
438 }
439 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
440 BNX2X_ERR("DMAE PCI error!\n");
441 rc = DMAE_PCI_ERROR;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800445 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000446 return rc;
447}
448
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700449void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
450 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200451{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000452 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700453
454 if (!bp->dmae_ready) {
455 u32 *data = bnx2x_sp(bp, wb_data[0]);
456
Ariel Elior127a4252012-01-26 06:01:46 +0000457 if (CHIP_IS_E1(bp))
458 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
459 else
460 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461 return;
462 }
463
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000464 /* set opcode and fixed command fields */
465 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200466
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000467 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000468 dmae.src_addr_lo = U64_LO(dma_addr);
469 dmae.src_addr_hi = U64_HI(dma_addr);
470 dmae.dst_addr_lo = dst_addr >> 2;
471 dmae.dst_addr_hi = 0;
472 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200473
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000474 /* issue the command and wait for completion */
475 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200476}
477
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700478void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200479{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700481
482 if (!bp->dmae_ready) {
483 u32 *data = bnx2x_sp(bp, wb_data[0]);
484 int i;
485
Merav Sicron51c1a582012-03-18 10:33:38 +0000486 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000487 for (i = 0; i < len32; i++)
488 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000489 else
Ariel Elior127a4252012-01-26 06:01:46 +0000490 for (i = 0; i < len32; i++)
491 data[i] = REG_RD(bp, src_addr + i*4);
492
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700493 return;
494 }
495
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000496 /* set opcode and fixed command fields */
497 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200498
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000499 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000500 dmae.src_addr_lo = src_addr >> 2;
501 dmae.src_addr_hi = 0;
502 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
503 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
504 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200505
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000506 /* issue the command and wait for completion */
507 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200509
stephen hemminger8d962862010-10-21 07:50:56 +0000510static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
511 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000512{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000513 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000514 int offset = 0;
515
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000516 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000517 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000518 addr + offset, dmae_wr_max);
519 offset += dmae_wr_max * 4;
520 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000521 }
522
523 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
524}
525
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526static int bnx2x_mc_assert(struct bnx2x *bp)
527{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700529 int i, rc = 0;
530 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200531
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 /* XSTORM */
533 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
534 XSTORM_ASSERT_LIST_INDEX_OFFSET);
535 if (last_idx)
536 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200537
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538 /* print the asserts */
539 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700541 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
542 XSTORM_ASSERT_LIST_OFFSET(i));
543 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
544 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
545 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
546 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
547 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
548 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200549
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700550 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000551 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700552 i, row3, row2, row1, row0);
553 rc++;
554 } else {
555 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200556 }
557 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700558
559 /* TSTORM */
560 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
561 TSTORM_ASSERT_LIST_INDEX_OFFSET);
562 if (last_idx)
563 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
564
565 /* print the asserts */
566 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
567
568 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
569 TSTORM_ASSERT_LIST_OFFSET(i));
570 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
571 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
572 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
573 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
574 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
575 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
576
577 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000578 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700579 i, row3, row2, row1, row0);
580 rc++;
581 } else {
582 break;
583 }
584 }
585
586 /* CSTORM */
587 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
588 CSTORM_ASSERT_LIST_INDEX_OFFSET);
589 if (last_idx)
590 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
591
592 /* print the asserts */
593 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
594
595 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
596 CSTORM_ASSERT_LIST_OFFSET(i));
597 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
598 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
599 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
600 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
601 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
602 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
603
604 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000605 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700606 i, row3, row2, row1, row0);
607 rc++;
608 } else {
609 break;
610 }
611 }
612
613 /* USTORM */
614 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
615 USTORM_ASSERT_LIST_INDEX_OFFSET);
616 if (last_idx)
617 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
618
619 /* print the asserts */
620 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
621
622 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
623 USTORM_ASSERT_LIST_OFFSET(i));
624 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
625 USTORM_ASSERT_LIST_OFFSET(i) + 4);
626 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
627 USTORM_ASSERT_LIST_OFFSET(i) + 8);
628 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
629 USTORM_ASSERT_LIST_OFFSET(i) + 12);
630
631 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000632 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700633 i, row3, row2, row1, row0);
634 rc++;
635 } else {
636 break;
637 }
638 }
639
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640 return rc;
641}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800642
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000643void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000645 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200646 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000647 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000649 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000650 if (BP_NOMCP(bp)) {
651 BNX2X_ERR("NO MCP - can not dump\n");
652 return;
653 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000654 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
655 (bp->common.bc_ver & 0xff0000) >> 16,
656 (bp->common.bc_ver & 0xff00) >> 8,
657 (bp->common.bc_ver & 0xff));
658
659 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
660 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000661 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000662
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000663 if (BP_PATH(bp) == 0)
664 trace_shmem_base = bp->common.shmem_base;
665 else
666 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000667 addr = trace_shmem_base - 0x800;
668
669 /* validate TRCB signature */
670 mark = REG_RD(bp, addr);
671 if (mark != MFW_TRACE_SIGNATURE) {
672 BNX2X_ERR("Trace buffer signature is missing.");
673 return ;
674 }
675
676 /* read cyclic buffer pointer */
677 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000678 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000679 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
680 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000681 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000683 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000684 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000686 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000688 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200689 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000690 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200691 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000692 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200693 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000694 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200695 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000696 printk("%s" "end of fw dump\n", lvl);
697}
698
Eric Dumazet1191cb82012-04-27 21:39:21 +0000699static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000700{
701 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200702}
703
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000704void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200705{
706 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000707 u16 j;
708 struct hc_sp_status_block_data sp_sb_data;
709 int func = BP_FUNC(bp);
710#ifdef BNX2X_STOP_ON_ERROR
711 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000712 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000713#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700715 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000716 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700717 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719 BNX2X_ERR("begin crash dump -----------------\n");
720
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000721 /* Indices */
722 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000723 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300724 bp->def_idx, bp->def_att_idx, bp->attn_state,
725 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000726 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
727 bp->def_status_blk->atten_status_block.attn_bits,
728 bp->def_status_blk->atten_status_block.attn_bits_ack,
729 bp->def_status_blk->atten_status_block.status_block_id,
730 bp->def_status_blk->atten_status_block.attn_bits_index);
731 BNX2X_ERR(" def (");
732 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
733 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000734 bp->def_status_blk->sp_sb.index_values[i],
735 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000736
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000737 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
738 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
739 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
740 i*sizeof(u32));
741
Joe Perchesf1deab52011-08-14 12:16:21 +0000742 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000743 sp_sb_data.igu_sb_id,
744 sp_sb_data.igu_seg_id,
745 sp_sb_data.p_func.pf_id,
746 sp_sb_data.p_func.vnic_id,
747 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300748 sp_sb_data.p_func.vf_valid,
749 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000750
751
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000752 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000754 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000755 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 struct hc_status_block_data_e1x sb_data_e1x;
757 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300758 CHIP_IS_E1x(bp) ?
759 sb_data_e1x.common.state_machine :
760 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000761 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300762 CHIP_IS_E1x(bp) ?
763 sb_data_e1x.index_data :
764 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000765 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000766 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000767 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000768
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000769 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000770 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000771 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000772 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000773 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000774 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000775 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000776 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000777
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000779 for_each_cos_in_tx_queue(fp, cos)
780 {
Merav Sicron65565882012-06-19 07:48:26 +0000781 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000782 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000783 i, txdata.tx_pkt_prod,
784 txdata.tx_pkt_cons, txdata.tx_bd_prod,
785 txdata.tx_bd_cons,
786 le16_to_cpu(*txdata.tx_cons_sb));
787 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300789 loop = CHIP_IS_E1x(bp) ?
790 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000791
792 /* host sb data */
793
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000794 if (IS_FCOE_FP(fp))
795 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000796
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 BNX2X_ERR(" run indexes (");
798 for (j = 0; j < HC_SB_MAX_SM; j++)
799 pr_cont("0x%x%s",
800 fp->sb_running_index[j],
801 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
802
803 BNX2X_ERR(" indexes (");
804 for (j = 0; j < loop; j++)
805 pr_cont("0x%x%s",
806 fp->sb_index_values[j],
807 (j == loop - 1) ? ")" : " ");
808 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 data_size = CHIP_IS_E1x(bp) ?
810 sizeof(struct hc_status_block_data_e1x) :
811 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000812 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300813 sb_data_p = CHIP_IS_E1x(bp) ?
814 (u32 *)&sb_data_e1x :
815 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000816 /* copy sb data in here */
817 for (j = 0; j < data_size; j++)
818 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
819 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
820 j * sizeof(u32));
821
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300822 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000824 sb_data_e2.common.p_func.pf_id,
825 sb_data_e2.common.p_func.vf_id,
826 sb_data_e2.common.p_func.vf_valid,
827 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300828 sb_data_e2.common.same_igu_sb_1b,
829 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000830 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000831 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000832 sb_data_e1x.common.p_func.pf_id,
833 sb_data_e1x.common.p_func.vf_id,
834 sb_data_e1x.common.p_func.vf_valid,
835 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300836 sb_data_e1x.common.same_igu_sb_1b,
837 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000838 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839
840 /* SB_SMs data */
841 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000842 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
843 j, hc_sm_p[j].__flags,
844 hc_sm_p[j].igu_sb_id,
845 hc_sm_p[j].igu_seg_id,
846 hc_sm_p[j].time_to_expire,
847 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000848 }
849
850 /* Indecies data */
851 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000852 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000853 hc_index_p[j].flags,
854 hc_index_p[j].timeout);
855 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000856 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200857
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000858#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000859 /* Rings */
860 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +0000861 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000862 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200863
864 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
865 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000866 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
868 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000871 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873
Eilon Greenstein3196a882008-08-13 15:58:49 -0700874 start = RX_SGE(fp->rx_sge_prod);
875 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000876 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700877 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
878 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
879
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000880 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
881 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700882 }
883
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884 start = RCQ_BD(fp->rx_comp_cons - 10);
885 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200887 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
888
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000889 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
890 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200891 }
892 }
893
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000894 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +0000895 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000897 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +0000898 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000899
Ariel Elior6383c0b2011-07-14 08:31:57 +0000900 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
901 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
902 for (j = start; j != end; j = TX_BD(j + 1)) {
903 struct sw_tx_bd *sw_bd =
904 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000905
Merav Sicron51c1a582012-03-18 10:33:38 +0000906 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000907 i, cos, j, sw_bd->skb,
908 sw_bd->first_bd);
909 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000910
Ariel Elior6383c0b2011-07-14 08:31:57 +0000911 start = TX_BD(txdata->tx_bd_cons - 10);
912 end = TX_BD(txdata->tx_bd_cons + 254);
913 for (j = start; j != end; j = TX_BD(j + 1)) {
914 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000915
Merav Sicron51c1a582012-03-18 10:33:38 +0000916 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000917 i, cos, j, tx_bd[0], tx_bd[1],
918 tx_bd[2], tx_bd[3]);
919 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000920 }
921 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000922#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700923 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200924 bnx2x_mc_assert(bp);
925 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926}
927
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300928/*
929 * FLR Support for E2
930 *
931 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
932 * initialization.
933 */
934#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000935#define FLR_WAIT_INTERVAL 50 /* usec */
936#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300937
938struct pbf_pN_buf_regs {
939 int pN;
940 u32 init_crd;
941 u32 crd;
942 u32 crd_freed;
943};
944
945struct pbf_pN_cmd_regs {
946 int pN;
947 u32 lines_occup;
948 u32 lines_freed;
949};
950
951static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
952 struct pbf_pN_buf_regs *regs,
953 u32 poll_count)
954{
955 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
956 u32 cur_cnt = poll_count;
957
958 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
959 crd = crd_start = REG_RD(bp, regs->crd);
960 init_crd = REG_RD(bp, regs->init_crd);
961
962 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
963 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
964 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
965
966 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
967 (init_crd - crd_start))) {
968 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000969 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300970 crd = REG_RD(bp, regs->crd);
971 crd_freed = REG_RD(bp, regs->crd_freed);
972 } else {
973 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
974 regs->pN);
975 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
976 regs->pN, crd);
977 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
978 regs->pN, crd_freed);
979 break;
980 }
981 }
982 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000983 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300984}
985
986static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
987 struct pbf_pN_cmd_regs *regs,
988 u32 poll_count)
989{
990 u32 occup, to_free, freed, freed_start;
991 u32 cur_cnt = poll_count;
992
993 occup = to_free = REG_RD(bp, regs->lines_occup);
994 freed = freed_start = REG_RD(bp, regs->lines_freed);
995
996 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
997 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
998
999 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1000 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001001 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001002 occup = REG_RD(bp, regs->lines_occup);
1003 freed = REG_RD(bp, regs->lines_freed);
1004 } else {
1005 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1006 regs->pN);
1007 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1008 regs->pN, occup);
1009 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1010 regs->pN, freed);
1011 break;
1012 }
1013 }
1014 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001015 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001016}
1017
Eric Dumazet1191cb82012-04-27 21:39:21 +00001018static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1019 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001020{
1021 u32 cur_cnt = poll_count;
1022 u32 val;
1023
1024 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001025 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001026
1027 return val;
1028}
1029
Eric Dumazet1191cb82012-04-27 21:39:21 +00001030static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1031 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032{
1033 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1034 if (val != 0) {
1035 BNX2X_ERR("%s usage count=%d\n", msg, val);
1036 return 1;
1037 }
1038 return 0;
1039}
1040
1041static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1042{
1043 /* adjust polling timeout */
1044 if (CHIP_REV_IS_EMUL(bp))
1045 return FLR_POLL_CNT * 2000;
1046
1047 if (CHIP_REV_IS_FPGA(bp))
1048 return FLR_POLL_CNT * 120;
1049
1050 return FLR_POLL_CNT;
1051}
1052
1053static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1054{
1055 struct pbf_pN_cmd_regs cmd_regs[] = {
1056 {0, (CHIP_IS_E3B0(bp)) ?
1057 PBF_REG_TQ_OCCUPANCY_Q0 :
1058 PBF_REG_P0_TQ_OCCUPANCY,
1059 (CHIP_IS_E3B0(bp)) ?
1060 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1061 PBF_REG_P0_TQ_LINES_FREED_CNT},
1062 {1, (CHIP_IS_E3B0(bp)) ?
1063 PBF_REG_TQ_OCCUPANCY_Q1 :
1064 PBF_REG_P1_TQ_OCCUPANCY,
1065 (CHIP_IS_E3B0(bp)) ?
1066 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1067 PBF_REG_P1_TQ_LINES_FREED_CNT},
1068 {4, (CHIP_IS_E3B0(bp)) ?
1069 PBF_REG_TQ_OCCUPANCY_LB_Q :
1070 PBF_REG_P4_TQ_OCCUPANCY,
1071 (CHIP_IS_E3B0(bp)) ?
1072 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1073 PBF_REG_P4_TQ_LINES_FREED_CNT}
1074 };
1075
1076 struct pbf_pN_buf_regs buf_regs[] = {
1077 {0, (CHIP_IS_E3B0(bp)) ?
1078 PBF_REG_INIT_CRD_Q0 :
1079 PBF_REG_P0_INIT_CRD ,
1080 (CHIP_IS_E3B0(bp)) ?
1081 PBF_REG_CREDIT_Q0 :
1082 PBF_REG_P0_CREDIT,
1083 (CHIP_IS_E3B0(bp)) ?
1084 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1085 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1086 {1, (CHIP_IS_E3B0(bp)) ?
1087 PBF_REG_INIT_CRD_Q1 :
1088 PBF_REG_P1_INIT_CRD,
1089 (CHIP_IS_E3B0(bp)) ?
1090 PBF_REG_CREDIT_Q1 :
1091 PBF_REG_P1_CREDIT,
1092 (CHIP_IS_E3B0(bp)) ?
1093 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1094 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1095 {4, (CHIP_IS_E3B0(bp)) ?
1096 PBF_REG_INIT_CRD_LB_Q :
1097 PBF_REG_P4_INIT_CRD,
1098 (CHIP_IS_E3B0(bp)) ?
1099 PBF_REG_CREDIT_LB_Q :
1100 PBF_REG_P4_CREDIT,
1101 (CHIP_IS_E3B0(bp)) ?
1102 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1103 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1104 };
1105
1106 int i;
1107
1108 /* Verify the command queues are flushed P0, P1, P4 */
1109 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1110 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1111
1112
1113 /* Verify the transmission buffers are flushed P0, P1, P4 */
1114 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1115 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1116}
1117
1118#define OP_GEN_PARAM(param) \
1119 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1120
1121#define OP_GEN_TYPE(type) \
1122 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1123
1124#define OP_GEN_AGG_VECT(index) \
1125 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1126
1127
Eric Dumazet1191cb82012-04-27 21:39:21 +00001128static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 u32 poll_cnt)
1130{
1131 struct sdm_op_gen op_gen = {0};
1132
1133 u32 comp_addr = BAR_CSTRORM_INTMEM +
1134 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1135 int ret = 0;
1136
1137 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001138 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001139 return 1;
1140 }
1141
1142 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1143 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1144 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1145 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1146
Ariel Elior89db4ad2012-01-26 06:01:48 +00001147 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001148 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1149
1150 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1151 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001152 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1153 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001154 ret = 1;
1155 }
1156 /* Zero completion for nxt FLR */
1157 REG_WR(bp, comp_addr, 0);
1158
1159 return ret;
1160}
1161
Eric Dumazet1191cb82012-04-27 21:39:21 +00001162static u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001163{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001164 u16 status;
1165
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001166 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001167 return status & PCI_EXP_DEVSTA_TRPND;
1168}
1169
1170/* PF FLR specific routines
1171*/
1172static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1173{
1174
1175 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1176 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1177 CFC_REG_NUM_LCIDS_INSIDE_PF,
1178 "CFC PF usage counter timed out",
1179 poll_cnt))
1180 return 1;
1181
1182
1183 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 DORQ_REG_PF_USAGE_CNT,
1186 "DQ PF usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189
1190 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1191 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1192 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1193 "QM PF usage counter timed out",
1194 poll_cnt))
1195 return 1;
1196
1197 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1198 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1199 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1200 "Timers VNIC usage counter timed out",
1201 poll_cnt))
1202 return 1;
1203 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1204 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1205 "Timers NUM_SCANS usage counter timed out",
1206 poll_cnt))
1207 return 1;
1208
1209 /* Wait DMAE PF usage counter to zero */
1210 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1211 dmae_reg_go_c[INIT_DMAE_C(bp)],
1212 "DMAE dommand register timed out",
1213 poll_cnt))
1214 return 1;
1215
1216 return 0;
1217}
1218
1219static void bnx2x_hw_enable_status(struct bnx2x *bp)
1220{
1221 u32 val;
1222
1223 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1224 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1225
1226 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1227 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1228
1229 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1230 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1231
1232 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1233 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1234
1235 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1236 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1237
1238 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1239 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1240
1241 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1242 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1243
1244 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1245 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1246 val);
1247}
1248
1249static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1250{
1251 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1252
1253 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1254
1255 /* Re-enable PF target read access */
1256 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1257
1258 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001259 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001260 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1261 return -EBUSY;
1262
1263 /* Zero the igu 'trailing edge' and 'leading edge' */
1264
1265 /* Send the FW cleanup command */
1266 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1267 return -EBUSY;
1268
1269 /* ATC cleanup */
1270
1271 /* Verify TX hw is flushed */
1272 bnx2x_tx_hw_flushed(bp, poll_cnt);
1273
1274 /* Wait 100ms (not adjusted according to platform) */
1275 msleep(100);
1276
1277 /* Verify no pending pci transactions */
1278 if (bnx2x_is_pcie_pending(bp->pdev))
1279 BNX2X_ERR("PCIE Transactions still pending\n");
1280
1281 /* Debug */
1282 bnx2x_hw_enable_status(bp);
1283
1284 /*
1285 * Master enable - Due to WB DMAE writes performed before this
1286 * register is re-initialized as part of the regular function init
1287 */
1288 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1289
1290 return 0;
1291}
1292
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001293static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001294{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001295 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001296 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1297 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001298 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1299 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1300 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001301
1302 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001303 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1304 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001305 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1306 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001307 if (single_msix)
1308 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001309 } else if (msi) {
1310 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1311 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1312 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1313 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001314 } else {
1315 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001316 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001317 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1318 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001319
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001320 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001321 DP(NETIF_MSG_IFUP,
1322 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001323
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001324 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001325
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001326 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1327 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001328 }
1329
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001330 if (CHIP_IS_E1(bp))
1331 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1332
Merav Sicron51c1a582012-03-18 10:33:38 +00001333 DP(NETIF_MSG_IFUP,
1334 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1335 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001336
1337 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001338 /*
1339 * Ensure that HC_CONFIG is written before leading/trailing edge config
1340 */
1341 mmiowb();
1342 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001343
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001344 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001345 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001346 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001347 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001348 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001349 /* enable nig and gpio3 attention */
1350 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001351 } else
1352 val = 0xffff;
1353
1354 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1355 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1356 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001357
1358 /* Make sure that interrupts are indeed enabled from here on */
1359 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001360}
1361
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001362static void bnx2x_igu_int_enable(struct bnx2x *bp)
1363{
1364 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001365 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1366 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1367 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001368
1369 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1370
1371 if (msix) {
1372 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1373 IGU_PF_CONF_SINGLE_ISR_EN);
1374 val |= (IGU_PF_CONF_FUNC_EN |
1375 IGU_PF_CONF_MSI_MSIX_EN |
1376 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001377
1378 if (single_msix)
1379 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001380 } else if (msi) {
1381 val &= ~IGU_PF_CONF_INT_LINE_EN;
1382 val |= (IGU_PF_CONF_FUNC_EN |
1383 IGU_PF_CONF_MSI_MSIX_EN |
1384 IGU_PF_CONF_ATTN_BIT_EN |
1385 IGU_PF_CONF_SINGLE_ISR_EN);
1386 } else {
1387 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1388 val |= (IGU_PF_CONF_FUNC_EN |
1389 IGU_PF_CONF_INT_LINE_EN |
1390 IGU_PF_CONF_ATTN_BIT_EN |
1391 IGU_PF_CONF_SINGLE_ISR_EN);
1392 }
1393
Merav Sicron51c1a582012-03-18 10:33:38 +00001394 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001395 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1396
1397 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1398
Yuval Mintz79a85572012-04-03 18:41:25 +00001399 if (val & IGU_PF_CONF_INT_LINE_EN)
1400 pci_intx(bp->pdev, true);
1401
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001402 barrier();
1403
1404 /* init leading/trailing edge */
1405 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001406 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001407 if (bp->port.pmf)
1408 /* enable nig and gpio3 attention */
1409 val |= 0x1100;
1410 } else
1411 val = 0xffff;
1412
1413 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1414 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1415
1416 /* Make sure that interrupts are indeed enabled from here on */
1417 mmiowb();
1418}
1419
1420void bnx2x_int_enable(struct bnx2x *bp)
1421{
1422 if (bp->common.int_block == INT_BLOCK_HC)
1423 bnx2x_hc_int_enable(bp);
1424 else
1425 bnx2x_igu_int_enable(bp);
1426}
1427
1428static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001429{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001430 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001431 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1432 u32 val = REG_RD(bp, addr);
1433
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001434 /*
1435 * in E1 we must use only PCI configuration space to disable
1436 * MSI/MSIX capablility
1437 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1438 */
1439 if (CHIP_IS_E1(bp)) {
1440 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1441 * Use mask register to prevent from HC sending interrupts
1442 * after we exit the function
1443 */
1444 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1445
1446 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1447 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1448 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1449 } else
1450 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1451 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1452 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1453 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001454
Merav Sicron51c1a582012-03-18 10:33:38 +00001455 DP(NETIF_MSG_IFDOWN,
1456 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001457 val, port, addr);
1458
Eilon Greenstein8badd272009-02-12 08:36:15 +00001459 /* flush all outstanding writes */
1460 mmiowb();
1461
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001462 REG_WR(bp, addr, val);
1463 if (REG_RD(bp, addr) != val)
1464 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1465}
1466
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001467static void bnx2x_igu_int_disable(struct bnx2x *bp)
1468{
1469 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1470
1471 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1472 IGU_PF_CONF_INT_LINE_EN |
1473 IGU_PF_CONF_ATTN_BIT_EN);
1474
Merav Sicron51c1a582012-03-18 10:33:38 +00001475 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001476
1477 /* flush all outstanding writes */
1478 mmiowb();
1479
1480 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1481 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1482 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1483}
1484
Merav Sicron910cc722012-11-11 03:56:08 +00001485static void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001486{
1487 if (bp->common.int_block == INT_BLOCK_HC)
1488 bnx2x_hc_int_disable(bp);
1489 else
1490 bnx2x_igu_int_disable(bp);
1491}
1492
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001493void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001495 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001496 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001498 if (disable_hw)
1499 /* prevent the HW from sending interrupts */
1500 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001501
1502 /* make sure all ISRs are done */
1503 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001504 synchronize_irq(bp->msix_table[0].vector);
1505 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001506 if (CNIC_SUPPORT(bp))
1507 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001508 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001509 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001510 } else
1511 synchronize_irq(bp->pdev->irq);
1512
1513 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001514 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001515 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001516 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001517}
1518
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001519/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001520
1521/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001522 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001523 */
1524
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001525/* Return true if succeeded to acquire the lock */
1526static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1527{
1528 u32 lock_status;
1529 u32 resource_bit = (1 << resource);
1530 int func = BP_FUNC(bp);
1531 u32 hw_lock_control_reg;
1532
Merav Sicron51c1a582012-03-18 10:33:38 +00001533 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1534 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001535
1536 /* Validating that the resource is within range */
1537 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001538 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001539 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1540 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001541 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001542 }
1543
1544 if (func <= 5)
1545 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1546 else
1547 hw_lock_control_reg =
1548 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1549
1550 /* Try to acquire the lock */
1551 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1552 lock_status = REG_RD(bp, hw_lock_control_reg);
1553 if (lock_status & resource_bit)
1554 return true;
1555
Merav Sicron51c1a582012-03-18 10:33:38 +00001556 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1557 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001558 return false;
1559}
1560
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001561/**
1562 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1563 *
1564 * @bp: driver handle
1565 *
1566 * Returns the recovery leader resource id according to the engine this function
1567 * belongs to. Currently only only 2 engines is supported.
1568 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001569static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001570{
1571 if (BP_PATH(bp))
1572 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1573 else
1574 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1575}
1576
1577/**
1578 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1579 *
1580 * @bp: driver handle
1581 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001582 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001583 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001584static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001585{
1586 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1587}
1588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001589static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001590
Eilon Greenstein3196a882008-08-13 15:58:49 -07001591
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001592void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001593{
1594 struct bnx2x *bp = fp->bp;
1595 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1596 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001597 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001598 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001600 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001601 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001602 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001603 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001604
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001605 switch (command) {
1606 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001607 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001608 drv_cmd = BNX2X_Q_CMD_UPDATE;
1609 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001612 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001613 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001614 break;
1615
Ariel Elior6383c0b2011-07-14 08:31:57 +00001616 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001617 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001618 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1619 break;
1620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001621 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001622 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001623 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624 break;
1625
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001626 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001627 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001628 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1629 break;
1630
1631 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001632 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001633 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001634 break;
1635
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001636 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001637 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1638 command, fp->index);
1639 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001640 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001642 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1643 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1644 /* q_obj->complete_cmd() failure means that this was
1645 * an unexpected completion.
1646 *
1647 * In this case we don't want to increase the bp->spq_left
1648 * because apparently we haven't sent this command the first
1649 * place.
1650 */
1651#ifdef BNX2X_STOP_ON_ERROR
1652 bnx2x_panic();
1653#else
1654 return;
1655#endif
1656
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001657 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001658 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001659 /* push the change in bp->spq_left and towards the memory */
1660 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001661
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001662 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1663
Barak Witkowskia3348722012-04-23 03:04:46 +00001664 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1665 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1666 /* if Q update ramrod is completed for last Q in AFEX vif set
1667 * flow, then ACK MCP at the end
1668 *
1669 * mark pending ACK to MCP bit.
1670 * prevent case that both bits are cleared.
1671 * At the end of load/unload driver checks that
1672 * sp_state is cleaerd, and this order prevents
1673 * races
1674 */
1675 smp_mb__before_clear_bit();
1676 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1677 wmb();
1678 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1679 smp_mb__after_clear_bit();
1680
1681 /* schedule workqueue to send ack to MCP */
1682 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1683 }
1684
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001685 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686}
1687
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001688void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1689 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1690{
1691 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1692
1693 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1694 start);
1695}
1696
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001697irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001699 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001701 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001702 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001703 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001705 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001706 if (unlikely(status == 0)) {
1707 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1708 return IRQ_NONE;
1709 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001710 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711
Eilon Greenstein3196a882008-08-13 15:58:49 -07001712#ifdef BNX2X_STOP_ON_ERROR
1713 if (unlikely(bp->panic))
1714 return IRQ_HANDLED;
1715#endif
1716
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001717 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001718 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001719
Merav Sicron55c11942012-11-07 00:45:48 +00001720 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001721 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001722 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001723 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001724 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001725 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001726 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001727 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001728 status &= ~mask;
1729 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001730 }
1731
Merav Sicron55c11942012-11-07 00:45:48 +00001732 if (CNIC_SUPPORT(bp)) {
1733 mask = 0x2;
1734 if (status & (mask | 0x1)) {
1735 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001736
Merav Sicron55c11942012-11-07 00:45:48 +00001737 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1738 rcu_read_lock();
1739 c_ops = rcu_dereference(bp->cnic_ops);
1740 if (c_ops)
1741 c_ops->cnic_handler(bp->cnic_data,
1742 NULL);
1743 rcu_read_unlock();
1744 }
1745
1746 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001747 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001748 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001750 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001751 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001752
1753 status &= ~0x1;
1754 if (!status)
1755 return IRQ_HANDLED;
1756 }
1757
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001758 if (unlikely(status))
1759 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001760 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001761
1762 return IRQ_HANDLED;
1763}
1764
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001765/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001766
1767/*
1768 * General service functions
1769 */
1770
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001771int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001772{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001773 u32 lock_status;
1774 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001775 int func = BP_FUNC(bp);
1776 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001777 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001778
1779 /* Validating that the resource is within range */
1780 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001781 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001782 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1783 return -EINVAL;
1784 }
1785
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001786 if (func <= 5) {
1787 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1788 } else {
1789 hw_lock_control_reg =
1790 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1791 }
1792
Eliezer Tamirf1410642008-02-28 11:51:50 -08001793 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001794 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001795 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001796 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001797 lock_status, resource_bit);
1798 return -EEXIST;
1799 }
1800
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001801 /* Try for 5 second every 5ms */
1802 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001803 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001804 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1805 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001806 if (lock_status & resource_bit)
1807 return 0;
1808
1809 msleep(5);
1810 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001811 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001812 return -EAGAIN;
1813}
1814
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001815int bnx2x_release_leader_lock(struct bnx2x *bp)
1816{
1817 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1818}
1819
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001820int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001821{
1822 u32 lock_status;
1823 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001824 int func = BP_FUNC(bp);
1825 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001826
1827 /* Validating that the resource is within range */
1828 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001829 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001830 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1831 return -EINVAL;
1832 }
1833
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001834 if (func <= 5) {
1835 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1836 } else {
1837 hw_lock_control_reg =
1838 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1839 }
1840
Eliezer Tamirf1410642008-02-28 11:51:50 -08001841 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001842 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001843 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001844 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001845 lock_status, resource_bit);
1846 return -EFAULT;
1847 }
1848
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001849 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001850 return 0;
1851}
1852
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001853
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001854int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1855{
1856 /* The GPIO should be swapped if swap register is set and active */
1857 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1858 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1859 int gpio_shift = gpio_num +
1860 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1861 u32 gpio_mask = (1 << gpio_shift);
1862 u32 gpio_reg;
1863 int value;
1864
1865 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1866 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1867 return -EINVAL;
1868 }
1869
1870 /* read GPIO value */
1871 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1872
1873 /* get the requested pin value */
1874 if ((gpio_reg & gpio_mask) == gpio_mask)
1875 value = 1;
1876 else
1877 value = 0;
1878
1879 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1880
1881 return value;
1882}
1883
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001884int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001885{
1886 /* The GPIO should be swapped if swap register is set and active */
1887 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001888 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001889 int gpio_shift = gpio_num +
1890 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1891 u32 gpio_mask = (1 << gpio_shift);
1892 u32 gpio_reg;
1893
1894 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1895 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1896 return -EINVAL;
1897 }
1898
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001899 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001900 /* read GPIO and mask except the float bits */
1901 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1902
1903 switch (mode) {
1904 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001905 DP(NETIF_MSG_LINK,
1906 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907 gpio_num, gpio_shift);
1908 /* clear FLOAT and set CLR */
1909 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1910 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1911 break;
1912
1913 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001914 DP(NETIF_MSG_LINK,
1915 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001916 gpio_num, gpio_shift);
1917 /* clear FLOAT and set SET */
1918 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1919 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1920 break;
1921
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001922 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001923 DP(NETIF_MSG_LINK,
1924 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001925 gpio_num, gpio_shift);
1926 /* set FLOAT */
1927 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1928 break;
1929
1930 default:
1931 break;
1932 }
1933
1934 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001935 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936
1937 return 0;
1938}
1939
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001940int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1941{
1942 u32 gpio_reg = 0;
1943 int rc = 0;
1944
1945 /* Any port swapping should be handled by caller. */
1946
1947 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1948 /* read GPIO and mask except the float bits */
1949 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1950 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1951 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1952 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1953
1954 switch (mode) {
1955 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1956 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1957 /* set CLR */
1958 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1959 break;
1960
1961 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1962 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1963 /* set SET */
1964 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1965 break;
1966
1967 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1968 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1969 /* set FLOAT */
1970 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1971 break;
1972
1973 default:
1974 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1975 rc = -EINVAL;
1976 break;
1977 }
1978
1979 if (rc == 0)
1980 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1981
1982 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1983
1984 return rc;
1985}
1986
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001987int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1988{
1989 /* The GPIO should be swapped if swap register is set and active */
1990 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1991 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1992 int gpio_shift = gpio_num +
1993 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1994 u32 gpio_mask = (1 << gpio_shift);
1995 u32 gpio_reg;
1996
1997 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1998 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1999 return -EINVAL;
2000 }
2001
2002 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2003 /* read GPIO int */
2004 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2005
2006 switch (mode) {
2007 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002008 DP(NETIF_MSG_LINK,
2009 "Clear GPIO INT %d (shift %d) -> output low\n",
2010 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002011 /* clear SET and set CLR */
2012 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2013 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2014 break;
2015
2016 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002017 DP(NETIF_MSG_LINK,
2018 "Set GPIO INT %d (shift %d) -> output high\n",
2019 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002020 /* clear CLR and set SET */
2021 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2022 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2023 break;
2024
2025 default:
2026 break;
2027 }
2028
2029 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2030 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2031
2032 return 0;
2033}
2034
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002035static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002036{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002037 u32 spio_reg;
2038
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002039 /* Only 2 SPIOs are configurable */
2040 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2041 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002042 return -EINVAL;
2043 }
2044
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002045 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002046 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002047 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048
2049 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002050 case MISC_SPIO_OUTPUT_LOW:
2051 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002052 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002053 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2054 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 break;
2056
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002057 case MISC_SPIO_OUTPUT_HIGH:
2058 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002059 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002060 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2061 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002062 break;
2063
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002064 case MISC_SPIO_INPUT_HI_Z:
2065 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002066 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002067 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002068 break;
2069
2070 default:
2071 break;
2072 }
2073
2074 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002075 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076
2077 return 0;
2078}
2079
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002080void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002081{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002082 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002083 switch (bp->link_vars.ieee_fc &
2084 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002085 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002086 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002087 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002088 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002089
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002090 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002091 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002092 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002093 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002094
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002095 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002096 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002097 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002098
Eliezer Tamirf1410642008-02-28 11:51:50 -08002099 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002100 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002101 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002102 break;
2103 }
2104}
2105
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002106u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002107{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002108 if (!BP_NOMCP(bp)) {
2109 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002110 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2111 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002112 /*
2113 * Initialize link parameters structure variables
2114 * It is recommended to turn off RX FC for jumbo frames
2115 * for better performance
2116 */
2117 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002118 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002119 else
David S. Millerc0700f92008-12-16 23:53:20 -08002120 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002121
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002122 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002123
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002124 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002125 struct link_params *lp = &bp->link_params;
2126 lp->loopback_mode = LOOPBACK_XGXS;
2127 /* do PHY loopback at 10G speed, if possible */
2128 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2129 if (lp->speed_cap_mask[cfx_idx] &
2130 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2131 lp->req_line_speed[cfx_idx] =
2132 SPEED_10000;
2133 else
2134 lp->req_line_speed[cfx_idx] =
2135 SPEED_1000;
2136 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002137 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002138
Merav Sicron8970b2e2012-06-19 07:48:22 +00002139 if (load_mode == LOAD_LOOPBACK_EXT) {
2140 struct link_params *lp = &bp->link_params;
2141 lp->loopback_mode = LOOPBACK_EXT;
2142 }
2143
Eilon Greenstein19680c42008-08-13 15:47:33 -07002144 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002145
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002146 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002147
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002148 bnx2x_calc_fc_adv(bp);
2149
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002150 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2151 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002152 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002153 } else
2154 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002155 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002156 return rc;
2157 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002158 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002159 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002160}
2161
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002162void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002163{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002164 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002165 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002166 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002167 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168
Eilon Greenstein19680c42008-08-13 15:47:33 -07002169 bnx2x_calc_fc_adv(bp);
2170 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002171 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002172}
2173
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002174static void bnx2x__link_reset(struct bnx2x *bp)
2175{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002176 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002177 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002178 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002179 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002180 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002181 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002182}
2183
Yuval Mintz5d07d862012-09-13 02:56:21 +00002184void bnx2x_force_link_reset(struct bnx2x *bp)
2185{
2186 bnx2x_acquire_phy_lock(bp);
2187 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2188 bnx2x_release_phy_lock(bp);
2189}
2190
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002191u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002192{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002193 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002194
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002195 if (!BP_NOMCP(bp)) {
2196 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002197 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2198 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002199 bnx2x_release_phy_lock(bp);
2200 } else
2201 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002202
2203 return rc;
2204}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002205
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002206
Eilon Greenstein2691d512009-08-12 08:22:08 +00002207/* Calculates the sum of vn_min_rates.
2208 It's needed for further normalizing of the min_rates.
2209 Returns:
2210 sum of vn_min_rates.
2211 or
2212 0 - if all the min_rates are 0.
2213 In the later case fainess algorithm should be deactivated.
2214 If not all min_rates are zero then those that are zeroes will be set to 1.
2215 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002216static void bnx2x_calc_vn_min(struct bnx2x *bp,
2217 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002218{
2219 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002220 int vn;
2221
David S. Miller8decf862011-09-22 03:23:13 -04002222 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002223 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002224 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2225 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2226
2227 /* Skip hidden vns */
2228 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002229 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002230 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002231 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002232 vn_min_rate = DEF_MIN_RATE;
2233 else
2234 all_zero = 0;
2235
Yuval Mintzb475d782012-04-03 18:41:29 +00002236 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002237 }
2238
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002239 /* if ETS or all min rates are zeros - disable fairness */
2240 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002241 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002242 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2243 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2244 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002245 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002246 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002247 DP(NETIF_MSG_IFUP,
2248 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002249 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002250 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002251 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002252}
2253
Yuval Mintzb475d782012-04-03 18:41:29 +00002254static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2255 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002256{
Yuval Mintzb475d782012-04-03 18:41:29 +00002257 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002258 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002259
Yuval Mintzb475d782012-04-03 18:41:29 +00002260 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002261 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002262 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002263 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2264
Yuval Mintzb475d782012-04-03 18:41:29 +00002265 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002266 /* maxCfg in percents of linkspeed */
2267 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002268 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002269 /* maxCfg is absolute in 100Mb units */
2270 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002271 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002272
Yuval Mintzb475d782012-04-03 18:41:29 +00002273 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002274
Yuval Mintzb475d782012-04-03 18:41:29 +00002275 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002276}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002277
Yuval Mintzb475d782012-04-03 18:41:29 +00002278
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002279static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2280{
2281 if (CHIP_REV_IS_SLOW(bp))
2282 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002283 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002284 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002285
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002286 return CMNG_FNS_NONE;
2287}
2288
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002289void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002290{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002291 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002292
2293 if (BP_NOMCP(bp))
2294 return; /* what should be the default bvalue in this case */
2295
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002296 /* For 2 port configuration the absolute function number formula
2297 * is:
2298 * abs_func = 2 * vn + BP_PORT + BP_PATH
2299 *
2300 * and there are 4 functions per port
2301 *
2302 * For 4 port configuration it is
2303 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2304 *
2305 * and there are 2 functions per port
2306 */
David S. Miller8decf862011-09-22 03:23:13 -04002307 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002308 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2309
2310 if (func >= E1H_FUNC_MAX)
2311 break;
2312
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002313 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002314 MF_CFG_RD(bp, func_mf_config[func].config);
2315 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002316 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2317 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2318 bp->flags |= MF_FUNC_DIS;
2319 } else {
2320 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2321 bp->flags &= ~MF_FUNC_DIS;
2322 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323}
2324
2325static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2326{
Yuval Mintzb475d782012-04-03 18:41:29 +00002327 struct cmng_init_input input;
2328 memset(&input, 0, sizeof(struct cmng_init_input));
2329
2330 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002331
2332 if (cmng_type == CMNG_FNS_MINMAX) {
2333 int vn;
2334
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002335 /* read mf conf from shmem */
2336 if (read_cfg)
2337 bnx2x_read_mf_cfg(bp);
2338
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002339 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002340 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002341
2342 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002343 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002344 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002345 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002346
2347 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002348 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002349 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002350
2351 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002352 return;
2353 }
2354
2355 /* rate shaping and fairness are disabled */
2356 DP(NETIF_MSG_IFUP,
2357 "rate shaping and fairness are disabled\n");
2358}
2359
Eric Dumazet1191cb82012-04-27 21:39:21 +00002360static void storm_memset_cmng(struct bnx2x *bp,
2361 struct cmng_init *cmng,
2362 u8 port)
2363{
2364 int vn;
2365 size_t size = sizeof(struct cmng_struct_per_port);
2366
2367 u32 addr = BAR_XSTRORM_INTMEM +
2368 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2369
2370 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2371
2372 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2373 int func = func_by_vn(bp, vn);
2374
2375 addr = BAR_XSTRORM_INTMEM +
2376 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2377 size = sizeof(struct rate_shaping_vars_per_vn);
2378 __storm_memset_struct(bp, addr, size,
2379 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2380
2381 addr = BAR_XSTRORM_INTMEM +
2382 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2383 size = sizeof(struct fairness_vars_per_vn);
2384 __storm_memset_struct(bp, addr, size,
2385 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2386 }
2387}
2388
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002389/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002390static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002392 /* Make sure that we are synced with the current statistics */
2393 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2394
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002395 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002397 if (bp->link_vars.link_up) {
2398
Eilon Greenstein1c063282009-02-12 08:36:43 +00002399 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002400 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002401 int port = BP_PORT(bp);
2402 u32 pause_enabled = 0;
2403
2404 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2405 pause_enabled = 1;
2406
2407 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002408 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002409 pause_enabled);
2410 }
2411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002412 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002413 struct host_port_stats *pstats;
2414
2415 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002416 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002417 memset(&(pstats->mac_stx[0]), 0,
2418 sizeof(struct mac_stx));
2419 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002420 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002421 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2422 }
2423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002424 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2425 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002426
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002427 if (cmng_fns != CMNG_FNS_NONE) {
2428 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2429 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2430 } else
2431 /* rate shaping and fairness are disabled */
2432 DP(NETIF_MSG_IFUP,
2433 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002434 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002435
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002436 __bnx2x_link_report(bp);
2437
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002438 if (IS_MF(bp))
2439 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002440}
2441
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002442void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002443{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002444 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002445 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002446
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002447 /* read updated dcb configuration */
2448 bnx2x_dcbx_pmf_update(bp);
2449
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002450 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2451
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002452 if (bp->link_vars.link_up)
2453 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2454 else
2455 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2456
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002457 /* indicate link status */
2458 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002459}
2460
Barak Witkowskia3348722012-04-23 03:04:46 +00002461static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2462 u16 vlan_val, u8 allowed_prio)
2463{
2464 struct bnx2x_func_state_params func_params = {0};
2465 struct bnx2x_func_afex_update_params *f_update_params =
2466 &func_params.params.afex_update;
2467
2468 func_params.f_obj = &bp->func_obj;
2469 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2470
2471 /* no need to wait for RAMROD completion, so don't
2472 * set RAMROD_COMP_WAIT flag
2473 */
2474
2475 f_update_params->vif_id = vifid;
2476 f_update_params->afex_default_vlan = vlan_val;
2477 f_update_params->allowed_priorities = allowed_prio;
2478
2479 /* if ramrod can not be sent, response to MCP immediately */
2480 if (bnx2x_func_state_change(bp, &func_params) < 0)
2481 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2482
2483 return 0;
2484}
2485
2486static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2487 u16 vif_index, u8 func_bit_map)
2488{
2489 struct bnx2x_func_state_params func_params = {0};
2490 struct bnx2x_func_afex_viflists_params *update_params =
2491 &func_params.params.afex_viflists;
2492 int rc;
2493 u32 drv_msg_code;
2494
2495 /* validate only LIST_SET and LIST_GET are received from switch */
2496 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2497 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2498 cmd_type);
2499
2500 func_params.f_obj = &bp->func_obj;
2501 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2502
2503 /* set parameters according to cmd_type */
2504 update_params->afex_vif_list_command = cmd_type;
2505 update_params->vif_list_index = cpu_to_le16(vif_index);
2506 update_params->func_bit_map =
2507 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2508 update_params->func_to_clear = 0;
2509 drv_msg_code =
2510 (cmd_type == VIF_LIST_RULE_GET) ?
2511 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2512 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2513
2514 /* if ramrod can not be sent, respond to MCP immediately for
2515 * SET and GET requests (other are not triggered from MCP)
2516 */
2517 rc = bnx2x_func_state_change(bp, &func_params);
2518 if (rc < 0)
2519 bnx2x_fw_command(bp, drv_msg_code, 0);
2520
2521 return 0;
2522}
2523
2524static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2525{
2526 struct afex_stats afex_stats;
2527 u32 func = BP_ABS_FUNC(bp);
2528 u32 mf_config;
2529 u16 vlan_val;
2530 u32 vlan_prio;
2531 u16 vif_id;
2532 u8 allowed_prio;
2533 u8 vlan_mode;
2534 u32 addr_to_write, vifid, addrs, stats_type, i;
2535
2536 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2537 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2538 DP(BNX2X_MSG_MCP,
2539 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2540 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2541 }
2542
2543 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2544 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2545 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2546 DP(BNX2X_MSG_MCP,
2547 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2548 vifid, addrs);
2549 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2550 addrs);
2551 }
2552
2553 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2554 addr_to_write = SHMEM2_RD(bp,
2555 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2556 stats_type = SHMEM2_RD(bp,
2557 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2558
2559 DP(BNX2X_MSG_MCP,
2560 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2561 addr_to_write);
2562
2563 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2564
2565 /* write response to scratchpad, for MCP */
2566 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2567 REG_WR(bp, addr_to_write + i*sizeof(u32),
2568 *(((u32 *)(&afex_stats))+i));
2569
2570 /* send ack message to MCP */
2571 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2572 }
2573
2574 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2575 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2576 bp->mf_config[BP_VN(bp)] = mf_config;
2577 DP(BNX2X_MSG_MCP,
2578 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2579 mf_config);
2580
2581 /* if VIF_SET is "enabled" */
2582 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2583 /* set rate limit directly to internal RAM */
2584 struct cmng_init_input cmng_input;
2585 struct rate_shaping_vars_per_vn m_rs_vn;
2586 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2587 u32 addr = BAR_XSTRORM_INTMEM +
2588 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2589
2590 bp->mf_config[BP_VN(bp)] = mf_config;
2591
2592 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2593 m_rs_vn.vn_counter.rate =
2594 cmng_input.vnic_max_rate[BP_VN(bp)];
2595 m_rs_vn.vn_counter.quota =
2596 (m_rs_vn.vn_counter.rate *
2597 RS_PERIODIC_TIMEOUT_USEC) / 8;
2598
2599 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2600
2601 /* read relevant values from mf_cfg struct in shmem */
2602 vif_id =
2603 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2604 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2605 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2606 vlan_val =
2607 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2608 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2609 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2610 vlan_prio = (mf_config &
2611 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2612 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2613 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2614 vlan_mode =
2615 (MF_CFG_RD(bp,
2616 func_mf_config[func].afex_config) &
2617 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2618 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2619 allowed_prio =
2620 (MF_CFG_RD(bp,
2621 func_mf_config[func].afex_config) &
2622 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2623 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2624
2625 /* send ramrod to FW, return in case of failure */
2626 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2627 allowed_prio))
2628 return;
2629
2630 bp->afex_def_vlan_tag = vlan_val;
2631 bp->afex_vlan_mode = vlan_mode;
2632 } else {
2633 /* notify link down because BP->flags is disabled */
2634 bnx2x_link_report(bp);
2635
2636 /* send INVALID VIF ramrod to FW */
2637 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2638
2639 /* Reset the default afex VLAN */
2640 bp->afex_def_vlan_tag = -1;
2641 }
2642 }
2643}
2644
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002645static void bnx2x_pmf_update(struct bnx2x *bp)
2646{
2647 int port = BP_PORT(bp);
2648 u32 val;
2649
2650 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002651 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002652
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002653 /*
2654 * We need the mb() to ensure the ordering between the writing to
2655 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2656 */
2657 smp_mb();
2658
2659 /* queue a periodic task */
2660 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2661
Dmitry Kravkovef018542011-06-14 01:33:57 +00002662 bnx2x_dcbx_pmf_update(bp);
2663
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002664 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002665 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002666 if (bp->common.int_block == INT_BLOCK_HC) {
2667 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2668 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002669 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002670 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2671 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2672 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002673
2674 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002675}
2676
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002677/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002678
2679/* slow path */
2680
2681/*
2682 * General service functions
2683 */
2684
Eilon Greenstein2691d512009-08-12 08:22:08 +00002685/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002686u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002687{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002688 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002689 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002690 u32 rc = 0;
2691 u32 cnt = 1;
2692 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2693
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002694 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002695 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002696 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2697 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2698
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002699 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2700 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002701
2702 do {
2703 /* let the FW do it's magic ... */
2704 msleep(delay);
2705
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002706 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002707
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002708 /* Give the FW up to 5 second (500*10ms) */
2709 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002710
2711 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2712 cnt*delay, rc, seq);
2713
2714 /* is this a reply to our command? */
2715 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2716 rc &= FW_MSG_CODE_MASK;
2717 else {
2718 /* FW BUG! */
2719 BNX2X_ERR("FW failed to respond!\n");
2720 bnx2x_fw_dump(bp);
2721 rc = 0;
2722 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002723 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002724
2725 return rc;
2726}
2727
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002728
Eric Dumazet1191cb82012-04-27 21:39:21 +00002729static void storm_memset_func_cfg(struct bnx2x *bp,
2730 struct tstorm_eth_function_common_config *tcfg,
2731 u16 abs_fid)
2732{
2733 size_t size = sizeof(struct tstorm_eth_function_common_config);
2734
2735 u32 addr = BAR_TSTRORM_INTMEM +
2736 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2737
2738 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2739}
2740
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002741void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002742{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002743 if (CHIP_IS_E1x(bp)) {
2744 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002745
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002746 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2747 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002748
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002749 /* Enable the function in the FW */
2750 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2751 storm_memset_func_en(bp, p->func_id, 1);
2752
2753 /* spq */
2754 if (p->func_flgs & FUNC_FLG_SPQ) {
2755 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2756 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2757 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2758 }
2759}
2760
Ariel Elior6383c0b2011-07-14 08:31:57 +00002761/**
2762 * bnx2x_get_tx_only_flags - Return common flags
2763 *
2764 * @bp device handle
2765 * @fp queue handle
2766 * @zero_stats TRUE if statistics zeroing is needed
2767 *
2768 * Return the flags that are common for the Tx-only and not normal connections.
2769 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002770static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2771 struct bnx2x_fastpath *fp,
2772 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002773{
2774 unsigned long flags = 0;
2775
2776 /* PF driver will always initialize the Queue to an ACTIVE state */
2777 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2778
Ariel Elior6383c0b2011-07-14 08:31:57 +00002779 /* tx only connections collect statistics (on the same index as the
2780 * parent connection). The statistics are zeroed when the parent
2781 * connection is initialized.
2782 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002783
2784 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2785 if (zero_stats)
2786 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2787
Ariel Elior6383c0b2011-07-14 08:31:57 +00002788
2789 return flags;
2790}
2791
Eric Dumazet1191cb82012-04-27 21:39:21 +00002792static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2793 struct bnx2x_fastpath *fp,
2794 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002795{
2796 unsigned long flags = 0;
2797
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002798 /* calculate other queue flags */
2799 if (IS_MF_SD(bp))
2800 __set_bit(BNX2X_Q_FLG_OV, &flags);
2801
Barak Witkowskia3348722012-04-23 03:04:46 +00002802 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002803 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002804 /* For FCoE - force usage of default priority (for afex) */
2805 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2806 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002807
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002808 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002809 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002810 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002811 if (fp->mode == TPA_MODE_GRO)
2812 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002813 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002814
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002815 if (leading) {
2816 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2817 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2818 }
2819
2820 /* Always set HW VLAN stripping */
2821 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002822
Barak Witkowskia3348722012-04-23 03:04:46 +00002823 /* configure silent vlan removal */
2824 if (IS_MF_AFEX(bp))
2825 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2826
Ariel Elior6383c0b2011-07-14 08:31:57 +00002827
2828 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002829}
2830
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002831static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002832 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2833 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002834{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002835 gen_init->stat_id = bnx2x_stats_id(fp);
2836 gen_init->spcl_id = fp->cl_id;
2837
2838 /* Always use mini-jumbo MTU for FCoE L2 ring */
2839 if (IS_FCOE_FP(fp))
2840 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2841 else
2842 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002843
2844 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002845}
2846
2847static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2848 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2849 struct bnx2x_rxq_setup_params *rxq_init)
2850{
2851 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002852 u16 sge_sz = 0;
2853 u16 tpa_agg_size = 0;
2854
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002855 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002856 pause->sge_th_lo = SGE_TH_LO(bp);
2857 pause->sge_th_hi = SGE_TH_HI(bp);
2858
2859 /* validate SGE ring has enough to cross high threshold */
2860 WARN_ON(bp->dropless_fc &&
2861 pause->sge_th_hi + FW_PREFETCH_CNT >
2862 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2863
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002864 tpa_agg_size = min_t(u32,
2865 (min_t(u32, 8, MAX_SKB_FRAGS) *
2866 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2867 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2868 SGE_PAGE_SHIFT;
2869 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2870 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2871 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2872 0xffff);
2873 }
2874
2875 /* pause - not for e1 */
2876 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002877 pause->bd_th_lo = BD_TH_LO(bp);
2878 pause->bd_th_hi = BD_TH_HI(bp);
2879
2880 pause->rcq_th_lo = RCQ_TH_LO(bp);
2881 pause->rcq_th_hi = RCQ_TH_HI(bp);
2882 /*
2883 * validate that rings have enough entries to cross
2884 * high thresholds
2885 */
2886 WARN_ON(bp->dropless_fc &&
2887 pause->bd_th_hi + FW_PREFETCH_CNT >
2888 bp->rx_ring_size);
2889 WARN_ON(bp->dropless_fc &&
2890 pause->rcq_th_hi + FW_PREFETCH_CNT >
2891 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002892
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002893 pause->pri_map = 1;
2894 }
2895
2896 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002897 rxq_init->dscr_map = fp->rx_desc_mapping;
2898 rxq_init->sge_map = fp->rx_sge_mapping;
2899 rxq_init->rcq_map = fp->rx_comp_mapping;
2900 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002902 /* This should be a maximum number of data bytes that may be
2903 * placed on the BD (not including paddings).
2904 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002905 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2906 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002907
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002908 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002909 rxq_init->tpa_agg_sz = tpa_agg_size;
2910 rxq_init->sge_buf_sz = sge_sz;
2911 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002912 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002913 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002914
2915 /* Maximum number or simultaneous TPA aggregation for this Queue.
2916 *
2917 * For PF Clients it should be the maximum avaliable number.
2918 * VF driver(s) may want to define it to a smaller value.
2919 */
David S. Miller8decf862011-09-22 03:23:13 -04002920 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002921
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002922 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2923 rxq_init->fw_sb_id = fp->fw_sb_id;
2924
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002925 if (IS_FCOE_FP(fp))
2926 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2927 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002928 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002929 /* configure silent vlan removal
2930 * if multi function mode is afex, then mask default vlan
2931 */
2932 if (IS_MF_AFEX(bp)) {
2933 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2934 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2935 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002936}
2937
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002938static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002939 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2940 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002941{
Merav Sicron65565882012-06-19 07:48:26 +00002942 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002943 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002944 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2945 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002946
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002947 /*
2948 * set the tss leading client id for TX classfication ==
2949 * leading RSS client id
2950 */
2951 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2952
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002953 if (IS_FCOE_FP(fp)) {
2954 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2955 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2956 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002957}
2958
stephen hemminger8d962862010-10-21 07:50:56 +00002959static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002960{
2961 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002962 struct event_ring_data eq_data = { {0} };
2963 u16 flags;
2964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002965 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002966 /* reset IGU PF statistics: MSIX + ATTN */
2967 /* PF */
2968 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2969 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2970 (CHIP_MODE_IS_4_PORT(bp) ?
2971 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2972 /* ATTN */
2973 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2974 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2975 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2976 (CHIP_MODE_IS_4_PORT(bp) ?
2977 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2978 }
2979
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002980 /* function setup flags */
2981 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2982
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002983 /* This flag is relevant for E1x only.
2984 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002985 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002986 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002987
2988 func_init.func_flgs = flags;
2989 func_init.pf_id = BP_FUNC(bp);
2990 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002991 func_init.spq_map = bp->spq_mapping;
2992 func_init.spq_prod = bp->spq_prod_idx;
2993
2994 bnx2x_func_init(bp, &func_init);
2995
2996 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2997
2998 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002999 * Congestion management values depend on the link rate
3000 * There is no active link so initial link rate is set to 10 Gbps.
3001 * When the link comes up The congestion management values are
3002 * re-calculated according to the actual link rate.
3003 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003004 bp->link_vars.line_speed = SPEED_10000;
3005 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3006
3007 /* Only the PMF sets the HW */
3008 if (bp->port.pmf)
3009 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3010
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003011 /* init Event Queue */
3012 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3013 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3014 eq_data.producer = bp->eq_prod;
3015 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3016 eq_data.sb_id = DEF_SB_ID;
3017 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3018}
3019
3020
Eilon Greenstein2691d512009-08-12 08:22:08 +00003021static void bnx2x_e1h_disable(struct bnx2x *bp)
3022{
3023 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003024
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003025 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003026
3027 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003028}
3029
3030static void bnx2x_e1h_enable(struct bnx2x *bp)
3031{
3032 int port = BP_PORT(bp);
3033
3034 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3035
Eilon Greenstein2691d512009-08-12 08:22:08 +00003036 /* Tx queue should be only reenabled */
3037 netif_tx_wake_all_queues(bp->dev);
3038
Eilon Greenstein061bc702009-10-15 00:18:47 -07003039 /*
3040 * Should not call netif_carrier_on since it will be called if the link
3041 * is up when checking for link state
3042 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003043}
3044
Barak Witkowski1d187b32011-12-05 22:41:50 +00003045#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3046
3047static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3048{
3049 struct eth_stats_info *ether_stat =
3050 &bp->slowpath->drv_info_to_mcp.ether_stat;
3051
Dan Carpenter786fdf02012-10-02 01:47:46 +00003052 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3053 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003054
Barak Witkowski15192a82012-06-19 07:48:28 +00003055 bp->sp_objs[0].mac_obj.get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3056 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3057 ether_stat->mac_local);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003058
3059 ether_stat->mtu_size = bp->dev->mtu;
3060
3061 if (bp->dev->features & NETIF_F_RXCSUM)
3062 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3063 if (bp->dev->features & NETIF_F_TSO)
3064 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3065 ether_stat->feature_flags |= bp->common.boot_mode;
3066
3067 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3068
3069 ether_stat->txq_size = bp->tx_ring_size;
3070 ether_stat->rxq_size = bp->rx_ring_size;
3071}
3072
3073static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3074{
3075 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3076 struct fcoe_stats_info *fcoe_stat =
3077 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3078
Merav Sicron55c11942012-11-07 00:45:48 +00003079 if (!CNIC_LOADED(bp))
3080 return;
3081
Barak Witkowski2e499d32012-06-26 01:31:19 +00003082 memcpy(fcoe_stat->mac_local + MAC_LEADING_ZERO_CNT,
3083 bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003084
3085 fcoe_stat->qos_priority =
3086 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3087
3088 /* insert FCoE stats from ramrod response */
3089 if (!NO_FCOE(bp)) {
3090 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003091 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003092 tstorm_queue_statistics;
3093
3094 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003095 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003096 xstorm_queue_statistics;
3097
3098 struct fcoe_statistics_params *fw_fcoe_stat =
3099 &bp->fw_stats_data->fcoe;
3100
3101 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3102 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3103
3104 ADD_64(fcoe_stat->rx_bytes_hi,
3105 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3106 fcoe_stat->rx_bytes_lo,
3107 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3108
3109 ADD_64(fcoe_stat->rx_bytes_hi,
3110 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3111 fcoe_stat->rx_bytes_lo,
3112 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3113
3114 ADD_64(fcoe_stat->rx_bytes_hi,
3115 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3116 fcoe_stat->rx_bytes_lo,
3117 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3118
3119 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3120 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3121
3122 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3123 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3124
3125 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3126 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3127
3128 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003129 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003130
3131 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3132 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3133
3134 ADD_64(fcoe_stat->tx_bytes_hi,
3135 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3136 fcoe_stat->tx_bytes_lo,
3137 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3138
3139 ADD_64(fcoe_stat->tx_bytes_hi,
3140 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3141 fcoe_stat->tx_bytes_lo,
3142 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3143
3144 ADD_64(fcoe_stat->tx_bytes_hi,
3145 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3146 fcoe_stat->tx_bytes_lo,
3147 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3148
3149 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3150 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3151
3152 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3153 fcoe_q_xstorm_stats->ucast_pkts_sent);
3154
3155 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3156 fcoe_q_xstorm_stats->bcast_pkts_sent);
3157
3158 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3159 fcoe_q_xstorm_stats->mcast_pkts_sent);
3160 }
3161
Barak Witkowski1d187b32011-12-05 22:41:50 +00003162 /* ask L5 driver to add data to the struct */
3163 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003164}
3165
3166static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3167{
3168 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3169 struct iscsi_stats_info *iscsi_stat =
3170 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3171
Merav Sicron55c11942012-11-07 00:45:48 +00003172 if (!CNIC_LOADED(bp))
3173 return;
3174
Barak Witkowski2e499d32012-06-26 01:31:19 +00003175 memcpy(iscsi_stat->mac_local + MAC_LEADING_ZERO_CNT,
3176 bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003177
3178 iscsi_stat->qos_priority =
3179 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3180
Barak Witkowski1d187b32011-12-05 22:41:50 +00003181 /* ask L5 driver to add data to the struct */
3182 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003183}
3184
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003185/* called due to MCP event (on pmf):
3186 * reread new bandwidth configuration
3187 * configure FW
3188 * notify others function about the change
3189 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003190static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003191{
3192 if (bp->link_vars.link_up) {
3193 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3194 bnx2x_link_sync_notify(bp);
3195 }
3196 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3197}
3198
Eric Dumazet1191cb82012-04-27 21:39:21 +00003199static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003200{
3201 bnx2x_config_mf_bw(bp);
3202 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3203}
3204
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003205static void bnx2x_handle_eee_event(struct bnx2x *bp)
3206{
3207 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3208 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3209}
3210
Barak Witkowski1d187b32011-12-05 22:41:50 +00003211static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3212{
3213 enum drv_info_opcode op_code;
3214 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3215
3216 /* if drv_info version supported by MFW doesn't match - send NACK */
3217 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3218 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3219 return;
3220 }
3221
3222 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3223 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3224
3225 memset(&bp->slowpath->drv_info_to_mcp, 0,
3226 sizeof(union drv_info_to_mcp));
3227
3228 switch (op_code) {
3229 case ETH_STATS_OPCODE:
3230 bnx2x_drv_info_ether_stat(bp);
3231 break;
3232 case FCOE_STATS_OPCODE:
3233 bnx2x_drv_info_fcoe_stat(bp);
3234 break;
3235 case ISCSI_STATS_OPCODE:
3236 bnx2x_drv_info_iscsi_stat(bp);
3237 break;
3238 default:
3239 /* if op code isn't supported - send NACK */
3240 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3241 return;
3242 }
3243
3244 /* if we got drv_info attn from MFW then these fields are defined in
3245 * shmem2 for sure
3246 */
3247 SHMEM2_WR(bp, drv_info_host_addr_lo,
3248 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3249 SHMEM2_WR(bp, drv_info_host_addr_hi,
3250 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3251
3252 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3253}
3254
Eilon Greenstein2691d512009-08-12 08:22:08 +00003255static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3256{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003257 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003258
3259 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3260
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003261 /*
3262 * This is the only place besides the function initialization
3263 * where the bp->flags can change so it is done without any
3264 * locks
3265 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003266 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003267 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003268 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003269
3270 bnx2x_e1h_disable(bp);
3271 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003272 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003273 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003274
3275 bnx2x_e1h_enable(bp);
3276 }
3277 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3278 }
3279 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003280 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003281 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3282 }
3283
3284 /* Report results to MCP */
3285 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003286 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003287 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003288 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003289}
3290
Michael Chan289129022009-10-10 13:46:53 +00003291/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003292static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003293{
3294 struct eth_spe *next_spe = bp->spq_prod_bd;
3295
3296 if (bp->spq_prod_bd == bp->spq_last_bd) {
3297 bp->spq_prod_bd = bp->spq;
3298 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003299 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003300 } else {
3301 bp->spq_prod_bd++;
3302 bp->spq_prod_idx++;
3303 }
3304 return next_spe;
3305}
3306
3307/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003308static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003309{
3310 int func = BP_FUNC(bp);
3311
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003312 /*
3313 * Make sure that BD data is updated before writing the producer:
3314 * BD data is written to the memory, the producer is read from the
3315 * memory, thus we need a full memory barrier to ensure the ordering.
3316 */
3317 mb();
Michael Chan289129022009-10-10 13:46:53 +00003318
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003319 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003320 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003321 mmiowb();
3322}
3323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003324/**
3325 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3326 *
3327 * @cmd: command to check
3328 * @cmd_type: command type
3329 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003330static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003331{
3332 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003333 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003334 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3335 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3336 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3337 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3338 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3339 return true;
3340 else
3341 return false;
3342
3343}
3344
3345
3346/**
3347 * bnx2x_sp_post - place a single command on an SP ring
3348 *
3349 * @bp: driver handle
3350 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3351 * @cid: SW CID the command is related to
3352 * @data_hi: command private data address (high 32 bits)
3353 * @data_lo: command private data address (low 32 bits)
3354 * @cmd_type: command type (e.g. NONE, ETH)
3355 *
3356 * SP data is handled as if it's always an address pair, thus data fields are
3357 * not swapped to little endian in upper functions. Instead this function swaps
3358 * data as if it's two u32 fields.
3359 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003360int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003361 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003362{
Michael Chan289129022009-10-10 13:46:53 +00003363 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003364 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003365 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003367#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003368 if (unlikely(bp->panic)) {
3369 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003370 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003371 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003372#endif
3373
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003374 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003375
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003376 if (common) {
3377 if (!atomic_read(&bp->eq_spq_left)) {
3378 BNX2X_ERR("BUG! EQ ring full!\n");
3379 spin_unlock_bh(&bp->spq_lock);
3380 bnx2x_panic();
3381 return -EBUSY;
3382 }
3383 } else if (!atomic_read(&bp->cq_spq_left)) {
3384 BNX2X_ERR("BUG! SPQ ring full!\n");
3385 spin_unlock_bh(&bp->spq_lock);
3386 bnx2x_panic();
3387 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003388 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003389
Michael Chan289129022009-10-10 13:46:53 +00003390 spe = bnx2x_sp_get_next(bp);
3391
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003392 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003393 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003394 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3395 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003396
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003397 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003398
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003399 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3400 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003402 spe->hdr.type = cpu_to_le16(type);
3403
3404 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3405 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3406
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003407 /*
3408 * It's ok if the actual decrement is issued towards the memory
3409 * somewhere between the spin_lock and spin_unlock. Thus no
3410 * more explict memory barrier is needed.
3411 */
3412 if (common)
3413 atomic_dec(&bp->eq_spq_left);
3414 else
3415 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003416
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003417
Merav Sicron51c1a582012-03-18 10:33:38 +00003418 DP(BNX2X_MSG_SP,
3419 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003420 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3421 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003422 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003423 HW_CID(bp, cid), data_hi, data_lo, type,
3424 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003425
Michael Chan289129022009-10-10 13:46:53 +00003426 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003427 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003428 return 0;
3429}
3430
3431/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003432static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003433{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003434 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003435 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003436
3437 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003438 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439 val = (1UL << 31);
3440 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3441 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3442 if (val & (1L << 31))
3443 break;
3444
3445 msleep(5);
3446 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003447 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003448 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003449 rc = -EBUSY;
3450 }
3451
3452 return rc;
3453}
3454
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003455/* release split MCP access lock register */
3456static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003457{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003458 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003459}
3460
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003461#define BNX2X_DEF_SB_ATT_IDX 0x0001
3462#define BNX2X_DEF_SB_IDX 0x0002
3463
Eric Dumazet1191cb82012-04-27 21:39:21 +00003464static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003465{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003466 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003467 u16 rc = 0;
3468
3469 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003470 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3471 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003472 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003473 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003474
3475 if (bp->def_idx != def_sb->sp_sb.running_index) {
3476 bp->def_idx = def_sb->sp_sb.running_index;
3477 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003478 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003479
3480 /* Do not reorder: indecies reading should complete before handling */
3481 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003482 return rc;
3483}
3484
3485/*
3486 * slow path service functions
3487 */
3488
3489static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3490{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003491 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003492 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3493 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003494 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3495 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003496 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003497 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003498 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003499
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003500 if (bp->attn_state & asserted)
3501 BNX2X_ERR("IGU ERROR\n");
3502
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003503 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3504 aeu_mask = REG_RD(bp, aeu_addr);
3505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003506 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003507 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003508 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003509 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003511 REG_WR(bp, aeu_addr, aeu_mask);
3512 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003513
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003514 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003516 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003517
3518 if (asserted & ATTN_HARD_WIRED_MASK) {
3519 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003520
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003521 bnx2x_acquire_phy_lock(bp);
3522
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003523 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003524 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003525
Yaniv Rosner361c3912011-06-14 01:33:19 +00003526 /* If nig_mask is not set, no need to call the update
3527 * function.
3528 */
3529 if (nig_mask) {
3530 REG_WR(bp, nig_int_mask_addr, 0);
3531
3532 bnx2x_link_attn(bp);
3533 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003534
3535 /* handle unicore attn? */
3536 }
3537 if (asserted & ATTN_SW_TIMER_4_FUNC)
3538 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3539
3540 if (asserted & GPIO_2_FUNC)
3541 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3542
3543 if (asserted & GPIO_3_FUNC)
3544 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3545
3546 if (asserted & GPIO_4_FUNC)
3547 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3548
3549 if (port == 0) {
3550 if (asserted & ATTN_GENERAL_ATTN_1) {
3551 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3552 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3553 }
3554 if (asserted & ATTN_GENERAL_ATTN_2) {
3555 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3556 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3557 }
3558 if (asserted & ATTN_GENERAL_ATTN_3) {
3559 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3560 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3561 }
3562 } else {
3563 if (asserted & ATTN_GENERAL_ATTN_4) {
3564 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3565 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3566 }
3567 if (asserted & ATTN_GENERAL_ATTN_5) {
3568 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3569 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3570 }
3571 if (asserted & ATTN_GENERAL_ATTN_6) {
3572 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3573 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3574 }
3575 }
3576
3577 } /* if hardwired */
3578
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003579 if (bp->common.int_block == INT_BLOCK_HC)
3580 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3581 COMMAND_REG_ATTN_BITS_SET);
3582 else
3583 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3584
3585 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3586 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3587 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003588
3589 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003590 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003591 /* Verify that IGU ack through BAR was written before restoring
3592 * NIG mask. This loop should exit after 2-3 iterations max.
3593 */
3594 if (bp->common.int_block != INT_BLOCK_HC) {
3595 u32 cnt = 0, igu_acked;
3596 do {
3597 igu_acked = REG_RD(bp,
3598 IGU_REG_ATTENTION_ACK_BITS);
3599 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3600 (++cnt < MAX_IGU_ATTN_ACK_TO));
3601 if (!igu_acked)
3602 DP(NETIF_MSG_HW,
3603 "Failed to verify IGU ack on time\n");
3604 barrier();
3605 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003606 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003607 bnx2x_release_phy_lock(bp);
3608 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003609}
3610
Eric Dumazet1191cb82012-04-27 21:39:21 +00003611static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003612{
3613 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003614 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003615 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003616 ext_phy_config =
3617 SHMEM_RD(bp,
3618 dev_info.port_hw_config[port].external_phy_config);
3619
3620 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3621 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003622 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003623 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003624
3625 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003626 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3627 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003628
3629 /*
3630 * Scheudle device reset (unload)
3631 * This is due to some boards consuming sufficient power when driver is
3632 * up to overheat if fan fails.
3633 */
3634 smp_mb__before_clear_bit();
3635 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3636 smp_mb__after_clear_bit();
3637 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3638
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003639}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003640
Eric Dumazet1191cb82012-04-27 21:39:21 +00003641static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003642{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003643 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003644 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003645 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003646
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003647 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3648 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003649
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003650 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003651
3652 val = REG_RD(bp, reg_offset);
3653 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3654 REG_WR(bp, reg_offset, val);
3655
3656 BNX2X_ERR("SPIO5 hw attention\n");
3657
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003658 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003659 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003660 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003661 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003662
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003663 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003664 bnx2x_acquire_phy_lock(bp);
3665 bnx2x_handle_module_detect_int(&bp->link_params);
3666 bnx2x_release_phy_lock(bp);
3667 }
3668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003669 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3670
3671 val = REG_RD(bp, reg_offset);
3672 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3673 REG_WR(bp, reg_offset, val);
3674
3675 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003676 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003677 bnx2x_panic();
3678 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003679}
3680
Eric Dumazet1191cb82012-04-27 21:39:21 +00003681static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003682{
3683 u32 val;
3684
Eilon Greenstein0626b892009-02-12 08:38:14 +00003685 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003686
3687 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3688 BNX2X_ERR("DB hw attention 0x%x\n", val);
3689 /* DORQ discard attention */
3690 if (val & 0x2)
3691 BNX2X_ERR("FATAL error from DORQ\n");
3692 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003693
3694 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3695
3696 int port = BP_PORT(bp);
3697 int reg_offset;
3698
3699 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3700 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3701
3702 val = REG_RD(bp, reg_offset);
3703 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3704 REG_WR(bp, reg_offset, val);
3705
3706 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003707 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003708 bnx2x_panic();
3709 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003710}
3711
Eric Dumazet1191cb82012-04-27 21:39:21 +00003712static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003713{
3714 u32 val;
3715
3716 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3717
3718 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3719 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3720 /* CFC error attention */
3721 if (val & 0x2)
3722 BNX2X_ERR("FATAL error from CFC\n");
3723 }
3724
3725 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003726 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003727 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003728 /* RQ_USDMDP_FIFO_OVERFLOW */
3729 if (val & 0x18000)
3730 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003731
3732 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003733 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3734 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3735 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003736 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003737
3738 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3739
3740 int port = BP_PORT(bp);
3741 int reg_offset;
3742
3743 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3744 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3745
3746 val = REG_RD(bp, reg_offset);
3747 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3748 REG_WR(bp, reg_offset, val);
3749
3750 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003751 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003752 bnx2x_panic();
3753 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003754}
3755
Eric Dumazet1191cb82012-04-27 21:39:21 +00003756static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003757{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003758 u32 val;
3759
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003760 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003762 if (attn & BNX2X_PMF_LINK_ASSERT) {
3763 int func = BP_FUNC(bp);
3764
3765 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003766 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003767 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3768 func_mf_config[BP_ABS_FUNC(bp)].config);
3769 val = SHMEM_RD(bp,
3770 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003771 if (val & DRV_STATUS_DCC_EVENT_MASK)
3772 bnx2x_dcc_event(bp,
3773 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003774
3775 if (val & DRV_STATUS_SET_MF_BW)
3776 bnx2x_set_mf_bw(bp);
3777
Barak Witkowski1d187b32011-12-05 22:41:50 +00003778 if (val & DRV_STATUS_DRV_INFO_REQ)
3779 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003780 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003781 bnx2x_pmf_update(bp);
3782
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003783 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003784 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3785 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003786 /* start dcbx state machine */
3787 bnx2x_dcbx_set_params(bp,
3788 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003789 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3790 bnx2x_handle_afex_cmd(bp,
3791 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003792 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3793 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003794 if (bp->link_vars.periodic_flags &
3795 PERIODIC_FLAGS_LINK_EVENT) {
3796 /* sync with link */
3797 bnx2x_acquire_phy_lock(bp);
3798 bp->link_vars.periodic_flags &=
3799 ~PERIODIC_FLAGS_LINK_EVENT;
3800 bnx2x_release_phy_lock(bp);
3801 if (IS_MF(bp))
3802 bnx2x_link_sync_notify(bp);
3803 bnx2x_link_report(bp);
3804 }
3805 /* Always call it here: bnx2x_link_report() will
3806 * prevent the link indication duplication.
3807 */
3808 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003809 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003810
3811 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003812 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003813 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3814 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3815 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3816 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3817 bnx2x_panic();
3818
3819 } else if (attn & BNX2X_MCP_ASSERT) {
3820
3821 BNX2X_ERR("MCP assert!\n");
3822 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003823 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003824
3825 } else
3826 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3827 }
3828
3829 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003830 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3831 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003832 val = CHIP_IS_E1(bp) ? 0 :
3833 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003834 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3835 }
3836 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003837 val = CHIP_IS_E1(bp) ? 0 :
3838 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003839 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3840 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003841 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003842 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003843}
3844
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003845/*
3846 * Bits map:
3847 * 0-7 - Engine0 load counter.
3848 * 8-15 - Engine1 load counter.
3849 * 16 - Engine0 RESET_IN_PROGRESS bit.
3850 * 17 - Engine1 RESET_IN_PROGRESS bit.
3851 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3852 * on the engine
3853 * 19 - Engine1 ONE_IS_LOADED.
3854 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3855 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3856 * just the one belonging to its engine).
3857 *
3858 */
3859#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3860
3861#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3862#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3863#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3864#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3865#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3866#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3867#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003868
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003869/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003870 * Set the GLOBAL_RESET bit.
3871 *
3872 * Should be run under rtnl lock
3873 */
3874void bnx2x_set_reset_global(struct bnx2x *bp)
3875{
Ariel Eliorf16da432012-01-26 06:01:50 +00003876 u32 val;
3877 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3878 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003879 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003880 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003881}
3882
3883/*
3884 * Clear the GLOBAL_RESET bit.
3885 *
3886 * Should be run under rtnl lock
3887 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003888static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003889{
Ariel Eliorf16da432012-01-26 06:01:50 +00003890 u32 val;
3891 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3892 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003893 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003894 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003895}
3896
3897/*
3898 * Checks the GLOBAL_RESET bit.
3899 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003900 * should be run under rtnl lock
3901 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003902static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003903{
3904 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3905
3906 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3907 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3908}
3909
3910/*
3911 * Clear RESET_IN_PROGRESS bit for the current engine.
3912 *
3913 * Should be run under rtnl lock
3914 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003915static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003916{
Ariel Eliorf16da432012-01-26 06:01:50 +00003917 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003918 u32 bit = BP_PATH(bp) ?
3919 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003920 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3921 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003922
3923 /* Clear the bit */
3924 val &= ~bit;
3925 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003926
3927 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003928}
3929
3930/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003931 * Set RESET_IN_PROGRESS for the current engine.
3932 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003933 * should be run under rtnl lock
3934 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003935void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003936{
Ariel Eliorf16da432012-01-26 06:01:50 +00003937 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003938 u32 bit = BP_PATH(bp) ?
3939 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003940 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3941 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003942
3943 /* Set the bit */
3944 val |= bit;
3945 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003946 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003947}
3948
3949/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003950 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003951 * should be run under rtnl lock
3952 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003953bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003954{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003955 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3956 u32 bit = engine ?
3957 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3958
3959 /* return false if bit is set */
3960 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003961}
3962
3963/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003964 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003965 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003966 * should be run under rtnl lock
3967 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003968void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003969{
Ariel Eliorf16da432012-01-26 06:01:50 +00003970 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003971 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3972 BNX2X_PATH0_LOAD_CNT_MASK;
3973 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3974 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003975
Ariel Eliorf16da432012-01-26 06:01:50 +00003976 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3977 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3978
Merav Sicron51c1a582012-03-18 10:33:38 +00003979 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003980
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003981 /* get the current counter value */
3982 val1 = (val & mask) >> shift;
3983
Ariel Elior889b9af2012-01-26 06:01:51 +00003984 /* set bit of that PF */
3985 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003986
3987 /* clear the old value */
3988 val &= ~mask;
3989
3990 /* set the new one */
3991 val |= ((val1 << shift) & mask);
3992
3993 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003994 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003995}
3996
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003997/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003998 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003999 *
4000 * @bp: driver handle
4001 *
4002 * Should be run under rtnl lock.
4003 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004004 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004005 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004006bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004007{
Ariel Eliorf16da432012-01-26 06:01:50 +00004008 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004009 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4010 BNX2X_PATH0_LOAD_CNT_MASK;
4011 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4012 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004013
Ariel Eliorf16da432012-01-26 06:01:50 +00004014 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4015 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004016 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004017
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004018 /* get the current counter value */
4019 val1 = (val & mask) >> shift;
4020
Ariel Elior889b9af2012-01-26 06:01:51 +00004021 /* clear bit of that PF */
4022 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004023
4024 /* clear the old value */
4025 val &= ~mask;
4026
4027 /* set the new one */
4028 val |= ((val1 << shift) & mask);
4029
4030 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004031 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4032 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004033}
4034
4035/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004036 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004037 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004038 * should be run under rtnl lock
4039 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004040static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004041{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004042 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4043 BNX2X_PATH0_LOAD_CNT_MASK);
4044 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4045 BNX2X_PATH0_LOAD_CNT_SHIFT);
4046 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4047
Merav Sicron51c1a582012-03-18 10:33:38 +00004048 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004049
4050 val = (val & mask) >> shift;
4051
Merav Sicron51c1a582012-03-18 10:33:38 +00004052 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4053 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004054
Ariel Elior889b9af2012-01-26 06:01:51 +00004055 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004056}
4057
Eric Dumazet1191cb82012-04-27 21:39:21 +00004058static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004059{
Joe Perchesf1deab52011-08-14 12:16:21 +00004060 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004061}
4062
Eric Dumazet1191cb82012-04-27 21:39:21 +00004063static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4064 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004065{
4066 int i = 0;
4067 u32 cur_bit = 0;
4068 for (i = 0; sig; i++) {
4069 cur_bit = ((u32)0x1 << i);
4070 if (sig & cur_bit) {
4071 switch (cur_bit) {
4072 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004073 if (print)
4074 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004075 break;
4076 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004077 if (print)
4078 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004079 break;
4080 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004081 if (print)
4082 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004083 break;
4084 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085 if (print)
4086 _print_next_block(par_num++,
4087 "SEARCHER");
4088 break;
4089 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4090 if (print)
4091 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004092 break;
4093 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004094 if (print)
4095 _print_next_block(par_num++, "TSEMI");
4096 break;
4097 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4098 if (print)
4099 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004100 break;
4101 }
4102
4103 /* Clear the bit */
4104 sig &= ~cur_bit;
4105 }
4106 }
4107
4108 return par_num;
4109}
4110
Eric Dumazet1191cb82012-04-27 21:39:21 +00004111static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4112 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004113{
4114 int i = 0;
4115 u32 cur_bit = 0;
4116 for (i = 0; sig; i++) {
4117 cur_bit = ((u32)0x1 << i);
4118 if (sig & cur_bit) {
4119 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004120 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4121 if (print)
4122 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004123 break;
4124 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004125 if (print)
4126 _print_next_block(par_num++, "QM");
4127 break;
4128 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4129 if (print)
4130 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004131 break;
4132 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004133 if (print)
4134 _print_next_block(par_num++, "XSDM");
4135 break;
4136 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4137 if (print)
4138 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004139 break;
4140 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004141 if (print)
4142 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143 break;
4144 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004145 if (print)
4146 _print_next_block(par_num++,
4147 "DOORBELLQ");
4148 break;
4149 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4150 if (print)
4151 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004152 break;
4153 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004154 if (print)
4155 _print_next_block(par_num++,
4156 "VAUX PCI CORE");
4157 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004158 break;
4159 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004160 if (print)
4161 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004162 break;
4163 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004164 if (print)
4165 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004166 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004167 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4168 if (print)
4169 _print_next_block(par_num++, "UCM");
4170 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004171 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004172 if (print)
4173 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004174 break;
4175 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004176 if (print)
4177 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004178 break;
4179 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004180 if (print)
4181 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004182 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004183 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4184 if (print)
4185 _print_next_block(par_num++, "CCM");
4186 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004187 }
4188
4189 /* Clear the bit */
4190 sig &= ~cur_bit;
4191 }
4192 }
4193
4194 return par_num;
4195}
4196
Eric Dumazet1191cb82012-04-27 21:39:21 +00004197static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4198 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004199{
4200 int i = 0;
4201 u32 cur_bit = 0;
4202 for (i = 0; sig; i++) {
4203 cur_bit = ((u32)0x1 << i);
4204 if (sig & cur_bit) {
4205 switch (cur_bit) {
4206 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004207 if (print)
4208 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004209 break;
4210 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004211 if (print)
4212 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004213 break;
4214 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004215 if (print)
4216 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004217 "PXPPCICLOCKCLIENT");
4218 break;
4219 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004220 if (print)
4221 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004222 break;
4223 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004224 if (print)
4225 _print_next_block(par_num++, "CDU");
4226 break;
4227 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4228 if (print)
4229 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004230 break;
4231 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004232 if (print)
4233 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004234 break;
4235 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004236 if (print)
4237 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004238 break;
4239 }
4240
4241 /* Clear the bit */
4242 sig &= ~cur_bit;
4243 }
4244 }
4245
4246 return par_num;
4247}
4248
Eric Dumazet1191cb82012-04-27 21:39:21 +00004249static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4250 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004251{
4252 int i = 0;
4253 u32 cur_bit = 0;
4254 for (i = 0; sig; i++) {
4255 cur_bit = ((u32)0x1 << i);
4256 if (sig & cur_bit) {
4257 switch (cur_bit) {
4258 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004259 if (print)
4260 _print_next_block(par_num++, "MCP ROM");
4261 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004262 break;
4263 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004264 if (print)
4265 _print_next_block(par_num++,
4266 "MCP UMP RX");
4267 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004268 break;
4269 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004270 if (print)
4271 _print_next_block(par_num++,
4272 "MCP UMP TX");
4273 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004274 break;
4275 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004276 if (print)
4277 _print_next_block(par_num++,
4278 "MCP SCPAD");
4279 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004280 break;
4281 }
4282
4283 /* Clear the bit */
4284 sig &= ~cur_bit;
4285 }
4286 }
4287
4288 return par_num;
4289}
4290
Eric Dumazet1191cb82012-04-27 21:39:21 +00004291static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4292 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004293{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004294 int i = 0;
4295 u32 cur_bit = 0;
4296 for (i = 0; sig; i++) {
4297 cur_bit = ((u32)0x1 << i);
4298 if (sig & cur_bit) {
4299 switch (cur_bit) {
4300 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4301 if (print)
4302 _print_next_block(par_num++, "PGLUE_B");
4303 break;
4304 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4305 if (print)
4306 _print_next_block(par_num++, "ATC");
4307 break;
4308 }
4309
4310 /* Clear the bit */
4311 sig &= ~cur_bit;
4312 }
4313 }
4314
4315 return par_num;
4316}
4317
Eric Dumazet1191cb82012-04-27 21:39:21 +00004318static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4319 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004320{
4321 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4322 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4323 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4324 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4325 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004326 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004327 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4328 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004329 sig[0] & HW_PRTY_ASSERT_SET_0,
4330 sig[1] & HW_PRTY_ASSERT_SET_1,
4331 sig[2] & HW_PRTY_ASSERT_SET_2,
4332 sig[3] & HW_PRTY_ASSERT_SET_3,
4333 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004334 if (print)
4335 netdev_err(bp->dev,
4336 "Parity errors detected in blocks: ");
4337 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004338 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004339 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004340 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004341 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004342 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004343 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004344 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4345 par_num = bnx2x_check_blocks_with_parity4(
4346 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4347
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004348 if (print)
4349 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004350
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004351 return true;
4352 } else
4353 return false;
4354}
4355
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004356/**
4357 * bnx2x_chk_parity_attn - checks for parity attentions.
4358 *
4359 * @bp: driver handle
4360 * @global: true if there was a global attention
4361 * @print: show parity attention in syslog
4362 */
4363bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004364{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004365 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004366 int port = BP_PORT(bp);
4367
4368 attn.sig[0] = REG_RD(bp,
4369 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4370 port*4);
4371 attn.sig[1] = REG_RD(bp,
4372 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4373 port*4);
4374 attn.sig[2] = REG_RD(bp,
4375 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4376 port*4);
4377 attn.sig[3] = REG_RD(bp,
4378 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4379 port*4);
4380
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004381 if (!CHIP_IS_E1x(bp))
4382 attn.sig[4] = REG_RD(bp,
4383 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4384 port*4);
4385
4386 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004387}
4388
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004389
Eric Dumazet1191cb82012-04-27 21:39:21 +00004390static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004391{
4392 u32 val;
4393 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4394
4395 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4396 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4397 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004398 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004399 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004400 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004401 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004402 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004403 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004404 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004405 if (val &
4406 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004407 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004408 if (val &
4409 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004410 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004411 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004412 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004413 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004414 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004415 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004416 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004417 }
4418 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4419 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4420 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4421 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4422 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4423 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004424 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004425 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004426 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004427 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004428 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004429 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4430 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4431 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004432 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004433 }
4434
4435 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4436 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4437 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4438 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4439 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4440 }
4441
4442}
4443
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004444static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4445{
4446 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004447 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004448 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004449 u32 reg_addr;
4450 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004451 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004452 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004453
4454 /* need to take HW lock because MCP or other port might also
4455 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004456 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004457
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004458 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4459#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004460 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004461 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004462 /* Disable HW interrupts */
4463 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004464 /* In case of parity errors don't handle attentions so that
4465 * other function would "see" parity errors.
4466 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004467#else
4468 bnx2x_panic();
4469#endif
4470 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004471 return;
4472 }
4473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004474 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4475 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4476 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4477 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004478 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004479 attn.sig[4] =
4480 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4481 else
4482 attn.sig[4] = 0;
4483
4484 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4485 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004486
4487 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4488 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004489 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004490
Merav Sicron51c1a582012-03-18 10:33:38 +00004491 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004492 index,
4493 group_mask->sig[0], group_mask->sig[1],
4494 group_mask->sig[2], group_mask->sig[3],
4495 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004496
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004497 bnx2x_attn_int_deasserted4(bp,
4498 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004499 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004500 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004501 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004502 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004503 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004504 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004505 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004506 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004507 }
4508 }
4509
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004510 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004511
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004512 if (bp->common.int_block == INT_BLOCK_HC)
4513 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4514 COMMAND_REG_ATTN_BITS_CLR);
4515 else
4516 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004517
4518 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004519 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4520 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004521 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004522
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004523 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004524 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004525
4526 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4527 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4528
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004529 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4530 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004531
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004532 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4533 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004534 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004535 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4536
4537 REG_WR(bp, reg_addr, aeu_mask);
4538 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004539
4540 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4541 bp->attn_state &= ~deasserted;
4542 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4543}
4544
4545static void bnx2x_attn_int(struct bnx2x *bp)
4546{
4547 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004548 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4549 attn_bits);
4550 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4551 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004552 u32 attn_state = bp->attn_state;
4553
4554 /* look for changed bits */
4555 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4556 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4557
4558 DP(NETIF_MSG_HW,
4559 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4560 attn_bits, attn_ack, asserted, deasserted);
4561
4562 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004563 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004564
4565 /* handle bits that were raised */
4566 if (asserted)
4567 bnx2x_attn_int_asserted(bp, asserted);
4568
4569 if (deasserted)
4570 bnx2x_attn_int_deasserted(bp, deasserted);
4571}
4572
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004573void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4574 u16 index, u8 op, u8 update)
4575{
4576 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4577
4578 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4579 igu_addr);
4580}
4581
Eric Dumazet1191cb82012-04-27 21:39:21 +00004582static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004583{
4584 /* No memory barriers */
4585 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4586 mmiowb(); /* keep prod updates ordered */
4587}
4588
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004589static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4590 union event_ring_elem *elem)
4591{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004592 u8 err = elem->message.error;
4593
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004594 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004595 (cid < bp->cnic_eth_dev.starting_cid &&
4596 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004597 return 1;
4598
4599 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4600
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004601 if (unlikely(err)) {
4602
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004603 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4604 cid);
4605 bnx2x_panic_dump(bp);
4606 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004607 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004608 return 0;
4609}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004610
Eric Dumazet1191cb82012-04-27 21:39:21 +00004611static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004612{
4613 struct bnx2x_mcast_ramrod_params rparam;
4614 int rc;
4615
4616 memset(&rparam, 0, sizeof(rparam));
4617
4618 rparam.mcast_obj = &bp->mcast_obj;
4619
4620 netif_addr_lock_bh(bp->dev);
4621
4622 /* Clear pending state for the last command */
4623 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4624
4625 /* If there are pending mcast commands - send them */
4626 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4627 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4628 if (rc < 0)
4629 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4630 rc);
4631 }
4632
4633 netif_addr_unlock_bh(bp->dev);
4634}
4635
Eric Dumazet1191cb82012-04-27 21:39:21 +00004636static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4637 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004638{
4639 unsigned long ramrod_flags = 0;
4640 int rc = 0;
4641 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4642 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4643
4644 /* Always push next commands out, don't wait here */
4645 __set_bit(RAMROD_CONT, &ramrod_flags);
4646
4647 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4648 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004649 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004650 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004651 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4652 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004653 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004654
4655 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004656 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004657 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004658 /* This is only relevant for 57710 where multicast MACs are
4659 * configured as unicast MACs using the same ramrod.
4660 */
4661 bnx2x_handle_mcast_eqe(bp);
4662 return;
4663 default:
4664 BNX2X_ERR("Unsupported classification command: %d\n",
4665 elem->message.data.eth_event.echo);
4666 return;
4667 }
4668
4669 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4670
4671 if (rc < 0)
4672 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4673 else if (rc > 0)
4674 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4675
4676}
4677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004678static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004679
Eric Dumazet1191cb82012-04-27 21:39:21 +00004680static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004681{
4682 netif_addr_lock_bh(bp->dev);
4683
4684 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4685
4686 /* Send rx_mode command again if was requested */
4687 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4688 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004689 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4690 &bp->sp_state))
4691 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4692 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4693 &bp->sp_state))
4694 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004695
4696 netif_addr_unlock_bh(bp->dev);
4697}
4698
Eric Dumazet1191cb82012-04-27 21:39:21 +00004699static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004700 union event_ring_elem *elem)
4701{
4702 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4703 DP(BNX2X_MSG_SP,
4704 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4705 elem->message.data.vif_list_event.func_bit_map);
4706 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4707 elem->message.data.vif_list_event.func_bit_map);
4708 } else if (elem->message.data.vif_list_event.echo ==
4709 VIF_LIST_RULE_SET) {
4710 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4711 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4712 }
4713}
4714
4715/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004716static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004717{
4718 int q, rc;
4719 struct bnx2x_fastpath *fp;
4720 struct bnx2x_queue_state_params queue_params = {NULL};
4721 struct bnx2x_queue_update_params *q_update_params =
4722 &queue_params.params.update;
4723
4724 /* Send Q update command with afex vlan removal values for all Qs */
4725 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4726
4727 /* set silent vlan removal values according to vlan mode */
4728 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4729 &q_update_params->update_flags);
4730 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4731 &q_update_params->update_flags);
4732 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4733
4734 /* in access mode mark mask and value are 0 to strip all vlans */
4735 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4736 q_update_params->silent_removal_value = 0;
4737 q_update_params->silent_removal_mask = 0;
4738 } else {
4739 q_update_params->silent_removal_value =
4740 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4741 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4742 }
4743
4744 for_each_eth_queue(bp, q) {
4745 /* Set the appropriate Queue object */
4746 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004747 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004748
4749 /* send the ramrod */
4750 rc = bnx2x_queue_state_change(bp, &queue_params);
4751 if (rc < 0)
4752 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4753 q);
4754 }
4755
Barak Witkowskia3348722012-04-23 03:04:46 +00004756 if (!NO_FCOE(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004757 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004758 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004759
4760 /* clear pending completion bit */
4761 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4762
4763 /* mark latest Q bit */
4764 smp_mb__before_clear_bit();
4765 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4766 smp_mb__after_clear_bit();
4767
4768 /* send Q update ramrod for FCoE Q */
4769 rc = bnx2x_queue_state_change(bp, &queue_params);
4770 if (rc < 0)
4771 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4772 q);
4773 } else {
4774 /* If no FCoE ring - ACK MCP now */
4775 bnx2x_link_report(bp);
4776 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4777 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004778}
4779
Eric Dumazet1191cb82012-04-27 21:39:21 +00004780static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004781 struct bnx2x *bp, u32 cid)
4782{
Joe Perches94f05b02011-08-14 12:16:20 +00004783 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004784
4785 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004786 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004787 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004788 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004789}
4790
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004791static void bnx2x_eq_int(struct bnx2x *bp)
4792{
4793 u16 hw_cons, sw_cons, sw_prod;
4794 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004795 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004796 u32 cid;
4797 u8 opcode;
4798 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004799 struct bnx2x_queue_sp_obj *q_obj;
4800 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4801 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004802
4803 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4804
4805 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4806 * when we get the the next-page we nned to adjust so the loop
4807 * condition below will be met. The next element is the size of a
4808 * regular element and hence incrementing by 1
4809 */
4810 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4811 hw_cons++;
4812
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004813 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004814 * specific bp, thus there is no need in "paired" read memory
4815 * barrier here.
4816 */
4817 sw_cons = bp->eq_cons;
4818 sw_prod = bp->eq_prod;
4819
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004820 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004821 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004822
4823 for (; sw_cons != hw_cons;
4824 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4825
4826
4827 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4828
4829 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4830 opcode = elem->message.opcode;
4831
4832
4833 /* handle eq element */
4834 switch (opcode) {
4835 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004836 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4837 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004838 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004839 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004840 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004841
4842 case EVENT_RING_OPCODE_CFC_DEL:
4843 /* handle according to cid range */
4844 /*
4845 * we may want to verify here that the bp state is
4846 * HALTING
4847 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004848 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004849 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004850
4851 if (CNIC_LOADED(bp) &&
4852 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004853 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00004854
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004855 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4856
4857 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4858 break;
4859
4860
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004861
4862 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004863
4864 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004865 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004866 if (f_obj->complete_cmd(bp, f_obj,
4867 BNX2X_F_CMD_TX_STOP))
4868 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004869 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4870 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004871
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004872 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004873 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004874 if (f_obj->complete_cmd(bp, f_obj,
4875 BNX2X_F_CMD_TX_START))
4876 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004877 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4878 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00004879
Barak Witkowskia3348722012-04-23 03:04:46 +00004880 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00004881 echo = elem->message.data.function_update_event.echo;
4882 if (echo == SWITCH_UPDATE) {
4883 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4884 "got FUNC_SWITCH_UPDATE ramrod\n");
4885 if (f_obj->complete_cmd(
4886 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
4887 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00004888
Merav Sicron55c11942012-11-07 00:45:48 +00004889 } else {
4890 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4891 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4892 f_obj->complete_cmd(bp, f_obj,
4893 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00004894
Merav Sicron55c11942012-11-07 00:45:48 +00004895 /* We will perform the Queues update from
4896 * sp_rtnl task as all Queue SP operations
4897 * should run under rtnl_lock.
4898 */
4899 smp_mb__before_clear_bit();
4900 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4901 &bp->sp_rtnl_state);
4902 smp_mb__after_clear_bit();
4903
4904 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4905 }
4906
Barak Witkowskia3348722012-04-23 03:04:46 +00004907 goto next_spqe;
4908
4909 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4910 f_obj->complete_cmd(bp, f_obj,
4911 BNX2X_F_CMD_AFEX_VIFLISTS);
4912 bnx2x_after_afex_vif_lists(bp, elem);
4913 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004914 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004915 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4916 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004917 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4918 break;
4919
4920 goto next_spqe;
4921
4922 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004923 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4924 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004925 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4926 break;
4927
4928 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004929 }
4930
4931 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004932 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4933 BNX2X_STATE_OPEN):
4934 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004935 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004936 cid = elem->message.data.eth_event.echo &
4937 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004938 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004939 cid);
4940 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004941 break;
4942
4943 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4944 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004945 case (EVENT_RING_OPCODE_SET_MAC |
4946 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004947 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4948 BNX2X_STATE_OPEN):
4949 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4950 BNX2X_STATE_DIAG):
4951 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4952 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004953 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004954 bnx2x_handle_classification_eqe(bp, elem);
4955 break;
4956
4957 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4958 BNX2X_STATE_OPEN):
4959 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4960 BNX2X_STATE_DIAG):
4961 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4962 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004963 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004964 bnx2x_handle_mcast_eqe(bp);
4965 break;
4966
4967 case (EVENT_RING_OPCODE_FILTERS_RULES |
4968 BNX2X_STATE_OPEN):
4969 case (EVENT_RING_OPCODE_FILTERS_RULES |
4970 BNX2X_STATE_DIAG):
4971 case (EVENT_RING_OPCODE_FILTERS_RULES |
4972 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004973 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004974 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004975 break;
4976 default:
4977 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004978 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4979 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004980 }
4981next_spqe:
4982 spqe_cnt++;
4983 } /* for */
4984
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004985 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004986 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987
4988 bp->eq_cons = sw_cons;
4989 bp->eq_prod = sw_prod;
4990 /* Make sure that above mem writes were issued towards the memory */
4991 smp_wmb();
4992
4993 /* update producer */
4994 bnx2x_update_eq_prod(bp, bp->eq_prod);
4995}
4996
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004997static void bnx2x_sp_task(struct work_struct *work)
4998{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004999 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005000 u16 status;
5001
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005002 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005003/* if (status == 0) */
5004/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005
Merav Sicron51c1a582012-03-18 10:33:38 +00005006 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005007
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005008 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005009 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005010 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005011 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005012 }
5013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005014 /* SP events: STAT_QUERY and others */
5015 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005016 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005017
Merav Sicron55c11942012-11-07 00:45:48 +00005018 if (FCOE_INIT(bp) &&
5019 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005020 /*
5021 * Prevent local bottom-halves from running as
5022 * we are going to change the local NAPI list.
5023 */
5024 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005025 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005026 local_bh_enable();
5027 }
Merav Sicron55c11942012-11-07 00:45:48 +00005028
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005029 /* Handle EQ completions */
5030 bnx2x_eq_int(bp);
5031
5032 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5033 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5034
5035 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005036 }
5037
5038 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00005039 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005040 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005041
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005042 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5043 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00005044
5045 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5046 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5047 &bp->sp_state)) {
5048 bnx2x_link_report(bp);
5049 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5050 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005051}
5052
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005053irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005054{
5055 struct net_device *dev = dev_instance;
5056 struct bnx2x *bp = netdev_priv(dev);
5057
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005058 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5059 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005060
5061#ifdef BNX2X_STOP_ON_ERROR
5062 if (unlikely(bp->panic))
5063 return IRQ_HANDLED;
5064#endif
5065
Merav Sicron55c11942012-11-07 00:45:48 +00005066 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005067 struct cnic_ops *c_ops;
5068
5069 rcu_read_lock();
5070 c_ops = rcu_dereference(bp->cnic_ops);
5071 if (c_ops)
5072 c_ops->cnic_handler(bp->cnic_data, NULL);
5073 rcu_read_unlock();
5074 }
Merav Sicron55c11942012-11-07 00:45:48 +00005075
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005076 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077
5078 return IRQ_HANDLED;
5079}
5080
5081/* end of slow path */
5082
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005083
5084void bnx2x_drv_pulse(struct bnx2x *bp)
5085{
5086 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5087 bp->fw_drv_pulse_wr_seq);
5088}
5089
5090
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005091static void bnx2x_timer(unsigned long data)
5092{
5093 struct bnx2x *bp = (struct bnx2x *) data;
5094
5095 if (!netif_running(bp->dev))
5096 return;
5097
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005098 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005099 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005100 u32 drv_pulse;
5101 u32 mcp_pulse;
5102
5103 ++bp->fw_drv_pulse_wr_seq;
5104 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5105 /* TBD - add SYSTEM_TIME */
5106 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005107 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005108
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005109 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005110 MCP_PULSE_SEQ_MASK);
5111 /* The delta between driver pulse and mcp response
5112 * should be 1 (before mcp response) or 0 (after mcp response)
5113 */
5114 if ((drv_pulse != mcp_pulse) &&
5115 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5116 /* someone lost a heartbeat... */
5117 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5118 drv_pulse, mcp_pulse);
5119 }
5120 }
5121
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005122 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005123 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005125 mod_timer(&bp->timer, jiffies + bp->current_interval);
5126}
5127
5128/* end of Statistics */
5129
5130/* nic init */
5131
5132/*
5133 * nic init service functions
5134 */
5135
Eric Dumazet1191cb82012-04-27 21:39:21 +00005136static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005137{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005138 u32 i;
5139 if (!(len%4) && !(addr%4))
5140 for (i = 0; i < len; i += 4)
5141 REG_WR(bp, addr + i, fill);
5142 else
5143 for (i = 0; i < len; i++)
5144 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005145
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005146}
5147
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005148/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005149static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5150 int fw_sb_id,
5151 u32 *sb_data_p,
5152 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005153{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005154 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005155 for (index = 0; index < data_size; index++)
5156 REG_WR(bp, BAR_CSTRORM_INTMEM +
5157 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5158 sizeof(u32)*index,
5159 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005160}
5161
Eric Dumazet1191cb82012-04-27 21:39:21 +00005162static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163{
5164 u32 *sb_data_p;
5165 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005166 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005167 struct hc_status_block_data_e1x sb_data_e1x;
5168
5169 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005170 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005171 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005172 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005173 sb_data_e2.common.p_func.vf_valid = false;
5174 sb_data_p = (u32 *)&sb_data_e2;
5175 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5176 } else {
5177 memset(&sb_data_e1x, 0,
5178 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005179 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005180 sb_data_e1x.common.p_func.vf_valid = false;
5181 sb_data_p = (u32 *)&sb_data_e1x;
5182 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5183 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005184 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5185
5186 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5187 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5188 CSTORM_STATUS_BLOCK_SIZE);
5189 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5190 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5191 CSTORM_SYNC_BLOCK_SIZE);
5192}
5193
5194/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005195static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005196 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005197{
5198 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005199 int i;
5200 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5201 REG_WR(bp, BAR_CSTRORM_INTMEM +
5202 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5203 i*sizeof(u32),
5204 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005205}
5206
Eric Dumazet1191cb82012-04-27 21:39:21 +00005207static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005208{
5209 int func = BP_FUNC(bp);
5210 struct hc_sp_status_block_data sp_sb_data;
5211 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5212
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005213 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005214 sp_sb_data.p_func.vf_valid = false;
5215
5216 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5217
5218 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5219 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5220 CSTORM_SP_STATUS_BLOCK_SIZE);
5221 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5222 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5223 CSTORM_SP_SYNC_BLOCK_SIZE);
5224
5225}
5226
5227
Eric Dumazet1191cb82012-04-27 21:39:21 +00005228static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005229 int igu_sb_id, int igu_seg_id)
5230{
5231 hc_sm->igu_sb_id = igu_sb_id;
5232 hc_sm->igu_seg_id = igu_seg_id;
5233 hc_sm->timer_value = 0xFF;
5234 hc_sm->time_to_expire = 0xFFFFFFFF;
5235}
5236
David S. Miller8decf862011-09-22 03:23:13 -04005237
5238/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005239static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005240{
5241 /* zero out state machine indices */
5242 /* rx indices */
5243 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5244
5245 /* tx indices */
5246 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5247 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5248 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5249 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5250
5251 /* map indices */
5252 /* rx indices */
5253 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5254 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5255
5256 /* tx indices */
5257 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5258 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5259 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5260 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5261 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5262 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5263 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5264 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5265}
5266
stephen hemminger8d962862010-10-21 07:50:56 +00005267static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005268 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5269{
5270 int igu_seg_id;
5271
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005272 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005273 struct hc_status_block_data_e1x sb_data_e1x;
5274 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005275 int data_size;
5276 u32 *sb_data_p;
5277
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005278 if (CHIP_INT_MODE_IS_BC(bp))
5279 igu_seg_id = HC_SEG_ACCESS_NORM;
5280 else
5281 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005282
5283 bnx2x_zero_fp_sb(bp, fw_sb_id);
5284
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005285 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005286 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005287 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005288 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5289 sb_data_e2.common.p_func.vf_id = vfid;
5290 sb_data_e2.common.p_func.vf_valid = vf_valid;
5291 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5292 sb_data_e2.common.same_igu_sb_1b = true;
5293 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5294 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5295 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005296 sb_data_p = (u32 *)&sb_data_e2;
5297 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005298 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005299 } else {
5300 memset(&sb_data_e1x, 0,
5301 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005302 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005303 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5304 sb_data_e1x.common.p_func.vf_id = 0xff;
5305 sb_data_e1x.common.p_func.vf_valid = false;
5306 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5307 sb_data_e1x.common.same_igu_sb_1b = true;
5308 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5309 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5310 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005311 sb_data_p = (u32 *)&sb_data_e1x;
5312 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005313 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005314 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005315
5316 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5317 igu_sb_id, igu_seg_id);
5318 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5319 igu_sb_id, igu_seg_id);
5320
Merav Sicron51c1a582012-03-18 10:33:38 +00005321 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005322
5323 /* write indecies to HW */
5324 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5325}
5326
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005327static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005328 u16 tx_usec, u16 rx_usec)
5329{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005330 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005331 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005332 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5333 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5334 tx_usec);
5335 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5336 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5337 tx_usec);
5338 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5339 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5340 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005341}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005342
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005343static void bnx2x_init_def_sb(struct bnx2x *bp)
5344{
5345 struct host_sp_status_block *def_sb = bp->def_status_blk;
5346 dma_addr_t mapping = bp->def_status_blk_mapping;
5347 int igu_sp_sb_index;
5348 int igu_seg_id;
5349 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005350 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005351 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005352 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005353 int index;
5354 struct hc_sp_status_block_data sp_sb_data;
5355 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5356
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005357 if (CHIP_INT_MODE_IS_BC(bp)) {
5358 igu_sp_sb_index = DEF_SB_IGU_ID;
5359 igu_seg_id = HC_SEG_ACCESS_DEF;
5360 } else {
5361 igu_sp_sb_index = bp->igu_dsb_id;
5362 igu_seg_id = IGU_SEG_ACCESS_DEF;
5363 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005364
5365 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005366 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005367 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005368 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005369
Eliezer Tamir49d66772008-02-28 11:53:13 -08005370 bp->attn_state = 0;
5371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5373 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005374 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5375 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005376 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005377 int sindex;
5378 /* take care of sig[0]..sig[4] */
5379 for (sindex = 0; sindex < 4; sindex++)
5380 bp->attn_group[index].sig[sindex] =
5381 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005383 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005384 /*
5385 * enable5 is separate from the rest of the registers,
5386 * and therefore the address skip is 4
5387 * and not 16 between the different groups
5388 */
5389 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005390 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005391 else
5392 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393 }
5394
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005395 if (bp->common.int_block == INT_BLOCK_HC) {
5396 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5397 HC_REG_ATTN_MSG0_ADDR_L);
5398
5399 REG_WR(bp, reg_offset, U64_LO(section));
5400 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005401 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005402 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5403 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5404 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005406 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5407 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005408
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005409 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005411 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005412 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5413 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5414 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5415 sp_sb_data.igu_seg_id = igu_seg_id;
5416 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005417 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005418 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005419
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005420 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005421
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005422 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005423}
5424
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005425void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005426{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005427 int i;
5428
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005429 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005430 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005431 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005432}
5433
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005434static void bnx2x_init_sp_ring(struct bnx2x *bp)
5435{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005436 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005437 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005439 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5441 bp->spq_prod_bd = bp->spq;
5442 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005443}
5444
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005445static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446{
5447 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005448 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5449 union event_ring_elem *elem =
5450 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005451
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005452 elem->next_page.addr.hi =
5453 cpu_to_le32(U64_HI(bp->eq_mapping +
5454 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5455 elem->next_page.addr.lo =
5456 cpu_to_le32(U64_LO(bp->eq_mapping +
5457 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005458 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005459 bp->eq_cons = 0;
5460 bp->eq_prod = NUM_EQ_DESC;
5461 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005462 /* we want a warning message before it gets rought... */
5463 atomic_set(&bp->eq_spq_left,
5464 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465}
5466
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005467
5468/* called with netif_addr_lock_bh() */
5469void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5470 unsigned long rx_mode_flags,
5471 unsigned long rx_accept_flags,
5472 unsigned long tx_accept_flags,
5473 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005474{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005475 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5476 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005478 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005479
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005480 /* Prepare ramrod parameters */
5481 ramrod_param.cid = 0;
5482 ramrod_param.cl_id = cl_id;
5483 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5484 ramrod_param.func_id = BP_FUNC(bp);
5485
5486 ramrod_param.pstate = &bp->sp_state;
5487 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5488
5489 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5490 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5491
5492 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5493
5494 ramrod_param.ramrod_flags = ramrod_flags;
5495 ramrod_param.rx_mode_flags = rx_mode_flags;
5496
5497 ramrod_param.rx_accept_flags = rx_accept_flags;
5498 ramrod_param.tx_accept_flags = tx_accept_flags;
5499
5500 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5501 if (rc < 0) {
5502 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5503 return;
5504 }
5505}
5506
5507/* called with netif_addr_lock_bh() */
5508void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5509{
5510 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5511 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005513 if (!NO_FCOE(bp))
5514
5515 /* Configure rx_mode of FCoE Queue */
5516 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005517
5518 switch (bp->rx_mode) {
5519 case BNX2X_RX_MODE_NONE:
5520 /*
5521 * 'drop all' supersedes any accept flags that may have been
5522 * passed to the function.
5523 */
5524 break;
5525 case BNX2X_RX_MODE_NORMAL:
5526 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5527 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5528 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5529
5530 /* internal switching mode */
5531 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5532 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5533 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5534
5535 break;
5536 case BNX2X_RX_MODE_ALLMULTI:
5537 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5538 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5539 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5540
5541 /* internal switching mode */
5542 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5543 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5544 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5545
5546 break;
5547 case BNX2X_RX_MODE_PROMISC:
5548 /* According to deffinition of SI mode, iface in promisc mode
5549 * should receive matched and unmatched (in resolution of port)
5550 * unicast packets.
5551 */
5552 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5553 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5554 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5555 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5556
5557 /* internal switching mode */
5558 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5559 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5560
5561 if (IS_MF_SI(bp))
5562 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5563 else
5564 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5565
5566 break;
5567 default:
5568 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5569 return;
5570 }
5571
5572 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5573 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5574 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5575 }
5576
5577 __set_bit(RAMROD_RX, &ramrod_flags);
5578 __set_bit(RAMROD_TX, &ramrod_flags);
5579
5580 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5581 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005582}
5583
Eilon Greenstein471de712008-08-13 15:49:35 -07005584static void bnx2x_init_internal_common(struct bnx2x *bp)
5585{
5586 int i;
5587
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005588 if (IS_MF_SI(bp))
5589 /*
5590 * In switch independent mode, the TSTORM needs to accept
5591 * packets that failed classification, since approximate match
5592 * mac addresses aren't written to NIG LLH
5593 */
5594 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5595 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005596 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5597 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5598 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005599
Eilon Greenstein471de712008-08-13 15:49:35 -07005600 /* Zero this manually as its initialization is
5601 currently missing in the initTool */
5602 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5603 REG_WR(bp, BAR_USTRORM_INTMEM +
5604 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005605 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005606 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5607 CHIP_INT_MODE_IS_BC(bp) ?
5608 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5609 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005610}
5611
Eilon Greenstein471de712008-08-13 15:49:35 -07005612static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5613{
5614 switch (load_code) {
5615 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005616 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005617 bnx2x_init_internal_common(bp);
5618 /* no break */
5619
5620 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005621 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005622 /* no break */
5623
5624 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005625 /* internal memory per function is
5626 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005627 break;
5628
5629 default:
5630 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5631 break;
5632 }
5633}
5634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005635static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5636{
Merav Sicron55c11942012-11-07 00:45:48 +00005637 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005638}
5639
5640static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5641{
Merav Sicron55c11942012-11-07 00:45:48 +00005642 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005643}
5644
Eric Dumazet1191cb82012-04-27 21:39:21 +00005645static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005646{
5647 if (CHIP_IS_E1x(fp->bp))
5648 return BP_L_ID(fp->bp) + fp->index;
5649 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5650 return bnx2x_fp_igu_sb_id(fp);
5651}
5652
Ariel Elior6383c0b2011-07-14 08:31:57 +00005653static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005654{
5655 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005656 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005657 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005658 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005659 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005660 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005661 fp->cl_id = bnx2x_fp_cl_id(fp);
5662 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5663 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005664 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005665 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5666
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005667 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005668 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005669
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005670 /* Setup SB indicies */
5671 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005673 /* Configure Queue State object */
5674 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5675 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005676
5677 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5678
5679 /* init tx data */
5680 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005681 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5682 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5683 FP_COS_TO_TXQ(fp, cos, bp),
5684 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5685 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005686 }
5687
Barak Witkowski15192a82012-06-19 07:48:28 +00005688 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5689 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005690 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005691
5692 /**
5693 * Configure classification DBs: Always enable Tx switching
5694 */
5695 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5696
Merav Sicron51c1a582012-03-18 10:33:38 +00005697 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005698 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005699 fp->igu_sb_id);
5700 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5701 fp->fw_sb_id, fp->igu_sb_id);
5702
5703 bnx2x_update_fpsb_idx(fp);
5704}
5705
Eric Dumazet1191cb82012-04-27 21:39:21 +00005706static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5707{
5708 int i;
5709
5710 for (i = 1; i <= NUM_TX_RINGS; i++) {
5711 struct eth_tx_next_bd *tx_next_bd =
5712 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5713
5714 tx_next_bd->addr_hi =
5715 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5716 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5717 tx_next_bd->addr_lo =
5718 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5719 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5720 }
5721
5722 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5723 txdata->tx_db.data.zero_fill1 = 0;
5724 txdata->tx_db.data.prod = 0;
5725
5726 txdata->tx_pkt_prod = 0;
5727 txdata->tx_pkt_cons = 0;
5728 txdata->tx_bd_prod = 0;
5729 txdata->tx_bd_cons = 0;
5730 txdata->tx_pkt = 0;
5731}
5732
Merav Sicron55c11942012-11-07 00:45:48 +00005733static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5734{
5735 int i;
5736
5737 for_each_tx_queue_cnic(bp, i)
5738 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5739}
Eric Dumazet1191cb82012-04-27 21:39:21 +00005740static void bnx2x_init_tx_rings(struct bnx2x *bp)
5741{
5742 int i;
5743 u8 cos;
5744
Merav Sicron55c11942012-11-07 00:45:48 +00005745 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005746 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005747 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005748}
5749
Merav Sicron55c11942012-11-07 00:45:48 +00005750void bnx2x_nic_init_cnic(struct bnx2x *bp)
5751{
5752 if (!NO_FCOE(bp))
5753 bnx2x_init_fcoe_fp(bp);
5754
5755 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5756 BNX2X_VF_ID_INVALID, false,
5757 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
5758
5759 /* ensure status block indices were read */
5760 rmb();
5761 bnx2x_init_rx_rings_cnic(bp);
5762 bnx2x_init_tx_rings_cnic(bp);
5763
5764 /* flush all */
5765 mb();
5766 mmiowb();
5767}
5768
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005769void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770{
5771 int i;
5772
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005773 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005774 bnx2x_init_eth_fp(bp, i);
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005775 /* Initialize MOD_ABS interrupts */
5776 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5777 bp->common.shmem_base, bp->common.shmem2_base,
5778 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005779 /* ensure status block indices were read */
5780 rmb();
5781
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005782 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005783 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005784 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005785 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005787 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005788 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005789 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005790 bnx2x_stats_init(bp);
5791
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005792 /* flush all before enabling interrupts */
5793 mb();
5794 mmiowb();
5795
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005796 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005797
5798 /* Check for SPIO5 */
5799 bnx2x_attn_int_deasserted0(bp,
5800 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5801 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802}
5803
5804/* end of nic init */
5805
5806/*
5807 * gzip service functions
5808 */
5809
5810static int bnx2x_gunzip_init(struct bnx2x *bp)
5811{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005812 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5813 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005814 if (bp->gunzip_buf == NULL)
5815 goto gunzip_nomem1;
5816
5817 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5818 if (bp->strm == NULL)
5819 goto gunzip_nomem2;
5820
David S. Miller7ab24bf2011-06-29 05:48:41 -07005821 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005822 if (bp->strm->workspace == NULL)
5823 goto gunzip_nomem3;
5824
5825 return 0;
5826
5827gunzip_nomem3:
5828 kfree(bp->strm);
5829 bp->strm = NULL;
5830
5831gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005832 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5833 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005834 bp->gunzip_buf = NULL;
5835
5836gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005837 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838 return -ENOMEM;
5839}
5840
5841static void bnx2x_gunzip_end(struct bnx2x *bp)
5842{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005843 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005844 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005845 kfree(bp->strm);
5846 bp->strm = NULL;
5847 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005848
5849 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005850 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5851 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005852 bp->gunzip_buf = NULL;
5853 }
5854}
5855
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005856static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005857{
5858 int n, rc;
5859
5860 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005861 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5862 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005863 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005864 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005865
5866 n = 10;
5867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005868#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005869
5870 if (zbuf[3] & FNAME)
5871 while ((zbuf[n++] != 0) && (n < len));
5872
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005873 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005874 bp->strm->avail_in = len - n;
5875 bp->strm->next_out = bp->gunzip_buf;
5876 bp->strm->avail_out = FW_BUF_SIZE;
5877
5878 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5879 if (rc != Z_OK)
5880 return rc;
5881
5882 rc = zlib_inflate(bp->strm, Z_FINISH);
5883 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005884 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5885 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005886
5887 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5888 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005889 netdev_err(bp->dev,
5890 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005891 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005892 bp->gunzip_outlen >>= 2;
5893
5894 zlib_inflateEnd(bp->strm);
5895
5896 if (rc == Z_STREAM_END)
5897 return 0;
5898
5899 return rc;
5900}
5901
5902/* nic load/unload */
5903
5904/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005905 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005906 */
5907
5908/* send a NIG loopback debug packet */
5909static void bnx2x_lb_pckt(struct bnx2x *bp)
5910{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005911 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005912
5913 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005914 wb_write[0] = 0x55555555;
5915 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005916 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005917 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918
5919 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005920 wb_write[0] = 0x09000000;
5921 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005922 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005923 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005924}
5925
5926/* some of the internal memories
5927 * are not directly readable from the driver
5928 * to test them we send debug packets
5929 */
5930static int bnx2x_int_mem_test(struct bnx2x *bp)
5931{
5932 int factor;
5933 int count, i;
5934 u32 val = 0;
5935
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005936 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005937 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005938 else if (CHIP_REV_IS_EMUL(bp))
5939 factor = 200;
5940 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005941 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005942
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005943 /* Disable inputs of parser neighbor blocks */
5944 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5945 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5946 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005947 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005948
5949 /* Write 0 to parser credits for CFC search request */
5950 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5951
5952 /* send Ethernet packet */
5953 bnx2x_lb_pckt(bp);
5954
5955 /* TODO do i reset NIG statistic? */
5956 /* Wait until NIG register shows 1 packet of size 0x10 */
5957 count = 1000 * factor;
5958 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005959
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005960 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5961 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005962 if (val == 0x10)
5963 break;
5964
5965 msleep(10);
5966 count--;
5967 }
5968 if (val != 0x10) {
5969 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5970 return -1;
5971 }
5972
5973 /* Wait until PRS register shows 1 packet */
5974 count = 1000 * factor;
5975 while (count) {
5976 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005977 if (val == 1)
5978 break;
5979
5980 msleep(10);
5981 count--;
5982 }
5983 if (val != 0x1) {
5984 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5985 return -2;
5986 }
5987
5988 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005989 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005990 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005991 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005992 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005993 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5994 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005995
5996 DP(NETIF_MSG_HW, "part2\n");
5997
5998 /* Disable inputs of parser neighbor blocks */
5999 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6000 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6001 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006002 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006003
6004 /* Write 0 to parser credits for CFC search request */
6005 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6006
6007 /* send 10 Ethernet packets */
6008 for (i = 0; i < 10; i++)
6009 bnx2x_lb_pckt(bp);
6010
6011 /* Wait until NIG register shows 10 + 1
6012 packets of size 11*0x10 = 0xb0 */
6013 count = 1000 * factor;
6014 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006016 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6017 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006018 if (val == 0xb0)
6019 break;
6020
6021 msleep(10);
6022 count--;
6023 }
6024 if (val != 0xb0) {
6025 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6026 return -3;
6027 }
6028
6029 /* Wait until PRS register shows 2 packets */
6030 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6031 if (val != 2)
6032 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6033
6034 /* Write 1 to parser credits for CFC search request */
6035 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6036
6037 /* Wait until PRS register shows 3 packets */
6038 msleep(10 * factor);
6039 /* Wait until NIG register shows 1 packet of size 0x10 */
6040 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6041 if (val != 3)
6042 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6043
6044 /* clear NIG EOP FIFO */
6045 for (i = 0; i < 11; i++)
6046 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6047 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6048 if (val != 1) {
6049 BNX2X_ERR("clear of NIG failed\n");
6050 return -4;
6051 }
6052
6053 /* Reset and init BRB, PRS, NIG */
6054 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6055 msleep(50);
6056 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6057 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006058 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6059 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006060 if (!CNIC_SUPPORT(bp))
6061 /* set NIC mode */
6062 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006063
6064 /* Enable inputs of parser neighbor blocks */
6065 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6066 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6067 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006068 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006069
6070 DP(NETIF_MSG_HW, "done\n");
6071
6072 return 0; /* OK */
6073}
6074
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006075static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006076{
Yuval Mintzb343d002012-12-02 04:05:53 +00006077 u32 val;
6078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006080 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006081 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6082 else
6083 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6085 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006086 /*
6087 * mask read length error interrupts in brb for parser
6088 * (parsing unit and 'checksum and crc' unit)
6089 * these errors are legal (PU reads fixed length and CAC can cause
6090 * read length error on truncated packets)
6091 */
6092 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006093 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6094 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6095 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6096 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6097 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006098/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6099/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006100 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6101 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6102 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006103/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6104/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006105 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6106 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6107 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6108 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006109/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6110/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006111
Yuval Mintzb343d002012-12-02 04:05:53 +00006112 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6113 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6114 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6115 if (!CHIP_IS_E1x(bp))
6116 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6117 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6118 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6119
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006120 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6121 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6122 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006123/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006124
6125 if (!CHIP_IS_E1x(bp))
6126 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6127 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006129 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6130 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006131/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006132 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006133}
6134
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006135static void bnx2x_reset_common(struct bnx2x *bp)
6136{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006137 u32 val = 0x1400;
6138
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006139 /* reset_common */
6140 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6141 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006142
6143 if (CHIP_IS_E3(bp)) {
6144 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6145 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6146 }
6147
6148 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6149}
6150
6151static void bnx2x_setup_dmae(struct bnx2x *bp)
6152{
6153 bp->dmae_ready = 0;
6154 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006155}
6156
Eilon Greenstein573f2032009-08-12 08:24:14 +00006157static void bnx2x_init_pxp(struct bnx2x *bp)
6158{
6159 u16 devctl;
6160 int r_order, w_order;
6161
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006162 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006163 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6164 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6165 if (bp->mrrs == -1)
6166 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6167 else {
6168 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6169 r_order = bp->mrrs;
6170 }
6171
6172 bnx2x_init_pxp_arb(bp, r_order, w_order);
6173}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006174
6175static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6176{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006177 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006178 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006179 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006180
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006181 if (BP_NOMCP(bp))
6182 return;
6183
6184 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006185 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6186 SHARED_HW_CFG_FAN_FAILURE_MASK;
6187
6188 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6189 is_required = 1;
6190
6191 /*
6192 * The fan failure mechanism is usually related to the PHY type since
6193 * the power consumption of the board is affected by the PHY. Currently,
6194 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6195 */
6196 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6197 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006198 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006199 bnx2x_fan_failure_det_req(
6200 bp,
6201 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006202 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006203 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006204 }
6205
6206 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6207
6208 if (is_required == 0)
6209 return;
6210
6211 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006212 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006213
6214 /* set to active low mode */
6215 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006216 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006217 REG_WR(bp, MISC_REG_SPIO_INT, val);
6218
6219 /* enable interrupt to signal the IGU */
6220 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006221 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006222 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6223}
6224
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006225static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
6226{
6227 u32 offset = 0;
6228
6229 if (CHIP_IS_E1(bp))
6230 return;
6231 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
6232 return;
6233
6234 switch (BP_ABS_FUNC(bp)) {
6235 case 0:
6236 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
6237 break;
6238 case 1:
6239 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
6240 break;
6241 case 2:
6242 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
6243 break;
6244 case 3:
6245 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
6246 break;
6247 case 4:
6248 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
6249 break;
6250 case 5:
6251 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
6252 break;
6253 case 6:
6254 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
6255 break;
6256 case 7:
6257 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
6258 break;
6259 default:
6260 return;
6261 }
6262
6263 REG_WR(bp, offset, pretend_func_num);
6264 REG_RD(bp, offset);
6265 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
6266}
6267
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006268void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006269{
6270 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6271 val &= ~IGU_PF_CONF_FUNC_EN;
6272
6273 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6275 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6276}
6277
Eric Dumazet1191cb82012-04-27 21:39:21 +00006278static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006279{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006280 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006281 /* Avoid common init in case MFW supports LFA */
6282 if (SHMEM2_RD(bp, size) >
6283 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6284 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006285 shmem_base[0] = bp->common.shmem_base;
6286 shmem2_base[0] = bp->common.shmem2_base;
6287 if (!CHIP_IS_E1x(bp)) {
6288 shmem_base[1] =
6289 SHMEM2_RD(bp, other_shmem_base_addr);
6290 shmem2_base[1] =
6291 SHMEM2_RD(bp, other_shmem2_base_addr);
6292 }
6293 bnx2x_acquire_phy_lock(bp);
6294 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6295 bp->common.chip_id);
6296 bnx2x_release_phy_lock(bp);
6297}
6298
6299/**
6300 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6301 *
6302 * @bp: driver handle
6303 */
6304static int bnx2x_init_hw_common(struct bnx2x *bp)
6305{
6306 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006307
Merav Sicron51c1a582012-03-18 10:33:38 +00006308 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006309
David S. Miller823dcd22011-08-20 10:39:12 -07006310 /*
6311 * take the UNDI lock to protect undi_unload flow from accessing
6312 * registers while we're resetting the chip
6313 */
David S. Miller8decf862011-09-22 03:23:13 -04006314 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006315
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006316 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006317 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006319 val = 0xfffc;
6320 if (CHIP_IS_E3(bp)) {
6321 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6322 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6323 }
6324 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006325
David S. Miller8decf862011-09-22 03:23:13 -04006326 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006328 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6329
6330 if (!CHIP_IS_E1x(bp)) {
6331 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006332
6333 /**
6334 * 4-port mode or 2-port mode we need to turn of master-enable
6335 * for everyone, after that, turn it back on for self.
6336 * so, we disregard multi-function or not, and always disable
6337 * for all functions on the given path, this means 0,2,4,6 for
6338 * path 0 and 1,3,5,7 for path 1
6339 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006340 for (abs_func_id = BP_PATH(bp);
6341 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6342 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006343 REG_WR(bp,
6344 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6345 1);
6346 continue;
6347 }
6348
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006349 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006350 /* clear pf enable */
6351 bnx2x_pf_disable(bp);
6352 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6353 }
6354 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006355
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006356 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006357 if (CHIP_IS_E1(bp)) {
6358 /* enable HW interrupt from PXP on USDM overflow
6359 bit 16 on INT_MASK_0 */
6360 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 }
6362
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006363 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006364 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006365
6366#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006367 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6368 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6369 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6370 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6371 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006372 /* make sure this value is 0 */
6373 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006374
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006375/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6376 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6377 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6378 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6379 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006380#endif
6381
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006382 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6383
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006384 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6385 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006386
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006387 /* let the HW do it's magic ... */
6388 msleep(100);
6389 /* finish PXP init */
6390 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6391 if (val != 1) {
6392 BNX2X_ERR("PXP2 CFG failed\n");
6393 return -EBUSY;
6394 }
6395 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6396 if (val != 1) {
6397 BNX2X_ERR("PXP2 RD_INIT failed\n");
6398 return -EBUSY;
6399 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006400
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006401 /* Timers bug workaround E2 only. We need to set the entire ILT to
6402 * have entries with value "0" and valid bit on.
6403 * This needs to be done by the first PF that is loaded in a path
6404 * (i.e. common phase)
6405 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006406 if (!CHIP_IS_E1x(bp)) {
6407/* In E2 there is a bug in the timers block that can cause function 6 / 7
6408 * (i.e. vnic3) to start even if it is marked as "scan-off".
6409 * This occurs when a different function (func2,3) is being marked
6410 * as "scan-off". Real-life scenario for example: if a driver is being
6411 * load-unloaded while func6,7 are down. This will cause the timer to access
6412 * the ilt, translate to a logical address and send a request to read/write.
6413 * Since the ilt for the function that is down is not valid, this will cause
6414 * a translation error which is unrecoverable.
6415 * The Workaround is intended to make sure that when this happens nothing fatal
6416 * will occur. The workaround:
6417 * 1. First PF driver which loads on a path will:
6418 * a. After taking the chip out of reset, by using pretend,
6419 * it will write "0" to the following registers of
6420 * the other vnics.
6421 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6422 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6423 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6424 * And for itself it will write '1' to
6425 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6426 * dmae-operations (writing to pram for example.)
6427 * note: can be done for only function 6,7 but cleaner this
6428 * way.
6429 * b. Write zero+valid to the entire ILT.
6430 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6431 * VNIC3 (of that port). The range allocated will be the
6432 * entire ILT. This is needed to prevent ILT range error.
6433 * 2. Any PF driver load flow:
6434 * a. ILT update with the physical addresses of the allocated
6435 * logical pages.
6436 * b. Wait 20msec. - note that this timeout is needed to make
6437 * sure there are no requests in one of the PXP internal
6438 * queues with "old" ILT addresses.
6439 * c. PF enable in the PGLC.
6440 * d. Clear the was_error of the PF in the PGLC. (could have
6441 * occured while driver was down)
6442 * e. PF enable in the CFC (WEAK + STRONG)
6443 * f. Timers scan enable
6444 * 3. PF driver unload flow:
6445 * a. Clear the Timers scan_en.
6446 * b. Polling for scan_on=0 for that PF.
6447 * c. Clear the PF enable bit in the PXP.
6448 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6449 * e. Write zero+valid to all ILT entries (The valid bit must
6450 * stay set)
6451 * f. If this is VNIC 3 of a port then also init
6452 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6453 * to the last enrty in the ILT.
6454 *
6455 * Notes:
6456 * Currently the PF error in the PGLC is non recoverable.
6457 * In the future the there will be a recovery routine for this error.
6458 * Currently attention is masked.
6459 * Having an MCP lock on the load/unload process does not guarantee that
6460 * there is no Timer disable during Func6/7 enable. This is because the
6461 * Timers scan is currently being cleared by the MCP on FLR.
6462 * Step 2.d can be done only for PF6/7 and the driver can also check if
6463 * there is error before clearing it. But the flow above is simpler and
6464 * more general.
6465 * All ILT entries are written by zero+valid and not just PF6/7
6466 * ILT entries since in the future the ILT entries allocation for
6467 * PF-s might be dynamic.
6468 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006469 struct ilt_client_info ilt_cli;
6470 struct bnx2x_ilt ilt;
6471 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6472 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6473
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006474 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006475 ilt_cli.start = 0;
6476 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6477 ilt_cli.client_num = ILT_CLIENT_TM;
6478
6479 /* Step 1: set zeroes to all ilt page entries with valid bit on
6480 * Step 2: set the timers first/last ilt entry to point
6481 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006482 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006483 *
6484 * both steps performed by call to bnx2x_ilt_client_init_op()
6485 * with dummy TM client
6486 *
6487 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6488 * and his brother are split registers
6489 */
6490 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6491 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6492 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6493
6494 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6495 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6496 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6497 }
6498
6499
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006500 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6501 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006503 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006504 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6505 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006506 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006508 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006509
6510 /* let the HW do it's magic ... */
6511 do {
6512 msleep(200);
6513 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6514 } while (factor-- && (val != 1));
6515
6516 if (val != 1) {
6517 BNX2X_ERR("ATC_INIT failed\n");
6518 return -EBUSY;
6519 }
6520 }
6521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006522 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006523
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006524 /* clean the DMAE memory */
6525 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006526 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006528 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6529
6530 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6531
6532 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6533
6534 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006535
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6537 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6538 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6539 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6540
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006541 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006542
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006543
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006544 /* QM queues pointers table */
6545 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006546
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006547 /* soft reset pulse */
6548 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6549 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006550
Merav Sicron55c11942012-11-07 00:45:48 +00006551 if (CNIC_SUPPORT(bp))
6552 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006553
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006554 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006555 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006556 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006557 /* enable hw interrupt from doorbell Q */
6558 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006560 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006561
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006562 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006563 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006564
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006565 if (!CHIP_IS_E1(bp))
6566 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6567
Barak Witkowskia3348722012-04-23 03:04:46 +00006568 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6569 if (IS_MF_AFEX(bp)) {
6570 /* configure that VNTag and VLAN headers must be
6571 * received in afex mode
6572 */
6573 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6574 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6575 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6576 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6577 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6578 } else {
6579 /* Bit-map indicating which L2 hdrs may appear
6580 * after the basic Ethernet header
6581 */
6582 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6583 bp->path_has_ovlan ? 7 : 6);
6584 }
6585 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006586
6587 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6588 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6589 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6590 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6591
6592 if (!CHIP_IS_E1x(bp)) {
6593 /* reset VFC memories */
6594 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6595 VFC_MEMORIES_RST_REG_CAM_RST |
6596 VFC_MEMORIES_RST_REG_RAM_RST);
6597 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6598 VFC_MEMORIES_RST_REG_CAM_RST |
6599 VFC_MEMORIES_RST_REG_RAM_RST);
6600
6601 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006602 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006604 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6605 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6606 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6607 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006608
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006609 /* sync semi rtc */
6610 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6611 0x80000000);
6612 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6613 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006615 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6616 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6617 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006618
Barak Witkowskia3348722012-04-23 03:04:46 +00006619 if (!CHIP_IS_E1x(bp)) {
6620 if (IS_MF_AFEX(bp)) {
6621 /* configure that VNTag and VLAN headers must be
6622 * sent in afex mode
6623 */
6624 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6625 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6626 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6627 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6628 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6629 } else {
6630 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6631 bp->path_has_ovlan ? 7 : 6);
6632 }
6633 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006634
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006635 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006636
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006637 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6638
Merav Sicron55c11942012-11-07 00:45:48 +00006639 if (CNIC_SUPPORT(bp)) {
6640 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6641 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6642 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6643 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6644 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6645 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6646 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6647 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6648 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6649 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6650 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006651 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006652
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006653 if (sizeof(union cdu_context) != 1024)
6654 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006655 dev_alert(&bp->pdev->dev,
6656 "please adjust the size of cdu_context(%ld)\n",
6657 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006658
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006659 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006660 val = (4 << 24) + (0 << 12) + 1024;
6661 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006663 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006664 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006665 /* enable context validation interrupt from CFC */
6666 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6667
6668 /* set the thresholds to prevent CFC/CDU race */
6669 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006670
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006671 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006673 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006674 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6675
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006676 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6677 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006678
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006679 /* Reset PCIE errors for debug */
6680 REG_WR(bp, 0x2814, 0xffffffff);
6681 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006683 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006684 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6685 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6686 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6687 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6688 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6689 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6690 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6691 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6692 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6693 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6694 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6695 }
6696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006697 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006698 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006699 /* in E3 this done in per-port section */
6700 if (!CHIP_IS_E3(bp))
6701 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6702 }
6703 if (CHIP_IS_E1H(bp))
6704 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006705 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006707 if (CHIP_REV_IS_SLOW(bp))
6708 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006710 /* finish CFC init */
6711 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6712 if (val != 1) {
6713 BNX2X_ERR("CFC LL_INIT failed\n");
6714 return -EBUSY;
6715 }
6716 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6717 if (val != 1) {
6718 BNX2X_ERR("CFC AC_INIT failed\n");
6719 return -EBUSY;
6720 }
6721 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6722 if (val != 1) {
6723 BNX2X_ERR("CFC CAM_INIT failed\n");
6724 return -EBUSY;
6725 }
6726 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006728 if (CHIP_IS_E1(bp)) {
6729 /* read NIG statistic
6730 to see if this is our first up since powerup */
6731 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6732 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006733
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006734 /* do internal memory self test */
6735 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6736 BNX2X_ERR("internal mem self test failed\n");
6737 return -EBUSY;
6738 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006740
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006741 bnx2x_setup_fan_failure_detection(bp);
6742
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006743 /* clear PXP2 attentions */
6744 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006745
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006746 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006747 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006748
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006749 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006750 if (CHIP_IS_E1x(bp))
6751 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006752 } else
6753 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6754
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006755 return 0;
6756}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006758/**
6759 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6760 *
6761 * @bp: driver handle
6762 */
6763static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6764{
6765 int rc = bnx2x_init_hw_common(bp);
6766
6767 if (rc)
6768 return rc;
6769
6770 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6771 if (!BP_NOMCP(bp))
6772 bnx2x__common_init_phy(bp);
6773
6774 return 0;
6775}
6776
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006777static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006778{
6779 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006780 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006781 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006782 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006783
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006784
Merav Sicron51c1a582012-03-18 10:33:38 +00006785 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006786
6787 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006789 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6790 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6791 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006792
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006793 /* Timers bug workaround: disables the pf_master bit in pglue at
6794 * common phase, we need to enable it here before any dmae access are
6795 * attempted. Therefore we manually added the enable-master to the
6796 * port phase (it also happens in the function phase)
6797 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006798 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006799 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006801 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6802 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6803 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6804 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6805
6806 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6807 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6808 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6809 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006810
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006811 /* QM cid (connection) count */
6812 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813
Merav Sicron55c11942012-11-07 00:45:48 +00006814 if (CNIC_SUPPORT(bp)) {
6815 bnx2x_init_block(bp, BLOCK_TM, init_phase);
6816 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6817 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
6818 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006820 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006821
Dmitry Kravkov2b674042012-10-28 21:59:04 +00006822 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6823
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006824 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006825
6826 if (IS_MF(bp))
6827 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6828 else if (bp->dev->mtu > 4096) {
6829 if (bp->flags & ONE_PORT_FLAG)
6830 low = 160;
6831 else {
6832 val = bp->dev->mtu;
6833 /* (24*1024 + val*4)/256 */
6834 low = 96 + (val/64) +
6835 ((val % 64) ? 1 : 0);
6836 }
6837 } else
6838 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6839 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006840 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6841 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6842 }
6843
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006844 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006845 REG_WR(bp, (BP_PORT(bp) ?
6846 BRB1_REG_MAC_GUARANTIED_1 :
6847 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006848
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006850 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006851 if (CHIP_IS_E3B0(bp)) {
6852 if (IS_MF_AFEX(bp)) {
6853 /* configure headers for AFEX mode */
6854 REG_WR(bp, BP_PORT(bp) ?
6855 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6856 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6857 REG_WR(bp, BP_PORT(bp) ?
6858 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6859 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6860 REG_WR(bp, BP_PORT(bp) ?
6861 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6862 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6863 } else {
6864 /* Ovlan exists only if we are in multi-function +
6865 * switch-dependent mode, in switch-independent there
6866 * is no ovlan headers
6867 */
6868 REG_WR(bp, BP_PORT(bp) ?
6869 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6870 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6871 (bp->path_has_ovlan ? 7 : 6));
6872 }
6873 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006874
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006875 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6876 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6877 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6878 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6879
6880 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6881 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6882 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6883 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6884
6885 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6886 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6887
6888 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6889
6890 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006891 /* configure PBF to work without PAUSE mtu 9000 */
6892 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006894 /* update threshold */
6895 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6896 /* update init credit */
6897 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006898
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006899 /* probe changes */
6900 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6901 udelay(50);
6902 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6903 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904
Merav Sicron55c11942012-11-07 00:45:48 +00006905 if (CNIC_SUPPORT(bp))
6906 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
6907
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006908 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6909 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006910
6911 if (CHIP_IS_E1(bp)) {
6912 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6913 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6914 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006915 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006916
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006917 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006918
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006919 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006920 /* init aeu_mask_attn_func_0/1:
6921 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6922 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6923 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006924 val = IS_MF(bp) ? 0xF7 : 0x7;
6925 /* Enable DCBX attention for all but E1 */
6926 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6927 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006928
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006929 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006930
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006931 if (!CHIP_IS_E1x(bp)) {
6932 /* Bit-map indicating which L2 hdrs may appear after the
6933 * basic Ethernet header
6934 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006935 if (IS_MF_AFEX(bp))
6936 REG_WR(bp, BP_PORT(bp) ?
6937 NIG_REG_P1_HDRS_AFTER_BASIC :
6938 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6939 else
6940 REG_WR(bp, BP_PORT(bp) ?
6941 NIG_REG_P1_HDRS_AFTER_BASIC :
6942 NIG_REG_P0_HDRS_AFTER_BASIC,
6943 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006944
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006945 if (CHIP_IS_E3(bp))
6946 REG_WR(bp, BP_PORT(bp) ?
6947 NIG_REG_LLH1_MF_MODE :
6948 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6949 }
6950 if (!CHIP_IS_E3(bp))
6951 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006952
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006953 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006954 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006956 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006958 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006959 val = 0;
6960 switch (bp->mf_mode) {
6961 case MULTI_FUNCTION_SD:
6962 val = 1;
6963 break;
6964 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006965 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006966 val = 2;
6967 break;
6968 }
6969
6970 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6971 NIG_REG_LLH0_CLS_TYPE), val);
6972 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006973 {
6974 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6975 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6976 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6977 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006978 }
6979
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006980
6981 /* If SPIO5 is set to generate interrupts, enable it for this port */
6982 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006983 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006984 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6985 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6986 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006987 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006988 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006989 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006990
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006991 return 0;
6992}
6993
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006994static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6995{
6996 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006997 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006998
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006999 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007001 else
7002 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007003
Yuval Mintz32d68de2012-04-03 18:41:24 +00007004 wb_write[0] = ONCHIP_ADDR1(addr);
7005 wb_write[1] = ONCHIP_ADDR2(addr);
7006 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007007}
7008
Eric Dumazet1191cb82012-04-27 21:39:21 +00007009static void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func,
7010 u8 idu_sb_id, bool is_Pf)
7011{
7012 u32 data, ctl, cnt = 100;
7013 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7014 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7015 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7016 u32 sb_bit = 1 << (idu_sb_id%32);
7017 u32 func_encode = func | (is_Pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
7018 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7019
7020 /* Not supported in BC mode */
7021 if (CHIP_INT_MODE_IS_BC(bp))
7022 return;
7023
7024 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7025 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7026 IGU_REGULAR_CLEANUP_SET |
7027 IGU_REGULAR_BCLEANUP;
7028
7029 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7030 func_encode << IGU_CTRL_REG_FID_SHIFT |
7031 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7032
7033 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7034 data, igu_addr_data);
7035 REG_WR(bp, igu_addr_data, data);
7036 mmiowb();
7037 barrier();
7038 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7039 ctl, igu_addr_ctl);
7040 REG_WR(bp, igu_addr_ctl, ctl);
7041 mmiowb();
7042 barrier();
7043
7044 /* wait for clean up to finish */
7045 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7046 msleep(20);
7047
7048
7049 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7050 DP(NETIF_MSG_HW,
7051 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7052 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7053 }
7054}
7055
7056static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007057{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007058 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007059}
7060
Eric Dumazet1191cb82012-04-27 21:39:21 +00007061static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007062{
7063 u32 i, base = FUNC_ILT_BASE(func);
7064 for (i = base; i < base + ILT_PER_FUNC; i++)
7065 bnx2x_ilt_wr(bp, i, 0);
7066}
7067
Merav Sicron55c11942012-11-07 00:45:48 +00007068
Merav Sicron910cc722012-11-11 03:56:08 +00007069static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007070{
7071 int port = BP_PORT(bp);
7072 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7073 /* T1 hash bits value determines the T1 number of entries */
7074 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7075}
7076
7077static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7078{
7079 int rc;
7080 struct bnx2x_func_state_params func_params = {NULL};
7081 struct bnx2x_func_switch_update_params *switch_update_params =
7082 &func_params.params.switch_update;
7083
7084 /* Prepare parameters for function state transitions */
7085 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7086 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7087
7088 func_params.f_obj = &bp->func_obj;
7089 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7090
7091 /* Function parameters */
7092 switch_update_params->suspend = suspend;
7093
7094 rc = bnx2x_func_state_change(bp, &func_params);
7095
7096 return rc;
7097}
7098
Merav Sicron910cc722012-11-11 03:56:08 +00007099static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007100{
7101 int rc, i, port = BP_PORT(bp);
7102 int vlan_en = 0, mac_en[NUM_MACS];
7103
7104
7105 /* Close input from network */
7106 if (bp->mf_mode == SINGLE_FUNCTION) {
7107 bnx2x_set_rx_filter(&bp->link_params, 0);
7108 } else {
7109 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7110 NIG_REG_LLH0_FUNC_EN);
7111 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7112 NIG_REG_LLH0_FUNC_EN, 0);
7113 for (i = 0; i < NUM_MACS; i++) {
7114 mac_en[i] = REG_RD(bp, port ?
7115 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7116 4 * i) :
7117 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7118 4 * i));
7119 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7120 4 * i) :
7121 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7122 }
7123 }
7124
7125 /* Close BMC to host */
7126 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7127 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7128
7129 /* Suspend Tx switching to the PF. Completion of this ramrod
7130 * further guarantees that all the packets of that PF / child
7131 * VFs in BRB were processed by the Parser, so it is safe to
7132 * change the NIC_MODE register.
7133 */
7134 rc = bnx2x_func_switch_update(bp, 1);
7135 if (rc) {
7136 BNX2X_ERR("Can't suspend tx-switching!\n");
7137 return rc;
7138 }
7139
7140 /* Change NIC_MODE register */
7141 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7142
7143 /* Open input from network */
7144 if (bp->mf_mode == SINGLE_FUNCTION) {
7145 bnx2x_set_rx_filter(&bp->link_params, 1);
7146 } else {
7147 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7148 NIG_REG_LLH0_FUNC_EN, vlan_en);
7149 for (i = 0; i < NUM_MACS; i++) {
7150 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7151 4 * i) :
7152 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7153 mac_en[i]);
7154 }
7155 }
7156
7157 /* Enable BMC to host */
7158 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7159 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7160
7161 /* Resume Tx switching to the PF */
7162 rc = bnx2x_func_switch_update(bp, 0);
7163 if (rc) {
7164 BNX2X_ERR("Can't resume tx-switching!\n");
7165 return rc;
7166 }
7167
7168 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7169 return 0;
7170}
7171
7172int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7173{
7174 int rc;
7175
7176 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7177
7178 if (CONFIGURE_NIC_MODE(bp)) {
7179 /* Configrue searcher as part of function hw init */
7180 bnx2x_init_searcher(bp);
7181
7182 /* Reset NIC mode */
7183 rc = bnx2x_reset_nic_mode(bp);
7184 if (rc)
7185 BNX2X_ERR("Can't change NIC mode!\n");
7186 return rc;
7187 }
7188
7189 return 0;
7190}
7191
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007192static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007193{
7194 int port = BP_PORT(bp);
7195 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007196 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007197 struct bnx2x_ilt *ilt = BP_ILT(bp);
7198 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007199 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007200 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007201 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007202
Merav Sicron51c1a582012-03-18 10:33:38 +00007203 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007205 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007206 if (!CHIP_IS_E1x(bp)) {
7207 rc = bnx2x_pf_flr_clnup(bp);
7208 if (rc)
7209 return rc;
7210 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007211
Eilon Greenstein8badd272009-02-12 08:36:15 +00007212 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007213 if (bp->common.int_block == INT_BLOCK_HC) {
7214 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7215 val = REG_RD(bp, addr);
7216 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7217 REG_WR(bp, addr, val);
7218 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007219
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007220 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7221 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7222
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007223 ilt = BP_ILT(bp);
7224 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007226 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007227 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007228 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007229 bp->context[i].cxt_mapping;
7230 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007231 }
7232 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007233
Merav Sicron55c11942012-11-07 00:45:48 +00007234 if (!CONFIGURE_NIC_MODE(bp)) {
7235 bnx2x_init_searcher(bp);
7236 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7237 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7238 } else {
7239 /* Set NIC mode */
7240 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7241 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Michael Chan37b091b2009-10-10 13:46:55 +00007242
Merav Sicron55c11942012-11-07 00:45:48 +00007243 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007244
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007245 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007246 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7247
7248 /* Turn on a single ISR mode in IGU if driver is going to use
7249 * INT#x or MSI
7250 */
7251 if (!(bp->flags & USING_MSIX_FLAG))
7252 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7253 /*
7254 * Timers workaround bug: function init part.
7255 * Need to wait 20msec after initializing ILT,
7256 * needed to make sure there are no requests in
7257 * one of the PXP internal queues with "old" ILT addresses
7258 */
7259 msleep(20);
7260 /*
7261 * Master enable - Due to WB DMAE writes performed before this
7262 * register is re-initialized as part of the regular function
7263 * init
7264 */
7265 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7266 /* Enable the function in IGU */
7267 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7268 }
7269
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007270 bp->dmae_ready = 1;
7271
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007272 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007274 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007275 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7276
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007277 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7278 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7279 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7280 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7281 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7282 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7283 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7284 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7285 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7286 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7287 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7288 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7289 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007291 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007292 REG_WR(bp, QM_REG_PF_EN, 1);
7293
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007294 if (!CHIP_IS_E1x(bp)) {
7295 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7296 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7297 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7298 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7299 }
7300 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007301
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007302 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7303 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
7304 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7305 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7306 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7307 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7308 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7309 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7310 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7311 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7312 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7313 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007314 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7315
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007316 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007318 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007319
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007320 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007321 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7322
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007323 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007324 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007325 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007326 }
7327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007328 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007329
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007330 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007331 if (bp->common.int_block == INT_BLOCK_HC) {
7332 if (CHIP_IS_E1H(bp)) {
7333 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7334
7335 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7336 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7337 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007338 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007339
7340 } else {
7341 int num_segs, sb_idx, prod_offset;
7342
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007343 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007345 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007346 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7347 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7348 }
7349
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007350 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007352 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007353 int dsb_idx = 0;
7354 /**
7355 * Producer memory:
7356 * E2 mode: address 0-135 match to the mapping memory;
7357 * 136 - PF0 default prod; 137 - PF1 default prod;
7358 * 138 - PF2 default prod; 139 - PF3 default prod;
7359 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7360 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7361 * 144-147 reserved.
7362 *
7363 * E1.5 mode - In backward compatible mode;
7364 * for non default SB; each even line in the memory
7365 * holds the U producer and each odd line hold
7366 * the C producer. The first 128 producers are for
7367 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7368 * producers are for the DSB for each PF.
7369 * Each PF has five segments: (the order inside each
7370 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7371 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7372 * 144-147 attn prods;
7373 */
7374 /* non-default-status-blocks */
7375 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7376 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7377 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7378 prod_offset = (bp->igu_base_sb + sb_idx) *
7379 num_segs;
7380
7381 for (i = 0; i < num_segs; i++) {
7382 addr = IGU_REG_PROD_CONS_MEMORY +
7383 (prod_offset + i) * 4;
7384 REG_WR(bp, addr, 0);
7385 }
7386 /* send consumer update with value 0 */
7387 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7388 USTORM_ID, 0, IGU_INT_NOP, 1);
7389 bnx2x_igu_clear_sb(bp,
7390 bp->igu_base_sb + sb_idx);
7391 }
7392
7393 /* default-status-blocks */
7394 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7395 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7396
7397 if (CHIP_MODE_IS_4_PORT(bp))
7398 dsb_idx = BP_FUNC(bp);
7399 else
David S. Miller8decf862011-09-22 03:23:13 -04007400 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007401
7402 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7403 IGU_BC_BASE_DSB_PROD + dsb_idx :
7404 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7405
David S. Miller8decf862011-09-22 03:23:13 -04007406 /*
7407 * igu prods come in chunks of E1HVN_MAX (4) -
7408 * does not matters what is the current chip mode
7409 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007410 for (i = 0; i < (num_segs * E1HVN_MAX);
7411 i += E1HVN_MAX) {
7412 addr = IGU_REG_PROD_CONS_MEMORY +
7413 (prod_offset + i)*4;
7414 REG_WR(bp, addr, 0);
7415 }
7416 /* send consumer update with 0 */
7417 if (CHIP_INT_MODE_IS_BC(bp)) {
7418 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7419 USTORM_ID, 0, IGU_INT_NOP, 1);
7420 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7421 CSTORM_ID, 0, IGU_INT_NOP, 1);
7422 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7423 XSTORM_ID, 0, IGU_INT_NOP, 1);
7424 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7425 TSTORM_ID, 0, IGU_INT_NOP, 1);
7426 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7427 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7428 } else {
7429 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7430 USTORM_ID, 0, IGU_INT_NOP, 1);
7431 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7432 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7433 }
7434 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7435
7436 /* !!! these should become driver const once
7437 rf-tool supports split-68 const */
7438 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7439 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7440 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7441 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7442 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7443 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7444 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007445 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007446
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007447 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007448 REG_WR(bp, 0x2114, 0xffffffff);
7449 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007450
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007451 if (CHIP_IS_E1x(bp)) {
7452 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7453 main_mem_base = HC_REG_MAIN_MEMORY +
7454 BP_PORT(bp) * (main_mem_size * 4);
7455 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7456 main_mem_width = 8;
7457
7458 val = REG_RD(bp, main_mem_prty_clr);
7459 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007460 DP(NETIF_MSG_HW,
7461 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7462 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007463
7464 /* Clear "false" parity errors in MSI-X table */
7465 for (i = main_mem_base;
7466 i < main_mem_base + main_mem_size * 4;
7467 i += main_mem_width) {
7468 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7469 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7470 i, main_mem_width / 4);
7471 }
7472 /* Clear HC parity attention */
7473 REG_RD(bp, main_mem_prty_clr);
7474 }
7475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007476#ifdef BNX2X_STOP_ON_ERROR
7477 /* Enable STORMs SP logging */
7478 REG_WR8(bp, BAR_USTRORM_INTMEM +
7479 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7480 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7481 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7482 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7483 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7484 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7485 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7486#endif
7487
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007488 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007489
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007490 return 0;
7491}
7492
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007493
Merav Sicron55c11942012-11-07 00:45:48 +00007494void bnx2x_free_mem_cnic(struct bnx2x *bp)
7495{
7496 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7497
7498 if (!CHIP_IS_E1x(bp))
7499 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7500 sizeof(struct host_hc_status_block_e2));
7501 else
7502 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7503 sizeof(struct host_hc_status_block_e1x));
7504
7505 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7506}
7507
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007508void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007509{
Merav Sicrona0529972012-06-19 07:48:25 +00007510 int i;
7511
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007512 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007513 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007514 /* end of fastpath */
7515
7516 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007517 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007519 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7520 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007522 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007523 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007524
Merav Sicrona0529972012-06-19 07:48:25 +00007525 for (i = 0; i < L2_ILT_LINES(bp); i++)
7526 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7527 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007528 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7529
7530 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007531
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007532 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007533
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007534 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7535 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007536}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007537
Eric Dumazet1191cb82012-04-27 21:39:21 +00007538static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007539{
7540 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007541 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007542
Barak Witkowski50f0a562011-12-05 21:52:23 +00007543 /* number of queues for statistics is number of eth queues + FCoE */
7544 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007545
7546 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007547 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7548 * num of queues
7549 */
7550 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007551
7552
7553 /* Request is built from stats_query_header and an array of
7554 * stats_query_cmd_group each of which contains
7555 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7556 * configured in the stats_query_header.
7557 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007558 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7559 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007560
7561 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7562 num_groups * sizeof(struct stats_query_cmd_group);
7563
7564 /* Data for statistics requests + stats_conter
7565 *
7566 * stats_counter holds per-STORM counters that are incremented
7567 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007568 *
7569 * memory for FCoE offloaded statistics are counted anyway,
7570 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007571 */
7572 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7573 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007574 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007575 sizeof(struct per_queue_stats) * num_queue_stats +
7576 sizeof(struct stats_counter);
7577
7578 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7579 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7580
7581 /* Set shortcuts */
7582 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7583 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7584
7585 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7586 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7587
7588 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7589 bp->fw_stats_req_sz;
7590 return 0;
7591
7592alloc_mem_err:
7593 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7594 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007595 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007596 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007597}
7598
Merav Sicron55c11942012-11-07 00:45:48 +00007599int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007600{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007601 if (!CHIP_IS_E1x(bp))
7602 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007603 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7604 sizeof(struct host_hc_status_block_e2));
7605 else
Merav Sicron55c11942012-11-07 00:45:48 +00007606 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7607 &bp->cnic_sb_mapping,
7608 sizeof(struct
7609 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007610
Merav Sicron55c11942012-11-07 00:45:48 +00007611 if (CONFIGURE_NIC_MODE(bp))
7612 /* allocate searcher T2 table, as it wan't allocated before */
7613 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007614
Merav Sicron55c11942012-11-07 00:45:48 +00007615 /* write address to which L5 should insert its values */
7616 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7617 &bp->slowpath->drv_info_to_mcp;
7618
7619 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7620 goto alloc_mem_err;
7621
7622 return 0;
7623
7624alloc_mem_err:
7625 bnx2x_free_mem_cnic(bp);
7626 BNX2X_ERR("Can't allocate memory\n");
7627 return -ENOMEM;
7628}
7629
7630int bnx2x_alloc_mem(struct bnx2x *bp)
7631{
7632 int i, allocated, context_size;
7633
7634 if (!CONFIGURE_NIC_MODE(bp))
7635 /* allocate searcher T2 table */
7636 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007637
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007638 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007639 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007640
7641 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7642 sizeof(struct bnx2x_slowpath));
7643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007644 /* Allocated memory for FW statistics */
7645 if (bnx2x_alloc_fw_stats_mem(bp))
7646 goto alloc_mem_err;
7647
Merav Sicrona0529972012-06-19 07:48:25 +00007648 /* Allocate memory for CDU context:
7649 * This memory is allocated separately and not in the generic ILT
7650 * functions because CDU differs in few aspects:
7651 * 1. There are multiple entities allocating memory for context -
7652 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7653 * its own ILT lines.
7654 * 2. Since CDU page-size is not a single 4KB page (which is the case
7655 * for the other ILT clients), to be efficient we want to support
7656 * allocation of sub-page-size in the last entry.
7657 * 3. Context pointers are used by the driver to pass to FW / update
7658 * the context (for the other ILT clients the pointers are used just to
7659 * free the memory during unload).
7660 */
7661 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007662
Merav Sicrona0529972012-06-19 07:48:25 +00007663 for (i = 0, allocated = 0; allocated < context_size; i++) {
7664 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7665 (context_size - allocated));
7666 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7667 &bp->context[i].cxt_mapping,
7668 bp->context[i].size);
7669 allocated += bp->context[i].size;
7670 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007671 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007672
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007673 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7674 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007675
7676 /* Slow path ring */
7677 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7678
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007679 /* EQ */
7680 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7681 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007682
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007683
7684 /* fastpath */
7685 /* need to be done at the end, since it's self adjusting to amount
7686 * of memory available for RSS queues
7687 */
7688 if (bnx2x_alloc_fp_mem(bp))
7689 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007690 return 0;
7691
7692alloc_mem_err:
7693 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007694 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007695 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007696}
7697
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007698/*
7699 * Init service functions
7700 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007701
7702int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7703 struct bnx2x_vlan_mac_obj *obj, bool set,
7704 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007705{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007706 int rc;
7707 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007709 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007711 /* Fill general parameters */
7712 ramrod_param.vlan_mac_obj = obj;
7713 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007715 /* Fill a user request section if needed */
7716 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7717 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007718
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007719 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007720
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007721 /* Set the command: ADD or DEL */
7722 if (set)
7723 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7724 else
7725 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007726 }
7727
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007728 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007729
7730 if (rc == -EEXIST) {
7731 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7732 /* do not treat adding same MAC as error */
7733 rc = 0;
7734 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007735 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007737 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007738}
7739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007740int bnx2x_del_all_macs(struct bnx2x *bp,
7741 struct bnx2x_vlan_mac_obj *mac_obj,
7742 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007743{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007744 int rc;
7745 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7746
7747 /* Wait for completion of requested */
7748 if (wait_for_comp)
7749 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7750
7751 /* Set the mac type of addresses we want to clear */
7752 __set_bit(mac_type, &vlan_mac_flags);
7753
7754 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7755 if (rc < 0)
7756 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7757
7758 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007759}
7760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007761int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007762{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007763 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007764
Barak Witkowskia3348722012-04-23 03:04:46 +00007765 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7766 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007767 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7768 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007769 return 0;
7770 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007772 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007774 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7775 /* Eth MAC is set on RSS leading client (fp[0]) */
Barak Witkowski15192a82012-06-19 07:48:28 +00007776 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->sp_objs->mac_obj,
7777 set, BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007778}
7779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007780int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007781{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007782 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007783}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007784
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007785/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007786 * bnx2x_set_int_mode - configure interrupt mode
7787 *
7788 * @bp: driver handle
7789 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007790 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007791 */
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00007792void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007793{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007794 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007795 case INT_MODE_MSI:
7796 bnx2x_enable_msi(bp);
7797 /* falling through... */
7798 case INT_MODE_INTx:
Merav Sicron55c11942012-11-07 00:45:48 +00007799 bp->num_ethernet_queues = 1;
7800 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007801 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007802 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007803 default:
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007804 /* if we can't use MSI-X we only need one fp,
7805 * so try to enable MSI-X with the requested number of fp's
7806 * and fallback to MSI or legacy INTx with one fp
7807 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007808 if (bnx2x_enable_msix(bp) ||
7809 bp->flags & USING_SINGLE_MSIX_FLAG) {
7810 /* failed to enable multiple MSI-X */
7811 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron55c11942012-11-07 00:45:48 +00007812 bp->num_queues,
7813 1 + bp->num_cnic_queues);
Merav Sicron51c1a582012-03-18 10:33:38 +00007814
Merav Sicron55c11942012-11-07 00:45:48 +00007815 bp->num_queues = 1 + bp->num_cnic_queues;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007816
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007817 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007818 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7819 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007820 bnx2x_enable_msi(bp);
7821 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007822 break;
7823 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007824}
7825
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007826/* must be called prioir to any HW initializations */
7827static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7828{
7829 return L2_ILT_LINES(bp);
7830}
7831
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007832void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007833{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007834 struct ilt_client_info *ilt_client;
7835 struct bnx2x_ilt *ilt = BP_ILT(bp);
7836 u16 line = 0;
7837
7838 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7839 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7840
7841 /* CDU */
7842 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7843 ilt_client->client_num = ILT_CLIENT_CDU;
7844 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7845 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7846 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007847 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00007848
7849 if (CNIC_SUPPORT(bp))
7850 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007851 ilt_client->end = line - 1;
7852
Merav Sicron51c1a582012-03-18 10:33:38 +00007853 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007854 ilt_client->start,
7855 ilt_client->end,
7856 ilt_client->page_size,
7857 ilt_client->flags,
7858 ilog2(ilt_client->page_size >> 12));
7859
7860 /* QM */
7861 if (QM_INIT(bp->qm_cid_count)) {
7862 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7863 ilt_client->client_num = ILT_CLIENT_QM;
7864 ilt_client->page_size = QM_ILT_PAGE_SZ;
7865 ilt_client->flags = 0;
7866 ilt_client->start = line;
7867
7868 /* 4 bytes for each cid */
7869 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7870 QM_ILT_PAGE_SZ);
7871
7872 ilt_client->end = line - 1;
7873
Merav Sicron51c1a582012-03-18 10:33:38 +00007874 DP(NETIF_MSG_IFUP,
7875 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007876 ilt_client->start,
7877 ilt_client->end,
7878 ilt_client->page_size,
7879 ilt_client->flags,
7880 ilog2(ilt_client->page_size >> 12));
7881
7882 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007883
Merav Sicron55c11942012-11-07 00:45:48 +00007884 if (CNIC_SUPPORT(bp)) {
7885 /* SRC */
7886 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7887 ilt_client->client_num = ILT_CLIENT_SRC;
7888 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7889 ilt_client->flags = 0;
7890 ilt_client->start = line;
7891 line += SRC_ILT_LINES;
7892 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007893
Merav Sicron55c11942012-11-07 00:45:48 +00007894 DP(NETIF_MSG_IFUP,
7895 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
7896 ilt_client->start,
7897 ilt_client->end,
7898 ilt_client->page_size,
7899 ilt_client->flags,
7900 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007901
Merav Sicron55c11942012-11-07 00:45:48 +00007902 /* TM */
7903 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7904 ilt_client->client_num = ILT_CLIENT_TM;
7905 ilt_client->page_size = TM_ILT_PAGE_SZ;
7906 ilt_client->flags = 0;
7907 ilt_client->start = line;
7908 line += TM_ILT_LINES;
7909 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007910
Merav Sicron55c11942012-11-07 00:45:48 +00007911 DP(NETIF_MSG_IFUP,
7912 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
7913 ilt_client->start,
7914 ilt_client->end,
7915 ilt_client->page_size,
7916 ilt_client->flags,
7917 ilog2(ilt_client->page_size >> 12));
7918 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007920 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007921}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007922
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007923/**
7924 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7925 *
7926 * @bp: driver handle
7927 * @fp: pointer to fastpath
7928 * @init_params: pointer to parameters structure
7929 *
7930 * parameters configured:
7931 * - HC configuration
7932 * - Queue's CDU context
7933 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00007934static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007935 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007936{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007937
7938 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00007939 int cxt_index, cxt_offset;
7940
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007941 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7942 if (!IS_FCOE_FP(fp)) {
7943 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7944 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7945
7946 /* If HC is supporterd, enable host coalescing in the transition
7947 * to INIT state.
7948 */
7949 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7950 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7951
7952 /* HC rate */
7953 init_params->rx.hc_rate = bp->rx_ticks ?
7954 (1000000 / bp->rx_ticks) : 0;
7955 init_params->tx.hc_rate = bp->tx_ticks ?
7956 (1000000 / bp->tx_ticks) : 0;
7957
7958 /* FW SB ID */
7959 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7960 fp->fw_sb_id;
7961
7962 /*
7963 * CQ index among the SB indices: FCoE clients uses the default
7964 * SB, therefore it's different.
7965 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007966 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7967 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007968 }
7969
Ariel Elior6383c0b2011-07-14 08:31:57 +00007970 /* set maximum number of COSs supported by this queue */
7971 init_params->max_cos = fp->max_cos;
7972
Merav Sicron51c1a582012-03-18 10:33:38 +00007973 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007974 fp->index, init_params->max_cos);
7975
7976 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00007977 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00007978 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
7979 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00007980 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007981 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00007982 &bp->context[cxt_index].vcxt[cxt_offset].eth;
7983 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007984}
7985
Merav Sicron910cc722012-11-11 03:56:08 +00007986static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00007987 struct bnx2x_queue_state_params *q_params,
7988 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7989 int tx_index, bool leading)
7990{
7991 memset(tx_only_params, 0, sizeof(*tx_only_params));
7992
7993 /* Set the command */
7994 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7995
7996 /* Set tx-only QUEUE flags: don't zero statistics */
7997 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7998
7999 /* choose the index of the cid to send the slow path on */
8000 tx_only_params->cid_index = tx_index;
8001
8002 /* Set general TX_ONLY_SETUP parameters */
8003 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8004
8005 /* Set Tx TX_ONLY_SETUP parameters */
8006 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8007
Merav Sicron51c1a582012-03-18 10:33:38 +00008008 DP(NETIF_MSG_IFUP,
8009 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008010 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8011 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8012 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8013
8014 /* send the ramrod */
8015 return bnx2x_queue_state_change(bp, q_params);
8016}
8017
8018
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008019/**
8020 * bnx2x_setup_queue - setup queue
8021 *
8022 * @bp: driver handle
8023 * @fp: pointer to fastpath
8024 * @leading: is leading
8025 *
8026 * This function performs 2 steps in a Queue state machine
8027 * actually: 1) RESET->INIT 2) INIT->SETUP
8028 */
8029
8030int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8031 bool leading)
8032{
Yuval Mintz3b603062012-03-18 10:33:39 +00008033 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008034 struct bnx2x_queue_setup_params *setup_params =
8035 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008036 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8037 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008038 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008039 u8 tx_index;
8040
Merav Sicron51c1a582012-03-18 10:33:38 +00008041 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008042
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008043 /* reset IGU state skip FCoE L2 queue */
8044 if (!IS_FCOE_FP(fp))
8045 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008046 IGU_INT_ENABLE, 0);
8047
Barak Witkowski15192a82012-06-19 07:48:28 +00008048 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008049 /* We want to wait for completion in this context */
8050 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008051
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008052 /* Prepare the INIT parameters */
8053 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008054
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008055 /* Set the command */
8056 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008057
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008058 /* Change the state to INIT */
8059 rc = bnx2x_queue_state_change(bp, &q_params);
8060 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008061 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008062 return rc;
8063 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008064
Merav Sicron51c1a582012-03-18 10:33:38 +00008065 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008066
8067
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008068 /* Now move the Queue to the SETUP state... */
8069 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008070
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008071 /* Set QUEUE flags */
8072 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008073
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008074 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008075 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8076 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008077
Ariel Elior6383c0b2011-07-14 08:31:57 +00008078 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008079 &setup_params->rxq_params);
8080
Ariel Elior6383c0b2011-07-14 08:31:57 +00008081 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8082 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008083
8084 /* Set the command */
8085 q_params.cmd = BNX2X_Q_CMD_SETUP;
8086
Merav Sicron55c11942012-11-07 00:45:48 +00008087 if (IS_FCOE_FP(fp))
8088 bp->fcoe_init = true;
8089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090 /* Change the state to SETUP */
8091 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008092 if (rc) {
8093 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8094 return rc;
8095 }
8096
8097 /* loop through the relevant tx-only indices */
8098 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8099 tx_index < fp->max_cos;
8100 tx_index++) {
8101
8102 /* prepare and send tx-only ramrod*/
8103 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8104 tx_only_params, tx_index, leading);
8105 if (rc) {
8106 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8107 fp->index, tx_index);
8108 return rc;
8109 }
8110 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008111
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008112 return rc;
8113}
8114
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008115static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008116{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008117 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008118 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008119 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008120 int rc, tx_index;
8121
Merav Sicron51c1a582012-03-18 10:33:38 +00008122 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008123
Barak Witkowski15192a82012-06-19 07:48:28 +00008124 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125 /* We want to wait for completion in this context */
8126 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008127
Ariel Elior6383c0b2011-07-14 08:31:57 +00008128
8129 /* close tx-only connections */
8130 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8131 tx_index < fp->max_cos;
8132 tx_index++){
8133
8134 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008135 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008136
Merav Sicron51c1a582012-03-18 10:33:38 +00008137 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008138 txdata->txq_index);
8139
8140 /* send halt terminate on tx-only connection */
8141 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8142 memset(&q_params.params.terminate, 0,
8143 sizeof(q_params.params.terminate));
8144 q_params.params.terminate.cid_index = tx_index;
8145
8146 rc = bnx2x_queue_state_change(bp, &q_params);
8147 if (rc)
8148 return rc;
8149
8150 /* send halt terminate on tx-only connection */
8151 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8152 memset(&q_params.params.cfc_del, 0,
8153 sizeof(q_params.params.cfc_del));
8154 q_params.params.cfc_del.cid_index = tx_index;
8155 rc = bnx2x_queue_state_change(bp, &q_params);
8156 if (rc)
8157 return rc;
8158 }
8159 /* Stop the primary connection: */
8160 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008161 q_params.cmd = BNX2X_Q_CMD_HALT;
8162 rc = bnx2x_queue_state_change(bp, &q_params);
8163 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008164 return rc;
8165
Ariel Elior6383c0b2011-07-14 08:31:57 +00008166 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008167 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008168 memset(&q_params.params.terminate, 0,
8169 sizeof(q_params.params.terminate));
8170 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008171 rc = bnx2x_queue_state_change(bp, &q_params);
8172 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008173 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008174 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008175 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008176 memset(&q_params.params.cfc_del, 0,
8177 sizeof(q_params.params.cfc_del));
8178 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008179 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008180}
8181
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008182
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008183static void bnx2x_reset_func(struct bnx2x *bp)
8184{
8185 int port = BP_PORT(bp);
8186 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008187 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008188
8189 /* Disable the function in the FW */
8190 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8191 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8192 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8193 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8194
8195 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008196 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008197 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008198 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008199 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8200 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008201 }
8202
Merav Sicron55c11942012-11-07 00:45:48 +00008203 if (CNIC_LOADED(bp))
8204 /* CNIC SB */
8205 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8206 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8207 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8208
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008209 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008210 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008211 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8212 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008213
8214 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8215 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8216 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008218 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008219 if (bp->common.int_block == INT_BLOCK_HC) {
8220 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8221 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8222 } else {
8223 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8224 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8225 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008226
Merav Sicron55c11942012-11-07 00:45:48 +00008227 if (CNIC_LOADED(bp)) {
8228 /* Disable Timer scan */
8229 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8230 /*
8231 * Wait for at least 10ms and up to 2 second for the timers
8232 * scan to complete
8233 */
8234 for (i = 0; i < 200; i++) {
8235 msleep(10);
8236 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8237 break;
8238 }
Michael Chan37b091b2009-10-10 13:46:55 +00008239 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008240 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008241 bnx2x_clear_func_ilt(bp, func);
8242
8243 /* Timers workaround bug for E2: if this is vnic-3,
8244 * we need to set the entire ilt range for this timers.
8245 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008246 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008247 struct ilt_client_info ilt_cli;
8248 /* use dummy TM client */
8249 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8250 ilt_cli.start = 0;
8251 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8252 ilt_cli.client_num = ILT_CLIENT_TM;
8253
8254 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8255 }
8256
8257 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008258 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008259 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008260
8261 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008262}
8263
8264static void bnx2x_reset_port(struct bnx2x *bp)
8265{
8266 int port = BP_PORT(bp);
8267 u32 val;
8268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008269 /* Reset physical Link */
8270 bnx2x__link_reset(bp);
8271
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008272 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8273
8274 /* Do not rcv packets to BRB */
8275 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8276 /* Do not direct rcv packets that are not for MCP to the BRB */
8277 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8278 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8279
8280 /* Configure AEU */
8281 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8282
8283 msleep(100);
8284 /* Check for BRB port occupancy */
8285 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8286 if (val)
8287 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008288 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008289
8290 /* TODO: Close Doorbell port? */
8291}
8292
Eric Dumazet1191cb82012-04-27 21:39:21 +00008293static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008294{
Yuval Mintz3b603062012-03-18 10:33:39 +00008295 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008296
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008297 /* Prepare parameters for function state transitions */
8298 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008299
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008300 func_params.f_obj = &bp->func_obj;
8301 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008303 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008305 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008306}
8307
Eric Dumazet1191cb82012-04-27 21:39:21 +00008308static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008309{
Yuval Mintz3b603062012-03-18 10:33:39 +00008310 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008311 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008312
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008313 /* Prepare parameters for function state transitions */
8314 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8315 func_params.f_obj = &bp->func_obj;
8316 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008317
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008318 /*
8319 * Try to stop the function the 'good way'. If fails (in case
8320 * of a parity error during bnx2x_chip_cleanup()) and we are
8321 * not in a debug mode, perform a state transaction in order to
8322 * enable further HW_RESET transaction.
8323 */
8324 rc = bnx2x_func_state_change(bp, &func_params);
8325 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008326#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008327 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008328#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008329 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008330 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8331 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008332#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008333 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008334
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008335 return 0;
8336}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008337
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008338/**
8339 * bnx2x_send_unload_req - request unload mode from the MCP.
8340 *
8341 * @bp: driver handle
8342 * @unload_mode: requested function's unload mode
8343 *
8344 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8345 */
8346u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8347{
8348 u32 reset_code = 0;
8349 int port = BP_PORT(bp);
8350
8351 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008352 if (unload_mode == UNLOAD_NORMAL)
8353 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008354
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008355 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008356 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008357
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008358 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008359 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008360 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008361 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008362 u16 pmc;
8363
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008364 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008365 * preserve entry 0 which is used by the PMF
8366 */
David S. Miller8decf862011-09-22 03:23:13 -04008367 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008369 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008370 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008371
8372 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8373 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008374 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008375
David S. Miller88c51002011-10-07 13:38:43 -04008376 /* Enable the PME and clear the status */
8377 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8378 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8379 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008381 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008382
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383 } else
8384 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8385
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008386 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008387 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008388 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008389 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008390 int path = BP_PATH(bp);
8391
Merav Sicron51c1a582012-03-18 10:33:38 +00008392 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008393 path, load_count[path][0], load_count[path][1],
8394 load_count[path][2]);
8395 load_count[path][0]--;
8396 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008397 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008398 path, load_count[path][0], load_count[path][1],
8399 load_count[path][2]);
8400 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008401 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008402 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008403 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8404 else
8405 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8406 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008407
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008408 return reset_code;
8409}
8410
8411/**
8412 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8413 *
8414 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008415 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008416 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008417void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008418{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008419 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008421 /* Report UNLOAD_DONE to MCP */
8422 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008423 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008424}
8425
Eric Dumazet1191cb82012-04-27 21:39:21 +00008426static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008427{
8428 int tout = 50;
8429 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8430
8431 if (!bp->port.pmf)
8432 return 0;
8433
8434 /*
8435 * (assumption: No Attention from MCP at this stage)
8436 * PMF probably in the middle of TXdisable/enable transaction
8437 * 1. Sync IRS for default SB
8438 * 2. Sync SP queue - this guarantes us that attention handling started
8439 * 3. Wait, that TXdisable/enable transaction completes
8440 *
8441 * 1+2 guranty that if DCBx attention was scheduled it already changed
8442 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8443 * received complettion for the transaction the state is TX_STOPPED.
8444 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8445 * transaction.
8446 */
8447
8448 /* make sure default SB ISR is done */
8449 if (msix)
8450 synchronize_irq(bp->msix_table[0].vector);
8451 else
8452 synchronize_irq(bp->pdev->irq);
8453
8454 flush_workqueue(bnx2x_wq);
8455
8456 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8457 BNX2X_F_STATE_STARTED && tout--)
8458 msleep(20);
8459
8460 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8461 BNX2X_F_STATE_STARTED) {
8462#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008463 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008464 return -EBUSY;
8465#else
8466 /*
8467 * Failed to complete the transaction in a "good way"
8468 * Force both transactions with CLR bit
8469 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008470 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008471
Merav Sicron51c1a582012-03-18 10:33:38 +00008472 DP(NETIF_MSG_IFDOWN,
8473 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008474
8475 func_params.f_obj = &bp->func_obj;
8476 __set_bit(RAMROD_DRV_CLR_ONLY,
8477 &func_params.ramrod_flags);
8478
8479 /* STARTED-->TX_ST0PPED */
8480 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8481 bnx2x_func_state_change(bp, &func_params);
8482
8483 /* TX_ST0PPED-->STARTED */
8484 func_params.cmd = BNX2X_F_CMD_TX_START;
8485 return bnx2x_func_state_change(bp, &func_params);
8486#endif
8487 }
8488
8489 return 0;
8490}
8491
Yuval Mintz5d07d862012-09-13 02:56:21 +00008492void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008493{
8494 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008495 int i, rc = 0;
8496 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008497 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008498 u32 reset_code;
8499
8500 /* Wait until tx fastpath tasks complete */
8501 for_each_tx_queue(bp, i) {
8502 struct bnx2x_fastpath *fp = &bp->fp[i];
8503
Ariel Elior6383c0b2011-07-14 08:31:57 +00008504 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008505 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008506#ifdef BNX2X_STOP_ON_ERROR
8507 if (rc)
8508 return;
8509#endif
8510 }
8511
8512 /* Give HW time to discard old tx messages */
8513 usleep_range(1000, 1000);
8514
8515 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008516 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8517 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008518 if (rc < 0)
8519 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8520
8521 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008522 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008523 true);
8524 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008525 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8526 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008527
8528 /* Disable LLH */
8529 if (!CHIP_IS_E1(bp))
8530 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8531
8532 /* Set "drop all" (stop Rx).
8533 * We need to take a netif_addr_lock() here in order to prevent
8534 * a race between the completion code and this code.
8535 */
8536 netif_addr_lock_bh(bp->dev);
8537 /* Schedule the rx_mode command */
8538 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8539 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8540 else
8541 bnx2x_set_storm_rx_mode(bp);
8542
8543 /* Cleanup multicast configuration */
8544 rparam.mcast_obj = &bp->mcast_obj;
8545 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8546 if (rc < 0)
8547 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8548
8549 netif_addr_unlock_bh(bp->dev);
8550
8551
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008552
8553 /*
8554 * Send the UNLOAD_REQUEST to the MCP. This will return if
8555 * this function should perform FUNC, PORT or COMMON HW
8556 * reset.
8557 */
8558 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8559
8560 /*
8561 * (assumption: No Attention from MCP at this stage)
8562 * PMF probably in the middle of TXdisable/enable transaction
8563 */
8564 rc = bnx2x_func_wait_started(bp);
8565 if (rc) {
8566 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8567#ifdef BNX2X_STOP_ON_ERROR
8568 return;
8569#endif
8570 }
8571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008572 /* Close multi and leading connections
8573 * Completions for ramrods are collected in a synchronous way
8574 */
Merav Sicron55c11942012-11-07 00:45:48 +00008575 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008576 if (bnx2x_stop_queue(bp, i))
8577#ifdef BNX2X_STOP_ON_ERROR
8578 return;
8579#else
8580 goto unload_error;
8581#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008582
8583 if (CNIC_LOADED(bp)) {
8584 for_each_cnic_queue(bp, i)
8585 if (bnx2x_stop_queue(bp, i))
8586#ifdef BNX2X_STOP_ON_ERROR
8587 return;
8588#else
8589 goto unload_error;
8590#endif
8591 }
8592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008593 /* If SP settings didn't get completed so far - something
8594 * very wrong has happen.
8595 */
8596 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8597 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8598
8599#ifndef BNX2X_STOP_ON_ERROR
8600unload_error:
8601#endif
8602 rc = bnx2x_func_stop(bp);
8603 if (rc) {
8604 BNX2X_ERR("Function stop failed!\n");
8605#ifdef BNX2X_STOP_ON_ERROR
8606 return;
8607#endif
8608 }
8609
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008610 /* Disable HW interrupts, NAPI */
8611 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008612 /* Delete all NAPI objects */
8613 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008614 if (CNIC_LOADED(bp))
8615 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008616
8617 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008618 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008620 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008621 rc = bnx2x_reset_hw(bp, reset_code);
8622 if (rc)
8623 BNX2X_ERR("HW_RESET failed\n");
8624
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008625
8626 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008627 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008628}
8629
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008630void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008631{
8632 u32 val;
8633
Merav Sicron51c1a582012-03-18 10:33:38 +00008634 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008635
8636 if (CHIP_IS_E1(bp)) {
8637 int port = BP_PORT(bp);
8638 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8639 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8640
8641 val = REG_RD(bp, addr);
8642 val &= ~(0x300);
8643 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008644 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008645 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8646 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8647 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8648 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8649 }
8650}
8651
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008652/* Close gates #2, #3 and #4: */
8653static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8654{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008655 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008656
8657 /* Gates #2 and #4a are closed/opened for "not E1" only */
8658 if (!CHIP_IS_E1(bp)) {
8659 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008660 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008661 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008662 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008663 }
8664
8665 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008666 if (CHIP_IS_E1x(bp)) {
8667 /* Prevent interrupts from HC on both ports */
8668 val = REG_RD(bp, HC_REG_CONFIG_1);
8669 REG_WR(bp, HC_REG_CONFIG_1,
8670 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8671 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8672
8673 val = REG_RD(bp, HC_REG_CONFIG_0);
8674 REG_WR(bp, HC_REG_CONFIG_0,
8675 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8676 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8677 } else {
8678 /* Prevent incomming interrupts in IGU */
8679 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8680
8681 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8682 (!close) ?
8683 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8684 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8685 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008686
Merav Sicron51c1a582012-03-18 10:33:38 +00008687 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008688 close ? "closing" : "opening");
8689 mmiowb();
8690}
8691
8692#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8693
8694static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8695{
8696 /* Do some magic... */
8697 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8698 *magic_val = val & SHARED_MF_CLP_MAGIC;
8699 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8700}
8701
Dmitry Kravkove8920672011-05-04 23:52:40 +00008702/**
8703 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008704 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008705 * @bp: driver handle
8706 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008707 */
8708static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8709{
8710 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008711 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8712 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8713 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8714}
8715
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008716/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008717 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008718 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008719 * @bp: driver handle
8720 * @magic_val: old value of 'magic' bit.
8721 *
8722 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008723 */
8724static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8725{
8726 u32 shmem;
8727 u32 validity_offset;
8728
Merav Sicron51c1a582012-03-18 10:33:38 +00008729 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008730
8731 /* Set `magic' bit in order to save MF config */
8732 if (!CHIP_IS_E1(bp))
8733 bnx2x_clp_reset_prep(bp, magic_val);
8734
8735 /* Get shmem offset */
8736 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008737 validity_offset =
8738 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008739
8740 /* Clear validity map flags */
8741 if (shmem > 0)
8742 REG_WR(bp, shmem + validity_offset, 0);
8743}
8744
8745#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8746#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8747
Dmitry Kravkove8920672011-05-04 23:52:40 +00008748/**
8749 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008750 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008751 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008752 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008753static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008754{
8755 /* special handling for emulation and FPGA,
8756 wait 10 times longer */
8757 if (CHIP_REV_IS_SLOW(bp))
8758 msleep(MCP_ONE_TIMEOUT*10);
8759 else
8760 msleep(MCP_ONE_TIMEOUT);
8761}
8762
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008763/*
8764 * initializes bp->common.shmem_base and waits for validity signature to appear
8765 */
8766static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008767{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008768 int cnt = 0;
8769 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008770
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008771 do {
8772 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8773 if (bp->common.shmem_base) {
8774 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8775 if (val & SHR_MEM_VALIDITY_MB)
8776 return 0;
8777 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008778
8779 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008780
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008781 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008782
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008783 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008784
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008785 return -ENODEV;
8786}
8787
8788static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8789{
8790 int rc = bnx2x_init_shmem(bp);
8791
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008792 /* Restore the `magic' bit value */
8793 if (!CHIP_IS_E1(bp))
8794 bnx2x_clp_reset_done(bp, magic_val);
8795
8796 return rc;
8797}
8798
8799static void bnx2x_pxp_prep(struct bnx2x *bp)
8800{
8801 if (!CHIP_IS_E1(bp)) {
8802 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8803 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008804 mmiowb();
8805 }
8806}
8807
8808/*
8809 * Reset the whole chip except for:
8810 * - PCIE core
8811 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8812 * one reset bit)
8813 * - IGU
8814 * - MISC (including AEU)
8815 * - GRC
8816 * - RBCN, RBCP
8817 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008818static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008819{
8820 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008821 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008822
8823 /*
8824 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8825 * (per chip) blocks.
8826 */
8827 global_bits2 =
8828 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8829 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008830
Barak Witkowskic55e7712012-12-02 04:05:46 +00008831 /* Don't reset the following blocks.
8832 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
8833 * reset, as in 4 port device they might still be owned
8834 * by the MCP (there is only one leader per path).
8835 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008836 not_reset_mask1 =
8837 MISC_REGISTERS_RESET_REG_1_RST_HC |
8838 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8839 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8840
8841 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008842 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008843 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8844 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8845 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8846 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8847 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8848 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008849 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8850 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00008851 MISC_REGISTERS_RESET_REG_2_PGLC |
8852 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8853 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8854 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8855 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8856 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8857 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008858
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008859 /*
8860 * Keep the following blocks in reset:
8861 * - all xxMACs are handled by the bnx2x_link code.
8862 */
8863 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008864 MISC_REGISTERS_RESET_REG_2_XMAC |
8865 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8866
8867 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008868 reset_mask1 = 0xffffffff;
8869
8870 if (CHIP_IS_E1(bp))
8871 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008872 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008873 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008874 else if (CHIP_IS_E2(bp))
8875 reset_mask2 = 0xfffff;
8876 else /* CHIP_IS_E3 */
8877 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008878
8879 /* Don't reset global blocks unless we need to */
8880 if (!global)
8881 reset_mask2 &= ~global_bits2;
8882
8883 /*
8884 * In case of attention in the QM, we need to reset PXP
8885 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8886 * because otherwise QM reset would release 'close the gates' shortly
8887 * before resetting the PXP, then the PSWRQ would send a write
8888 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8889 * read the payload data from PSWWR, but PSWWR would not
8890 * respond. The write queue in PGLUE would stuck, dmae commands
8891 * would not return. Therefore it's important to reset the second
8892 * reset register (containing the
8893 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8894 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8895 * bit).
8896 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008897 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8898 reset_mask2 & (~not_reset_mask2));
8899
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008900 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8901 reset_mask1 & (~not_reset_mask1));
8902
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008903 barrier();
8904 mmiowb();
8905
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008906 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8907 reset_mask2 & (~stay_reset2));
8908
8909 barrier();
8910 mmiowb();
8911
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008912 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008913 mmiowb();
8914}
8915
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008916/**
8917 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8918 * It should get cleared in no more than 1s.
8919 *
8920 * @bp: driver handle
8921 *
8922 * It should get cleared in no more than 1s. Returns 0 if
8923 * pending writes bit gets cleared.
8924 */
8925static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8926{
8927 u32 cnt = 1000;
8928 u32 pend_bits = 0;
8929
8930 do {
8931 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8932
8933 if (pend_bits == 0)
8934 break;
8935
8936 usleep_range(1000, 1000);
8937 } while (cnt-- > 0);
8938
8939 if (cnt <= 0) {
8940 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8941 pend_bits);
8942 return -EBUSY;
8943 }
8944
8945 return 0;
8946}
8947
8948static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008949{
8950 int cnt = 1000;
8951 u32 val = 0;
8952 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Barak Witkowskic55e7712012-12-02 04:05:46 +00008953 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008954
8955
8956 /* Empty the Tetris buffer, wait for 1s */
8957 do {
8958 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8959 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8960 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8961 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8962 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008963 if (CHIP_IS_E3(bp))
8964 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
8965
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008966 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8967 ((port_is_idle_0 & 0x1) == 0x1) &&
8968 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00008969 (pgl_exp_rom2 == 0xffffffff) &&
8970 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008972 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008973 } while (cnt-- > 0);
8974
8975 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008976 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8977 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008978 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8979 pgl_exp_rom2);
8980 return -EAGAIN;
8981 }
8982
8983 barrier();
8984
8985 /* Close gates #2, #3 and #4 */
8986 bnx2x_set_234_gates(bp, true);
8987
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008988 /* Poll for IGU VQs for 57712 and newer chips */
8989 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8990 return -EAGAIN;
8991
8992
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008993 /* TBD: Indicate that "process kill" is in progress to MCP */
8994
8995 /* Clear "unprepared" bit */
8996 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8997 barrier();
8998
8999 /* Make sure all is written to the chip before the reset */
9000 mmiowb();
9001
9002 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9003 * PSWHST, GRC and PSWRD Tetris buffer.
9004 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009005 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009006
9007 /* Prepare to chip reset: */
9008 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009009 if (global)
9010 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009011
9012 /* PXP */
9013 bnx2x_pxp_prep(bp);
9014 barrier();
9015
9016 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009017 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009018 barrier();
9019
9020 /* Recover after reset: */
9021 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009022 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009023 return -EAGAIN;
9024
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009025 /* TBD: Add resetting the NO_MCP mode DB here */
9026
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009027 /* Open the gates #2, #3 and #4 */
9028 bnx2x_set_234_gates(bp, false);
9029
9030 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9031 * reset state, re-enable attentions. */
9032
9033 return 0;
9034}
9035
Merav Sicron910cc722012-11-11 03:56:08 +00009036static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009037{
9038 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009039 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009040 u32 load_code;
9041
9042 /* if not going to reset MCP - load "fake" driver to reset HW while
9043 * driver is owner of the HW
9044 */
9045 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009046 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9047 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009048 if (!load_code) {
9049 BNX2X_ERR("MCP response failure, aborting\n");
9050 rc = -EAGAIN;
9051 goto exit_leader_reset;
9052 }
9053 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9054 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9055 BNX2X_ERR("MCP unexpected resp, aborting\n");
9056 rc = -EAGAIN;
9057 goto exit_leader_reset2;
9058 }
9059 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9060 if (!load_code) {
9061 BNX2X_ERR("MCP response failure, aborting\n");
9062 rc = -EAGAIN;
9063 goto exit_leader_reset2;
9064 }
9065 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009066
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009067 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009068 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009069 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9070 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009071 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009072 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009073 }
9074
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009075 /*
9076 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9077 * state.
9078 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009079 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009080 if (global)
9081 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009082
Ariel Elior95c6c6162012-01-26 06:01:52 +00009083exit_leader_reset2:
9084 /* unload "fake driver" if it was loaded */
9085 if (!global && !BP_NOMCP(bp)) {
9086 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9087 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9088 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009089exit_leader_reset:
9090 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009091 bnx2x_release_leader_lock(bp);
9092 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009093 return rc;
9094}
9095
Eric Dumazet1191cb82012-04-27 21:39:21 +00009096static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009097{
9098 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9099
9100 /* Disconnect this device */
9101 netif_device_detach(bp->dev);
9102
9103 /*
9104 * Block ifup for all function on this engine until "process kill"
9105 * or power cycle.
9106 */
9107 bnx2x_set_reset_in_progress(bp);
9108
9109 /* Shut down the power */
9110 bnx2x_set_power_state(bp, PCI_D3hot);
9111
9112 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9113
9114 smp_mb();
9115}
9116
9117/*
9118 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009119 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009120 * will never be called when netif_running(bp->dev) is false.
9121 */
9122static void bnx2x_parity_recover(struct bnx2x *bp)
9123{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009124 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009125 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009126 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009127
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009128 DP(NETIF_MSG_HW, "Handling parity\n");
9129 while (1) {
9130 switch (bp->recovery_state) {
9131 case BNX2X_RECOVERY_INIT:
9132 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009133 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9134 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009135
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009136 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009137 if (bnx2x_trylock_leader_lock(bp)) {
9138 bnx2x_set_reset_in_progress(bp);
9139 /*
9140 * Check if there is a global attention and if
9141 * there was a global attention, set the global
9142 * reset bit.
9143 */
9144
9145 if (global)
9146 bnx2x_set_reset_global(bp);
9147
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009148 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009149 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009150
9151 /* Stop the driver */
9152 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009153 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009154 return;
9155
9156 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009157
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009158 /* Ensure "is_leader", MCP command sequence and
9159 * "recovery_state" update values are seen on other
9160 * CPUs.
9161 */
9162 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009163 break;
9164
9165 case BNX2X_RECOVERY_WAIT:
9166 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9167 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009168 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009169 bool other_load_status =
9170 bnx2x_get_load_status(bp, other_engine);
9171 bool load_status =
9172 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009173 global = bnx2x_reset_is_global(bp);
9174
9175 /*
9176 * In case of a parity in a global block, let
9177 * the first leader that performs a
9178 * leader_reset() reset the global blocks in
9179 * order to clear global attentions. Otherwise
9180 * the the gates will remain closed for that
9181 * engine.
9182 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009183 if (load_status ||
9184 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009185 /* Wait until all other functions get
9186 * down.
9187 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009188 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009189 HZ/10);
9190 return;
9191 } else {
9192 /* If all other functions got down -
9193 * try to bring the chip back to
9194 * normal. In any case it's an exit
9195 * point for a leader.
9196 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009197 if (bnx2x_leader_reset(bp)) {
9198 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009199 return;
9200 }
9201
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009202 /* If we are here, means that the
9203 * leader has succeeded and doesn't
9204 * want to be a leader any more. Try
9205 * to continue as a none-leader.
9206 */
9207 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009208 }
9209 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009210 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009211 /* Try to get a LEADER_LOCK HW lock as
9212 * long as a former leader may have
9213 * been unloaded by the user or
9214 * released a leadership by another
9215 * reason.
9216 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009217 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009218 /* I'm a leader now! Restart a
9219 * switch case.
9220 */
9221 bp->is_leader = 1;
9222 break;
9223 }
9224
Ariel Elior7be08a72011-07-14 08:31:19 +00009225 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009226 HZ/10);
9227 return;
9228
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009229 } else {
9230 /*
9231 * If there was a global attention, wait
9232 * for it to be cleared.
9233 */
9234 if (bnx2x_reset_is_global(bp)) {
9235 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009236 &bp->sp_rtnl_task,
9237 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009238 return;
9239 }
9240
Ariel Elior7a752992012-01-26 06:01:53 +00009241 error_recovered =
9242 bp->eth_stats.recoverable_error;
9243 error_unrecovered =
9244 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009245 bp->recovery_state =
9246 BNX2X_RECOVERY_NIC_LOADING;
9247 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009248 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009249 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009250 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009251 /* Disconnect this device */
9252 netif_device_detach(bp->dev);
9253 /* Shut down the power */
9254 bnx2x_set_power_state(
9255 bp, PCI_D3hot);
9256 smp_mb();
9257 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009258 bp->recovery_state =
9259 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009260 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009261 smp_mb();
9262 }
Ariel Elior7a752992012-01-26 06:01:53 +00009263 bp->eth_stats.recoverable_error =
9264 error_recovered;
9265 bp->eth_stats.unrecoverable_error =
9266 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009267
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009268 return;
9269 }
9270 }
9271 default:
9272 return;
9273 }
9274 }
9275}
9276
Michal Schmidt56ad3152012-02-16 02:38:48 +00009277static int bnx2x_close(struct net_device *dev);
9278
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009279/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9280 * scheduled on a general queue in order to prevent a dead lock.
9281 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009282static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009283{
Ariel Elior7be08a72011-07-14 08:31:19 +00009284 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009285
9286 rtnl_lock();
9287
9288 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00009289 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009290
Ariel Elior7be08a72011-07-14 08:31:19 +00009291 /* if stop on error is defined no recovery flows should be executed */
9292#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009293 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009294 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009295 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009296#endif
9297
9298 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9299 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009300 * Clear all pending SP commands as we are going to reset the
9301 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009302 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009303 bp->sp_rtnl_state = 0;
9304 smp_mb();
9305
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009306 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009307
9308 goto sp_rtnl_exit;
9309 }
9310
9311 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9312 /*
9313 * Clear all pending SP commands as we are going to reset the
9314 * function anyway.
9315 */
9316 bp->sp_rtnl_state = 0;
9317 smp_mb();
9318
Yuval Mintz5d07d862012-09-13 02:56:21 +00009319 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009320 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009321
9322 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009323 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009324#ifdef BNX2X_STOP_ON_ERROR
9325sp_rtnl_not_reset:
9326#endif
9327 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9328 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009329 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9330 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009331 /*
9332 * in case of fan failure we need to reset id if the "stop on error"
9333 * debug flag is set, since we trying to prevent permanent overheating
9334 * damage
9335 */
9336 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009337 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009338 netif_device_detach(bp->dev);
9339 bnx2x_close(bp->dev);
9340 }
9341
Ariel Elior7be08a72011-07-14 08:31:19 +00009342sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009343 rtnl_unlock();
9344}
9345
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009346/* end of nic load/unload */
9347
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009348static void bnx2x_period_task(struct work_struct *work)
9349{
9350 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9351
9352 if (!netif_running(bp->dev))
9353 goto period_task_exit;
9354
9355 if (CHIP_REV_IS_SLOW(bp)) {
9356 BNX2X_ERR("period task called on emulation, ignoring\n");
9357 goto period_task_exit;
9358 }
9359
9360 bnx2x_acquire_phy_lock(bp);
9361 /*
9362 * The barrier is needed to ensure the ordering between the writing to
9363 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9364 * the reading here.
9365 */
9366 smp_mb();
9367 if (bp->port.pmf) {
9368 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9369
9370 /* Re-queue task in 1 sec */
9371 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9372 }
9373
9374 bnx2x_release_phy_lock(bp);
9375period_task_exit:
9376 return;
9377}
9378
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009379/*
9380 * Init service functions
9381 */
9382
stephen hemminger8d962862010-10-21 07:50:56 +00009383static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009384{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009385 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9386 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9387 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009388}
9389
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009390static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009391{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009392 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009393
9394 /* Flush all outstanding writes */
9395 mmiowb();
9396
9397 /* Pretend to be function 0 */
9398 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009399 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009400
9401 /* From now we are in the "like-E1" mode */
9402 bnx2x_int_disable(bp);
9403
9404 /* Flush all outstanding writes */
9405 mmiowb();
9406
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009407 /* Restore the original function */
9408 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9409 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009410}
9411
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009412static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009413{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009414 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009415 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009416 else
9417 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009418}
9419
Yuval Mintz452427b2012-03-26 20:47:07 +00009420static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009421{
Yuval Mintz452427b2012-03-26 20:47:07 +00009422 u32 val, base_addr, offset, mask, reset_reg;
9423 bool mac_stopped = false;
9424 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009425
Yuval Mintz452427b2012-03-26 20:47:07 +00009426 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009427
Yuval Mintz452427b2012-03-26 20:47:07 +00009428 if (!CHIP_IS_E3(bp)) {
9429 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9430 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9431 if ((mask & reset_reg) && val) {
9432 u32 wb_data[2];
9433 BNX2X_DEV_INFO("Disable bmac Rx\n");
9434 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9435 : NIG_REG_INGRESS_BMAC0_MEM;
9436 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9437 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009438
Yuval Mintz452427b2012-03-26 20:47:07 +00009439 /*
9440 * use rd/wr since we cannot use dmae. This is safe
9441 * since MCP won't access the bus due to the request
9442 * to unload, and no function on the path can be
9443 * loaded at this time.
9444 */
9445 wb_data[0] = REG_RD(bp, base_addr + offset);
9446 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9447 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9448 REG_WR(bp, base_addr + offset, wb_data[0]);
9449 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009450
Yuval Mintz452427b2012-03-26 20:47:07 +00009451 }
9452 BNX2X_DEV_INFO("Disable emac Rx\n");
9453 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009454
Yuval Mintz452427b2012-03-26 20:47:07 +00009455 mac_stopped = true;
9456 } else {
9457 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9458 BNX2X_DEV_INFO("Disable xmac Rx\n");
9459 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9460 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9461 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9462 val & ~(1 << 1));
9463 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9464 val | (1 << 1));
9465 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9466 mac_stopped = true;
9467 }
9468 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9469 if (mask & reset_reg) {
9470 BNX2X_DEV_INFO("Disable umac Rx\n");
9471 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9472 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9473 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009474 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009475 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009476
Yuval Mintz452427b2012-03-26 20:47:07 +00009477 if (mac_stopped)
9478 msleep(20);
9479
9480}
9481
9482#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9483#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9484#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9485#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9486
9487static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
9488 u8 inc)
9489{
9490 u16 rcq, bd;
9491 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9492
9493 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9494 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9495
9496 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9497 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9498
9499 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9500 port, bd, rcq);
9501}
9502
9503static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
9504{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009505 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9506 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009507 if (!rc) {
9508 BNX2X_ERR("MCP response failure, aborting\n");
9509 return -EBUSY;
9510 }
9511
9512 return 0;
9513}
9514
9515static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
9516{
9517 struct bnx2x_prev_path_list *tmp_list;
9518 int rc = false;
9519
9520 if (down_trylock(&bnx2x_prev_sem))
9521 return false;
9522
9523 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9524 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9525 bp->pdev->bus->number == tmp_list->bus &&
9526 BP_PATH(bp) == tmp_list->path) {
9527 rc = true;
9528 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9529 BP_PATH(bp));
9530 break;
9531 }
9532 }
9533
9534 up(&bnx2x_prev_sem);
9535
9536 return rc;
9537}
9538
9539static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
9540{
9541 struct bnx2x_prev_path_list *tmp_list;
9542 int rc;
9543
Devendra Nagaea4b3852012-07-29 03:19:23 +00009544 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009545 if (!tmp_list) {
9546 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9547 return -ENOMEM;
9548 }
9549
9550 tmp_list->bus = bp->pdev->bus->number;
9551 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9552 tmp_list->path = BP_PATH(bp);
9553
9554 rc = down_interruptible(&bnx2x_prev_sem);
9555 if (rc) {
9556 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9557 kfree(tmp_list);
9558 } else {
9559 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9560 BP_PATH(bp));
9561 list_add(&tmp_list->list, &bnx2x_prev_list);
9562 up(&bnx2x_prev_sem);
9563 }
9564
9565 return rc;
9566}
9567
Yuval Mintz452427b2012-03-26 20:47:07 +00009568static int __devinit bnx2x_do_flr(struct bnx2x *bp)
9569{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009570 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009571 u16 status;
9572 struct pci_dev *dev = bp->pdev;
9573
Yuval Mintz8eee6942012-08-09 04:37:25 +00009574
9575 if (CHIP_IS_E1x(bp)) {
9576 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9577 return -EINVAL;
9578 }
9579
9580 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9581 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9582 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9583 bp->common.bc_ver);
9584 return -EINVAL;
9585 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009586
Yuval Mintz452427b2012-03-26 20:47:07 +00009587 /* Wait for Transaction Pending bit clean */
9588 for (i = 0; i < 4; i++) {
9589 if (i)
9590 msleep((1 << (i - 1)) * 100);
9591
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009592 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009593 if (!(status & PCI_EXP_DEVSTA_TRPND))
9594 goto clear;
9595 }
9596
9597 dev_err(&dev->dev,
9598 "transaction is not cleared; proceeding with reset anyway\n");
9599
9600clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009601
Yuval Mintz8eee6942012-08-09 04:37:25 +00009602 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009603 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9604
9605 return 0;
9606}
9607
9608static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
9609{
9610 int rc;
9611
9612 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9613
9614 /* Test if previous unload process was already finished for this path */
9615 if (bnx2x_prev_is_path_marked(bp))
9616 return bnx2x_prev_mcp_done(bp);
9617
9618 /* If function has FLR capabilities, and existing FW version matches
9619 * the one required, then FLR will be sufficient to clean any residue
9620 * left by previous driver
9621 */
Yuval Mintz8eee6942012-08-09 04:37:25 +00009622 rc = bnx2x_test_firmware_version(bp, false);
9623
9624 if (!rc) {
9625 /* fw version is good */
9626 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9627 rc = bnx2x_do_flr(bp);
9628 }
9629
9630 if (!rc) {
9631 /* FLR was performed */
9632 BNX2X_DEV_INFO("FLR successful\n");
9633 return 0;
9634 }
9635
9636 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009637
9638 /* Close the MCP request, return failure*/
9639 rc = bnx2x_prev_mcp_done(bp);
9640 if (!rc)
9641 rc = BNX2X_PREV_WAIT_NEEDED;
9642
9643 return rc;
9644}
9645
9646static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
9647{
9648 u32 reset_reg, tmp_reg = 0, rc;
9649 /* It is possible a previous function received 'common' answer,
9650 * but hasn't loaded yet, therefore creating a scenario of
9651 * multiple functions receiving 'common' on the same path.
9652 */
9653 BNX2X_DEV_INFO("Common unload Flow\n");
9654
9655 if (bnx2x_prev_is_path_marked(bp))
9656 return bnx2x_prev_mcp_done(bp);
9657
9658 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9659
9660 /* Reset should be performed after BRB is emptied */
9661 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9662 u32 timer_count = 1000;
9663 bool prev_undi = false;
9664
9665 /* Close the MAC Rx to prevent BRB from filling up */
9666 bnx2x_prev_unload_close_mac(bp);
9667
9668 /* Check if the UNDI driver was previously loaded
9669 * UNDI driver initializes CID offset for normal bell to 0x7
9670 */
9671 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9672 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9673 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9674 if (tmp_reg == 0x7) {
9675 BNX2X_DEV_INFO("UNDI previously loaded\n");
9676 prev_undi = true;
9677 /* clear the UNDI indication */
9678 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9679 }
9680 }
9681 /* wait until BRB is empty */
9682 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9683 while (timer_count) {
9684 u32 prev_brb = tmp_reg;
9685
9686 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9687 if (!tmp_reg)
9688 break;
9689
9690 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9691
9692 /* reset timer as long as BRB actually gets emptied */
9693 if (prev_brb > tmp_reg)
9694 timer_count = 1000;
9695 else
9696 timer_count--;
9697
9698 /* If UNDI resides in memory, manually increment it */
9699 if (prev_undi)
9700 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9701
9702 udelay(10);
9703 }
9704
9705 if (!timer_count)
9706 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9707
9708 }
9709
9710 /* No packets are in the pipeline, path is ready for reset */
9711 bnx2x_reset_common(bp);
9712
9713 rc = bnx2x_prev_mark_path(bp);
9714 if (rc) {
9715 bnx2x_prev_mcp_done(bp);
9716 return rc;
9717 }
9718
9719 return bnx2x_prev_mcp_done(bp);
9720}
9721
Ariel Elior24f06712012-05-06 07:05:57 +00009722/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9723 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9724 * the addresses of the transaction, resulting in was-error bit set in the pci
9725 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9726 * to clear the interrupt which detected this from the pglueb and the was done
9727 * bit
9728 */
9729static void __devinit bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
9730{
Ariel Elior4a254172012-11-22 07:16:17 +00009731 if (!CHIP_IS_E1x(bp)) {
9732 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9733 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
9734 BNX2X_ERR("was error bit was found to be set in pglueb upon startup. Clearing");
9735 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9736 1 << BP_FUNC(bp));
9737 }
Ariel Elior24f06712012-05-06 07:05:57 +00009738 }
9739}
9740
Yuval Mintz452427b2012-03-26 20:47:07 +00009741static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9742{
9743 int time_counter = 10;
9744 u32 rc, fw, hw_lock_reg, hw_lock_val;
9745 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9746
Ariel Elior24f06712012-05-06 07:05:57 +00009747 /* clear hw from errors which may have resulted from an interrupted
9748 * dmae transaction.
9749 */
9750 bnx2x_prev_interrupted_dmae(bp);
9751
9752 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +00009753 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9754 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9755 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9756
9757 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9758 if (hw_lock_val) {
9759 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9760 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9761 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9762 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9763 }
9764
9765 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9766 REG_WR(bp, hw_lock_reg, 0xffffffff);
9767 } else
9768 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9769
9770 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9771 BNX2X_DEV_INFO("Release previously held alr\n");
9772 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9773 }
9774
9775
9776 do {
9777 /* Lock MCP using an unload request */
9778 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9779 if (!fw) {
9780 BNX2X_ERR("MCP response failure, aborting\n");
9781 rc = -EBUSY;
9782 break;
9783 }
9784
9785 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9786 rc = bnx2x_prev_unload_common(bp);
9787 break;
9788 }
9789
9790 /* non-common reply from MCP night require looping */
9791 rc = bnx2x_prev_unload_uncommon(bp);
9792 if (rc != BNX2X_PREV_WAIT_NEEDED)
9793 break;
9794
9795 msleep(20);
9796 } while (--time_counter);
9797
9798 if (!time_counter || rc) {
9799 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9800 rc = -EBUSY;
9801 }
9802
9803 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9804
9805 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009806}
9807
9808static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9809{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009810 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009811 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009812
9813 /* Get the chip revision id and number. */
9814 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9815 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9816 id = ((val & 0xffff) << 16);
9817 val = REG_RD(bp, MISC_REG_CHIP_REV);
9818 id |= ((val & 0xf) << 12);
9819 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9820 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009821 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009822 id |= (val & 0xf);
9823 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009824
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009825 /* force 57811 according to MISC register */
9826 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9827 if (CHIP_IS_57810(bp))
9828 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9829 (bp->common.chip_id & 0x0000FFFF);
9830 else if (CHIP_IS_57810_MF(bp))
9831 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9832 (bp->common.chip_id & 0x0000FFFF);
9833 bp->common.chip_id |= 0x1;
9834 }
9835
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009836 /* Set doorbell size */
9837 bp->db_size = (1 << BNX2X_DB_SHIFT);
9838
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009839 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009840 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9841 if ((val & 1) == 0)
9842 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9843 else
9844 val = (val >> 1) & 1;
9845 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9846 "2_PORT_MODE");
9847 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9848 CHIP_2_PORT_MODE;
9849
9850 if (CHIP_MODE_IS_4_PORT(bp))
9851 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9852 else
9853 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9854 } else {
9855 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9856 bp->pfid = bp->pf_num; /* 0..7 */
9857 }
9858
Merav Sicron51c1a582012-03-18 10:33:38 +00009859 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9860
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009861 bp->link_params.chip_id = bp->common.chip_id;
9862 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009863
Eilon Greenstein1c063282009-02-12 08:36:43 +00009864 val = (REG_RD(bp, 0x2874) & 0x55);
9865 if ((bp->common.chip_id & 0x1) ||
9866 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9867 bp->flags |= ONE_PORT_FLAG;
9868 BNX2X_DEV_INFO("single port device\n");
9869 }
9870
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009871 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009872 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009873 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9874 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9875 bp->common.flash_size, bp->common.flash_size);
9876
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009877 bnx2x_init_shmem(bp);
9878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009879
9880
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009881 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9882 MISC_REG_GENERIC_CR_1 :
9883 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009884
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009885 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009886 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +00009887 if (SHMEM2_RD(bp, size) >
9888 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
9889 bp->link_params.lfa_base =
9890 REG_RD(bp, bp->common.shmem2_base +
9891 (u32)offsetof(struct shmem2_region,
9892 lfa_host_addr[BP_PORT(bp)]));
9893 else
9894 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009895 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9896 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009897
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009898 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009899 BNX2X_DEV_INFO("MCP not active\n");
9900 bp->flags |= NO_MCP_FLAG;
9901 return;
9902 }
9903
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009904 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009905 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009906
9907 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9908 SHARED_HW_CFG_LED_MODE_MASK) >>
9909 SHARED_HW_CFG_LED_MODE_SHIFT);
9910
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009911 bp->link_params.feature_config_flags = 0;
9912 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9913 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9914 bp->link_params.feature_config_flags |=
9915 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9916 else
9917 bp->link_params.feature_config_flags &=
9918 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9919
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009920 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9921 bp->common.bc_ver = val;
9922 BNX2X_DEV_INFO("bc_ver %X\n", val);
9923 if (val < BNX2X_BC_VER) {
9924 /* for now only warn
9925 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009926 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9927 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009928 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009929 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009930 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009931 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9932
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009933 bp->link_params.feature_config_flags |=
9934 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9935 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009936 bp->link_params.feature_config_flags |=
9937 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9938 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009939 bp->link_params.feature_config_flags |=
9940 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9941 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +00009942
9943 bp->link_params.feature_config_flags |=
9944 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
9945 FEATURE_CONFIG_MT_SUPPORT : 0;
9946
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009947 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9948 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009949
Barak Witkowski2e499d32012-06-26 01:31:19 +00009950 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
9951 BC_SUPPORTS_FCOE_FEATURES : 0;
9952
Barak Witkowski98768792012-06-19 07:48:31 +00009953 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
9954 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +00009955 boot_mode = SHMEM_RD(bp,
9956 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9957 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9958 switch (boot_mode) {
9959 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9960 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9961 break;
9962 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9963 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9964 break;
9965 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9966 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9967 break;
9968 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9969 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9970 break;
9971 }
9972
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009973 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9974 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9975
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009976 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009977 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009978
9979 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9980 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9981 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9982 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9983
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009984 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9985 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009986}
9987
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009988#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9989#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9990
Barak Witkowski9b341bb2012-12-02 04:05:52 +00009991static int __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009992{
9993 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009994 int igu_sb_id;
9995 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009996 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009997
9998 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009999 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010000 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010001 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010002 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10003 FP_SB_MAX_E1x;
10004
10005 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10006 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10007
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010008 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010009 }
10010
10011 /* IGU in normal mode - read CAM */
10012 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10013 igu_sb_id++) {
10014 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10015 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10016 continue;
10017 fid = IGU_FID(val);
10018 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10019 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10020 continue;
10021 if (IGU_VEC(val) == 0)
10022 /* default status block */
10023 bp->igu_dsb_id = igu_sb_id;
10024 else {
10025 if (bp->igu_base_sb == 0xff)
10026 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010027 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010028 }
10029 }
10030 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010031
Ariel Elior6383c0b2011-07-14 08:31:57 +000010032#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010033 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10034 * optional that number of CAM entries will not be equal to the value
10035 * advertised in PCI.
10036 * Driver should use the minimal value of both as the actual status
10037 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010038 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010039 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010040#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010041
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010042 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010043 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010044 return -EINVAL;
10045 }
10046
10047 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010048}
10049
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010050static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
10051 u32 switch_cfg)
10052{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010053 int cfg_size = 0, idx, port = BP_PORT(bp);
10054
10055 /* Aggregation of supported attributes of all external phys */
10056 bp->port.supported[0] = 0;
10057 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010058 switch (bp->link_params.num_phys) {
10059 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010060 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10061 cfg_size = 1;
10062 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010063 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010064 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10065 cfg_size = 1;
10066 break;
10067 case 3:
10068 if (bp->link_params.multi_phy_config &
10069 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10070 bp->port.supported[1] =
10071 bp->link_params.phy[EXT_PHY1].supported;
10072 bp->port.supported[0] =
10073 bp->link_params.phy[EXT_PHY2].supported;
10074 } else {
10075 bp->port.supported[0] =
10076 bp->link_params.phy[EXT_PHY1].supported;
10077 bp->port.supported[1] =
10078 bp->link_params.phy[EXT_PHY2].supported;
10079 }
10080 cfg_size = 2;
10081 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010082 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010083
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010084 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010085 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010086 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010087 dev_info.port_hw_config[port].external_phy_config),
10088 SHMEM_RD(bp,
10089 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010090 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010091 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010092
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010093 if (CHIP_IS_E3(bp))
10094 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10095 else {
10096 switch (switch_cfg) {
10097 case SWITCH_CFG_1G:
10098 bp->port.phy_addr = REG_RD(
10099 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10100 break;
10101 case SWITCH_CFG_10G:
10102 bp->port.phy_addr = REG_RD(
10103 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10104 break;
10105 default:
10106 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10107 bp->port.link_config[0]);
10108 return;
10109 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010110 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010111 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010112 /* mask what we support according to speed_cap_mask per configuration */
10113 for (idx = 0; idx < cfg_size; idx++) {
10114 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010115 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010116 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010117
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010118 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010119 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010120 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010121
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010122 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010123 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010124 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010125
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010126 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010127 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010128 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010129
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010130 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010131 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010132 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010133 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010134
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010135 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010136 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010137 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010138
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010139 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010140 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010141 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010142
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010143 }
10144
10145 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10146 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010147}
10148
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010149static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010150{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010151 u32 link_config, idx, cfg_size = 0;
10152 bp->port.advertising[0] = 0;
10153 bp->port.advertising[1] = 0;
10154 switch (bp->link_params.num_phys) {
10155 case 1:
10156 case 2:
10157 cfg_size = 1;
10158 break;
10159 case 3:
10160 cfg_size = 2;
10161 break;
10162 }
10163 for (idx = 0; idx < cfg_size; idx++) {
10164 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10165 link_config = bp->port.link_config[idx];
10166 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010167 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010168 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10169 bp->link_params.req_line_speed[idx] =
10170 SPEED_AUTO_NEG;
10171 bp->port.advertising[idx] |=
10172 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010173 if (bp->link_params.phy[EXT_PHY1].type ==
10174 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10175 bp->port.advertising[idx] |=
10176 (SUPPORTED_100baseT_Half |
10177 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010178 } else {
10179 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010180 bp->link_params.req_line_speed[idx] =
10181 SPEED_10000;
10182 bp->port.advertising[idx] |=
10183 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010184 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010185 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010186 }
10187 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010188
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010189 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010190 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10191 bp->link_params.req_line_speed[idx] =
10192 SPEED_10;
10193 bp->port.advertising[idx] |=
10194 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010195 ADVERTISED_TP);
10196 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010197 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010198 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010199 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010200 return;
10201 }
10202 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010203
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010204 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010205 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10206 bp->link_params.req_line_speed[idx] =
10207 SPEED_10;
10208 bp->link_params.req_duplex[idx] =
10209 DUPLEX_HALF;
10210 bp->port.advertising[idx] |=
10211 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010212 ADVERTISED_TP);
10213 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010214 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010215 link_config,
10216 bp->link_params.speed_cap_mask[idx]);
10217 return;
10218 }
10219 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010220
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010221 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10222 if (bp->port.supported[idx] &
10223 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010224 bp->link_params.req_line_speed[idx] =
10225 SPEED_100;
10226 bp->port.advertising[idx] |=
10227 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010228 ADVERTISED_TP);
10229 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010230 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010231 link_config,
10232 bp->link_params.speed_cap_mask[idx]);
10233 return;
10234 }
10235 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010236
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010237 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10238 if (bp->port.supported[idx] &
10239 SUPPORTED_100baseT_Half) {
10240 bp->link_params.req_line_speed[idx] =
10241 SPEED_100;
10242 bp->link_params.req_duplex[idx] =
10243 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010244 bp->port.advertising[idx] |=
10245 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010246 ADVERTISED_TP);
10247 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010248 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010249 link_config,
10250 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010251 return;
10252 }
10253 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010254
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010255 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010256 if (bp->port.supported[idx] &
10257 SUPPORTED_1000baseT_Full) {
10258 bp->link_params.req_line_speed[idx] =
10259 SPEED_1000;
10260 bp->port.advertising[idx] |=
10261 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010262 ADVERTISED_TP);
10263 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010264 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010265 link_config,
10266 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010267 return;
10268 }
10269 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010270
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010271 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010272 if (bp->port.supported[idx] &
10273 SUPPORTED_2500baseX_Full) {
10274 bp->link_params.req_line_speed[idx] =
10275 SPEED_2500;
10276 bp->port.advertising[idx] |=
10277 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010278 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010279 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010280 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010281 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010282 bp->link_params.speed_cap_mask[idx]);
10283 return;
10284 }
10285 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010286
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010287 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010288 if (bp->port.supported[idx] &
10289 SUPPORTED_10000baseT_Full) {
10290 bp->link_params.req_line_speed[idx] =
10291 SPEED_10000;
10292 bp->port.advertising[idx] |=
10293 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010294 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010295 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010296 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010297 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010298 bp->link_params.speed_cap_mask[idx]);
10299 return;
10300 }
10301 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010302 case PORT_FEATURE_LINK_SPEED_20G:
10303 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010304
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010305 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010306 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010307 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010308 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010309 bp->link_params.req_line_speed[idx] =
10310 SPEED_AUTO_NEG;
10311 bp->port.advertising[idx] =
10312 bp->port.supported[idx];
10313 break;
10314 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010315
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010316 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010317 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010318 if ((bp->link_params.req_flow_ctrl[idx] ==
10319 BNX2X_FLOW_CTRL_AUTO) &&
10320 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
10321 bp->link_params.req_flow_ctrl[idx] =
10322 BNX2X_FLOW_CTRL_NONE;
10323 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010324
Merav Sicron51c1a582012-03-18 10:33:38 +000010325 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010326 bp->link_params.req_line_speed[idx],
10327 bp->link_params.req_duplex[idx],
10328 bp->link_params.req_flow_ctrl[idx],
10329 bp->port.advertising[idx]);
10330 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010331}
10332
Michael Chane665bfd2009-10-10 13:46:54 +000010333static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
10334{
10335 mac_hi = cpu_to_be16(mac_hi);
10336 mac_lo = cpu_to_be32(mac_lo);
10337 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10338 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10339}
10340
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010341static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010342{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010343 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010344 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010345 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010346
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010347 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010348 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010349
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010350 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010351 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010352
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010353 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010354 SHMEM_RD(bp,
10355 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010356 bp->link_params.speed_cap_mask[1] =
10357 SHMEM_RD(bp,
10358 dev_info.port_hw_config[port].speed_capability_mask2);
10359 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010360 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10361
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010362 bp->port.link_config[1] =
10363 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010364
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010365 bp->link_params.multi_phy_config =
10366 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010367 /* If the device is capable of WoL, set the default state according
10368 * to the HW
10369 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010370 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010371 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10372 (config & PORT_FEATURE_WOL_ENABLED));
10373
Merav Sicron51c1a582012-03-18 10:33:38 +000010374 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010375 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010376 bp->link_params.speed_cap_mask[0],
10377 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010378
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010379 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010380 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010381 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010382 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010383
10384 bnx2x_link_settings_requested(bp);
10385
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010386 /*
10387 * If connected directly, work with the internal PHY, otherwise, work
10388 * with the external PHY
10389 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010390 ext_phy_config =
10391 SHMEM_RD(bp,
10392 dev_info.port_hw_config[port].external_phy_config);
10393 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010394 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010395 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010396
10397 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10398 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10399 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010400 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010401
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010402 /* Configure link feature according to nvram value */
10403 eee_mode = (((SHMEM_RD(bp, dev_info.
10404 port_feature_config[port].eee_power_mode)) &
10405 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10406 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10407 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10408 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10409 EEE_MODE_ENABLE_LPI |
10410 EEE_MODE_OUTPUT_TIME;
10411 } else {
10412 bp->link_params.eee_mode = 0;
10413 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010414}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010415
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010416void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010417{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010418 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010419 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010420 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010421 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010422
Merav Sicron55c11942012-11-07 00:45:48 +000010423 if (!CNIC_SUPPORT(bp)) {
10424 bp->flags |= no_flags;
10425 return;
10426 }
10427
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010428 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010429 bp->cnic_eth_dev.max_iscsi_conn =
10430 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10431 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10432
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010433 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10434 bp->cnic_eth_dev.max_iscsi_conn);
10435
10436 /*
10437 * If maximum allowed number of connections is zero -
10438 * disable the feature.
10439 */
10440 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010441 bp->flags |= no_flags;
Merav Sicron55c11942012-11-07 00:45:48 +000010442
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010443}
10444
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010445static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
10446{
10447 /* Port info */
10448 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10449 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10450 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10451 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10452
10453 /* Node info */
10454 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10455 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10456 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10457 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10458}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010459static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
10460{
10461 int port = BP_PORT(bp);
10462 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010463 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10464 drv_lic_key[port].max_fcoe_conn);
10465
Merav Sicron55c11942012-11-07 00:45:48 +000010466 if (!CNIC_SUPPORT(bp)) {
10467 bp->flags |= NO_FCOE_FLAG;
10468 return;
10469 }
10470
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010471 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010472 bp->cnic_eth_dev.max_fcoe_conn =
10473 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10474 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10475
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010476 /* Read the WWN: */
10477 if (!IS_MF(bp)) {
10478 /* Port info */
10479 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10480 SHMEM_RD(bp,
10481 dev_info.port_hw_config[port].
10482 fcoe_wwn_port_name_upper);
10483 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10484 SHMEM_RD(bp,
10485 dev_info.port_hw_config[port].
10486 fcoe_wwn_port_name_lower);
10487
10488 /* Node info */
10489 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10490 SHMEM_RD(bp,
10491 dev_info.port_hw_config[port].
10492 fcoe_wwn_node_name_upper);
10493 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10494 SHMEM_RD(bp,
10495 dev_info.port_hw_config[port].
10496 fcoe_wwn_node_name_lower);
10497 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010498 /*
10499 * Read the WWN info only if the FCoE feature is enabled for
10500 * this function.
10501 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010502 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010503 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010504
Yuval Mintz382e5132012-12-02 04:05:51 +000010505 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010506 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010507 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010508
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010509 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010510
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010511 /*
10512 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010513 * disable the feature.
10514 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010515 if (!bp->cnic_eth_dev.max_fcoe_conn)
10516 bp->flags |= NO_FCOE_FLAG;
10517}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010518
10519static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
10520{
10521 /*
10522 * iSCSI may be dynamically disabled but reading
10523 * info here we will decrease memory usage by driver
10524 * if the feature is disabled for good
10525 */
10526 bnx2x_get_iscsi_info(bp);
10527 bnx2x_get_fcoe_info(bp);
10528}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010529
Merav Sicron55c11942012-11-07 00:45:48 +000010530static void __devinit bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
10531{
10532 u32 val, val2;
10533 int func = BP_ABS_FUNC(bp);
10534 int port = BP_PORT(bp);
10535 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10536 u8 *fip_mac = bp->fip_mac;
10537
10538 if (IS_MF(bp)) {
10539 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10540 * FCoE MAC then the appropriate feature should be disabled.
10541 * In non SD mode features configuration comes from struct
10542 * func_ext_config.
10543 */
10544 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10545 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10546 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10547 val2 = MF_CFG_RD(bp, func_ext_config[func].
10548 iscsi_mac_addr_upper);
10549 val = MF_CFG_RD(bp, func_ext_config[func].
10550 iscsi_mac_addr_lower);
10551 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10552 BNX2X_DEV_INFO
10553 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10554 } else {
10555 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10556 }
10557
10558 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10559 val2 = MF_CFG_RD(bp, func_ext_config[func].
10560 fcoe_mac_addr_upper);
10561 val = MF_CFG_RD(bp, func_ext_config[func].
10562 fcoe_mac_addr_lower);
10563 bnx2x_set_mac_buf(fip_mac, val, val2);
10564 BNX2X_DEV_INFO
10565 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10566 } else {
10567 bp->flags |= NO_FCOE_FLAG;
10568 }
10569
10570 bp->mf_ext_config = cfg;
10571
10572 } else { /* SD MODE */
10573 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10574 /* use primary mac as iscsi mac */
10575 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10576
10577 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10578 BNX2X_DEV_INFO
10579 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10580 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10581 /* use primary mac as fip mac */
10582 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10583 BNX2X_DEV_INFO("SD FCoE MODE\n");
10584 BNX2X_DEV_INFO
10585 ("Read FIP MAC: %pM\n", fip_mac);
10586 }
10587 }
10588
10589 if (IS_MF_STORAGE_SD(bp))
10590 /* Zero primary MAC configuration */
10591 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10592
10593 if (IS_MF_FCOE_AFEX(bp))
10594 /* use FIP MAC as primary MAC */
10595 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10596
10597 } else {
10598 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10599 iscsi_mac_upper);
10600 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10601 iscsi_mac_lower);
10602 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10603
10604 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10605 fcoe_fip_mac_upper);
10606 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10607 fcoe_fip_mac_lower);
10608 bnx2x_set_mac_buf(fip_mac, val, val2);
10609 }
10610
10611 /* Disable iSCSI OOO if MAC configuration is invalid. */
10612 if (!is_valid_ether_addr(iscsi_mac)) {
10613 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10614 memset(iscsi_mac, 0, ETH_ALEN);
10615 }
10616
10617 /* Disable FCoE if MAC configuration is invalid. */
10618 if (!is_valid_ether_addr(fip_mac)) {
10619 bp->flags |= NO_FCOE_FLAG;
10620 memset(bp->fip_mac, 0, ETH_ALEN);
10621 }
10622}
10623
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010624static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
10625{
10626 u32 val, val2;
10627 int func = BP_ABS_FUNC(bp);
10628 int port = BP_PORT(bp);
10629
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010630 /* Zero primary MAC configuration */
10631 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10632
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010633 if (BP_NOMCP(bp)) {
10634 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010635 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010636 } else if (IS_MF(bp)) {
10637 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10638 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10639 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10640 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10641 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10642
Merav Sicron55c11942012-11-07 00:45:48 +000010643 if (CNIC_SUPPORT(bp))
10644 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010645 } else {
10646 /* in SF read MACs from port configuration */
10647 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10648 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10649 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10650
Merav Sicron55c11942012-11-07 00:45:48 +000010651 if (CNIC_SUPPORT(bp))
10652 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010653 }
10654
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010655 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10656 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010657
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010658 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010659 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010660 "bad Ethernet MAC address configuration: %pM\n"
10661 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010662 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010663}
Merav Sicron51c1a582012-03-18 10:33:38 +000010664
Yuval Mintz79642112012-12-02 04:05:50 +000010665static bool __devinit bnx2x_get_dropless_info(struct bnx2x *bp)
10666{
10667 int tmp;
10668 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010669
Yuval Mintz79642112012-12-02 04:05:50 +000010670 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10671 /* Take function: tmp = func */
10672 tmp = BP_ABS_FUNC(bp);
10673 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10674 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
10675 } else {
10676 /* Take port: tmp = port */
10677 tmp = BP_PORT(bp);
10678 cfg = SHMEM_RD(bp,
10679 dev_info.port_hw_config[tmp].generic_features);
10680 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
10681 }
10682 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010683}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010684
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010685static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
10686{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010687 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010688 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010689 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010690 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010691
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010692 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010693
Ariel Elior6383c0b2011-07-14 08:31:57 +000010694 /*
10695 * initialize IGU parameters
10696 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010697 if (CHIP_IS_E1x(bp)) {
10698 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010699
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010700 bp->igu_dsb_id = DEF_SB_IGU_ID;
10701 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010702 } else {
10703 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010704
10705 /* do not allow device reset during IGU info preocessing */
10706 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10707
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010708 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010709
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010710 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010711 int tout = 5000;
10712
10713 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10714
10715 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10716 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10717 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10718
10719 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10720 tout--;
10721 usleep_range(1000, 1000);
10722 }
10723
10724 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10725 dev_err(&bp->pdev->dev,
10726 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010727 bnx2x_release_hw_lock(bp,
10728 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010729 return -EPERM;
10730 }
10731 }
10732
10733 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10734 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010735 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10736 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010737 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010738
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010739 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040010740 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010741 if (rc)
10742 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010743 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010744
10745 /*
10746 * set base FW non-default (fast path) status block id, this value is
10747 * used to initialize the fw_sb_id saved on the fp/queue structure to
10748 * determine the id used by the FW.
10749 */
10750 if (CHIP_IS_E1x(bp))
10751 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10752 else /*
10753 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10754 * the same queue are indicated on the same IGU SB). So we prefer
10755 * FW and IGU SBs to be the same value.
10756 */
10757 bp->base_fw_ndsb = bp->igu_base_sb;
10758
10759 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10760 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10761 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010762
10763 /*
10764 * Initialize MF configuration
10765 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010766
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010767 bp->mf_ov = 0;
10768 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010769 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010770
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010771 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010772 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10773 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10774 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10775
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010776 if (SHMEM2_HAS(bp, mf_cfg_addr))
10777 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10778 else
10779 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010780 offsetof(struct shmem_region, func_mb) +
10781 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010782 /*
10783 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010784 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010785 * 2. MAC address must be legal (check only upper bytes)
10786 * for Switch-Independent mode;
10787 * OVLAN must be legal for Switch-Dependent mode
10788 * 3. SF_MODE configures specific MF mode
10789 */
10790 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10791 /* get mf configuration */
10792 val = SHMEM_RD(bp,
10793 dev_info.shared_feature_config.config);
10794 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010795
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010796 switch (val) {
10797 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10798 val = MF_CFG_RD(bp, func_mf_config[func].
10799 mac_upper);
10800 /* check for legal mac (upper bytes)*/
10801 if (val != 0xffff) {
10802 bp->mf_mode = MULTI_FUNCTION_SI;
10803 bp->mf_config[vn] = MF_CFG_RD(bp,
10804 func_mf_config[func].config);
10805 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010806 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010807 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010808 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10809 if ((!CHIP_IS_E1x(bp)) &&
10810 (MF_CFG_RD(bp, func_mf_config[func].
10811 mac_upper) != 0xffff) &&
10812 (SHMEM2_HAS(bp,
10813 afex_driver_support))) {
10814 bp->mf_mode = MULTI_FUNCTION_AFEX;
10815 bp->mf_config[vn] = MF_CFG_RD(bp,
10816 func_mf_config[func].config);
10817 } else {
10818 BNX2X_DEV_INFO("can not configure afex mode\n");
10819 }
10820 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010821 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10822 /* get OV configuration */
10823 val = MF_CFG_RD(bp,
10824 func_mf_config[FUNC_0].e1hov_tag);
10825 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10826
10827 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10828 bp->mf_mode = MULTI_FUNCTION_SD;
10829 bp->mf_config[vn] = MF_CFG_RD(bp,
10830 func_mf_config[func].config);
10831 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010832 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010833 break;
10834 default:
10835 /* Unknown configuration: reset mf_config */
10836 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010837 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010838 }
10839 }
10840
Eilon Greenstein2691d512009-08-12 08:22:08 +000010841 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010842 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010843
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010844 switch (bp->mf_mode) {
10845 case MULTI_FUNCTION_SD:
10846 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10847 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010848 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010849 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010850 bp->path_has_ovlan = true;
10851
Merav Sicron51c1a582012-03-18 10:33:38 +000010852 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10853 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010854 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010855 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010856 "No valid MF OV for func %d, aborting\n",
10857 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010858 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010859 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010860 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010861 case MULTI_FUNCTION_AFEX:
10862 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10863 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010864 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010865 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10866 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010867 break;
10868 default:
10869 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010870 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010871 "VN %d is in a single function mode, aborting\n",
10872 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010873 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010874 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010875 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010876 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010878 /* check if other port on the path needs ovlan:
10879 * Since MF configuration is shared between ports
10880 * Possible mixed modes are only
10881 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10882 */
10883 if (CHIP_MODE_IS_4_PORT(bp) &&
10884 !bp->path_has_ovlan &&
10885 !IS_MF(bp) &&
10886 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10887 u8 other_port = !BP_PORT(bp);
10888 u8 other_func = BP_PATH(bp) + 2*other_port;
10889 val = MF_CFG_RD(bp,
10890 func_mf_config[other_func].e1hov_tag);
10891 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10892 bp->path_has_ovlan = true;
10893 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010894 }
10895
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010896 /* adjust igu_sb_cnt to MF for E1x */
10897 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010898 bp->igu_sb_cnt /= E1HVN_MAX;
10899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010900 /* port info */
10901 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010902
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010903 /* Get MAC addresses */
10904 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010905
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010906 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010907
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010908 return rc;
10909}
10910
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010911static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10912{
10913 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010914 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010915 char str_id_reg[VENDOR_ID_LEN+1];
10916 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010917 char *vpd_data;
10918 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010919 u8 len;
10920
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010921 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010922 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10923
10924 if (cnt < BNX2X_VPD_LEN)
10925 goto out_not_found;
10926
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010927 /* VPD RO tag should be first tag after identifier string, hence
10928 * we should be able to find it in first BNX2X_VPD_LEN chars
10929 */
10930 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010931 PCI_VPD_LRDT_RO_DATA);
10932 if (i < 0)
10933 goto out_not_found;
10934
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010935 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010936 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010937
10938 i += PCI_VPD_LRDT_TAG_SIZE;
10939
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010940 if (block_end > BNX2X_VPD_LEN) {
10941 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10942 if (vpd_extended_data == NULL)
10943 goto out_not_found;
10944
10945 /* read rest of vpd image into vpd_extended_data */
10946 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10947 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10948 block_end - BNX2X_VPD_LEN,
10949 vpd_extended_data + BNX2X_VPD_LEN);
10950 if (cnt < (block_end - BNX2X_VPD_LEN))
10951 goto out_not_found;
10952 vpd_data = vpd_extended_data;
10953 } else
10954 vpd_data = vpd_start;
10955
10956 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010957
10958 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10959 PCI_VPD_RO_KEYWORD_MFR_ID);
10960 if (rodi < 0)
10961 goto out_not_found;
10962
10963 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10964
10965 if (len != VENDOR_ID_LEN)
10966 goto out_not_found;
10967
10968 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10969
10970 /* vendor specific info */
10971 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10972 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10973 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10974 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10975
10976 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10977 PCI_VPD_RO_KEYWORD_VENDOR0);
10978 if (rodi >= 0) {
10979 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10980
10981 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10982
10983 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10984 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10985 bp->fw_ver[len] = ' ';
10986 }
10987 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010988 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010989 return;
10990 }
10991out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010992 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010993 return;
10994}
10995
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010996static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10997{
10998 u32 flags = 0;
10999
11000 if (CHIP_REV_IS_FPGA(bp))
11001 SET_FLAGS(flags, MODE_FPGA);
11002 else if (CHIP_REV_IS_EMUL(bp))
11003 SET_FLAGS(flags, MODE_EMUL);
11004 else
11005 SET_FLAGS(flags, MODE_ASIC);
11006
11007 if (CHIP_MODE_IS_4_PORT(bp))
11008 SET_FLAGS(flags, MODE_PORT4);
11009 else
11010 SET_FLAGS(flags, MODE_PORT2);
11011
11012 if (CHIP_IS_E2(bp))
11013 SET_FLAGS(flags, MODE_E2);
11014 else if (CHIP_IS_E3(bp)) {
11015 SET_FLAGS(flags, MODE_E3);
11016 if (CHIP_REV(bp) == CHIP_REV_Ax)
11017 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011018 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11019 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011020 }
11021
11022 if (IS_MF(bp)) {
11023 SET_FLAGS(flags, MODE_MF);
11024 switch (bp->mf_mode) {
11025 case MULTI_FUNCTION_SD:
11026 SET_FLAGS(flags, MODE_MF_SD);
11027 break;
11028 case MULTI_FUNCTION_SI:
11029 SET_FLAGS(flags, MODE_MF_SI);
11030 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011031 case MULTI_FUNCTION_AFEX:
11032 SET_FLAGS(flags, MODE_MF_AFEX);
11033 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011034 }
11035 } else
11036 SET_FLAGS(flags, MODE_SF);
11037
11038#if defined(__LITTLE_ENDIAN)
11039 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11040#else /*(__BIG_ENDIAN)*/
11041 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11042#endif
11043 INIT_MODE_FLAGS(bp) = flags;
11044}
11045
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011046static int __devinit bnx2x_init_bp(struct bnx2x *bp)
11047{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011048 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011049 int rc;
11050
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011051 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011052 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011053 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011054
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011055
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011056 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011057 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011058 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011059 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011060 if (rc)
11061 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011063 bnx2x_set_modes_bitmap(bp);
11064
11065 rc = bnx2x_alloc_mem_bp(bp);
11066 if (rc)
11067 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011068
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011069 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011070
11071 func = BP_FUNC(bp);
11072
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011073 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000011074 if (!BP_NOMCP(bp)) {
11075 /* init fw_seq */
11076 bp->fw_seq =
11077 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11078 DRV_MSG_SEQ_NUMBER_MASK;
11079 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11080
11081 bnx2x_prev_unload(bp);
11082 }
11083
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011084
11085 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011086 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011087
11088 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011089 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011090
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011091 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011092 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011093
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011094 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011095 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011096 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011097 bp->dev->features &= ~NETIF_F_LRO;
11098 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011099 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011100 bp->dev->features |= NETIF_F_LRO;
11101 }
11102
Eilon Greensteina18f5122009-08-12 08:23:26 +000011103 if (CHIP_IS_E1(bp))
11104 bp->dropless_fc = 0;
11105 else
Yuval Mintz79642112012-12-02 04:05:50 +000011106 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011107
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011108 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011109
Barak Witkowskia3348722012-04-23 03:04:46 +000011110 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011111
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011112 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011113 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11114 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011115
Michal Schmidtfc543632012-02-14 09:05:46 +000011116 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011117
11118 init_timer(&bp->timer);
11119 bp->timer.expires = jiffies + bp->current_interval;
11120 bp->timer.data = (unsigned long) bp;
11121 bp->timer.function = bnx2x_timer;
11122
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011123 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011124 bnx2x_dcbx_init_params(bp);
11125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011126 if (CHIP_IS_E1x(bp))
11127 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11128 else
11129 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011130
Ariel Elior6383c0b2011-07-14 08:31:57 +000011131 /* multiple tx priority */
11132 if (CHIP_IS_E1x(bp))
11133 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
11134 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
11135 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
11136 if (CHIP_IS_E3B0(bp))
11137 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
11138
Merav Sicron55c11942012-11-07 00:45:48 +000011139 /* We need at least one default status block for slow-path events,
11140 * second status block for the L2 queue, and a third status block for
11141 * CNIC if supproted.
11142 */
11143 if (CNIC_SUPPORT(bp))
11144 bp->min_msix_vec_cnt = 3;
11145 else
11146 bp->min_msix_vec_cnt = 2;
11147 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11148
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011149 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011150}
11151
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011152
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011153/****************************************************************************
11154* General service functions
11155****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011156
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011157/*
11158 * net_device service functions
11159 */
11160
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011161/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011162static int bnx2x_open(struct net_device *dev)
11163{
11164 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011165 bool global = false;
11166 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011167 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011168
Mintz Yuval1355b702012-02-15 02:10:22 +000011169 bp->stats_init = true;
11170
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011171 netif_carrier_off(dev);
11172
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011173 bnx2x_set_power_state(bp, PCI_D0);
11174
Ariel Elior889b9af2012-01-26 06:01:51 +000011175 other_load_status = bnx2x_get_load_status(bp, other_engine);
11176 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011177
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011178 /*
11179 * If parity had happen during the unload, then attentions
11180 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11181 * want the first function loaded on the current engine to
11182 * complete the recovery.
11183 */
11184 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11185 bnx2x_chk_parity_attn(bp, &global, true))
11186 do {
11187 /*
11188 * If there are attentions and they are in a global
11189 * blocks, set the GLOBAL_RESET bit regardless whether
11190 * it will be this function that will complete the
11191 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011192 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011193 if (global)
11194 bnx2x_set_reset_global(bp);
11195
11196 /*
11197 * Only the first function on the current engine should
11198 * try to recover in open. In case of attentions in
11199 * global blocks only the first in the chip should try
11200 * to recover.
11201 */
Ariel Elior889b9af2012-01-26 06:01:51 +000011202 if ((!load_status &&
11203 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011204 bnx2x_trylock_leader_lock(bp) &&
11205 !bnx2x_leader_reset(bp)) {
11206 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011207 break;
11208 }
11209
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011210 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011211 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011212 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011213
Merav Sicron51c1a582012-03-18 10:33:38 +000011214 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11215 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011216
11217 return -EAGAIN;
11218 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011219
11220 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011221 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011222}
11223
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011224/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011225static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011226{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011227 struct bnx2x *bp = netdev_priv(dev);
11228
11229 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011230 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011231
11232 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000011233 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011234
11235 return 0;
11236}
11237
Eric Dumazet1191cb82012-04-27 21:39:21 +000011238static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11239 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011240{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011241 int mc_count = netdev_mc_count(bp->dev);
11242 struct bnx2x_mcast_list_elem *mc_mac =
11243 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011244 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011245
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011246 if (!mc_mac)
11247 return -ENOMEM;
11248
11249 INIT_LIST_HEAD(&p->mcast_list);
11250
11251 netdev_for_each_mc_addr(ha, bp->dev) {
11252 mc_mac->mac = bnx2x_mc_addr(ha);
11253 list_add_tail(&mc_mac->link, &p->mcast_list);
11254 mc_mac++;
11255 }
11256
11257 p->mcast_list_len = mc_count;
11258
11259 return 0;
11260}
11261
Eric Dumazet1191cb82012-04-27 21:39:21 +000011262static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011263 struct bnx2x_mcast_ramrod_params *p)
11264{
11265 struct bnx2x_mcast_list_elem *mc_mac =
11266 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11267 link);
11268
11269 WARN_ON(!mc_mac);
11270 kfree(mc_mac);
11271}
11272
11273/**
11274 * bnx2x_set_uc_list - configure a new unicast MACs list.
11275 *
11276 * @bp: driver handle
11277 *
11278 * We will use zero (0) as a MAC type for these MACs.
11279 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011280static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011281{
11282 int rc;
11283 struct net_device *dev = bp->dev;
11284 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011285 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011286 unsigned long ramrod_flags = 0;
11287
11288 /* First schedule a cleanup up of old configuration */
11289 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11290 if (rc < 0) {
11291 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11292 return rc;
11293 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011294
11295 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011296 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11297 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011298 if (rc == -EEXIST) {
11299 DP(BNX2X_MSG_SP,
11300 "Failed to schedule ADD operations: %d\n", rc);
11301 /* do not treat adding same MAC as error */
11302 rc = 0;
11303
11304 } else if (rc < 0) {
11305
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011306 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11307 rc);
11308 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011309 }
11310 }
11311
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011312 /* Execute the pending commands */
11313 __set_bit(RAMROD_CONT, &ramrod_flags);
11314 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11315 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011316}
11317
Eric Dumazet1191cb82012-04-27 21:39:21 +000011318static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011319{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011320 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011321 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011322 int rc = 0;
11323
11324 rparam.mcast_obj = &bp->mcast_obj;
11325
11326 /* first, clear all configured multicast MACs */
11327 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11328 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011329 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011330 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011331 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011332
11333 /* then, configure a new MACs list */
11334 if (netdev_mc_count(dev)) {
11335 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11336 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011337 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11338 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011339 return rc;
11340 }
11341
11342 /* Now add the new MACs */
11343 rc = bnx2x_config_mcast(bp, &rparam,
11344 BNX2X_MCAST_CMD_ADD);
11345 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011346 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11347 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011348
11349 bnx2x_free_mcast_macs_list(&rparam);
11350 }
11351
11352 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011353}
11354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011355
11356/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011357void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011358{
11359 struct bnx2x *bp = netdev_priv(dev);
11360 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011361
11362 if (bp->state != BNX2X_STATE_OPEN) {
11363 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11364 return;
11365 }
11366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011367 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011368
11369 if (dev->flags & IFF_PROMISC)
11370 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011371 else if ((dev->flags & IFF_ALLMULTI) ||
11372 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11373 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011374 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011375 else {
11376 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011377 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011378 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011379
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011380 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011381 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011382 }
11383
11384 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011385 /* handle ISCSI SD mode */
11386 if (IS_MF_ISCSI_SD(bp))
11387 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011388
11389 /* Schedule the rx_mode command */
11390 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11391 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11392 return;
11393 }
11394
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011395 bnx2x_set_storm_rx_mode(bp);
11396}
11397
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011398/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011399static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11400 int devad, u16 addr)
11401{
11402 struct bnx2x *bp = netdev_priv(netdev);
11403 u16 value;
11404 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011405
11406 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11407 prtad, devad, addr);
11408
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011409 /* The HW expects different devad if CL22 is used */
11410 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11411
11412 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011413 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011414 bnx2x_release_phy_lock(bp);
11415 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11416
11417 if (!rc)
11418 rc = value;
11419 return rc;
11420}
11421
11422/* called with rtnl_lock */
11423static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11424 u16 addr, u16 value)
11425{
11426 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011427 int rc;
11428
Merav Sicron51c1a582012-03-18 10:33:38 +000011429 DP(NETIF_MSG_LINK,
11430 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11431 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011432
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011433 /* The HW expects different devad if CL22 is used */
11434 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11435
11436 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011437 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011438 bnx2x_release_phy_lock(bp);
11439 return rc;
11440}
11441
11442/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011443static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11444{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011445 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011446 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011447
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011448 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11449 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011450
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011451 if (!netif_running(dev))
11452 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011453
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011454 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011455}
11456
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011457#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011458static void poll_bnx2x(struct net_device *dev)
11459{
11460 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011461 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011462
Merav Sicron14a15d62012-08-27 03:26:20 +000011463 for_each_eth_queue(bp, i) {
11464 struct bnx2x_fastpath *fp = &bp->fp[i];
11465 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11466 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011467}
11468#endif
11469
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011470static int bnx2x_validate_addr(struct net_device *dev)
11471{
11472 struct bnx2x *bp = netdev_priv(dev);
11473
Merav Sicron51c1a582012-03-18 10:33:38 +000011474 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11475 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011476 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011477 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011478 return 0;
11479}
11480
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011481static const struct net_device_ops bnx2x_netdev_ops = {
11482 .ndo_open = bnx2x_open,
11483 .ndo_stop = bnx2x_close,
11484 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011485 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011486 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011487 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011488 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011489 .ndo_do_ioctl = bnx2x_ioctl,
11490 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011491 .ndo_fix_features = bnx2x_fix_features,
11492 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011493 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011494#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011495 .ndo_poll_controller = poll_bnx2x,
11496#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011497 .ndo_setup_tc = bnx2x_setup_tc,
11498
Merav Sicron55c11942012-11-07 00:45:48 +000011499#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011500 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11501#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011502};
11503
Eric Dumazet1191cb82012-04-27 21:39:21 +000011504static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011505{
11506 struct device *dev = &bp->pdev->dev;
11507
11508 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11509 bp->flags |= USING_DAC_FLAG;
11510 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011511 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011512 return -EIO;
11513 }
11514 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11515 dev_err(dev, "System does not support DMA, aborting\n");
11516 return -EIO;
11517 }
11518
11519 return 0;
11520}
11521
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011522static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011523 struct net_device *dev,
11524 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011525{
11526 struct bnx2x *bp;
11527 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011528 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011529 bool chip_is_e1x = (board_type == BCM57710 ||
11530 board_type == BCM57711 ||
11531 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011532
11533 SET_NETDEV_DEV(dev, &pdev->dev);
11534 bp = netdev_priv(dev);
11535
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011536 bp->dev = dev;
11537 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011538 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011539
11540 rc = pci_enable_device(pdev);
11541 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011542 dev_err(&bp->pdev->dev,
11543 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011544 goto err_out;
11545 }
11546
11547 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011548 dev_err(&bp->pdev->dev,
11549 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011550 rc = -ENODEV;
11551 goto err_out_disable;
11552 }
11553
11554 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011555 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
11556 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011557 rc = -ENODEV;
11558 goto err_out_disable;
11559 }
11560
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011561 if (atomic_read(&pdev->enable_cnt) == 1) {
11562 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11563 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011564 dev_err(&bp->pdev->dev,
11565 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011566 goto err_out_disable;
11567 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011568
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011569 pci_set_master(pdev);
11570 pci_save_state(pdev);
11571 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011572
11573 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11574 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011575 dev_err(&bp->pdev->dev,
11576 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011577 rc = -EIO;
11578 goto err_out_release;
11579 }
11580
Jon Mason77c98e62011-06-27 07:45:12 +000011581 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011582 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011583 rc = -EIO;
11584 goto err_out_release;
11585 }
11586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011587 rc = bnx2x_set_coherency_mask(bp);
11588 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011589 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011590
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011591 dev->mem_start = pci_resource_start(pdev, 0);
11592 dev->base_addr = dev->mem_start;
11593 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011594
11595 dev->irq = pdev->irq;
11596
Arjan van de Ven275f1652008-10-20 21:42:39 -070011597 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011598 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011599 dev_err(&bp->pdev->dev,
11600 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011601 rc = -ENOMEM;
11602 goto err_out_release;
11603 }
11604
Ariel Eliorc22610d02012-01-26 06:01:47 +000011605 /* In E1/E1H use pci device function given by kernel.
11606 * In E2/E3 read physical function from ME register since these chips
11607 * support Physical Device Assignment where kernel BDF maybe arbitrary
11608 * (depending on hypervisor).
11609 */
11610 if (chip_is_e1x)
11611 bp->pf_num = PCI_FUNC(pdev->devfn);
11612 else {/* chip is E2/3*/
11613 pci_read_config_dword(bp->pdev,
11614 PCICFG_ME_REGISTER, &pci_cfg_dword);
11615 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11616 ME_REG_ABS_PF_NUM_SHIFT);
11617 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011618 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011620 bnx2x_set_power_state(bp, PCI_D0);
11621
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011622 /* clean indirect addresses */
11623 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11624 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011625 /*
11626 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011627 * is not used by the driver.
11628 */
11629 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11630 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11631 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11632 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011633
Ariel Elior65087cf2012-01-23 07:31:55 +000011634 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040011635 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11636 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11637 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11638 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11639 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011640
Shmulik Ravid21894002011-07-24 03:57:04 +000011641 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011642 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000011643 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011644 */
Ariel Elior65087cf2012-01-23 07:31:55 +000011645 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000011646 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011647
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011648 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011649
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011650 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011651 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011652
Jiri Pirko01789342011-08-16 06:29:00 +000011653 dev->priv_flags |= IFF_UNICAST_FLT;
11654
Michał Mirosław66371c42011-04-12 09:38:23 +000011655 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011656 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11657 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11658 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011659
11660 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11661 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11662
11663 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011664 if (bp->flags & USING_DAC_FLAG)
11665 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011666
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011667 /* Add Loopback capability to the device */
11668 dev->hw_features |= NETIF_F_LOOPBACK;
11669
Shmulik Ravid98507672011-02-28 12:19:55 -080011670#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011671 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11672#endif
11673
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011674 /* get_port_hwinfo() will set prtad and mmds properly */
11675 bp->mdio.prtad = MDIO_PRTAD_NONE;
11676 bp->mdio.mmds = 0;
11677 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11678 bp->mdio.dev = dev;
11679 bp->mdio.mdio_read = bnx2x_mdio_read;
11680 bp->mdio.mdio_write = bnx2x_mdio_write;
11681
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011682 return 0;
11683
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011684err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011685 if (atomic_read(&pdev->enable_cnt) == 1)
11686 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011687
11688err_out_disable:
11689 pci_disable_device(pdev);
11690 pci_set_drvdata(pdev, NULL);
11691
11692err_out:
11693 return rc;
11694}
11695
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011696static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11697 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011698{
11699 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11700
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011701 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11702
11703 /* return value of 1=2.5GHz 2=5GHz */
11704 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011705}
11706
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011707static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011708{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011709 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011710 struct bnx2x_fw_file_hdr *fw_hdr;
11711 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011712 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011713 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011714 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011715 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011716
Merav Sicron51c1a582012-03-18 10:33:38 +000011717 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11718 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011719 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011720 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011721
11722 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11723 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11724
11725 /* Make sure none of the offsets and sizes make us read beyond
11726 * the end of the firmware data */
11727 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11728 offset = be32_to_cpu(sections[i].offset);
11729 len = be32_to_cpu(sections[i].len);
11730 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011731 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011732 return -EINVAL;
11733 }
11734 }
11735
11736 /* Likewise for the init_ops offsets */
11737 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11738 ops_offsets = (u16 *)(firmware->data + offset);
11739 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11740
11741 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11742 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011743 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011744 return -EINVAL;
11745 }
11746 }
11747
11748 /* Check FW version */
11749 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11750 fw_ver = firmware->data + offset;
11751 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11752 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11753 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11754 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011755 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11756 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11757 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011758 BCM_5710_FW_MINOR_VERSION,
11759 BCM_5710_FW_REVISION_VERSION,
11760 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011761 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011762 }
11763
11764 return 0;
11765}
11766
Eric Dumazet1191cb82012-04-27 21:39:21 +000011767static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011768{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011769 const __be32 *source = (const __be32 *)_source;
11770 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011771 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011772
11773 for (i = 0; i < n/4; i++)
11774 target[i] = be32_to_cpu(source[i]);
11775}
11776
11777/*
11778 Ops array is stored in the following format:
11779 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11780 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011781static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011782{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011783 const __be32 *source = (const __be32 *)_source;
11784 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011785 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011786
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011787 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011788 tmp = be32_to_cpu(source[j]);
11789 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011790 target[i].offset = tmp & 0xffffff;
11791 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011792 }
11793}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011794
Ben Hutchings1aa8b472012-07-10 10:56:59 +000011795/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011796 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11797 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011798static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011799{
11800 const __be32 *source = (const __be32 *)_source;
11801 struct iro *target = (struct iro *)_target;
11802 u32 i, j, tmp;
11803
11804 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11805 target[i].base = be32_to_cpu(source[j]);
11806 j++;
11807 tmp = be32_to_cpu(source[j]);
11808 target[i].m1 = (tmp >> 16) & 0xffff;
11809 target[i].m2 = tmp & 0xffff;
11810 j++;
11811 tmp = be32_to_cpu(source[j]);
11812 target[i].m3 = (tmp >> 16) & 0xffff;
11813 target[i].size = tmp & 0xffff;
11814 j++;
11815 }
11816}
11817
Eric Dumazet1191cb82012-04-27 21:39:21 +000011818static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011819{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011820 const __be16 *source = (const __be16 *)_source;
11821 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011822 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011823
11824 for (i = 0; i < n/2; i++)
11825 target[i] = be16_to_cpu(source[i]);
11826}
11827
Joe Perches7995c642010-02-17 15:01:52 +000011828#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11829do { \
11830 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11831 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011832 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011833 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011834 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11835 (u8 *)bp->arr, len); \
11836} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011837
Yuval Mintz3b603062012-03-18 10:33:39 +000011838static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011839{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011840 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011841 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011842 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011843
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011844 if (bp->firmware)
11845 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011846
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011847 if (CHIP_IS_E1(bp))
11848 fw_file_name = FW_FILE_NAME_E1;
11849 else if (CHIP_IS_E1H(bp))
11850 fw_file_name = FW_FILE_NAME_E1H;
11851 else if (!CHIP_IS_E1x(bp))
11852 fw_file_name = FW_FILE_NAME_E2;
11853 else {
11854 BNX2X_ERR("Unsupported chip revision\n");
11855 return -EINVAL;
11856 }
11857 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011858
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011859 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11860 if (rc) {
11861 BNX2X_ERR("Can't load firmware file %s\n",
11862 fw_file_name);
11863 goto request_firmware_exit;
11864 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011865
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011866 rc = bnx2x_check_firmware(bp);
11867 if (rc) {
11868 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11869 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011870 }
11871
11872 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11873
11874 /* Initialize the pointers to the init arrays */
11875 /* Blob */
11876 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11877
11878 /* Opcodes */
11879 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11880
11881 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011882 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11883 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011884
11885 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011886 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11887 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11888 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11889 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11890 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11891 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11892 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11893 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11894 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11895 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11896 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11897 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11898 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11899 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11900 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11901 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011902 /* IRO */
11903 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011904
11905 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011906
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011907iro_alloc_err:
11908 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011909init_offsets_alloc_err:
11910 kfree(bp->init_ops);
11911init_ops_alloc_err:
11912 kfree(bp->init_data);
11913request_firmware_exit:
11914 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011915 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011916
11917 return rc;
11918}
11919
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011920static void bnx2x_release_firmware(struct bnx2x *bp)
11921{
11922 kfree(bp->init_ops_offsets);
11923 kfree(bp->init_ops);
11924 kfree(bp->init_data);
11925 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011926 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011927}
11928
11929
11930static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11931 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11932 .init_hw_cmn = bnx2x_init_hw_common,
11933 .init_hw_port = bnx2x_init_hw_port,
11934 .init_hw_func = bnx2x_init_hw_func,
11935
11936 .reset_hw_cmn = bnx2x_reset_common,
11937 .reset_hw_port = bnx2x_reset_port,
11938 .reset_hw_func = bnx2x_reset_func,
11939
11940 .gunzip_init = bnx2x_gunzip_init,
11941 .gunzip_end = bnx2x_gunzip_end,
11942
11943 .init_fw = bnx2x_init_firmware,
11944 .release_fw = bnx2x_release_firmware,
11945};
11946
11947void bnx2x__init_func_obj(struct bnx2x *bp)
11948{
11949 /* Prepare DMAE related driver resources */
11950 bnx2x_setup_dmae(bp);
11951
11952 bnx2x_init_func_obj(bp, &bp->func_obj,
11953 bnx2x_sp(bp, func_rdata),
11954 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000011955 bnx2x_sp(bp, func_afex_rdata),
11956 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011957 &bnx2x_func_sp_drv);
11958}
11959
11960/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011961static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011962{
Merav Sicron37ae41a2012-06-19 07:48:27 +000011963 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011964
Merav Sicron55c11942012-11-07 00:45:48 +000011965 if (CNIC_SUPPORT(bp))
11966 cid_count += CNIC_CID_MAX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011967 return roundup(cid_count, QM_CID_ROUND);
11968}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011969
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011970/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011971 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011972 *
11973 * @dev: pci device
11974 *
11975 */
Merav Sicron55c11942012-11-07 00:45:48 +000011976static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
11977 int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011978{
11979 int pos;
11980 u16 control;
11981
11982 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011983
Ariel Elior6383c0b2011-07-14 08:31:57 +000011984 /*
11985 * If MSI-X is not supported - return number of SBs needed to support
11986 * one fast path queue: one FP queue + SB for CNIC
11987 */
11988 if (!pos)
Merav Sicron55c11942012-11-07 00:45:48 +000011989 return 1 + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011990
11991 /*
11992 * The value in the PCI configuration space is the index of the last
11993 * entry, namely one less than the actual size of the table, which is
11994 * exactly what we want to return from this function: number of all SBs
11995 * without the default SB.
11996 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011997 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011998 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011999}
12000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012001static int __devinit bnx2x_init_one(struct pci_dev *pdev,
12002 const struct pci_device_id *ent)
12003{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012004 struct net_device *dev = NULL;
12005 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012006 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012007 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012008 int rx_count, tx_count, rss_count, doorbell_size;
Merav Sicron55c11942012-11-07 00:45:48 +000012009 int cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012010 /*
12011 * An estimated maximum supported CoS number according to the chip
12012 * version.
12013 * We will try to roughly estimate the maximum number of CoSes this chip
12014 * may support in order to minimize the memory allocated for Tx
12015 * netdev_queue's. This number will be accurately calculated during the
12016 * initialization of bp->max_cos based on the chip versions AND chip
12017 * revision in the bnx2x_init_bp().
12018 */
12019 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012020
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012021 switch (ent->driver_data) {
12022 case BCM57710:
12023 case BCM57711:
12024 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000012025 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
12026 break;
12027
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012028 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012029 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000012030 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
12031 break;
12032
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012033 case BCM57800:
12034 case BCM57800_MF:
12035 case BCM57810:
12036 case BCM57810_MF:
Yuval Mintzc3def942012-07-23 10:25:43 +030012037 case BCM57840_O:
12038 case BCM57840_4_10:
12039 case BCM57840_2_20:
12040 case BCM57840_MFO:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012041 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000012042 case BCM57811:
12043 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000012044 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012045 break;
12046
12047 default:
12048 pr_err("Unknown board_type (%ld), aborting\n",
12049 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000012050 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012051 }
12052
Merav Sicron55c11942012-11-07 00:45:48 +000012053 cnic_cnt = 1;
12054 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012055
Ariel Elior6383c0b2011-07-14 08:31:57 +000012056 WARN_ON(!max_non_def_sbs);
12057
12058 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Merav Sicron55c11942012-11-07 00:45:48 +000012059 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012060
12061 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012062 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012063
12064 /*
12065 * Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012066 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012067 */
Merav Sicron55c11942012-11-07 00:45:48 +000012068 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012069
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012070 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012071 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012072 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012073 return -ENOMEM;
12074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012075 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012076
Ariel Elior6383c0b2011-07-14 08:31:57 +000012077 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000012078 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012079 bp->cnic_support = cnic_cnt;
12080
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012081 pci_set_drvdata(pdev, dev);
12082
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012083 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012084 if (rc < 0) {
12085 free_netdev(dev);
12086 return rc;
12087 }
12088
Merav Sicron55c11942012-11-07 00:45:48 +000012089 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Merav Sicron51c1a582012-03-18 10:33:38 +000012090 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012091
Merav Sicron60aa0502012-06-19 07:48:29 +000012092 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
12093 tx_count, rx_count);
12094
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012095 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012096 if (rc)
12097 goto init_one_exit;
12098
Ariel Elior6383c0b2011-07-14 08:31:57 +000012099 /*
12100 * Map doorbels here as we need the real value of bp->max_cos which
12101 * is initialized in bnx2x_init_bp().
12102 */
Merav Sicron37ae41a2012-06-19 07:48:27 +000012103 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12104 if (doorbell_size > pci_resource_len(pdev, 2)) {
12105 dev_err(&bp->pdev->dev,
12106 "Cannot map doorbells, bar size too small, aborting\n");
12107 rc = -ENOMEM;
12108 goto init_one_exit;
12109 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012110 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
Merav Sicron37ae41a2012-06-19 07:48:27 +000012111 doorbell_size);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012112 if (!bp->doorbells) {
12113 dev_err(&bp->pdev->dev,
12114 "Cannot map doorbell space, aborting\n");
12115 rc = -ENOMEM;
12116 goto init_one_exit;
12117 }
12118
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012119 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012120 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012121
Merav Sicron55c11942012-11-07 00:45:48 +000012122 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012123 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012124 bp->flags |= NO_FCOE_FLAG;
12125
Dmitry Kravkov477864d2012-10-31 05:46:58 +000012126 /* disable FCOE for 57840 device, until FW supports it */
12127 switch (ent->driver_data) {
12128 case BCM57840_O:
12129 case BCM57840_4_10:
12130 case BCM57840_2_20:
12131 case BCM57840_MFO:
12132 case BCM57840_MF:
12133 bp->flags |= NO_FCOE_FLAG;
12134 }
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012135
12136 /* Set bp->num_queues for MSI-X mode*/
12137 bnx2x_set_num_queues(bp);
12138
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012139 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012140 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012141 */
12142 bnx2x_set_int_mode(bp);
12143
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012144 rc = register_netdev(dev);
12145 if (rc) {
12146 dev_err(&pdev->dev, "Cannot register net device\n");
12147 goto init_one_exit;
12148 }
12149
Merav Sicron55c11942012-11-07 00:45:48 +000012150
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012151 if (!NO_FCOE(bp)) {
12152 /* Add storage MAC address */
12153 rtnl_lock();
12154 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12155 rtnl_unlock();
12156 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012157
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012158 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012159
Merav Sicron51c1a582012-03-18 10:33:38 +000012160 BNX2X_DEV_INFO(
12161 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000012162 board_info[ent->driver_data].name,
12163 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12164 pcie_width,
12165 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
12166 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
12167 "5GHz (Gen2)" : "2.5GHz",
12168 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012169
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012170 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012171
12172init_one_exit:
12173 if (bp->regview)
12174 iounmap(bp->regview);
12175
12176 if (bp->doorbells)
12177 iounmap(bp->doorbells);
12178
12179 free_netdev(dev);
12180
12181 if (atomic_read(&pdev->enable_cnt) == 1)
12182 pci_release_regions(pdev);
12183
12184 pci_disable_device(pdev);
12185 pci_set_drvdata(pdev, NULL);
12186
12187 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012188}
12189
12190static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
12191{
12192 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012193 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012194
Eliezer Tamir228241e2008-02-28 11:56:57 -080012195 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012196 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080012197 return;
12198 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012199 bp = netdev_priv(dev);
12200
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012201 /* Delete storage MAC address */
12202 if (!NO_FCOE(bp)) {
12203 rtnl_lock();
12204 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12205 rtnl_unlock();
12206 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012207
Shmulik Ravid98507672011-02-28 12:19:55 -080012208#ifdef BCM_DCBNL
12209 /* Delete app tlvs from dcbnl */
12210 bnx2x_dcbnl_update_applist(bp, true);
12211#endif
12212
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012213 unregister_netdev(dev);
12214
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012215 /* Power on: we can't let PCI layer write to us while we are in D3 */
12216 bnx2x_set_power_state(bp, PCI_D0);
12217
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012218 /* Disable MSI/MSI-X */
12219 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012220
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012221 /* Power off */
12222 bnx2x_set_power_state(bp, PCI_D3hot);
12223
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012224 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012225 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012226
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012227 if (bp->regview)
12228 iounmap(bp->regview);
12229
12230 if (bp->doorbells)
12231 iounmap(bp->doorbells);
12232
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012233 bnx2x_release_firmware(bp);
12234
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012235 bnx2x_free_mem_bp(bp);
12236
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012237 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012238
12239 if (atomic_read(&pdev->enable_cnt) == 1)
12240 pci_release_regions(pdev);
12241
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012242 pci_disable_device(pdev);
12243 pci_set_drvdata(pdev, NULL);
12244}
12245
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012246static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12247{
12248 int i;
12249
12250 bp->state = BNX2X_STATE_ERROR;
12251
12252 bp->rx_mode = BNX2X_RX_MODE_NONE;
12253
Merav Sicron55c11942012-11-07 00:45:48 +000012254 if (CNIC_LOADED(bp))
12255 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12256
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012257 /* Stop Tx */
12258 bnx2x_tx_disable(bp);
12259
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012260 bnx2x_netif_stop(bp, 0);
Merav Sicron26614ba2012-08-27 03:26:19 +000012261 /* Delete all NAPI objects */
12262 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012263 if (CNIC_LOADED(bp))
12264 bnx2x_del_all_napi_cnic(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012265
12266 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012267
12268 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012269
12270 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012271 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012272
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012273 /* Free SKBs, SGEs, TPA pool and driver internals */
12274 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012275
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012276 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012277 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012278
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012279 bnx2x_free_mem(bp);
12280
12281 bp->state = BNX2X_STATE_CLOSED;
12282
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012283 netif_carrier_off(bp->dev);
12284
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012285 return 0;
12286}
12287
12288static void bnx2x_eeh_recover(struct bnx2x *bp)
12289{
12290 u32 val;
12291
12292 mutex_init(&bp->port.phy_mutex);
12293
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012294
12295 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12296 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12297 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12298 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012299}
12300
Wendy Xiong493adb12008-06-23 20:36:22 -070012301/**
12302 * bnx2x_io_error_detected - called when PCI error is detected
12303 * @pdev: Pointer to PCI device
12304 * @state: The current pci connection state
12305 *
12306 * This function is called after a PCI bus error affecting
12307 * this device has been detected.
12308 */
12309static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12310 pci_channel_state_t state)
12311{
12312 struct net_device *dev = pci_get_drvdata(pdev);
12313 struct bnx2x *bp = netdev_priv(dev);
12314
12315 rtnl_lock();
12316
12317 netif_device_detach(dev);
12318
Dean Nelson07ce50e42009-07-31 09:13:25 +000012319 if (state == pci_channel_io_perm_failure) {
12320 rtnl_unlock();
12321 return PCI_ERS_RESULT_DISCONNECT;
12322 }
12323
Wendy Xiong493adb12008-06-23 20:36:22 -070012324 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012325 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012326
12327 pci_disable_device(pdev);
12328
12329 rtnl_unlock();
12330
12331 /* Request a slot reset */
12332 return PCI_ERS_RESULT_NEED_RESET;
12333}
12334
12335/**
12336 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12337 * @pdev: Pointer to PCI device
12338 *
12339 * Restart the card from scratch, as if from a cold-boot.
12340 */
12341static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12342{
12343 struct net_device *dev = pci_get_drvdata(pdev);
12344 struct bnx2x *bp = netdev_priv(dev);
12345
12346 rtnl_lock();
12347
12348 if (pci_enable_device(pdev)) {
12349 dev_err(&pdev->dev,
12350 "Cannot re-enable PCI device after reset\n");
12351 rtnl_unlock();
12352 return PCI_ERS_RESULT_DISCONNECT;
12353 }
12354
12355 pci_set_master(pdev);
12356 pci_restore_state(pdev);
12357
12358 if (netif_running(dev))
12359 bnx2x_set_power_state(bp, PCI_D0);
12360
12361 rtnl_unlock();
12362
12363 return PCI_ERS_RESULT_RECOVERED;
12364}
12365
12366/**
12367 * bnx2x_io_resume - called when traffic can start flowing again
12368 * @pdev: Pointer to PCI device
12369 *
12370 * This callback is called when the error recovery driver tells us that
12371 * its OK to resume normal operation.
12372 */
12373static void bnx2x_io_resume(struct pci_dev *pdev)
12374{
12375 struct net_device *dev = pci_get_drvdata(pdev);
12376 struct bnx2x *bp = netdev_priv(dev);
12377
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012378 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012379 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012380 return;
12381 }
12382
Wendy Xiong493adb12008-06-23 20:36:22 -070012383 rtnl_lock();
12384
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012385 bnx2x_eeh_recover(bp);
12386
Wendy Xiong493adb12008-06-23 20:36:22 -070012387 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012388 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012389
12390 netif_device_attach(dev);
12391
12392 rtnl_unlock();
12393}
12394
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012395static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012396 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012397 .slot_reset = bnx2x_io_slot_reset,
12398 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012399};
12400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012401static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012402 .name = DRV_MODULE_NAME,
12403 .id_table = bnx2x_pci_tbl,
12404 .probe = bnx2x_init_one,
12405 .remove = __devexit_p(bnx2x_remove_one),
12406 .suspend = bnx2x_suspend,
12407 .resume = bnx2x_resume,
12408 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012409};
12410
12411static int __init bnx2x_init(void)
12412{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012413 int ret;
12414
Joe Perches7995c642010-02-17 15:01:52 +000012415 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012416
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012417 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12418 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012419 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012420 return -ENOMEM;
12421 }
12422
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012423 ret = pci_register_driver(&bnx2x_pci_driver);
12424 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012425 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012426 destroy_workqueue(bnx2x_wq);
12427 }
12428 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012429}
12430
12431static void __exit bnx2x_cleanup(void)
12432{
Yuval Mintz452427b2012-03-26 20:47:07 +000012433 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012434 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012435
12436 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012437
12438 /* Free globablly allocated resources */
12439 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12440 struct bnx2x_prev_path_list *tmp =
12441 list_entry(pos, struct bnx2x_prev_path_list, list);
12442 list_del(pos);
12443 kfree(tmp);
12444 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012445}
12446
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012447void bnx2x_notify_link_changed(struct bnx2x *bp)
12448{
12449 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12450}
12451
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012452module_init(bnx2x_init);
12453module_exit(bnx2x_cleanup);
12454
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012455/**
12456 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12457 *
12458 * @bp: driver handle
12459 * @set: set or clear the CAM entry
12460 *
12461 * This function will wait until the ramdord completion returns.
12462 * Return 0 if success, -ENODEV if ramrod doesn't return.
12463 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012464static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012465{
12466 unsigned long ramrod_flags = 0;
12467
12468 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12469 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12470 &bp->iscsi_l2_mac_obj, true,
12471 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12472}
Michael Chan993ac7b2009-10-10 13:46:56 +000012473
12474/* count denotes the number of new completions we have seen */
12475static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12476{
12477 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000012478 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000012479
12480#ifdef BNX2X_STOP_ON_ERROR
12481 if (unlikely(bp->panic))
12482 return;
12483#endif
12484
12485 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012486 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012487 bp->cnic_spq_pending -= count;
12488
Michael Chan993ac7b2009-10-10 13:46:56 +000012489
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012490 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12491 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12492 & SPE_HDR_CONN_TYPE) >>
12493 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012494 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12495 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012496
12497 /* Set validation for iSCSI L2 client before sending SETUP
12498 * ramrod
12499 */
12500 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000012501 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000012502 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000012503 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012504 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000012505 (cxt_index * ILT_PAGE_CIDS);
12506 bnx2x_set_ctx_validation(bp,
12507 &bp->context[cxt_index].
12508 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000012509 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000012510 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012511 }
12512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012513 /*
12514 * There may be not more than 8 L2, not more than 8 L5 SPEs
12515 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012516 * COMMON ramrods is not more than the EQ and SPQ can
12517 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012518 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012519 if (type == ETH_CONNECTION_TYPE) {
12520 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012521 break;
12522 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012523 atomic_dec(&bp->cq_spq_left);
12524 } else if (type == NONE_CONNECTION_TYPE) {
12525 if (!atomic_read(&bp->eq_spq_left))
12526 break;
12527 else
12528 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012529 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12530 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012531 if (bp->cnic_spq_pending >=
12532 bp->cnic_eth_dev.max_kwqe_pending)
12533 break;
12534 else
12535 bp->cnic_spq_pending++;
12536 } else {
12537 BNX2X_ERR("Unknown SPE type: %d\n", type);
12538 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012539 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012540 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012541
12542 spe = bnx2x_sp_get_next(bp);
12543 *spe = *bp->cnic_kwq_cons;
12544
Merav Sicron51c1a582012-03-18 10:33:38 +000012545 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012546 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12547
12548 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12549 bp->cnic_kwq_cons = bp->cnic_kwq;
12550 else
12551 bp->cnic_kwq_cons++;
12552 }
12553 bnx2x_sp_prod_update(bp);
12554 spin_unlock_bh(&bp->spq_lock);
12555}
12556
12557static int bnx2x_cnic_sp_queue(struct net_device *dev,
12558 struct kwqe_16 *kwqes[], u32 count)
12559{
12560 struct bnx2x *bp = netdev_priv(dev);
12561 int i;
12562
12563#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012564 if (unlikely(bp->panic)) {
12565 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012566 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012567 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012568#endif
12569
Ariel Elior95c6c6162012-01-26 06:01:52 +000012570 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12571 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012572 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012573 return -EAGAIN;
12574 }
12575
Michael Chan993ac7b2009-10-10 13:46:56 +000012576 spin_lock_bh(&bp->spq_lock);
12577
12578 for (i = 0; i < count; i++) {
12579 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12580
12581 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12582 break;
12583
12584 *bp->cnic_kwq_prod = *spe;
12585
12586 bp->cnic_kwq_pending++;
12587
Merav Sicron51c1a582012-03-18 10:33:38 +000012588 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012589 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012590 spe->data.update_data_addr.hi,
12591 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012592 bp->cnic_kwq_pending);
12593
12594 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12595 bp->cnic_kwq_prod = bp->cnic_kwq;
12596 else
12597 bp->cnic_kwq_prod++;
12598 }
12599
12600 spin_unlock_bh(&bp->spq_lock);
12601
12602 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12603 bnx2x_cnic_sp_post(bp, 0);
12604
12605 return i;
12606}
12607
12608static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12609{
12610 struct cnic_ops *c_ops;
12611 int rc = 0;
12612
12613 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012614 c_ops = rcu_dereference_protected(bp->cnic_ops,
12615 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012616 if (c_ops)
12617 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12618 mutex_unlock(&bp->cnic_mutex);
12619
12620 return rc;
12621}
12622
12623static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12624{
12625 struct cnic_ops *c_ops;
12626 int rc = 0;
12627
12628 rcu_read_lock();
12629 c_ops = rcu_dereference(bp->cnic_ops);
12630 if (c_ops)
12631 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12632 rcu_read_unlock();
12633
12634 return rc;
12635}
12636
12637/*
12638 * for commands that have no data
12639 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012640int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012641{
12642 struct cnic_ctl_info ctl = {0};
12643
12644 ctl.cmd = cmd;
12645
12646 return bnx2x_cnic_ctl_send(bp, &ctl);
12647}
12648
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012649static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012650{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012651 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012652
12653 /* first we tell CNIC and only then we count this as a completion */
12654 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12655 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012656 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012657
12658 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012659 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012660}
12661
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012662
12663/* Called with netif_addr_lock_bh() taken.
12664 * Sets an rx_mode config for an iSCSI ETH client.
12665 * Doesn't block.
12666 * Completion should be checked outside.
12667 */
12668static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12669{
12670 unsigned long accept_flags = 0, ramrod_flags = 0;
12671 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12672 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12673
12674 if (start) {
12675 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12676 * because it's the only way for UIO Queue to accept
12677 * multicasts (in non-promiscuous mode only one Queue per
12678 * function will receive multicast packets (leading in our
12679 * case).
12680 */
12681 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12682 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12683 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12684 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12685
12686 /* Clear STOP_PENDING bit if START is requested */
12687 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12688
12689 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12690 } else
12691 /* Clear START_PENDING bit if STOP is requested */
12692 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12693
12694 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12695 set_bit(sched_state, &bp->sp_state);
12696 else {
12697 __set_bit(RAMROD_RX, &ramrod_flags);
12698 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12699 ramrod_flags);
12700 }
12701}
12702
12703
Michael Chan993ac7b2009-10-10 13:46:56 +000012704static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12705{
12706 struct bnx2x *bp = netdev_priv(dev);
12707 int rc = 0;
12708
12709 switch (ctl->cmd) {
12710 case DRV_CTL_CTXTBL_WR_CMD: {
12711 u32 index = ctl->data.io.offset;
12712 dma_addr_t addr = ctl->data.io.dma_addr;
12713
12714 bnx2x_ilt_wr(bp, index, addr);
12715 break;
12716 }
12717
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012718 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12719 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012720
12721 bnx2x_cnic_sp_post(bp, count);
12722 break;
12723 }
12724
12725 /* rtnl_lock is held. */
12726 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012727 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12728 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012729
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012730 /* Configure the iSCSI classification object */
12731 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12732 cp->iscsi_l2_client_id,
12733 cp->iscsi_l2_cid, BP_FUNC(bp),
12734 bnx2x_sp(bp, mac_rdata),
12735 bnx2x_sp_mapping(bp, mac_rdata),
12736 BNX2X_FILTER_MAC_PENDING,
12737 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12738 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012739
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012740 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012741 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12742 if (rc)
12743 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012744
12745 mmiowb();
12746 barrier();
12747
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012748 /* Start accepting on iSCSI L2 ring */
12749
12750 netif_addr_lock_bh(dev);
12751 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12752 netif_addr_unlock_bh(dev);
12753
12754 /* bits to wait on */
12755 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12756 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12757
12758 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12759 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012760
Michael Chan993ac7b2009-10-10 13:46:56 +000012761 break;
12762 }
12763
12764 /* rtnl_lock is held. */
12765 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012766 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012767
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012768 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012769 netif_addr_lock_bh(dev);
12770 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12771 netif_addr_unlock_bh(dev);
12772
12773 /* bits to wait on */
12774 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12775 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12776
12777 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12778 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012779
12780 mmiowb();
12781 barrier();
12782
12783 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012784 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12785 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012786 break;
12787 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012788 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12789 int count = ctl->data.credit.credit_count;
12790
12791 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012792 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012793 smp_mb__after_atomic_inc();
12794 break;
12795 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000012796 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000012797 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000012798
12799 if (CHIP_IS_E3(bp)) {
12800 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000012801 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12802 int path = BP_PATH(bp);
12803 int port = BP_PORT(bp);
12804 int i;
12805 u32 scratch_offset;
12806 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000012807
Barak Witkowski2e499d32012-06-26 01:31:19 +000012808 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000012809 if (ulp_type == CNIC_ULP_ISCSI)
12810 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12811 else if (ulp_type == CNIC_ULP_FCOE)
12812 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12813 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000012814
12815 if ((ulp_type != CNIC_ULP_FCOE) ||
12816 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
12817 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
12818 break;
12819
12820 /* if reached here - should write fcoe capabilities */
12821 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
12822 if (!scratch_offset)
12823 break;
12824 scratch_offset += offsetof(struct glob_ncsi_oem_data,
12825 fcoe_features[path][port]);
12826 host_addr = (u32 *) &(ctl->data.register_data.
12827 fcoe_features);
12828 for (i = 0; i < sizeof(struct fcoe_capabilities);
12829 i += 4)
12830 REG_WR(bp, scratch_offset + i,
12831 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000012832 }
12833 break;
12834 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000012835
Barak Witkowski1d187b32011-12-05 22:41:50 +000012836 case DRV_CTL_ULP_UNREGISTER_CMD: {
12837 int ulp_type = ctl->data.ulp_type;
12838
12839 if (CHIP_IS_E3(bp)) {
12840 int idx = BP_FW_MB_IDX(bp);
12841 u32 cap;
12842
12843 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12844 if (ulp_type == CNIC_ULP_ISCSI)
12845 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12846 else if (ulp_type == CNIC_ULP_FCOE)
12847 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12848 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12849 }
12850 break;
12851 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012852
12853 default:
12854 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12855 rc = -EINVAL;
12856 }
12857
12858 return rc;
12859}
12860
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012861void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012862{
12863 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12864
12865 if (bp->flags & USING_MSIX_FLAG) {
12866 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12867 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12868 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12869 } else {
12870 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12871 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12872 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012873 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012874 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12875 else
12876 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012878 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12879 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012880 cp->irq_arr[1].status_blk = bp->def_status_blk;
12881 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012882 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012883
12884 cp->num_irq = 2;
12885}
12886
Merav Sicron37ae41a2012-06-19 07:48:27 +000012887void bnx2x_setup_cnic_info(struct bnx2x *bp)
12888{
12889 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12890
12891
12892 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12893 bnx2x_cid_ilt_lines(bp);
12894 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
12895 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
12896 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
12897
12898 if (NO_ISCSI_OOO(bp))
12899 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12900}
12901
Michael Chan993ac7b2009-10-10 13:46:56 +000012902static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12903 void *data)
12904{
12905 struct bnx2x *bp = netdev_priv(dev);
12906 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000012907 int rc;
12908
12909 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012910
Merav Sicron51c1a582012-03-18 10:33:38 +000012911 if (ops == NULL) {
12912 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012913 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012914 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012915
Merav Sicron55c11942012-11-07 00:45:48 +000012916 if (!CNIC_SUPPORT(bp)) {
12917 BNX2X_ERR("Can't register CNIC when not supported\n");
12918 return -EOPNOTSUPP;
12919 }
12920
12921 if (!CNIC_LOADED(bp)) {
12922 rc = bnx2x_load_cnic(bp);
12923 if (rc) {
12924 BNX2X_ERR("CNIC-related load failed\n");
12925 return rc;
12926 }
12927
12928 }
12929
12930 bp->cnic_enabled = true;
12931
Michael Chan993ac7b2009-10-10 13:46:56 +000012932 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12933 if (!bp->cnic_kwq)
12934 return -ENOMEM;
12935
12936 bp->cnic_kwq_cons = bp->cnic_kwq;
12937 bp->cnic_kwq_prod = bp->cnic_kwq;
12938 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12939
12940 bp->cnic_spq_pending = 0;
12941 bp->cnic_kwq_pending = 0;
12942
12943 bp->cnic_data = data;
12944
12945 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012946 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012947 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012948
Michael Chan993ac7b2009-10-10 13:46:56 +000012949 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012950
Michael Chan993ac7b2009-10-10 13:46:56 +000012951 rcu_assign_pointer(bp->cnic_ops, ops);
12952
12953 return 0;
12954}
12955
12956static int bnx2x_unregister_cnic(struct net_device *dev)
12957{
12958 struct bnx2x *bp = netdev_priv(dev);
12959 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12960
12961 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012962 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012963 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012964 mutex_unlock(&bp->cnic_mutex);
12965 synchronize_rcu();
12966 kfree(bp->cnic_kwq);
12967 bp->cnic_kwq = NULL;
12968
12969 return 0;
12970}
12971
12972struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12973{
12974 struct bnx2x *bp = netdev_priv(dev);
12975 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12976
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012977 /* If both iSCSI and FCoE are disabled - return NULL in
12978 * order to indicate CNIC that it should not try to work
12979 * with this device.
12980 */
12981 if (NO_ISCSI(bp) && NO_FCOE(bp))
12982 return NULL;
12983
Michael Chan993ac7b2009-10-10 13:46:56 +000012984 cp->drv_owner = THIS_MODULE;
12985 cp->chip_id = CHIP_ID(bp);
12986 cp->pdev = bp->pdev;
12987 cp->io_base = bp->regview;
12988 cp->io_base2 = bp->doorbells;
12989 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012990 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012991 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12992 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012993 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012994 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012995 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12996 cp->drv_ctl = bnx2x_drv_ctl;
12997 cp->drv_register_cnic = bnx2x_register_cnic;
12998 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000012999 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013000 cp->iscsi_l2_client_id =
13001 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013002 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013003
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013004 if (NO_ISCSI_OOO(bp))
13005 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13006
13007 if (NO_ISCSI(bp))
13008 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13009
13010 if (NO_FCOE(bp))
13011 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13012
Merav Sicron51c1a582012-03-18 10:33:38 +000013013 BNX2X_DEV_INFO(
13014 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013015 cp->ctx_blk_size,
13016 cp->ctx_tbl_offset,
13017 cp->ctx_tbl_len,
13018 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013019 return cp;
13020}
13021EXPORT_SYMBOL(bnx2x_cnic_probe);
13022
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013023