blob: 1ecff37bab18829ddfd39b6c4371fc39d2c0247d [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000052#include <linux/stringify.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +000054#define BNX2X_MAIN
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020055#include "bnx2x.h"
56#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070057#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000058#include "bnx2x_cmn.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070061#include <linux/firmware.h>
62#include "bnx2x_fw_file_hdr.h"
63/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000064#define FW_FILE_VERSION \
65 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
66 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
67 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
68 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
69#define FW_FILE_NAME_E1 "bnx2x-e1-" FW_FILE_VERSION ".fw"
70#define FW_FILE_NAME_E1H "bnx2x-e1h-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070071
Eilon Greenstein34f80b02008-06-23 20:33:01 -070072/* Time in jiffies before concluding the transmitter is hung */
73#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074
Andrew Morton53a10562008-02-09 23:16:41 -080075static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070076 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020077 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
78
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070079MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000080MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020081MODULE_LICENSE("GPL");
82MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000083MODULE_FIRMWARE(FW_FILE_NAME_E1);
84MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085
Eilon Greenstein555f6c72009-02-12 08:36:11 +000086static int multi_mode = 1;
87module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070088MODULE_PARM_DESC(multi_mode, " Multi queue mode "
89 "(0 Disable; 1 Enable (default))");
90
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000091static int num_queues;
92module_param(num_queues, int, 0);
93MODULE_PARM_DESC(num_queues, " Number of queues for multi_mode=1"
94 " (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000095
Eilon Greenstein19680c42008-08-13 15:47:33 -070096static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070097module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000098MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000099
100static int int_mode;
101module_param(int_mode, int, 0);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000102MODULE_PARM_DESC(int_mode, " Force interrupt mode other then MSI-X "
103 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Eilon Greensteina18f5122009-08-12 08:23:26 +0000105static int dropless_fc;
106module_param(dropless_fc, int, 0);
107MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
108
Eilon Greenstein9898f862009-02-12 08:38:27 +0000109static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200110module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000111MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000112
113static int mrrs = -1;
114module_param(mrrs, int, 0);
115MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
116
Eilon Greenstein9898f862009-02-12 08:38:27 +0000117static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000119MODULE_PARM_DESC(debug, " Default debug msglevel");
120
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800121static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122
123enum bnx2x_board_type {
124 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700125 BCM57711 = 1,
126 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200127};
128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700129/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800130static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131 char *name;
132} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700133 { "Broadcom NetXtreme II BCM57710 XGb" },
134 { "Broadcom NetXtreme II BCM57711 XGb" },
135 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136};
137
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700138
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000139static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000140 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
141 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
142 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143 { 0 }
144};
145
146MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
147
148/****************************************************************************
149* General service functions
150****************************************************************************/
151
152/* used only at init
153 * locking is done by mcp
154 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000155void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200156{
157 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
158 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
159 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
160 PCICFG_VENDOR_ID_OFFSET);
161}
162
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
164{
165 u32 val;
166
167 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
168 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
169 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
170 PCICFG_VENDOR_ID_OFFSET);
171
172 return val;
173}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200174
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000175const u32 dmae_reg_go_c[] = {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200176 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
177 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
178 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
179 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
180};
181
182/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000183void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184{
185 u32 cmd_offset;
186 int i;
187
188 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
189 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
190 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
191
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700192 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
193 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194 }
195 REG_WR(bp, dmae_reg_go_c[idx], 1);
196}
197
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700198void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
199 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000201 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700203 int cnt = 200;
204
205 if (!bp->dmae_ready) {
206 u32 *data = bnx2x_sp(bp, wb_data[0]);
207
208 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
209 " using indirect\n", dst_addr, len32);
210 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
211 return;
212 }
213
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000214 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200215
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000216 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
217 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
218 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200219#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000220 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000224 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
225 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
226 dmae.src_addr_lo = U64_LO(dma_addr);
227 dmae.src_addr_hi = U64_HI(dma_addr);
228 dmae.dst_addr_lo = dst_addr >> 2;
229 dmae.dst_addr_hi = 0;
230 dmae.len = len32;
231 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
232 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
233 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200234
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000235 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200236 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
237 "dst_addr [%x:%08x (%08x)]\n"
238 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000239 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
240 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
241 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700242 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200243 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
244 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000246 mutex_lock(&bp->dmae_mutex);
247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200248 *wb_comp = 0;
249
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000250 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251
252 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700253
254 while (*wb_comp != DMAE_COMP_VAL) {
255 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
256
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700257 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000258 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200259 break;
260 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700261 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700262 /* adjust delay for emulation/FPGA */
263 if (CHIP_REV_IS_SLOW(bp))
264 msleep(100);
265 else
266 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200267 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700268
269 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200270}
271
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700272void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200273{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000274 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200275 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700276 int cnt = 200;
277
278 if (!bp->dmae_ready) {
279 u32 *data = bnx2x_sp(bp, wb_data[0]);
280 int i;
281
282 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
283 " using indirect\n", src_addr, len32);
284 for (i = 0; i < len32; i++)
285 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
286 return;
287 }
288
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000289 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200290
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000291 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
292 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
293 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200294#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000295 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000299 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
300 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
301 dmae.src_addr_lo = src_addr >> 2;
302 dmae.src_addr_hi = 0;
303 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
304 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
305 dmae.len = len32;
306 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
307 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
308 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000310 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
312 "dst_addr [%x:%08x (%08x)]\n"
313 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000314 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
315 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
316 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200317
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000318 mutex_lock(&bp->dmae_mutex);
319
320 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321 *wb_comp = 0;
322
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000323 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324
325 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700326
327 while (*wb_comp != DMAE_COMP_VAL) {
328
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700329 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000330 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200331 break;
332 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700333 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700334 /* adjust delay for emulation/FPGA */
335 if (CHIP_REV_IS_SLOW(bp))
336 msleep(100);
337 else
338 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200339 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700340 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
342 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700343
344 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200346
Eilon Greenstein573f2032009-08-12 08:24:14 +0000347void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
348 u32 addr, u32 len)
349{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000350 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000351 int offset = 0;
352
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000353 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000354 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000355 addr + offset, dmae_wr_max);
356 offset += dmae_wr_max * 4;
357 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000358 }
359
360 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
361}
362
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700363/* used only for slowpath so not inlined */
364static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
365{
366 u32 wb_write[2];
367
368 wb_write[0] = val_hi;
369 wb_write[1] = val_lo;
370 REG_WR_DMAE(bp, reg, wb_write, 2);
371}
372
373#ifdef USE_WB_RD
374static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
375{
376 u32 wb_data[2];
377
378 REG_RD_DMAE(bp, reg, wb_data, 2);
379
380 return HILO_U64(wb_data[0], wb_data[1]);
381}
382#endif
383
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200384static int bnx2x_mc_assert(struct bnx2x *bp)
385{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200386 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700387 int i, rc = 0;
388 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200389
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700390 /* XSTORM */
391 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
392 XSTORM_ASSERT_LIST_INDEX_OFFSET);
393 if (last_idx)
394 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200395
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700396 /* print the asserts */
397 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200398
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700399 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
400 XSTORM_ASSERT_LIST_OFFSET(i));
401 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
402 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
403 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
404 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
405 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
406 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200407
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700408 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
409 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
410 " 0x%08x 0x%08x 0x%08x\n",
411 i, row3, row2, row1, row0);
412 rc++;
413 } else {
414 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200415 }
416 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700417
418 /* TSTORM */
419 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
420 TSTORM_ASSERT_LIST_INDEX_OFFSET);
421 if (last_idx)
422 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
423
424 /* print the asserts */
425 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
426
427 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
428 TSTORM_ASSERT_LIST_OFFSET(i));
429 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
430 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
431 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
432 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
433 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
434 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
435
436 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
437 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
438 " 0x%08x 0x%08x 0x%08x\n",
439 i, row3, row2, row1, row0);
440 rc++;
441 } else {
442 break;
443 }
444 }
445
446 /* CSTORM */
447 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
448 CSTORM_ASSERT_LIST_INDEX_OFFSET);
449 if (last_idx)
450 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
451
452 /* print the asserts */
453 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
454
455 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
456 CSTORM_ASSERT_LIST_OFFSET(i));
457 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
458 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
459 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
460 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
461 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
462 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
463
464 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
465 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
466 " 0x%08x 0x%08x 0x%08x\n",
467 i, row3, row2, row1, row0);
468 rc++;
469 } else {
470 break;
471 }
472 }
473
474 /* USTORM */
475 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
476 USTORM_ASSERT_LIST_INDEX_OFFSET);
477 if (last_idx)
478 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
479
480 /* print the asserts */
481 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
482
483 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
484 USTORM_ASSERT_LIST_OFFSET(i));
485 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
486 USTORM_ASSERT_LIST_OFFSET(i) + 4);
487 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
488 USTORM_ASSERT_LIST_OFFSET(i) + 8);
489 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
490 USTORM_ASSERT_LIST_OFFSET(i) + 12);
491
492 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
493 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
494 " 0x%08x 0x%08x 0x%08x\n",
495 i, row3, row2, row1, row0);
496 rc++;
497 } else {
498 break;
499 }
500 }
501
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200502 return rc;
503}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200505static void bnx2x_fw_dump(struct bnx2x *bp)
506{
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000507 u32 addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000509 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510 int word;
511
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000512 if (BP_NOMCP(bp)) {
513 BNX2X_ERR("NO MCP - can not dump\n");
514 return;
515 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000516
517 addr = bp->common.shmem_base - 0x0800 + 4;
518 mark = REG_RD(bp, addr);
519 mark = MCP_REG_MCPR_SCRATCH + ((mark + 0x3) & ~0x3) - 0x08000000;
Joe Perches7995c642010-02-17 15:01:52 +0000520 pr_err("begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200521
Joe Perches7995c642010-02-17 15:01:52 +0000522 pr_err("");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000523 for (offset = mark; offset <= bp->common.shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200524 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000525 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000527 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200528 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000529 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000531 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000533 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 }
Joe Perches7995c642010-02-17 15:01:52 +0000535 pr_err("end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536}
537
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000538void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200539{
540 int i;
541 u16 j, start, end;
542
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700543 bp->stats_state = STATS_STATE_DISABLED;
544 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
545
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200546 BNX2X_ERR("begin crash dump -----------------\n");
547
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000548 /* Indices */
549 /* Common */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000550 BNX2X_ERR("def_c_idx(0x%x) def_u_idx(0x%x) def_x_idx(0x%x)"
551 " def_t_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x)"
552 " spq_prod_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000553 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
554 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
555
556 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000557 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000558 struct bnx2x_fastpath *fp = &bp->fp[i];
559
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000560 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x)"
561 " *rx_bd_cons_sb(0x%x) rx_comp_prod(0x%x)"
562 " rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000563 i, fp->rx_bd_prod, fp->rx_bd_cons,
564 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
565 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000566 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x)"
567 " fp_u_idx(0x%x) *sb_u_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000568 fp->rx_sge_prod, fp->last_max_sge,
569 le16_to_cpu(fp->fp_u_idx),
570 fp->status_blk->u_status_block.status_block_index);
571 }
572
573 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000574 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000577 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x)"
578 " tx_bd_prod(0x%x) tx_bd_cons(0x%x)"
579 " *tx_cons_sb(0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200580 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700581 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000582 BNX2X_ERR(" fp_c_idx(0x%x) *sb_c_idx(0x%x)"
583 " tx_db_prod(0x%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700584 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700585 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000586 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000588 /* Rings */
589 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000590 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000591 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592
593 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
594 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000595 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
597 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
598
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000599 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
600 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601 }
602
Eilon Greenstein3196a882008-08-13 15:58:49 -0700603 start = RX_SGE(fp->rx_sge_prod);
604 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000605 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700606 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
607 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
608
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000609 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
610 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700611 }
612
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613 start = RCQ_BD(fp->rx_comp_cons - 10);
614 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000615 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200616 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
617
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000618 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
619 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 }
621 }
622
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000623 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000624 for_each_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000625 struct bnx2x_fastpath *fp = &bp->fp[i];
626
627 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
628 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
629 for (j = start; j != end; j = TX_BD(j + 1)) {
630 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
631
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000632 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
633 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000634 }
635
636 start = TX_BD(fp->tx_bd_cons - 10);
637 end = TX_BD(fp->tx_bd_cons + 254);
638 for (j = start; j != end; j = TX_BD(j + 1)) {
639 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
640
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000641 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
642 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000643 }
644 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200645
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700646 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647 bnx2x_mc_assert(bp);
648 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649}
650
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000651void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200652{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700653 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200654 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
655 u32 val = REG_RD(bp, addr);
656 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000657 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200658
659 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000660 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
661 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
663 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000664 } else if (msi) {
665 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
666 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
667 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
668 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 } else {
670 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800671 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200672 HC_CONFIG_0_REG_INT_LINE_EN_0 |
673 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800674
Eilon Greenstein8badd272009-02-12 08:36:15 +0000675 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
676 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800677
678 REG_WR(bp, addr, val);
679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
681 }
682
Eilon Greenstein8badd272009-02-12 08:36:15 +0000683 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
684 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685
686 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000687 /*
688 * Ensure that HC_CONFIG is written before leading/trailing edge config
689 */
690 mmiowb();
691 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692
693 if (CHIP_IS_E1H(bp)) {
694 /* init leading/trailing edge */
695 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000696 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700697 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000698 /* enable nig and gpio3 attention */
699 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700700 } else
701 val = 0xffff;
702
703 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
704 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
705 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000706
707 /* Make sure that interrupts are indeed enabled from here on */
708 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709}
710
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800711static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700713 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
715 u32 val = REG_RD(bp, addr);
716
717 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
718 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
719 HC_CONFIG_0_REG_INT_LINE_EN_0 |
720 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
721
722 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
723 val, port, addr);
724
Eilon Greenstein8badd272009-02-12 08:36:15 +0000725 /* flush all outstanding writes */
726 mmiowb();
727
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728 REG_WR(bp, addr, val);
729 if (REG_RD(bp, addr) != val)
730 BNX2X_ERR("BUG! proper val not read from IGU!\n");
731}
732
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000733void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200735 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000736 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200737
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700738 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000740 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
741
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700742 if (disable_hw)
743 /* prevent the HW from sending interrupts */
744 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200745
746 /* make sure all ISRs are done */
747 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000748 synchronize_irq(bp->msix_table[0].vector);
749 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000750#ifdef BCM_CNIC
751 offset++;
752#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200753 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000754 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200755 } else
756 synchronize_irq(bp->pdev->irq);
757
758 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800759 cancel_delayed_work(&bp->sp_task);
760 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761}
762
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700763/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200764
765/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700766 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200767 */
768
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000769/* Return true if succeeded to acquire the lock */
770static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
771{
772 u32 lock_status;
773 u32 resource_bit = (1 << resource);
774 int func = BP_FUNC(bp);
775 u32 hw_lock_control_reg;
776
777 DP(NETIF_MSG_HW, "Trying to take a lock on resource %d\n", resource);
778
779 /* Validating that the resource is within range */
780 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
781 DP(NETIF_MSG_HW,
782 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
783 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -0700784 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000785 }
786
787 if (func <= 5)
788 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
789 else
790 hw_lock_control_reg =
791 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
792
793 /* Try to acquire the lock */
794 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
795 lock_status = REG_RD(bp, hw_lock_control_reg);
796 if (lock_status & resource_bit)
797 return true;
798
799 DP(NETIF_MSG_HW, "Failed to get a lock on resource %d\n", resource);
800 return false;
801}
802
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200803
Michael Chan993ac7b2009-10-10 13:46:56 +0000804#ifdef BCM_CNIC
805static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
806#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700807
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000808void bnx2x_sp_event(struct bnx2x_fastpath *fp,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809 union eth_rx_cqe *rr_cqe)
810{
811 struct bnx2x *bp = fp->bp;
812 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
813 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
814
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700815 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200816 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000817 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700818 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200819
820 bp->spq_left++;
821
Eilon Greenstein0626b892009-02-12 08:38:14 +0000822 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200823 switch (command | fp->state) {
824 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
825 BNX2X_FP_STATE_OPENING):
826 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
827 cid);
828 fp->state = BNX2X_FP_STATE_OPEN;
829 break;
830
831 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
832 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
833 cid);
834 fp->state = BNX2X_FP_STATE_HALTED;
835 break;
836
837 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700838 BNX2X_ERR("unexpected MC reply (%d) "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000839 "fp[%d] state is %x\n",
840 command, fp->index, fp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700841 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200842 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700843 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844 return;
845 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800846
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847 switch (command | bp->state) {
848 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
849 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
850 bp->state = BNX2X_STATE_OPEN;
851 break;
852
853 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
854 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
855 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
856 fp->state = BNX2X_FP_STATE_HALTED;
857 break;
858
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200859 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700860 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800861 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200862 break;
863
Michael Chan993ac7b2009-10-10 13:46:56 +0000864#ifdef BCM_CNIC
865 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
866 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
867 bnx2x_cnic_cfc_comp(bp, cid);
868 break;
869#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700870
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700872 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200873 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +0000874 bp->set_mac_pending--;
875 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200876 break;
877
Eliezer Tamir49d66772008-02-28 11:53:13 -0800878 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700879 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfd2009-10-10 13:46:54 +0000880 bp->set_mac_pending--;
881 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -0800882 break;
883
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700885 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700887 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200888 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700889 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890}
891
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000892irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200893{
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000894 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200895 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700896 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -0700897 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700899 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900 if (unlikely(status == 0)) {
901 DP(NETIF_MSG_INTR, "not our interrupt!\n");
902 return IRQ_NONE;
903 }
Eilon Greensteinf5372252009-02-12 08:38:30 +0000904 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
908 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
909 return IRQ_HANDLED;
910 }
911
Eilon Greenstein3196a882008-08-13 15:58:49 -0700912#ifdef BNX2X_STOP_ON_ERROR
913 if (unlikely(bp->panic))
914 return IRQ_HANDLED;
915#endif
916
Eilon Greensteinca003922009-08-12 22:53:28 -0700917 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
918 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919
Eilon Greensteinca003922009-08-12 22:53:28 -0700920 mask = 0x2 << fp->sb_id;
921 if (status & mask) {
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +0000922 /* Handle Rx and Tx according to SB id */
923 prefetch(fp->rx_cons_sb);
924 prefetch(&fp->status_blk->u_status_block.
925 status_block_index);
926 prefetch(fp->tx_cons_sb);
927 prefetch(&fp->status_blk->c_status_block.
928 status_block_index);
929 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -0700930 status &= ~mask;
931 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200932 }
933
Michael Chan993ac7b2009-10-10 13:46:56 +0000934#ifdef BCM_CNIC
935 mask = 0x2 << CNIC_SB_ID(bp);
936 if (status & (mask | 0x1)) {
937 struct cnic_ops *c_ops = NULL;
938
939 rcu_read_lock();
940 c_ops = rcu_dereference(bp->cnic_ops);
941 if (c_ops)
942 c_ops->cnic_handler(bp->cnic_data, NULL);
943 rcu_read_unlock();
944
945 status &= ~mask;
946 }
947#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200948
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800950 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951
952 status &= ~0x1;
953 if (!status)
954 return IRQ_HANDLED;
955 }
956
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000957 if (unlikely(status))
958 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700959 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200960
961 return IRQ_HANDLED;
962}
963
964/* end of fast path */
965
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700966
967/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200968
969/*
970 * General service functions
971 */
972
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +0000973int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -0800974{
Eliezer Tamirf1410642008-02-28 11:51:50 -0800975 u32 lock_status;
976 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700977 int func = BP_FUNC(bp);
978 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700979 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800980
981 /* Validating that the resource is within range */
982 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
983 DP(NETIF_MSG_HW,
984 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
985 resource, HW_LOCK_MAX_RESOURCE_VALUE);
986 return -EINVAL;
987 }
988
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700989 if (func <= 5) {
990 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
991 } else {
992 hw_lock_control_reg =
993 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
994 }
995
Eliezer Tamirf1410642008-02-28 11:51:50 -0800996 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -0700997 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -0800998 if (lock_status & resource_bit) {
999 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1000 lock_status, resource_bit);
1001 return -EEXIST;
1002 }
1003
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001004 /* Try for 5 second every 5ms */
1005 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001006 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001007 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1008 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001009 if (lock_status & resource_bit)
1010 return 0;
1011
1012 msleep(5);
1013 }
1014 DP(NETIF_MSG_HW, "Timeout\n");
1015 return -EAGAIN;
1016}
1017
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001018int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001019{
1020 u32 lock_status;
1021 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001022 int func = BP_FUNC(bp);
1023 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001024
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001025 DP(NETIF_MSG_HW, "Releasing a lock on resource %d\n", resource);
1026
Eliezer Tamirf1410642008-02-28 11:51:50 -08001027 /* Validating that the resource is within range */
1028 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1029 DP(NETIF_MSG_HW,
1030 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1031 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1032 return -EINVAL;
1033 }
1034
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001035 if (func <= 5) {
1036 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1037 } else {
1038 hw_lock_control_reg =
1039 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1040 }
1041
Eliezer Tamirf1410642008-02-28 11:51:50 -08001042 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001043 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001044 if (!(lock_status & resource_bit)) {
1045 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1046 lock_status, resource_bit);
1047 return -EFAULT;
1048 }
1049
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001050 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001051 return 0;
1052}
1053
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001054
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001055int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1056{
1057 /* The GPIO should be swapped if swap register is set and active */
1058 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1059 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1060 int gpio_shift = gpio_num +
1061 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1062 u32 gpio_mask = (1 << gpio_shift);
1063 u32 gpio_reg;
1064 int value;
1065
1066 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1067 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1068 return -EINVAL;
1069 }
1070
1071 /* read GPIO value */
1072 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1073
1074 /* get the requested pin value */
1075 if ((gpio_reg & gpio_mask) == gpio_mask)
1076 value = 1;
1077 else
1078 value = 0;
1079
1080 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1081
1082 return value;
1083}
1084
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001085int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001086{
1087 /* The GPIO should be swapped if swap register is set and active */
1088 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001089 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001090 int gpio_shift = gpio_num +
1091 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1092 u32 gpio_mask = (1 << gpio_shift);
1093 u32 gpio_reg;
1094
1095 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1096 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1097 return -EINVAL;
1098 }
1099
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001100 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001101 /* read GPIO and mask except the float bits */
1102 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1103
1104 switch (mode) {
1105 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1106 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1107 gpio_num, gpio_shift);
1108 /* clear FLOAT and set CLR */
1109 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1110 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1111 break;
1112
1113 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1114 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1115 gpio_num, gpio_shift);
1116 /* clear FLOAT and set SET */
1117 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1118 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1119 break;
1120
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001121 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001122 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1123 gpio_num, gpio_shift);
1124 /* set FLOAT */
1125 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1126 break;
1127
1128 default:
1129 break;
1130 }
1131
1132 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001133 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001134
1135 return 0;
1136}
1137
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001138int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1139{
1140 /* The GPIO should be swapped if swap register is set and active */
1141 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1142 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1143 int gpio_shift = gpio_num +
1144 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1145 u32 gpio_mask = (1 << gpio_shift);
1146 u32 gpio_reg;
1147
1148 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1149 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1150 return -EINVAL;
1151 }
1152
1153 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1154 /* read GPIO int */
1155 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1156
1157 switch (mode) {
1158 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1159 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1160 "output low\n", gpio_num, gpio_shift);
1161 /* clear SET and set CLR */
1162 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1163 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1164 break;
1165
1166 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1167 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1168 "output high\n", gpio_num, gpio_shift);
1169 /* clear CLR and set SET */
1170 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1171 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1172 break;
1173
1174 default:
1175 break;
1176 }
1177
1178 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1179 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1180
1181 return 0;
1182}
1183
Eliezer Tamirf1410642008-02-28 11:51:50 -08001184static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1185{
1186 u32 spio_mask = (1 << spio_num);
1187 u32 spio_reg;
1188
1189 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1190 (spio_num > MISC_REGISTERS_SPIO_7)) {
1191 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1192 return -EINVAL;
1193 }
1194
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001195 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001196 /* read SPIO and mask except the float bits */
1197 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
1198
1199 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07001200 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001201 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
1202 /* clear FLOAT and set CLR */
1203 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1204 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
1205 break;
1206
Eilon Greenstein6378c022008-08-13 15:59:25 -07001207 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001208 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
1209 /* clear FLOAT and set SET */
1210 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1211 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
1212 break;
1213
1214 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
1215 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
1216 /* set FLOAT */
1217 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
1218 break;
1219
1220 default:
1221 break;
1222 }
1223
1224 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001225 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001226
1227 return 0;
1228}
1229
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001230void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001231{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08001232 switch (bp->link_vars.ieee_fc &
1233 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001234 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001235 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001236 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001237 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001238
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001239 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001240 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001241 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001242 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001243
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001244 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001245 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001246 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001247
Eliezer Tamirf1410642008-02-28 11:51:50 -08001248 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001249 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001250 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001251 break;
1252 }
1253}
1254
Eilon Greenstein2691d512009-08-12 08:22:08 +00001255
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001256u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001257{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001258 if (!BP_NOMCP(bp)) {
1259 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001260
Eilon Greenstein19680c42008-08-13 15:47:33 -07001261 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001262 /* It is recommended to turn off RX FC for jumbo frames
1263 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00001264 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08001265 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001266 else
David S. Millerc0700f92008-12-16 23:53:20 -08001267 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001268
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001269 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001270
1271 if (load_mode == LOAD_DIAG)
1272 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
1273
Eilon Greenstein19680c42008-08-13 15:47:33 -07001274 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001275
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001276 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001277
Eilon Greenstein3c96c682009-01-14 21:25:31 -08001278 bnx2x_calc_fc_adv(bp);
1279
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001280 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
1281 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001282 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001283 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001284
Eilon Greenstein19680c42008-08-13 15:47:33 -07001285 return rc;
1286 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001287 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07001288 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001289}
1290
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001291void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001293 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001294 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00001295 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001296 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001297 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001298
Eilon Greenstein19680c42008-08-13 15:47:33 -07001299 bnx2x_calc_fc_adv(bp);
1300 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001301 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001302}
1303
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001304static void bnx2x__link_reset(struct bnx2x *bp)
1305{
Eilon Greenstein19680c42008-08-13 15:47:33 -07001306 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001307 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00001308 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001309 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07001310 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00001311 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001312}
1313
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001314u8 bnx2x_link_test(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001315{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001316 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001317
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00001318 if (!BP_NOMCP(bp)) {
1319 bnx2x_acquire_phy_lock(bp);
1320 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
1321 bnx2x_release_phy_lock(bp);
1322 } else
1323 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001324
1325 return rc;
1326}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001327
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001328static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001329{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001330 u32 r_param = bp->link_vars.line_speed / 8;
1331 u32 fair_periodic_timeout_usec;
1332 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001333
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001334 memset(&(bp->cmng.rs_vars), 0,
1335 sizeof(struct rate_shaping_vars_per_port));
1336 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001337
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001338 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
1339 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001340
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001341 /* this is the threshold below which no timer arming will occur
1342 1.25 coefficient is for the threshold to be a little bigger
1343 than the real time, to compensate for timer in-accuracy */
1344 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001345 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
1346
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001347 /* resolution of fairness timer */
1348 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
1349 /* for 10G it is 1000usec. for 1G it is 10000usec. */
1350 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001351
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001352 /* this is the threshold below which we won't arm the timer anymore */
1353 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001354
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001355 /* we multiply by 1e3/8 to get bytes/msec.
1356 We don't want the credits to pass a credit
1357 of the t_fair*FAIR_MEM (algorithm resolution) */
1358 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
1359 /* since each tick is 4 usec */
1360 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001361}
1362
Eilon Greenstein2691d512009-08-12 08:22:08 +00001363/* Calculates the sum of vn_min_rates.
1364 It's needed for further normalizing of the min_rates.
1365 Returns:
1366 sum of vn_min_rates.
1367 or
1368 0 - if all the min_rates are 0.
1369 In the later case fainess algorithm should be deactivated.
1370 If not all min_rates are zero then those that are zeroes will be set to 1.
1371 */
1372static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
1373{
1374 int all_zero = 1;
1375 int port = BP_PORT(bp);
1376 int vn;
1377
1378 bp->vn_weight_sum = 0;
1379 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1380 int func = 2*vn + port;
1381 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
1382 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1383 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
1384
1385 /* Skip hidden vns */
1386 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
1387 continue;
1388
1389 /* If min rate is zero - set it to 1 */
1390 if (!vn_min_rate)
1391 vn_min_rate = DEF_MIN_RATE;
1392 else
1393 all_zero = 0;
1394
1395 bp->vn_weight_sum += vn_min_rate;
1396 }
1397
1398 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001399 if (all_zero) {
1400 bp->cmng.flags.cmng_enables &=
1401 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
1402 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
1403 " fairness will be disabled\n");
1404 } else
1405 bp->cmng.flags.cmng_enables |=
1406 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001407}
1408
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001409static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001410{
1411 struct rate_shaping_vars_per_vn m_rs_vn;
1412 struct fairness_vars_per_vn m_fair_vn;
1413 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
1414 u16 vn_min_rate, vn_max_rate;
1415 int i;
1416
1417 /* If function is hidden - set min and max to zeroes */
1418 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
1419 vn_min_rate = 0;
1420 vn_max_rate = 0;
1421
1422 } else {
1423 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
1424 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001425 /* If min rate is zero - set it to 1 */
1426 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001427 vn_min_rate = DEF_MIN_RATE;
1428 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
1429 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
1430 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001431 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001432 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001433 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001434
1435 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
1436 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
1437
1438 /* global vn counter - maximal Mbps for this vn */
1439 m_rs_vn.vn_counter.rate = vn_max_rate;
1440
1441 /* quota - number of bytes transmitted in this period */
1442 m_rs_vn.vn_counter.quota =
1443 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
1444
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001445 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001446 /* credit for each period of the fairness algorithm:
1447 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001448 vn_weight_sum should not be larger than 10000, thus
1449 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
1450 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001451 m_fair_vn.vn_credit_delta =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001452 max_t(u32, (vn_min_rate * (T_FAIR_COEF /
1453 (8 * bp->vn_weight_sum))),
1454 (bp->cmng.fair_vars.fair_threshold * 2));
1455 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001456 m_fair_vn.vn_credit_delta);
1457 }
1458
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001459 /* Store it to internal memory */
1460 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
1461 REG_WR(bp, BAR_XSTRORM_INTMEM +
1462 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
1463 ((u32 *)(&m_rs_vn))[i]);
1464
1465 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
1466 REG_WR(bp, BAR_XSTRORM_INTMEM +
1467 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
1468 ((u32 *)(&m_fair_vn))[i]);
1469}
1470
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001471
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001472/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001473static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001474{
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00001475 u32 prev_link_status = bp->link_vars.link_status;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001476 /* Make sure that we are synced with the current statistics */
1477 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1478
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001479 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001481 if (bp->link_vars.link_up) {
1482
Eilon Greenstein1c063282009-02-12 08:36:43 +00001483 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00001484 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00001485 int port = BP_PORT(bp);
1486 u32 pause_enabled = 0;
1487
1488 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
1489 pause_enabled = 1;
1490
1491 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07001492 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00001493 pause_enabled);
1494 }
1495
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001496 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
1497 struct host_port_stats *pstats;
1498
1499 pstats = bnx2x_sp(bp, port_stats);
1500 /* reset old bmac stats */
1501 memset(&(pstats->mac_stx[0]), 0,
1502 sizeof(struct mac_stx));
1503 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001504 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001505 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
1506 }
1507
Vladislav Zolotarovd9e8b182010-04-19 01:15:08 +00001508 /* indicate link status only if link status actually changed */
1509 if (prev_link_status != bp->link_vars.link_status)
1510 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001511
1512 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001513 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001514 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001515 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001516
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001517 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001518 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1519 if (vn == BP_E1HVN(bp))
1520 continue;
1521
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001522 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001523 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1524 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1525 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001526
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001527 if (bp->link_vars.link_up) {
1528 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001529
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001530 /* Init rate shaping and fairness contexts */
1531 bnx2x_init_port_minmax(bp);
1532
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001533 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001534 bnx2x_init_vn_minmax(bp, 2*vn + port);
1535
1536 /* Store it to internal memory */
1537 for (i = 0;
1538 i < sizeof(struct cmng_struct_per_port) / 4; i++)
1539 REG_WR(bp, BAR_XSTRORM_INTMEM +
1540 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
1541 ((u32 *)(&bp->cmng))[i]);
1542 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001543 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544}
1545
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001546void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001547{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001548 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001549 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001550
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001551 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
1552
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001553 if (bp->link_vars.link_up)
1554 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
1555 else
1556 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
1557
Eilon Greenstein2691d512009-08-12 08:22:08 +00001558 bnx2x_calc_vn_weight_sum(bp);
1559
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001560 /* indicate link status */
1561 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001562}
1563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001564static void bnx2x_pmf_update(struct bnx2x *bp)
1565{
1566 int port = BP_PORT(bp);
1567 u32 val;
1568
1569 bp->port.pmf = 1;
1570 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
1571
1572 /* enable nig attention */
1573 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
1574 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1575 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001576
1577 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001578}
1579
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001580/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581
1582/* slow path */
1583
1584/*
1585 * General service functions
1586 */
1587
Eilon Greenstein2691d512009-08-12 08:22:08 +00001588/* send the MCP a request, block until there is a reply */
1589u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
1590{
1591 int func = BP_FUNC(bp);
1592 u32 seq = ++bp->fw_seq;
1593 u32 rc = 0;
1594 u32 cnt = 1;
1595 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
1596
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001597 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001598 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
1599 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
1600
1601 do {
1602 /* let the FW do it's magic ... */
1603 msleep(delay);
1604
1605 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
1606
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001607 /* Give the FW up to 5 second (500*10ms) */
1608 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00001609
1610 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
1611 cnt*delay, rc, seq);
1612
1613 /* is this a reply to our command? */
1614 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
1615 rc &= FW_MSG_CODE_MASK;
1616 else {
1617 /* FW BUG! */
1618 BNX2X_ERR("FW failed to respond!\n");
1619 bnx2x_fw_dump(bp);
1620 rc = 0;
1621 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001622 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001623
1624 return rc;
1625}
1626
Eilon Greenstein2691d512009-08-12 08:22:08 +00001627static void bnx2x_e1h_disable(struct bnx2x *bp)
1628{
1629 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001630
1631 netif_tx_disable(bp->dev);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001632
1633 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
1634
Eilon Greenstein2691d512009-08-12 08:22:08 +00001635 netif_carrier_off(bp->dev);
1636}
1637
1638static void bnx2x_e1h_enable(struct bnx2x *bp)
1639{
1640 int port = BP_PORT(bp);
1641
1642 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
1643
Eilon Greenstein2691d512009-08-12 08:22:08 +00001644 /* Tx queue should be only reenabled */
1645 netif_tx_wake_all_queues(bp->dev);
1646
Eilon Greenstein061bc702009-10-15 00:18:47 -07001647 /*
1648 * Should not call netif_carrier_on since it will be called if the link
1649 * is up when checking for link state
1650 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001651}
1652
1653static void bnx2x_update_min_max(struct bnx2x *bp)
1654{
1655 int port = BP_PORT(bp);
1656 int vn, i;
1657
1658 /* Init rate shaping and fairness contexts */
1659 bnx2x_init_port_minmax(bp);
1660
1661 bnx2x_calc_vn_weight_sum(bp);
1662
1663 for (vn = VN_0; vn < E1HVN_MAX; vn++)
1664 bnx2x_init_vn_minmax(bp, 2*vn + port);
1665
1666 if (bp->port.pmf) {
1667 int func;
1668
1669 /* Set the attention towards other drivers on the same port */
1670 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
1671 if (vn == BP_E1HVN(bp))
1672 continue;
1673
1674 func = ((vn << 1) | port);
1675 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
1676 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
1677 }
1678
1679 /* Store it to internal memory */
1680 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
1681 REG_WR(bp, BAR_XSTRORM_INTMEM +
1682 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
1683 ((u32 *)(&bp->cmng))[i]);
1684 }
1685}
1686
1687static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
1688{
Eilon Greenstein2691d512009-08-12 08:22:08 +00001689 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00001690
1691 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
1692
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001693 /*
1694 * This is the only place besides the function initialization
1695 * where the bp->flags can change so it is done without any
1696 * locks
1697 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001698 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
1699 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001700 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001701
1702 bnx2x_e1h_disable(bp);
1703 } else {
1704 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07001705 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001706
1707 bnx2x_e1h_enable(bp);
1708 }
1709 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
1710 }
1711 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
1712
1713 bnx2x_update_min_max(bp);
1714 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
1715 }
1716
1717 /* Report results to MCP */
1718 if (dcc_event)
1719 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
1720 else
1721 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
1722}
1723
Michael Chan289129022009-10-10 13:46:53 +00001724/* must be called under the spq lock */
1725static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
1726{
1727 struct eth_spe *next_spe = bp->spq_prod_bd;
1728
1729 if (bp->spq_prod_bd == bp->spq_last_bd) {
1730 bp->spq_prod_bd = bp->spq;
1731 bp->spq_prod_idx = 0;
1732 DP(NETIF_MSG_TIMER, "end of spq\n");
1733 } else {
1734 bp->spq_prod_bd++;
1735 bp->spq_prod_idx++;
1736 }
1737 return next_spe;
1738}
1739
1740/* must be called under the spq lock */
1741static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
1742{
1743 int func = BP_FUNC(bp);
1744
1745 /* Make sure that BD data is updated before writing the producer */
1746 wmb();
1747
1748 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
1749 bp->spq_prod_idx);
1750 mmiowb();
1751}
1752
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753/* the slow path queue is odd since completions arrive on the fastpath ring */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001754int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001755 u32 data_hi, u32 data_lo, int common)
1756{
Michael Chan289129022009-10-10 13:46:53 +00001757 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759#ifdef BNX2X_STOP_ON_ERROR
1760 if (unlikely(bp->panic))
1761 return -EIO;
1762#endif
1763
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001764 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001765
1766 if (!bp->spq_left) {
1767 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001768 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001769 bnx2x_panic();
1770 return -EBUSY;
1771 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08001772
Michael Chan289129022009-10-10 13:46:53 +00001773 spe = bnx2x_sp_get_next(bp);
1774
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00001776 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001777 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
1778 HW_CID(bp, cid));
Michael Chan289129022009-10-10 13:46:53 +00001779 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001780 if (common)
Michael Chan289129022009-10-10 13:46:53 +00001781 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001782 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
1783
Michael Chan289129022009-10-10 13:46:53 +00001784 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
1785 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001786
1787 bp->spq_left--;
1788
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001789 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
1790 "SPQE[%x] (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
1791 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
1792 (u32)(U64_LO(bp->spq_mapping) +
1793 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
1794 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
1795
Michael Chan289129022009-10-10 13:46:53 +00001796 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001797 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001798 return 0;
1799}
1800
1801/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001802static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001804 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001805 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001806
1807 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001808 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 val = (1UL << 31);
1810 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
1811 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
1812 if (val & (1L << 31))
1813 break;
1814
1815 msleep(5);
1816 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001817 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07001818 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001819 rc = -EBUSY;
1820 }
1821
1822 return rc;
1823}
1824
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001825/* release split MCP access lock register */
1826static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001827{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001828 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829}
1830
1831static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
1832{
1833 struct host_def_status_block *def_sb = bp->def_status_blk;
1834 u16 rc = 0;
1835
1836 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001837 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
1838 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
1839 rc |= 1;
1840 }
1841 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
1842 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
1843 rc |= 2;
1844 }
1845 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
1846 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
1847 rc |= 4;
1848 }
1849 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
1850 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
1851 rc |= 8;
1852 }
1853 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
1854 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
1855 rc |= 16;
1856 }
1857 return rc;
1858}
1859
1860/*
1861 * slow path service functions
1862 */
1863
1864static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
1865{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001866 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07001867 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
1868 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001869 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
1870 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001871 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
1872 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001873 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00001874 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001876 if (bp->attn_state & asserted)
1877 BNX2X_ERR("IGU ERROR\n");
1878
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001879 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
1880 aeu_mask = REG_RD(bp, aeu_addr);
1881
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001883 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001884 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001885 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001886
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001887 REG_WR(bp, aeu_addr, aeu_mask);
1888 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001889
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001890 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001891 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07001892 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001893
1894 if (asserted & ATTN_HARD_WIRED_MASK) {
1895 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001896
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001897 bnx2x_acquire_phy_lock(bp);
1898
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001899 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00001900 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001901 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001902
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001903 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001904
1905 /* handle unicore attn? */
1906 }
1907 if (asserted & ATTN_SW_TIMER_4_FUNC)
1908 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
1909
1910 if (asserted & GPIO_2_FUNC)
1911 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
1912
1913 if (asserted & GPIO_3_FUNC)
1914 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
1915
1916 if (asserted & GPIO_4_FUNC)
1917 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
1918
1919 if (port == 0) {
1920 if (asserted & ATTN_GENERAL_ATTN_1) {
1921 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
1922 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
1923 }
1924 if (asserted & ATTN_GENERAL_ATTN_2) {
1925 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
1926 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
1927 }
1928 if (asserted & ATTN_GENERAL_ATTN_3) {
1929 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
1930 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
1931 }
1932 } else {
1933 if (asserted & ATTN_GENERAL_ATTN_4) {
1934 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
1935 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
1936 }
1937 if (asserted & ATTN_GENERAL_ATTN_5) {
1938 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
1939 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
1940 }
1941 if (asserted & ATTN_GENERAL_ATTN_6) {
1942 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
1943 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
1944 }
1945 }
1946
1947 } /* if hardwired */
1948
Eilon Greenstein5c862842008-08-13 15:51:48 -07001949 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
1950 asserted, hc_addr);
1951 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001952
1953 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001954 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00001955 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08001956 bnx2x_release_phy_lock(bp);
1957 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001958}
1959
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001960static inline void bnx2x_fan_failure(struct bnx2x *bp)
1961{
1962 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001963 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001964 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001965 ext_phy_config =
1966 SHMEM_RD(bp,
1967 dev_info.port_hw_config[port].external_phy_config);
1968
1969 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
1970 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001971 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001972 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001973
1974 /* log the failure */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001975 netdev_err(bp->dev, "Fan Failure on Network Controller has caused"
1976 " the driver to shutdown the card to prevent permanent"
1977 " damage. Please contact OEM Support for assistance\n");
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001978}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001979
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001980static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
1981{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001982 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001983 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001984 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001985
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001986 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
1987 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001988
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001989 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08001990
1991 val = REG_RD(bp, reg_offset);
1992 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
1993 REG_WR(bp, reg_offset, val);
1994
1995 BNX2X_ERR("SPIO5 hw attention\n");
1996
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00001997 /* Fan failure attention */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00001998 switch (bp->link_params.phy[EXT_PHY1].type) {
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00001999 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002000 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002001 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002002 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002003 /* The PHY reset is controlled by GPIO 1 */
2004 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2005 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002006 break;
2007
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002008 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2009 /* The PHY reset is controlled by GPIO 1 */
2010 /* fake the port number to cancel the swap done in
2011 set_gpio() */
2012 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
2013 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
2014 port = (swap_val && swap_override) ^ 1;
2015 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2016 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2017 break;
2018
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002019 default:
2020 break;
2021 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002022 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002023 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002024
Eilon Greenstein589abe32009-02-12 08:36:55 +00002025 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2026 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2027 bnx2x_acquire_phy_lock(bp);
2028 bnx2x_handle_module_detect_int(&bp->link_params);
2029 bnx2x_release_phy_lock(bp);
2030 }
2031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002032 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2033
2034 val = REG_RD(bp, reg_offset);
2035 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2036 REG_WR(bp, reg_offset, val);
2037
2038 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002039 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002040 bnx2x_panic();
2041 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002042}
2043
2044static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2045{
2046 u32 val;
2047
Eilon Greenstein0626b892009-02-12 08:38:14 +00002048 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002049
2050 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2051 BNX2X_ERR("DB hw attention 0x%x\n", val);
2052 /* DORQ discard attention */
2053 if (val & 0x2)
2054 BNX2X_ERR("FATAL error from DORQ\n");
2055 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002056
2057 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2058
2059 int port = BP_PORT(bp);
2060 int reg_offset;
2061
2062 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2063 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2064
2065 val = REG_RD(bp, reg_offset);
2066 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2067 REG_WR(bp, reg_offset, val);
2068
2069 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002070 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002071 bnx2x_panic();
2072 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002073}
2074
2075static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2076{
2077 u32 val;
2078
2079 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2080
2081 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2082 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2083 /* CFC error attention */
2084 if (val & 0x2)
2085 BNX2X_ERR("FATAL error from CFC\n");
2086 }
2087
2088 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2089
2090 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2091 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2092 /* RQ_USDMDP_FIFO_OVERFLOW */
2093 if (val & 0x18000)
2094 BNX2X_ERR("FATAL error from PXP\n");
2095 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002096
2097 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2098
2099 int port = BP_PORT(bp);
2100 int reg_offset;
2101
2102 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2103 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2104
2105 val = REG_RD(bp, reg_offset);
2106 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2107 REG_WR(bp, reg_offset, val);
2108
2109 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002110 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002111 bnx2x_panic();
2112 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002113}
2114
2115static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2116{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002117 u32 val;
2118
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002119 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2120
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002121 if (attn & BNX2X_PMF_LINK_ASSERT) {
2122 int func = BP_FUNC(bp);
2123
2124 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002125 bp->mf_config = SHMEM_RD(bp,
2126 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002127 val = SHMEM_RD(bp, func_mb[func].drv_status);
2128 if (val & DRV_STATUS_DCC_EVENT_MASK)
2129 bnx2x_dcc_event(bp,
2130 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002131 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002132 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002133 bnx2x_pmf_update(bp);
2134
2135 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002136
2137 BNX2X_ERR("MC assert!\n");
2138 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2139 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2140 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2141 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2142 bnx2x_panic();
2143
2144 } else if (attn & BNX2X_MCP_ASSERT) {
2145
2146 BNX2X_ERR("MCP assert!\n");
2147 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002148 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002149
2150 } else
2151 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2152 }
2153
2154 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002155 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2156 if (attn & BNX2X_GRC_TIMEOUT) {
2157 val = CHIP_IS_E1H(bp) ?
2158 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2159 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2160 }
2161 if (attn & BNX2X_GRC_RSV) {
2162 val = CHIP_IS_E1H(bp) ?
2163 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2164 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2165 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002166 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002167 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168}
2169
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002170#define BNX2X_MISC_GEN_REG MISC_REG_GENERIC_POR_1
2171#define LOAD_COUNTER_BITS 16 /* Number of bits for load counter */
2172#define LOAD_COUNTER_MASK (((u32)0x1 << LOAD_COUNTER_BITS) - 1)
2173#define RESET_DONE_FLAG_MASK (~LOAD_COUNTER_MASK)
2174#define RESET_DONE_FLAG_SHIFT LOAD_COUNTER_BITS
2175#define CHIP_PARITY_SUPPORTED(bp) (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp))
2176/*
2177 * should be run under rtnl lock
2178 */
2179static inline void bnx2x_set_reset_done(struct bnx2x *bp)
2180{
2181 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2182 val &= ~(1 << RESET_DONE_FLAG_SHIFT);
2183 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
2184 barrier();
2185 mmiowb();
2186}
2187
2188/*
2189 * should be run under rtnl lock
2190 */
2191static inline void bnx2x_set_reset_in_progress(struct bnx2x *bp)
2192{
2193 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2194 val |= (1 << 16);
2195 REG_WR(bp, BNX2X_MISC_GEN_REG, val);
2196 barrier();
2197 mmiowb();
2198}
2199
2200/*
2201 * should be run under rtnl lock
2202 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002203bool bnx2x_reset_is_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002204{
2205 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2206 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
2207 return (val & RESET_DONE_FLAG_MASK) ? false : true;
2208}
2209
2210/*
2211 * should be run under rtnl lock
2212 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002213inline void bnx2x_inc_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002214{
2215 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2216
2217 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
2218
2219 val1 = ((val & LOAD_COUNTER_MASK) + 1) & LOAD_COUNTER_MASK;
2220 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
2221 barrier();
2222 mmiowb();
2223}
2224
2225/*
2226 * should be run under rtnl lock
2227 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002228u32 bnx2x_dec_load_cnt(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002229{
2230 u32 val1, val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2231
2232 DP(NETIF_MSG_HW, "Old GEN_REG_VAL=0x%08x\n", val);
2233
2234 val1 = ((val & LOAD_COUNTER_MASK) - 1) & LOAD_COUNTER_MASK;
2235 REG_WR(bp, BNX2X_MISC_GEN_REG, (val & RESET_DONE_FLAG_MASK) | val1);
2236 barrier();
2237 mmiowb();
2238
2239 return val1;
2240}
2241
2242/*
2243 * should be run under rtnl lock
2244 */
2245static inline u32 bnx2x_get_load_cnt(struct bnx2x *bp)
2246{
2247 return REG_RD(bp, BNX2X_MISC_GEN_REG) & LOAD_COUNTER_MASK;
2248}
2249
2250static inline void bnx2x_clear_load_cnt(struct bnx2x *bp)
2251{
2252 u32 val = REG_RD(bp, BNX2X_MISC_GEN_REG);
2253 REG_WR(bp, BNX2X_MISC_GEN_REG, val & (~LOAD_COUNTER_MASK));
2254}
2255
2256static inline void _print_next_block(int idx, const char *blk)
2257{
2258 if (idx)
2259 pr_cont(", ");
2260 pr_cont("%s", blk);
2261}
2262
2263static inline int bnx2x_print_blocks_with_parity0(u32 sig, int par_num)
2264{
2265 int i = 0;
2266 u32 cur_bit = 0;
2267 for (i = 0; sig; i++) {
2268 cur_bit = ((u32)0x1 << i);
2269 if (sig & cur_bit) {
2270 switch (cur_bit) {
2271 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
2272 _print_next_block(par_num++, "BRB");
2273 break;
2274 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
2275 _print_next_block(par_num++, "PARSER");
2276 break;
2277 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
2278 _print_next_block(par_num++, "TSDM");
2279 break;
2280 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
2281 _print_next_block(par_num++, "SEARCHER");
2282 break;
2283 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
2284 _print_next_block(par_num++, "TSEMI");
2285 break;
2286 }
2287
2288 /* Clear the bit */
2289 sig &= ~cur_bit;
2290 }
2291 }
2292
2293 return par_num;
2294}
2295
2296static inline int bnx2x_print_blocks_with_parity1(u32 sig, int par_num)
2297{
2298 int i = 0;
2299 u32 cur_bit = 0;
2300 for (i = 0; sig; i++) {
2301 cur_bit = ((u32)0x1 << i);
2302 if (sig & cur_bit) {
2303 switch (cur_bit) {
2304 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
2305 _print_next_block(par_num++, "PBCLIENT");
2306 break;
2307 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
2308 _print_next_block(par_num++, "QM");
2309 break;
2310 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
2311 _print_next_block(par_num++, "XSDM");
2312 break;
2313 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
2314 _print_next_block(par_num++, "XSEMI");
2315 break;
2316 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
2317 _print_next_block(par_num++, "DOORBELLQ");
2318 break;
2319 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
2320 _print_next_block(par_num++, "VAUX PCI CORE");
2321 break;
2322 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
2323 _print_next_block(par_num++, "DEBUG");
2324 break;
2325 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
2326 _print_next_block(par_num++, "USDM");
2327 break;
2328 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
2329 _print_next_block(par_num++, "USEMI");
2330 break;
2331 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
2332 _print_next_block(par_num++, "UPB");
2333 break;
2334 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
2335 _print_next_block(par_num++, "CSDM");
2336 break;
2337 }
2338
2339 /* Clear the bit */
2340 sig &= ~cur_bit;
2341 }
2342 }
2343
2344 return par_num;
2345}
2346
2347static inline int bnx2x_print_blocks_with_parity2(u32 sig, int par_num)
2348{
2349 int i = 0;
2350 u32 cur_bit = 0;
2351 for (i = 0; sig; i++) {
2352 cur_bit = ((u32)0x1 << i);
2353 if (sig & cur_bit) {
2354 switch (cur_bit) {
2355 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
2356 _print_next_block(par_num++, "CSEMI");
2357 break;
2358 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
2359 _print_next_block(par_num++, "PXP");
2360 break;
2361 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
2362 _print_next_block(par_num++,
2363 "PXPPCICLOCKCLIENT");
2364 break;
2365 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
2366 _print_next_block(par_num++, "CFC");
2367 break;
2368 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
2369 _print_next_block(par_num++, "CDU");
2370 break;
2371 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
2372 _print_next_block(par_num++, "IGU");
2373 break;
2374 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
2375 _print_next_block(par_num++, "MISC");
2376 break;
2377 }
2378
2379 /* Clear the bit */
2380 sig &= ~cur_bit;
2381 }
2382 }
2383
2384 return par_num;
2385}
2386
2387static inline int bnx2x_print_blocks_with_parity3(u32 sig, int par_num)
2388{
2389 int i = 0;
2390 u32 cur_bit = 0;
2391 for (i = 0; sig; i++) {
2392 cur_bit = ((u32)0x1 << i);
2393 if (sig & cur_bit) {
2394 switch (cur_bit) {
2395 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
2396 _print_next_block(par_num++, "MCP ROM");
2397 break;
2398 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
2399 _print_next_block(par_num++, "MCP UMP RX");
2400 break;
2401 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
2402 _print_next_block(par_num++, "MCP UMP TX");
2403 break;
2404 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
2405 _print_next_block(par_num++, "MCP SCPAD");
2406 break;
2407 }
2408
2409 /* Clear the bit */
2410 sig &= ~cur_bit;
2411 }
2412 }
2413
2414 return par_num;
2415}
2416
2417static inline bool bnx2x_parity_attn(struct bnx2x *bp, u32 sig0, u32 sig1,
2418 u32 sig2, u32 sig3)
2419{
2420 if ((sig0 & HW_PRTY_ASSERT_SET_0) || (sig1 & HW_PRTY_ASSERT_SET_1) ||
2421 (sig2 & HW_PRTY_ASSERT_SET_2) || (sig3 & HW_PRTY_ASSERT_SET_3)) {
2422 int par_num = 0;
2423 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention: "
2424 "[0]:0x%08x [1]:0x%08x "
2425 "[2]:0x%08x [3]:0x%08x\n",
2426 sig0 & HW_PRTY_ASSERT_SET_0,
2427 sig1 & HW_PRTY_ASSERT_SET_1,
2428 sig2 & HW_PRTY_ASSERT_SET_2,
2429 sig3 & HW_PRTY_ASSERT_SET_3);
2430 printk(KERN_ERR"%s: Parity errors detected in blocks: ",
2431 bp->dev->name);
2432 par_num = bnx2x_print_blocks_with_parity0(
2433 sig0 & HW_PRTY_ASSERT_SET_0, par_num);
2434 par_num = bnx2x_print_blocks_with_parity1(
2435 sig1 & HW_PRTY_ASSERT_SET_1, par_num);
2436 par_num = bnx2x_print_blocks_with_parity2(
2437 sig2 & HW_PRTY_ASSERT_SET_2, par_num);
2438 par_num = bnx2x_print_blocks_with_parity3(
2439 sig3 & HW_PRTY_ASSERT_SET_3, par_num);
2440 printk("\n");
2441 return true;
2442 } else
2443 return false;
2444}
2445
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002446bool bnx2x_chk_parity_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002447{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002448 struct attn_route attn;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002449 int port = BP_PORT(bp);
2450
2451 attn.sig[0] = REG_RD(bp,
2452 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
2453 port*4);
2454 attn.sig[1] = REG_RD(bp,
2455 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
2456 port*4);
2457 attn.sig[2] = REG_RD(bp,
2458 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
2459 port*4);
2460 attn.sig[3] = REG_RD(bp,
2461 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
2462 port*4);
2463
2464 return bnx2x_parity_attn(bp, attn.sig[0], attn.sig[1], attn.sig[2],
2465 attn.sig[3]);
2466}
2467
2468static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2469{
2470 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002471 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002472 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002473 u32 reg_addr;
2474 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002475 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002476
2477 /* need to take HW lock because MCP or other port might also
2478 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002479 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002480
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002481 if (bnx2x_chk_parity_attn(bp)) {
2482 bp->recovery_state = BNX2X_RECOVERY_INIT;
2483 bnx2x_set_reset_in_progress(bp);
2484 schedule_delayed_work(&bp->reset_task, 0);
2485 /* Disable HW interrupts */
2486 bnx2x_int_disable(bp);
2487 bnx2x_release_alr(bp);
2488 /* In case of parity errors don't handle attentions so that
2489 * other function would "see" parity errors.
2490 */
2491 return;
2492 }
2493
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002494 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2495 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2496 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2497 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002498 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2499 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002500
2501 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2502 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002503 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002504
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002505 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002506 index, group_mask->sig[0], group_mask->sig[1],
2507 group_mask->sig[2], group_mask->sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002508
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002509 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002510 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002511 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002512 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002513 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002514 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002515 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002516 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002517 }
2518 }
2519
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002520 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002521
Eilon Greenstein5c862842008-08-13 15:51:48 -07002522 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002523
2524 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002525 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2526 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002527 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002529 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002530 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002531
2532 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2533 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2534
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002535 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2536 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002538 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2539 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002540 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002541 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2542
2543 REG_WR(bp, reg_addr, aeu_mask);
2544 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002545
2546 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2547 bp->attn_state &= ~deasserted;
2548 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2549}
2550
2551static void bnx2x_attn_int(struct bnx2x *bp)
2552{
2553 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002554 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2555 attn_bits);
2556 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2557 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002558 u32 attn_state = bp->attn_state;
2559
2560 /* look for changed bits */
2561 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2562 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2563
2564 DP(NETIF_MSG_HW,
2565 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2566 attn_bits, attn_ack, asserted, deasserted);
2567
2568 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002569 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002570
2571 /* handle bits that were raised */
2572 if (asserted)
2573 bnx2x_attn_int_asserted(bp, asserted);
2574
2575 if (deasserted)
2576 bnx2x_attn_int_deasserted(bp, deasserted);
2577}
2578
2579static void bnx2x_sp_task(struct work_struct *work)
2580{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002581 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002582 u16 status;
2583
2584 /* Return here if interrupt is disabled */
2585 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002586 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002587 return;
2588 }
2589
2590 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002591/* if (status == 0) */
2592/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002593
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002594 DP(NETIF_MSG_INTR, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002595
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002596 /* HW attentions */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002597 if (status & 0x1) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002598 bnx2x_attn_int(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002599 status &= ~0x1;
2600 }
2601
2602 /* CStorm events: STAT_QUERY */
2603 if (status & 0x2) {
2604 DP(BNX2X_MSG_SP, "CStorm events: STAT_QUERY\n");
2605 status &= ~0x2;
2606 }
2607
2608 if (unlikely(status))
2609 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
2610 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002611
Eilon Greenstein68d59482009-01-14 21:27:36 -08002612 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002613 IGU_INT_NOP, 1);
2614 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2615 IGU_INT_NOP, 1);
2616 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2617 IGU_INT_NOP, 1);
2618 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2619 IGU_INT_NOP, 1);
2620 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2621 IGU_INT_ENABLE, 1);
2622}
2623
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002624irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002625{
2626 struct net_device *dev = dev_instance;
2627 struct bnx2x *bp = netdev_priv(dev);
2628
2629 /* Return here if interrupt is disabled */
2630 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002631 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002632 return IRQ_HANDLED;
2633 }
2634
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002635 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002636
2637#ifdef BNX2X_STOP_ON_ERROR
2638 if (unlikely(bp->panic))
2639 return IRQ_HANDLED;
2640#endif
2641
Michael Chan993ac7b2009-10-10 13:46:56 +00002642#ifdef BCM_CNIC
2643 {
2644 struct cnic_ops *c_ops;
2645
2646 rcu_read_lock();
2647 c_ops = rcu_dereference(bp->cnic_ops);
2648 if (c_ops)
2649 c_ops->cnic_handler(bp->cnic_data, NULL);
2650 rcu_read_unlock();
2651 }
2652#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002653 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654
2655 return IRQ_HANDLED;
2656}
2657
2658/* end of slow path */
2659
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002660static void bnx2x_timer(unsigned long data)
2661{
2662 struct bnx2x *bp = (struct bnx2x *) data;
2663
2664 if (!netif_running(bp->dev))
2665 return;
2666
2667 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002668 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669
2670 if (poll) {
2671 struct bnx2x_fastpath *fp = &bp->fp[0];
2672 int rc;
2673
Eilon Greenstein7961f792009-03-02 07:59:31 +00002674 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002675 rc = bnx2x_rx_int(fp, 1000);
2676 }
2677
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002678 if (!BP_NOMCP(bp)) {
2679 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002680 u32 drv_pulse;
2681 u32 mcp_pulse;
2682
2683 ++bp->fw_drv_pulse_wr_seq;
2684 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
2685 /* TBD - add SYSTEM_TIME */
2686 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002687 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002689 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002690 MCP_PULSE_SEQ_MASK);
2691 /* The delta between driver pulse and mcp response
2692 * should be 1 (before mcp response) or 0 (after mcp response)
2693 */
2694 if ((drv_pulse != mcp_pulse) &&
2695 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
2696 /* someone lost a heartbeat... */
2697 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
2698 drv_pulse, mcp_pulse);
2699 }
2700 }
2701
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002702 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002703 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002704
Eliezer Tamirf1410642008-02-28 11:51:50 -08002705timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002706 mod_timer(&bp->timer, jiffies + bp->current_interval);
2707}
2708
2709/* end of Statistics */
2710
2711/* nic init */
2712
2713/*
2714 * nic init service functions
2715 */
2716
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002717static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002718{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002719 int port = BP_PORT(bp);
2720
Eilon Greensteinca003922009-08-12 22:53:28 -07002721 /* "CSTORM" */
2722 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2723 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
2724 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
2725 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2726 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
2727 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002728}
2729
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002730void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
Eilon Greenstein5c862842008-08-13 15:51:48 -07002731 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002732{
2733 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002734 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002735 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002736 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002737
2738 /* USTORM */
2739 section = ((u64)mapping) + offsetof(struct host_status_block,
2740 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002741 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002742
Eilon Greensteinca003922009-08-12 22:53:28 -07002743 REG_WR(bp, BAR_CSTRORM_INTMEM +
2744 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
2745 REG_WR(bp, BAR_CSTRORM_INTMEM +
2746 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002747 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07002748 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
2749 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002750
2751 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07002752 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2753 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002754
2755 /* CSTORM */
2756 section = ((u64)mapping) + offsetof(struct host_status_block,
2757 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002758 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002759
2760 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002761 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002763 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002764 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002765 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07002766 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002767
2768 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
2769 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002770 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002771
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002772 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
2773}
2774
2775static void bnx2x_zero_def_sb(struct bnx2x *bp)
2776{
2777 int func = BP_FUNC(bp);
2778
Eilon Greensteinca003922009-08-12 22:53:28 -07002779 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002780 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
2781 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07002782 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2783 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
2784 sizeof(struct cstorm_def_status_block_u)/4);
2785 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
2786 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
2787 sizeof(struct cstorm_def_status_block_c)/4);
2788 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00002789 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
2790 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002791}
2792
2793static void bnx2x_init_def_sb(struct bnx2x *bp,
2794 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002795 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002796{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002797 int port = BP_PORT(bp);
2798 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002799 int index, val, reg_offset;
2800 u64 section;
2801
2802 /* ATTN */
2803 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2804 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002805 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002806
Eliezer Tamir49d66772008-02-28 11:53:13 -08002807 bp->attn_state = 0;
2808
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002809 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2810 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
2811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002812 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002813 bp->attn_group[index].sig[0] = REG_RD(bp,
2814 reg_offset + 0x10*index);
2815 bp->attn_group[index].sig[1] = REG_RD(bp,
2816 reg_offset + 0x4 + 0x10*index);
2817 bp->attn_group[index].sig[2] = REG_RD(bp,
2818 reg_offset + 0x8 + 0x10*index);
2819 bp->attn_group[index].sig[3] = REG_RD(bp,
2820 reg_offset + 0xc + 0x10*index);
2821 }
2822
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
2824 HC_REG_ATTN_MSG0_ADDR_L);
2825
2826 REG_WR(bp, reg_offset, U64_LO(section));
2827 REG_WR(bp, reg_offset + 4, U64_HI(section));
2828
2829 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
2830
2831 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002832 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002833 REG_WR(bp, reg_offset, val);
2834
2835 /* USTORM */
2836 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2837 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002838 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002839
Eilon Greensteinca003922009-08-12 22:53:28 -07002840 REG_WR(bp, BAR_CSTRORM_INTMEM +
2841 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
2842 REG_WR(bp, BAR_CSTRORM_INTMEM +
2843 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002844 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07002845 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
2846 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002847
2848 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07002849 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2850 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002851
2852 /* CSTORM */
2853 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2854 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002855 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002856
2857 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002858 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002859 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002860 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002861 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002862 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07002863 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002864
2865 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
2866 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002867 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002868
2869 /* TSTORM */
2870 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2871 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002872 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002873
2874 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002875 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002876 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002877 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002878 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002879 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002880 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002881
2882 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
2883 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002884 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002885
2886 /* XSTORM */
2887 section = ((u64)mapping) + offsetof(struct host_def_status_block,
2888 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002889 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002890
2891 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002892 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002893 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002894 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002895 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07002896 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002897 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002898
2899 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
2900 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002901 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002902
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002903 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07002904 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002905
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002906 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002907}
2908
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002909void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002910{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002911 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002912 int i;
2913
2914 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002915 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002916
2917 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07002918 REG_WR8(bp, BAR_CSTRORM_INTMEM +
2919 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
2920 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002921 bp->rx_ticks/(4 * BNX2X_BTR));
Eilon Greensteinca003922009-08-12 22:53:28 -07002922 REG_WR16(bp, BAR_CSTRORM_INTMEM +
2923 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
2924 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002925 (bp->rx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002926
2927 /* HC_INDEX_C_ETH_TX_CQ_CONS */
2928 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002929 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
2930 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002931 bp->tx_ticks/(4 * BNX2X_BTR));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002932 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002933 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
2934 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00002935 (bp->tx_ticks/(4 * BNX2X_BTR)) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002936 }
2937}
2938
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002939static void bnx2x_init_sp_ring(struct bnx2x *bp)
2940{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002941 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002942
2943 spin_lock_init(&bp->spq_lock);
2944
2945 bp->spq_left = MAX_SPQ_PENDING;
2946 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002947 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
2948 bp->spq_prod_bd = bp->spq;
2949 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
2950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002951 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002952 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002953 REG_WR(bp,
2954 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002955 U64_HI(bp->spq_mapping));
2956
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002957 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002958 bp->spq_prod_idx);
2959}
2960
2961static void bnx2x_init_context(struct bnx2x *bp)
2962{
2963 int i;
2964
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00002965 /* Rx */
2966 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002967 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
2968 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00002969 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002970
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002971 context->ustorm_st_context.common.sb_index_numbers =
2972 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00002973 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07002974 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002975 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00002976 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
2977 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
2978 context->ustorm_st_context.common.statistics_counter_id =
2979 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002980 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00002981 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002982 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07002983 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002984 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002985 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002986 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002987 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002988 if (!fp->disable_tpa) {
2989 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07002990 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002991 context->ustorm_st_context.common.sge_buff_size =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00002992 (u16)min_t(u32, SGE_PAGE_SIZE*PAGES_PER_SGE,
2993 0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002994 context->ustorm_st_context.common.sge_page_base_hi =
2995 U64_HI(fp->rx_sge_mapping);
2996 context->ustorm_st_context.common.sge_page_base_lo =
2997 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07002998
2999 context->ustorm_st_context.common.max_sges_for_packet =
3000 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
3001 context->ustorm_st_context.common.max_sges_for_packet =
3002 ((context->ustorm_st_context.common.
3003 max_sges_for_packet + PAGES_PER_SGE - 1) &
3004 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003005 }
3006
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003007 context->ustorm_ag_context.cdu_usage =
3008 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
3009 CDU_REGION_NUMBER_UCM_AG,
3010 ETH_CONNECTION_TYPE);
3011
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003012 context->xstorm_ag_context.cdu_reserved =
3013 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
3014 CDU_REGION_NUMBER_XCM_AG,
3015 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003016 }
Eilon Greensteinca003922009-08-12 22:53:28 -07003017
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003018 /* Tx */
3019 for_each_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07003020 struct bnx2x_fastpath *fp = &bp->fp[i];
3021 struct eth_context *context =
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003022 bnx2x_sp(bp, context[i].eth);
Eilon Greensteinca003922009-08-12 22:53:28 -07003023
3024 context->cstorm_st_context.sb_index_number =
3025 C_SB_ETH_TX_CQ_INDEX;
3026 context->cstorm_st_context.status_block_id = fp->sb_id;
3027
3028 context->xstorm_st_context.tx_bd_page_base_hi =
3029 U64_HI(fp->tx_desc_mapping);
3030 context->xstorm_st_context.tx_bd_page_base_lo =
3031 U64_LO(fp->tx_desc_mapping);
3032 context->xstorm_st_context.statistics_data = (fp->cl_id |
3033 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
3034 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003035}
3036
3037static void bnx2x_init_ind_table(struct bnx2x *bp)
3038{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08003039 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003040 int i;
3041
Eilon Greenstein555f6c72009-02-12 08:36:11 +00003042 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003043 return;
3044
Eilon Greenstein555f6c72009-02-12 08:36:11 +00003045 DP(NETIF_MSG_IFUP,
3046 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003047 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003048 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08003049 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003050 bp->fp->cl_id + (i % bp->num_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003051}
3052
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003053void bnx2x_set_client_config(struct bnx2x *bp)
Eliezer Tamir49d66772008-02-28 11:53:13 -08003054{
Eliezer Tamir49d66772008-02-28 11:53:13 -08003055 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003056 int port = BP_PORT(bp);
3057 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003058
Eilon Greensteine7799c52009-01-14 21:30:27 -08003059 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003060 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003061 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
3062 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08003063#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08003064 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08003065 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003066 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08003067 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
3068 }
3069#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08003070
3071 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003072 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
3073
Eliezer Tamir49d66772008-02-28 11:53:13 -08003074 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003075 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08003076 ((u32 *)&tstorm_client)[0]);
3077 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003078 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08003079 ((u32 *)&tstorm_client)[1]);
3080 }
3081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003082 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
3083 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08003084}
3085
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003086void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003087{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003088 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003089 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00003090 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003091 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00003092 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003093 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00003094 /* All but management unicast packets should pass to the host as well */
3095 u32 llh_mask =
3096 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
3097 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
3098 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
3099 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003100
Eilon Greenstein3196a882008-08-13 15:58:49 -07003101 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003102
3103 switch (mode) {
3104 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003105 tstorm_mac_filter.ucast_drop_all = mask;
3106 tstorm_mac_filter.mcast_drop_all = mask;
3107 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003108 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003109
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003110 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003111 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003112 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003114 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003115 tstorm_mac_filter.mcast_accept_all = mask;
3116 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003117 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003118
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003119 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003120 tstorm_mac_filter.ucast_accept_all = mask;
3121 tstorm_mac_filter.mcast_accept_all = mask;
3122 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00003123 /* pass management unicast packets as well */
3124 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003125 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00003126
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003127 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003128 BNX2X_ERR("BAD rx mode (%d)\n", mode);
3129 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003130 }
3131
Eilon Greenstein581ce432009-07-29 00:20:04 +00003132 REG_WR(bp,
3133 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
3134 llh_mask);
3135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003136 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
3137 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003138 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003139 ((u32 *)&tstorm_mac_filter)[i]);
3140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003141/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003142 ((u32 *)&tstorm_mac_filter)[i]); */
3143 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003144
Eliezer Tamir49d66772008-02-28 11:53:13 -08003145 if (mode != BNX2X_RX_MODE_NONE)
3146 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003147}
3148
Eilon Greenstein471de712008-08-13 15:49:35 -07003149static void bnx2x_init_internal_common(struct bnx2x *bp)
3150{
3151 int i;
3152
3153 /* Zero this manually as its initialization is
3154 currently missing in the initTool */
3155 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
3156 REG_WR(bp, BAR_USTRORM_INTMEM +
3157 USTORM_AGG_DATA_OFFSET + i * 4, 0);
3158}
3159
3160static void bnx2x_init_internal_port(struct bnx2x *bp)
3161{
3162 int port = BP_PORT(bp);
3163
Eilon Greensteinca003922009-08-12 22:53:28 -07003164 REG_WR(bp,
3165 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
3166 REG_WR(bp,
3167 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07003168 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
3169 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
3170}
3171
3172static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003173{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003174 struct tstorm_eth_function_common_config tstorm_config = {0};
3175 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003176 int port = BP_PORT(bp);
3177 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003178 int i, j;
3179 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07003180 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003181
Tom Herbertc68ed252010-04-23 00:10:52 -07003182 tstorm_config.config_flags = RSS_FLAGS(bp);
3183
3184 if (is_multi(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003185 tstorm_config.rss_result_mask = MULTI_MASK;
Eilon Greensteinca003922009-08-12 22:53:28 -07003186
3187 /* Enable TPA if needed */
3188 if (bp->flags & TPA_ENABLE_FLAG)
3189 tstorm_config.config_flags |=
3190 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
3191
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003192 if (IS_E1HMF(bp))
3193 tstorm_config.config_flags |=
3194 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003195
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003196 tstorm_config.leading_client_id = BP_L_ID(bp);
3197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003198 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003199 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003200 (*(u32 *)&tstorm_config));
3201
Eliezer Tamirc14423f2008-02-28 11:49:42 -08003202 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00003203 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003204 bnx2x_set_storm_rx_mode(bp);
3205
Eilon Greensteinde832a52009-02-12 08:36:33 +00003206 for_each_queue(bp, i) {
3207 u8 cl_id = bp->fp[i].cl_id;
3208
3209 /* reset xstorm per client statistics */
3210 offset = BAR_XSTRORM_INTMEM +
3211 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3212 for (j = 0;
3213 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
3214 REG_WR(bp, offset + j*4, 0);
3215
3216 /* reset tstorm per client statistics */
3217 offset = BAR_TSTRORM_INTMEM +
3218 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3219 for (j = 0;
3220 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
3221 REG_WR(bp, offset + j*4, 0);
3222
3223 /* reset ustorm per client statistics */
3224 offset = BAR_USTRORM_INTMEM +
3225 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
3226 for (j = 0;
3227 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
3228 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003229 }
3230
3231 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003232 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003233
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003234 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003235 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003236 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003237 ((u32 *)&stats_flags)[1]);
3238
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003239 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003240 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003241 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003242 ((u32 *)&stats_flags)[1]);
3243
Eilon Greensteinde832a52009-02-12 08:36:33 +00003244 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
3245 ((u32 *)&stats_flags)[0]);
3246 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
3247 ((u32 *)&stats_flags)[1]);
3248
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003249 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003250 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003251 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003252 ((u32 *)&stats_flags)[1]);
3253
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003254 REG_WR(bp, BAR_XSTRORM_INTMEM +
3255 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3256 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3257 REG_WR(bp, BAR_XSTRORM_INTMEM +
3258 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3259 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
3260
3261 REG_WR(bp, BAR_TSTRORM_INTMEM +
3262 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3263 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3264 REG_WR(bp, BAR_TSTRORM_INTMEM +
3265 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3266 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003267
Eilon Greensteinde832a52009-02-12 08:36:33 +00003268 REG_WR(bp, BAR_USTRORM_INTMEM +
3269 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
3270 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
3271 REG_WR(bp, BAR_USTRORM_INTMEM +
3272 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
3273 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
3274
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003275 if (CHIP_IS_E1H(bp)) {
3276 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
3277 IS_E1HMF(bp));
3278 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
3279 IS_E1HMF(bp));
3280 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
3281 IS_E1HMF(bp));
3282 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
3283 IS_E1HMF(bp));
3284
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003285 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
3286 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003287 }
3288
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08003289 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003290 max_agg_size = min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) *
3291 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003292 for_each_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003293 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003294
3295 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003296 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003297 U64_LO(fp->rx_comp_mapping));
3298 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003299 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003300 U64_HI(fp->rx_comp_mapping));
3301
Eilon Greensteinca003922009-08-12 22:53:28 -07003302 /* Next page */
3303 REG_WR(bp, BAR_USTRORM_INTMEM +
3304 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
3305 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
3306 REG_WR(bp, BAR_USTRORM_INTMEM +
3307 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
3308 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
3309
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003310 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00003311 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003312 max_agg_size);
3313 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003314
Eilon Greenstein1c063282009-02-12 08:36:43 +00003315 /* dropless flow control */
3316 if (CHIP_IS_E1H(bp)) {
3317 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
3318
3319 rx_pause.bd_thr_low = 250;
3320 rx_pause.cqe_thr_low = 250;
3321 rx_pause.cos = 1;
3322 rx_pause.sge_thr_low = 0;
3323 rx_pause.bd_thr_high = 350;
3324 rx_pause.cqe_thr_high = 350;
3325 rx_pause.sge_thr_high = 0;
3326
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00003327 for_each_queue(bp, i) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00003328 struct bnx2x_fastpath *fp = &bp->fp[i];
3329
3330 if (!fp->disable_tpa) {
3331 rx_pause.sge_thr_low = 150;
3332 rx_pause.sge_thr_high = 250;
3333 }
3334
3335
3336 offset = BAR_USTRORM_INTMEM +
3337 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
3338 fp->cl_id);
3339 for (j = 0;
3340 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
3341 j++)
3342 REG_WR(bp, offset + j*4,
3343 ((u32 *)&rx_pause)[j]);
3344 }
3345 }
3346
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003347 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3348
3349 /* Init rate shaping and fairness contexts */
3350 if (IS_E1HMF(bp)) {
3351 int vn;
3352
3353 /* During init there is no active link
3354 Until link is up, set link rate to 10Gbps */
3355 bp->link_vars.line_speed = SPEED_10000;
3356 bnx2x_init_port_minmax(bp);
3357
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003358 if (!BP_NOMCP(bp))
3359 bp->mf_config =
3360 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003361 bnx2x_calc_vn_weight_sum(bp);
3362
3363 for (vn = VN_0; vn < E1HVN_MAX; vn++)
3364 bnx2x_init_vn_minmax(bp, 2*vn + port);
3365
3366 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003367 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003368 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003369
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003370 } else {
3371 /* rate shaping and fairness are disabled */
3372 DP(NETIF_MSG_IFUP,
3373 "single function mode minmax will be disabled\n");
3374 }
3375
3376
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003377 /* Store cmng structures to internal memory */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003378 if (bp->port.pmf)
3379 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
3380 REG_WR(bp, BAR_XSTRORM_INTMEM +
3381 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
3382 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003383}
3384
Eilon Greenstein471de712008-08-13 15:49:35 -07003385static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
3386{
3387 switch (load_code) {
3388 case FW_MSG_CODE_DRV_LOAD_COMMON:
3389 bnx2x_init_internal_common(bp);
3390 /* no break */
3391
3392 case FW_MSG_CODE_DRV_LOAD_PORT:
3393 bnx2x_init_internal_port(bp);
3394 /* no break */
3395
3396 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
3397 bnx2x_init_internal_func(bp);
3398 break;
3399
3400 default:
3401 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
3402 break;
3403 }
3404}
3405
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003406void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003407{
3408 int i;
3409
3410 for_each_queue(bp, i) {
3411 struct bnx2x_fastpath *fp = &bp->fp[i];
3412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003413 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003414 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003415 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003416 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00003417#ifdef BCM_CNIC
3418 fp->sb_id = fp->cl_id + 1;
3419#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003420 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00003421#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003422 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00003423 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
3424 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003425 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00003426 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003427 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003428 }
3429
Eilon Greenstein16119782009-03-02 07:59:27 +00003430 /* ensure status block indices were read */
3431 rmb();
3432
3433
Eilon Greenstein5c862842008-08-13 15:51:48 -07003434 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
3435 DEF_SB_ID);
3436 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003437 bnx2x_update_coalesce(bp);
3438 bnx2x_init_rx_rings(bp);
3439 bnx2x_init_tx_ring(bp);
3440 bnx2x_init_sp_ring(bp);
3441 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07003442 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003443 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08003444 bnx2x_stats_init(bp);
3445
3446 /* At this point, we are ready for interrupts */
3447 atomic_set(&bp->intr_sem, 0);
3448
3449 /* flush all before enabling interrupts */
3450 mb();
3451 mmiowb();
3452
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08003453 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00003454
3455 /* Check for SPIO5 */
3456 bnx2x_attn_int_deasserted0(bp,
3457 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
3458 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003459}
3460
3461/* end of nic init */
3462
3463/*
3464 * gzip service functions
3465 */
3466
3467static int bnx2x_gunzip_init(struct bnx2x *bp)
3468{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003469 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
3470 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003471 if (bp->gunzip_buf == NULL)
3472 goto gunzip_nomem1;
3473
3474 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
3475 if (bp->strm == NULL)
3476 goto gunzip_nomem2;
3477
3478 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
3479 GFP_KERNEL);
3480 if (bp->strm->workspace == NULL)
3481 goto gunzip_nomem3;
3482
3483 return 0;
3484
3485gunzip_nomem3:
3486 kfree(bp->strm);
3487 bp->strm = NULL;
3488
3489gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003490 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
3491 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003492 bp->gunzip_buf = NULL;
3493
3494gunzip_nomem1:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003495 netdev_err(bp->dev, "Cannot allocate firmware buffer for"
3496 " un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003497 return -ENOMEM;
3498}
3499
3500static void bnx2x_gunzip_end(struct bnx2x *bp)
3501{
3502 kfree(bp->strm->workspace);
3503
3504 kfree(bp->strm);
3505 bp->strm = NULL;
3506
3507 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00003508 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
3509 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003510 bp->gunzip_buf = NULL;
3511 }
3512}
3513
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003514static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003515{
3516 int n, rc;
3517
3518 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003519 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
3520 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003521 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003522 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003523
3524 n = 10;
3525
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003526#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003527
3528 if (zbuf[3] & FNAME)
3529 while ((zbuf[n++] != 0) && (n < len));
3530
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003531 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003532 bp->strm->avail_in = len - n;
3533 bp->strm->next_out = bp->gunzip_buf;
3534 bp->strm->avail_out = FW_BUF_SIZE;
3535
3536 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
3537 if (rc != Z_OK)
3538 return rc;
3539
3540 rc = zlib_inflate(bp->strm, Z_FINISH);
3541 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00003542 netdev_err(bp->dev, "Firmware decompression error: %s\n",
3543 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544
3545 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
3546 if (bp->gunzip_outlen & 0x3)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003547 netdev_err(bp->dev, "Firmware decompression error:"
3548 " gunzip_outlen (%d) not aligned\n",
3549 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003550 bp->gunzip_outlen >>= 2;
3551
3552 zlib_inflateEnd(bp->strm);
3553
3554 if (rc == Z_STREAM_END)
3555 return 0;
3556
3557 return rc;
3558}
3559
3560/* nic load/unload */
3561
3562/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003563 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003564 */
3565
3566/* send a NIG loopback debug packet */
3567static void bnx2x_lb_pckt(struct bnx2x *bp)
3568{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003569 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003570
3571 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003572 wb_write[0] = 0x55555555;
3573 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003574 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003575 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003576
3577 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003578 wb_write[0] = 0x09000000;
3579 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003580 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003581 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003582}
3583
3584/* some of the internal memories
3585 * are not directly readable from the driver
3586 * to test them we send debug packets
3587 */
3588static int bnx2x_int_mem_test(struct bnx2x *bp)
3589{
3590 int factor;
3591 int count, i;
3592 u32 val = 0;
3593
Eilon Greensteinad8d3942008-06-23 20:29:02 -07003594 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003595 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07003596 else if (CHIP_REV_IS_EMUL(bp))
3597 factor = 200;
3598 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003599 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003600
3601 DP(NETIF_MSG_HW, "start part1\n");
3602
3603 /* Disable inputs of parser neighbor blocks */
3604 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
3605 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
3606 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003607 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003608
3609 /* Write 0 to parser credits for CFC search request */
3610 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
3611
3612 /* send Ethernet packet */
3613 bnx2x_lb_pckt(bp);
3614
3615 /* TODO do i reset NIG statistic? */
3616 /* Wait until NIG register shows 1 packet of size 0x10 */
3617 count = 1000 * factor;
3618 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003620 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
3621 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003622 if (val == 0x10)
3623 break;
3624
3625 msleep(10);
3626 count--;
3627 }
3628 if (val != 0x10) {
3629 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
3630 return -1;
3631 }
3632
3633 /* Wait until PRS register shows 1 packet */
3634 count = 1000 * factor;
3635 while (count) {
3636 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003637 if (val == 1)
3638 break;
3639
3640 msleep(10);
3641 count--;
3642 }
3643 if (val != 0x1) {
3644 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3645 return -2;
3646 }
3647
3648 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003649 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003650 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003651 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003652 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003653 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
3654 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003655
3656 DP(NETIF_MSG_HW, "part2\n");
3657
3658 /* Disable inputs of parser neighbor blocks */
3659 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
3660 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
3661 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003662 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003663
3664 /* Write 0 to parser credits for CFC search request */
3665 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
3666
3667 /* send 10 Ethernet packets */
3668 for (i = 0; i < 10; i++)
3669 bnx2x_lb_pckt(bp);
3670
3671 /* Wait until NIG register shows 10 + 1
3672 packets of size 11*0x10 = 0xb0 */
3673 count = 1000 * factor;
3674 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003675
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003676 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
3677 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003678 if (val == 0xb0)
3679 break;
3680
3681 msleep(10);
3682 count--;
3683 }
3684 if (val != 0xb0) {
3685 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
3686 return -3;
3687 }
3688
3689 /* Wait until PRS register shows 2 packets */
3690 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
3691 if (val != 2)
3692 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3693
3694 /* Write 1 to parser credits for CFC search request */
3695 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
3696
3697 /* Wait until PRS register shows 3 packets */
3698 msleep(10 * factor);
3699 /* Wait until NIG register shows 1 packet of size 0x10 */
3700 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
3701 if (val != 3)
3702 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
3703
3704 /* clear NIG EOP FIFO */
3705 for (i = 0; i < 11; i++)
3706 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
3707 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
3708 if (val != 1) {
3709 BNX2X_ERR("clear of NIG failed\n");
3710 return -4;
3711 }
3712
3713 /* Reset and init BRB, PRS, NIG */
3714 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
3715 msleep(50);
3716 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
3717 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003718 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
3719 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00003720#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003721 /* set NIC mode */
3722 REG_WR(bp, PRS_REG_NIC_MODE, 1);
3723#endif
3724
3725 /* Enable inputs of parser neighbor blocks */
3726 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
3727 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
3728 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07003729 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003730
3731 DP(NETIF_MSG_HW, "done\n");
3732
3733 return 0; /* OK */
3734}
3735
3736static void enable_blocks_attention(struct bnx2x *bp)
3737{
3738 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
3739 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
3740 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
3741 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
3742 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
3743 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
3744 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
3745 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
3746 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003747/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
3748/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003749 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
3750 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
3751 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003752/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
3753/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003754 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
3755 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
3756 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
3757 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003758/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
3759/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
3760 if (CHIP_REV_IS_FPGA(bp))
3761 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
3762 else
3763 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003764 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
3765 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
3766 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003767/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
3768/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003769 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
3770 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003771/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
3772 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003773}
3774
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003775static const struct {
3776 u32 addr;
3777 u32 mask;
3778} bnx2x_parity_mask[] = {
3779 {PXP_REG_PXP_PRTY_MASK, 0xffffffff},
3780 {PXP2_REG_PXP2_PRTY_MASK_0, 0xffffffff},
3781 {PXP2_REG_PXP2_PRTY_MASK_1, 0xffffffff},
3782 {HC_REG_HC_PRTY_MASK, 0xffffffff},
3783 {MISC_REG_MISC_PRTY_MASK, 0xffffffff},
3784 {QM_REG_QM_PRTY_MASK, 0x0},
3785 {DORQ_REG_DORQ_PRTY_MASK, 0x0},
3786 {GRCBASE_UPB + PB_REG_PB_PRTY_MASK, 0x0},
3787 {GRCBASE_XPB + PB_REG_PB_PRTY_MASK, 0x0},
3788 {SRC_REG_SRC_PRTY_MASK, 0x4}, /* bit 2 */
3789 {CDU_REG_CDU_PRTY_MASK, 0x0},
3790 {CFC_REG_CFC_PRTY_MASK, 0x0},
3791 {DBG_REG_DBG_PRTY_MASK, 0x0},
3792 {DMAE_REG_DMAE_PRTY_MASK, 0x0},
3793 {BRB1_REG_BRB1_PRTY_MASK, 0x0},
3794 {PRS_REG_PRS_PRTY_MASK, (1<<6)},/* bit 6 */
3795 {TSDM_REG_TSDM_PRTY_MASK, 0x18},/* bit 3,4 */
3796 {CSDM_REG_CSDM_PRTY_MASK, 0x8}, /* bit 3 */
3797 {USDM_REG_USDM_PRTY_MASK, 0x38},/* bit 3,4,5 */
3798 {XSDM_REG_XSDM_PRTY_MASK, 0x8}, /* bit 3 */
3799 {TSEM_REG_TSEM_PRTY_MASK_0, 0x0},
3800 {TSEM_REG_TSEM_PRTY_MASK_1, 0x0},
3801 {USEM_REG_USEM_PRTY_MASK_0, 0x0},
3802 {USEM_REG_USEM_PRTY_MASK_1, 0x0},
3803 {CSEM_REG_CSEM_PRTY_MASK_0, 0x0},
3804 {CSEM_REG_CSEM_PRTY_MASK_1, 0x0},
3805 {XSEM_REG_XSEM_PRTY_MASK_0, 0x0},
3806 {XSEM_REG_XSEM_PRTY_MASK_1, 0x0}
3807};
3808
3809static void enable_blocks_parity(struct bnx2x *bp)
3810{
3811 int i, mask_arr_len =
3812 sizeof(bnx2x_parity_mask)/(sizeof(bnx2x_parity_mask[0]));
3813
3814 for (i = 0; i < mask_arr_len; i++)
3815 REG_WR(bp, bnx2x_parity_mask[i].addr,
3816 bnx2x_parity_mask[i].mask);
3817}
3818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003819
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00003820static void bnx2x_reset_common(struct bnx2x *bp)
3821{
3822 /* reset_common */
3823 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
3824 0xd3ffff7f);
3825 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
3826}
3827
Eilon Greenstein573f2032009-08-12 08:24:14 +00003828static void bnx2x_init_pxp(struct bnx2x *bp)
3829{
3830 u16 devctl;
3831 int r_order, w_order;
3832
3833 pci_read_config_word(bp->pdev,
3834 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
3835 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
3836 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3837 if (bp->mrrs == -1)
3838 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
3839 else {
3840 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
3841 r_order = bp->mrrs;
3842 }
3843
3844 bnx2x_init_pxp_arb(bp, r_order, w_order);
3845}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003846
3847static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
3848{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003849 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003850 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003851 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003852
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00003853 if (BP_NOMCP(bp))
3854 return;
3855
3856 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003857 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
3858 SHARED_HW_CFG_FAN_FAILURE_MASK;
3859
3860 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
3861 is_required = 1;
3862
3863 /*
3864 * The fan failure mechanism is usually related to the PHY type since
3865 * the power consumption of the board is affected by the PHY. Currently,
3866 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
3867 */
3868 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
3869 for (port = PORT_0; port < PORT_MAX; port++) {
3870 u32 phy_type =
3871 SHMEM_RD(bp, dev_info.port_hw_config[port].
3872 external_phy_config) &
3873 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3874 is_required |=
3875 ((phy_type ==
3876 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
3877 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003878 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
3879 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003880 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
3881 }
3882
3883 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
3884
3885 if (is_required == 0)
3886 return;
3887
3888 /* Fan failure is indicated by SPIO 5 */
3889 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
3890 MISC_REGISTERS_SPIO_INPUT_HI_Z);
3891
3892 /* set to active low mode */
3893 val = REG_RD(bp, MISC_REG_SPIO_INT);
3894 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003895 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003896 REG_WR(bp, MISC_REG_SPIO_INT, val);
3897
3898 /* enable interrupt to signal the IGU */
3899 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
3900 val |= (1 << MISC_REGISTERS_SPIO_5);
3901 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
3902}
3903
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003904static int bnx2x_init_common(struct bnx2x *bp)
3905{
3906 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00003907#ifdef BCM_CNIC
3908 u32 wb_write[2];
3909#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003910
3911 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
3912
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00003913 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003914 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
3915 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
3916
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003917 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003918 if (CHIP_IS_E1H(bp))
3919 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
3920
3921 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
3922 msleep(30);
3923 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
3924
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003925 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003926 if (CHIP_IS_E1(bp)) {
3927 /* enable HW interrupt from PXP on USDM overflow
3928 bit 16 on INT_MASK_0 */
3929 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003930 }
3931
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003932 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003933 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003934
3935#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003936 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
3937 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
3938 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
3939 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
3940 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00003941 /* make sure this value is 0 */
3942 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003943
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003944/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
3945 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
3946 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
3947 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
3948 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003949#endif
3950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003951 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00003952#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003953 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
3954 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
3955 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003956#endif
3957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003958 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
3959 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003960
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003961 /* let the HW do it's magic ... */
3962 msleep(100);
3963 /* finish PXP init */
3964 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
3965 if (val != 1) {
3966 BNX2X_ERR("PXP2 CFG failed\n");
3967 return -EBUSY;
3968 }
3969 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
3970 if (val != 1) {
3971 BNX2X_ERR("PXP2 RD_INIT failed\n");
3972 return -EBUSY;
3973 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003974
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003975 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
3976 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003978 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003979
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003980 /* clean the DMAE memory */
3981 bp->dmae_ready = 1;
3982 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003983
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003984 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
3985 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
3986 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
3987 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003988
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003989 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
3990 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
3991 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
3992 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
3993
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07003994 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00003995
3996#ifdef BCM_CNIC
3997 wb_write[0] = 0;
3998 wb_write[1] = 0;
3999 for (i = 0; i < 64; i++) {
4000 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
4001 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
4002
4003 if (CHIP_IS_E1H(bp)) {
4004 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
4005 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
4006 wb_write, 2);
4007 }
4008 }
4009#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004010 /* soft reset pulse */
4011 REG_WR(bp, QM_REG_SOFT_RESET, 1);
4012 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004013
Michael Chan37b091b2009-10-10 13:46:55 +00004014#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004015 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004016#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004017
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004018 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004019 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
4020 if (!CHIP_REV_IS_SLOW(bp)) {
4021 /* enable hw interrupt from doorbell Q */
4022 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
4023 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004024
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004025 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
4026 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004027 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00004028#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07004029 /* set NIC mode */
4030 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00004031#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004032 if (CHIP_IS_E1H(bp))
4033 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004034
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004035 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
4036 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
4037 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
4038 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004039
Eilon Greensteinca003922009-08-12 22:53:28 -07004040 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4041 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4042 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
4043 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004044
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004045 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
4046 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
4047 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
4048 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004049
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004050 /* sync semi rtc */
4051 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
4052 0x80000000);
4053 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
4054 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004055
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004056 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
4057 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
4058 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004059
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004060 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Tom Herbertc68ed252010-04-23 00:10:52 -07004061 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4)
4062 REG_WR(bp, i, random32());
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004063 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00004064#ifdef BCM_CNIC
4065 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
4066 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
4067 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
4068 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
4069 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
4070 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
4071 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
4072 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
4073 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
4074 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
4075#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004076 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004077
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004078 if (sizeof(union cdu_context) != 1024)
4079 /* we currently assume that a context is 1024 bytes */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004080 dev_alert(&bp->pdev->dev, "please adjust the size "
4081 "of cdu_context(%ld)\n",
Joe Perches7995c642010-02-17 15:01:52 +00004082 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004083
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004084 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004085 val = (4 << 24) + (0 << 12) + 1024;
4086 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004087
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004088 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004089 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004090 /* enable context validation interrupt from CFC */
4091 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
4092
4093 /* set the thresholds to prevent CFC/CDU race */
4094 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004095
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004096 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
4097 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004098
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004099 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004100 /* Reset PCIE errors for debug */
4101 REG_WR(bp, 0x2814, 0xffffffff);
4102 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004103
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004104 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004105 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004106 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004107 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004108
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004109 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004110 if (CHIP_IS_E1H(bp)) {
4111 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
4112 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
4113 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004114
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004115 if (CHIP_REV_IS_SLOW(bp))
4116 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004118 /* finish CFC init */
4119 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
4120 if (val != 1) {
4121 BNX2X_ERR("CFC LL_INIT failed\n");
4122 return -EBUSY;
4123 }
4124 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
4125 if (val != 1) {
4126 BNX2X_ERR("CFC AC_INIT failed\n");
4127 return -EBUSY;
4128 }
4129 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
4130 if (val != 1) {
4131 BNX2X_ERR("CFC CAM_INIT failed\n");
4132 return -EBUSY;
4133 }
4134 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004135
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004136 /* read NIG statistic
4137 to see if this is our first up since powerup */
4138 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
4139 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004140
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004141 /* do internal memory self test */
4142 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
4143 BNX2X_ERR("internal mem self test failed\n");
4144 return -EBUSY;
4145 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004146
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004147 switch (bp->link_params.phy[EXT_PHY1].type) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00004148 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4149 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4150 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004151 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00004152 bp->port.need_hw_lock = 1;
4153 break;
4154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004155 default:
4156 break;
4157 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08004158
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004159 bnx2x_setup_fan_failure_detection(bp);
4160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004161 /* clear PXP2 attentions */
4162 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004164 enable_blocks_attention(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004165 if (CHIP_PARITY_SUPPORTED(bp))
4166 enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004167
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004168 if (!BP_NOMCP(bp)) {
4169 bnx2x_acquire_phy_lock(bp);
4170 bnx2x_common_init_phy(bp, bp->common.shmem_base);
4171 bnx2x_release_phy_lock(bp);
4172 } else
4173 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
4174
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004175 return 0;
4176}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004177
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004178static int bnx2x_init_port(struct bnx2x *bp)
4179{
4180 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004181 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00004182 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004183 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004184
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004185 DP(BNX2X_MSG_MCP, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186
4187 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004188
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004189 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004190 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07004191
4192 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
4193 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
4194 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004195 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004196
Michael Chan37b091b2009-10-10 13:46:55 +00004197#ifdef BCM_CNIC
4198 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004199
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004200 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00004201 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
4202 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004203#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004204
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004205 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00004206
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004207 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00004208 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
4209 /* no pause for emulation and FPGA */
4210 low = 0;
4211 high = 513;
4212 } else {
4213 if (IS_E1HMF(bp))
4214 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
4215 else if (bp->dev->mtu > 4096) {
4216 if (bp->flags & ONE_PORT_FLAG)
4217 low = 160;
4218 else {
4219 val = bp->dev->mtu;
4220 /* (24*1024 + val*4)/256 */
4221 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
4222 }
4223 } else
4224 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
4225 high = low + 56; /* 14*1024/256 */
4226 }
4227 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
4228 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
4229
4230
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004231 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07004232
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004233 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004234 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004235 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004236 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004237
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004238 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
4239 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
4240 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
4241 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004242
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004243 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004244 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004245
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004246 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004247
4248 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004249 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004250
4251 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004252 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004253 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004254 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004255
4256 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004257 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004258 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004259 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004260
Michael Chan37b091b2009-10-10 13:46:55 +00004261#ifdef BCM_CNIC
4262 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004263#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004264 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004265 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004266
4267 if (CHIP_IS_E1(bp)) {
4268 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
4269 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
4270 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004271 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004272
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004273 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004274 /* init aeu_mask_attn_func_0/1:
4275 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
4276 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
4277 * bits 4-7 are used for "per vn group attention" */
4278 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
4279 (IS_E1HMF(bp) ? 0xF7 : 0x7));
4280
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004281 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004282 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004283 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004284 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004285 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00004286
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004287 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004288
4289 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
4290
4291 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004292 /* 0x2 disable e1hov, 0x1 enable */
4293 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
4294 (IS_E1HMF(bp) ? 0x1 : 0x2));
4295
Eilon Greenstein1c063282009-02-12 08:36:43 +00004296 {
4297 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
4298 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
4299 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
4300 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004301 }
4302
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004303 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004304 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004305
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004306 switch (bp->link_params.phy[EXT_PHY1].type) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004307 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4308 {
4309 u32 swap_val, swap_override, aeu_gpio_mask, offset;
4310
4311 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
4312 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
4313
4314 /* The GPIO should be swapped if the swap register is
4315 set and active */
4316 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
4317 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
4318
4319 /* Select function upon port-swap configuration */
4320 if (port == 0) {
4321 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
4322 aeu_gpio_mask = (swap_val && swap_override) ?
4323 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
4324 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
4325 } else {
4326 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
4327 aeu_gpio_mask = (swap_val && swap_override) ?
4328 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
4329 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
4330 }
4331 val = REG_RD(bp, offset);
4332 /* add GPIO3 to group */
4333 val |= aeu_gpio_mask;
4334 REG_WR(bp, offset, val);
4335 }
Yaniv Rosner3971a232010-08-16 06:34:06 +00004336 bp->port.need_hw_lock = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00004337 break;
4338
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004339 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Yaniv Rosner3971a232010-08-16 06:34:06 +00004340 bp->port.need_hw_lock = 1;
4341 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08004342 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004343 {
4344 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4345 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4346 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08004347 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004348 REG_WR(bp, reg_addr, val);
4349 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08004350 break;
Yaniv Rosner3971a232010-08-16 06:34:06 +00004351 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4352 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4353 bp->port.need_hw_lock = 1;
4354 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08004355 default:
4356 break;
4357 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004358 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004360 return 0;
4361}
4362
4363#define ILT_PER_FUNC (768/2)
4364#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
4365/* the phys address is shifted right 12 bits and has an added
4366 1=valid bit added to the 53rd bit
4367 then since this is a wide register(TM)
4368 we split it into two 32 bit writes
4369 */
4370#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
4371#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
4372#define PXP_ONE_ILT(x) (((x) << 10) | x)
4373#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
4374
Michael Chan37b091b2009-10-10 13:46:55 +00004375#ifdef BCM_CNIC
4376#define CNIC_ILT_LINES 127
4377#define CNIC_CTX_PER_ILT 16
4378#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004379#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00004380#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004381
4382static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
4383{
4384 int reg;
4385
4386 if (CHIP_IS_E1H(bp))
4387 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
4388 else /* E1 */
4389 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
4390
4391 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
4392}
4393
4394static int bnx2x_init_func(struct bnx2x *bp)
4395{
4396 int port = BP_PORT(bp);
4397 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00004398 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004399 int i;
4400
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004401 DP(BNX2X_MSG_MCP, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004402
Eilon Greenstein8badd272009-02-12 08:36:15 +00004403 /* set MSI reconfigure capability */
4404 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
4405 val = REG_RD(bp, addr);
4406 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
4407 REG_WR(bp, addr, val);
4408
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004409 i = FUNC_ILT_BASE(func);
4410
4411 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
4412 if (CHIP_IS_E1H(bp)) {
4413 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
4414 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
4415 } else /* E1 */
4416 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
4417 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
4418
Michael Chan37b091b2009-10-10 13:46:55 +00004419#ifdef BCM_CNIC
4420 i += 1 + CNIC_ILT_LINES;
4421 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
4422 if (CHIP_IS_E1(bp))
4423 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
4424 else {
4425 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
4426 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
4427 }
4428
4429 i++;
4430 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
4431 if (CHIP_IS_E1(bp))
4432 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
4433 else {
4434 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
4435 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
4436 }
4437
4438 i++;
4439 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
4440 if (CHIP_IS_E1(bp))
4441 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
4442 else {
4443 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
4444 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
4445 }
4446
4447 /* tell the searcher where the T2 table is */
4448 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
4449
4450 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
4451 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
4452
4453 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
4454 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
4455 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
4456
4457 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
4458#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004459
4460 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00004461 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
4462 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
4463 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
4464 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
4465 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
4466 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
4467 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
4468 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
4469 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004470
4471 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
4472 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
4473 }
4474
4475 /* HC init per function */
4476 if (CHIP_IS_E1H(bp)) {
4477 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
4478
4479 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
4480 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
4481 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07004482 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004483
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004484 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004485 REG_WR(bp, 0x2114, 0xffffffff);
4486 REG_WR(bp, 0x2120, 0xffffffff);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004487 bnx2x_phy_probe(&bp->link_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004488 return 0;
4489}
4490
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004491int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004492{
4493 int i, rc = 0;
4494
4495 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
4496 BP_FUNC(bp), load_code);
4497
4498 bp->dmae_ready = 0;
4499 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00004500 rc = bnx2x_gunzip_init(bp);
4501 if (rc)
4502 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004503
4504 switch (load_code) {
4505 case FW_MSG_CODE_DRV_LOAD_COMMON:
4506 rc = bnx2x_init_common(bp);
4507 if (rc)
4508 goto init_hw_err;
4509 /* no break */
4510
4511 case FW_MSG_CODE_DRV_LOAD_PORT:
4512 bp->dmae_ready = 1;
4513 rc = bnx2x_init_port(bp);
4514 if (rc)
4515 goto init_hw_err;
4516 /* no break */
4517
4518 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
4519 bp->dmae_ready = 1;
4520 rc = bnx2x_init_func(bp);
4521 if (rc)
4522 goto init_hw_err;
4523 break;
4524
4525 default:
4526 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
4527 break;
4528 }
4529
4530 if (!BP_NOMCP(bp)) {
4531 int func = BP_FUNC(bp);
4532
4533 bp->fw_drv_pulse_wr_seq =
4534 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
4535 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004536 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
4537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004538
4539 /* this needs to be done before gunzip end */
4540 bnx2x_zero_def_sb(bp);
4541 for_each_queue(bp, i)
4542 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00004543#ifdef BCM_CNIC
4544 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
4545#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004546
4547init_hw_err:
4548 bnx2x_gunzip_end(bp);
4549
4550 return rc;
4551}
4552
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004553void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004554{
4555
4556#define BNX2X_PCI_FREE(x, y, size) \
4557 do { \
4558 if (x) { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004559 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004560 x = NULL; \
4561 y = 0; \
4562 } \
4563 } while (0)
4564
4565#define BNX2X_FREE(x) \
4566 do { \
4567 if (x) { \
4568 vfree(x); \
4569 x = NULL; \
4570 } \
4571 } while (0)
4572
4573 int i;
4574
4575 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004576 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004577 for_each_queue(bp, i) {
4578
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004579 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004580 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
4581 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004582 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004583 }
4584 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004585 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004586
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004587 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004588 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
4589 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
4590 bnx2x_fp(bp, i, rx_desc_mapping),
4591 sizeof(struct eth_rx_bd) * NUM_RX_BD);
4592
4593 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
4594 bnx2x_fp(bp, i, rx_comp_mapping),
4595 sizeof(struct eth_fast_path_rx_cqe) *
4596 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004597
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004598 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07004599 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004600 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
4601 bnx2x_fp(bp, i, rx_sge_mapping),
4602 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
4603 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004604 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004605 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004606
4607 /* fastpath tx rings: tx_buf tx_desc */
4608 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
4609 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
4610 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004611 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004612 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004613 /* end of fastpath */
4614
4615 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004616 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004617
4618 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004619 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004620
Michael Chan37b091b2009-10-10 13:46:55 +00004621#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004622 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
4623 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
4624 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
4625 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00004626 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
4627 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004628#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004629 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004630
4631#undef BNX2X_PCI_FREE
4632#undef BNX2X_KFREE
4633}
4634
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004635int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636{
4637
4638#define BNX2X_PCI_ALLOC(x, y, size) \
4639 do { \
FUJITA Tomonori1a983142010-04-04 01:51:03 +00004640 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004641 if (x == NULL) \
4642 goto alloc_mem_err; \
4643 memset(x, 0, size); \
4644 } while (0)
4645
4646#define BNX2X_ALLOC(x, size) \
4647 do { \
4648 x = vmalloc(size); \
4649 if (x == NULL) \
4650 goto alloc_mem_err; \
4651 memset(x, 0, size); \
4652 } while (0)
4653
4654 int i;
4655
4656 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004657 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004658 for_each_queue(bp, i) {
4659 bnx2x_fp(bp, i, bp) = bp;
4660
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004661 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004662 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
4663 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004664 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004665 }
4666 /* Rx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004667 for_each_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004668
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004669 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004670 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
4671 sizeof(struct sw_rx_bd) * NUM_RX_BD);
4672 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
4673 &bnx2x_fp(bp, i, rx_desc_mapping),
4674 sizeof(struct eth_rx_bd) * NUM_RX_BD);
4675
4676 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
4677 &bnx2x_fp(bp, i, rx_comp_mapping),
4678 sizeof(struct eth_fast_path_rx_cqe) *
4679 NUM_RCQ_BD);
4680
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004681 /* SGE ring */
4682 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
4683 sizeof(struct sw_rx_page) * NUM_RX_SGE);
4684 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
4685 &bnx2x_fp(bp, i, rx_sge_mapping),
4686 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004688 /* Tx */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00004689 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004690
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004691 /* fastpath tx rings: tx_buf tx_desc */
4692 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
4693 sizeof(struct sw_tx_bd) * NUM_TX_BD);
4694 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
4695 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07004696 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004697 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004698 /* end of fastpath */
4699
4700 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
4701 sizeof(struct host_def_status_block));
4702
4703 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
4704 sizeof(struct bnx2x_slowpath));
4705
Michael Chan37b091b2009-10-10 13:46:55 +00004706#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004707 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
4708
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004709 /* allocate searcher T2 table
4710 we allocate 1/4 of alloc num for T2
4711 (which is not entered into the ILT) */
4712 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
4713
Michael Chan37b091b2009-10-10 13:46:55 +00004714 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004715 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00004716 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004717
Michael Chan37b091b2009-10-10 13:46:55 +00004718 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004719 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
4720
4721 /* QM queues (128*MAX_CONN) */
4722 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00004723
4724 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
4725 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004726#endif
4727
4728 /* Slow path ring */
4729 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
4730
4731 return 0;
4732
4733alloc_mem_err:
4734 bnx2x_free_mem(bp);
4735 return -ENOMEM;
4736
4737#undef BNX2X_PCI_ALLOC
4738#undef BNX2X_ALLOC
4739}
4740
Yitchak Gertner65abd742008-08-25 15:26:24 -07004741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004742/*
4743 * Init service functions
4744 */
4745
Michael Chane665bfd2009-10-10 13:46:54 +00004746/**
4747 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
4748 *
4749 * @param bp driver descriptor
4750 * @param set set or clear an entry (1 or 0)
4751 * @param mac pointer to a buffer containing a MAC
4752 * @param cl_bit_vec bit vector of clients to register a MAC for
4753 * @param cam_offset offset in a CAM to use
4754 * @param with_bcast set broadcast MAC as well
4755 */
4756static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
4757 u32 cl_bit_vec, u8 cam_offset,
4758 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004759{
4760 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004761 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004762
4763 /* CAM allocation
4764 * unicasts 0-31:port0 32-63:port1
4765 * multicast 64-127:port0 128-191:port1
4766 */
Michael Chane665bfd2009-10-10 13:46:54 +00004767 config->hdr.length = 1 + (with_bcast ? 1 : 0);
4768 config->hdr.offset = cam_offset;
4769 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004770 config->hdr.reserved1 = 0;
4771
4772 /* primary MAC */
4773 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004774 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004775 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004776 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004777 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004778 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004779 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004780 if (set)
4781 config->config_table[0].target_table_entry.flags = 0;
4782 else
4783 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07004784 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00004785 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004786 config->config_table[0].target_table_entry.vlan_id = 0;
4787
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004788 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
4789 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004790 config->config_table[0].cam_entry.msb_mac_addr,
4791 config->config_table[0].cam_entry.middle_mac_addr,
4792 config->config_table[0].cam_entry.lsb_mac_addr);
4793
4794 /* broadcast */
Michael Chane665bfd2009-10-10 13:46:54 +00004795 if (with_bcast) {
4796 config->config_table[1].cam_entry.msb_mac_addr =
4797 cpu_to_le16(0xffff);
4798 config->config_table[1].cam_entry.middle_mac_addr =
4799 cpu_to_le16(0xffff);
4800 config->config_table[1].cam_entry.lsb_mac_addr =
4801 cpu_to_le16(0xffff);
4802 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
4803 if (set)
4804 config->config_table[1].target_table_entry.flags =
4805 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
4806 else
4807 CAM_INVALIDATE(config->config_table[1]);
4808 config->config_table[1].target_table_entry.clients_bit_vector =
4809 cpu_to_le32(cl_bit_vec);
4810 config->config_table[1].target_table_entry.vlan_id = 0;
4811 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004812
4813 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
4814 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
4815 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
4816}
4817
Michael Chane665bfd2009-10-10 13:46:54 +00004818/**
4819 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
4820 *
4821 * @param bp driver descriptor
4822 * @param set set or clear an entry (1 or 0)
4823 * @param mac pointer to a buffer containing a MAC
4824 * @param cl_bit_vec bit vector of clients to register a MAC for
4825 * @param cam_offset offset in a CAM to use
4826 */
4827static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
4828 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004829{
4830 struct mac_configuration_cmd_e1h *config =
4831 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
4832
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004833 config->hdr.length = 1;
Michael Chane665bfd2009-10-10 13:46:54 +00004834 config->hdr.offset = cam_offset;
4835 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004836 config->hdr.reserved1 = 0;
4837
4838 /* primary MAC */
4839 config->config_table[0].msb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004840 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004841 config->config_table[0].middle_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004842 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004843 config->config_table[0].lsb_mac_addr =
Michael Chane665bfd2009-10-10 13:46:54 +00004844 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07004845 config->config_table[0].clients_bit_vector =
Michael Chane665bfd2009-10-10 13:46:54 +00004846 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004847 config->config_table[0].vlan_id = 0;
4848 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004849 if (set)
4850 config->config_table[0].flags = BP_PORT(bp);
4851 else
4852 config->config_table[0].flags =
4853 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004854
Michael Chane665bfd2009-10-10 13:46:54 +00004855 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004856 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004857 config->config_table[0].msb_mac_addr,
4858 config->config_table[0].middle_mac_addr,
Michael Chane665bfd2009-10-10 13:46:54 +00004859 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004860
4861 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
4862 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
4863 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
4864}
4865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004866static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
4867 int *state_p, int poll)
4868{
4869 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004870 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004871
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004872 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
4873 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004874
4875 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004876 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004877 if (poll) {
4878 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004879 /* if index is different from 0
4880 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004881 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004882 */
4883 if (idx)
4884 bnx2x_rx_int(&bp->fp[idx], 10);
4885 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004886
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07004887 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004888 if (*state_p == state) {
4889#ifdef BNX2X_STOP_ON_ERROR
4890 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
4891#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004892 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00004893 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004894
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004895 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00004896
4897 if (bp->panic)
4898 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004899 }
4900
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004901 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08004902 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
4903 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004904#ifdef BNX2X_STOP_ON_ERROR
4905 bnx2x_panic();
4906#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004907
Eliezer Tamir49d66772008-02-28 11:53:13 -08004908 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004909}
4910
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004911void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
Michael Chane665bfd2009-10-10 13:46:54 +00004912{
4913 bp->set_mac_pending++;
4914 smp_wmb();
4915
4916 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
4917 (1 << bp->fp->cl_id), BP_FUNC(bp));
4918
4919 /* Wait for a completion */
4920 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4921}
4922
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004923void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
Michael Chane665bfd2009-10-10 13:46:54 +00004924{
4925 bp->set_mac_pending++;
4926 smp_wmb();
4927
4928 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
4929 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
4930 1);
4931
4932 /* Wait for a completion */
4933 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4934}
4935
Michael Chan993ac7b2009-10-10 13:46:56 +00004936#ifdef BCM_CNIC
4937/**
4938 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
4939 * MAC(s). This function will wait until the ramdord completion
4940 * returns.
4941 *
4942 * @param bp driver handle
4943 * @param set set or clear the CAM entry
4944 *
4945 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
4946 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004947int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
Michael Chan993ac7b2009-10-10 13:46:56 +00004948{
4949 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
4950
4951 bp->set_mac_pending++;
4952 smp_wmb();
4953
4954 /* Send a SET_MAC ramrod */
4955 if (CHIP_IS_E1(bp))
4956 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
4957 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
4958 1);
4959 else
4960 /* CAM allocation for E1H
4961 * unicasts: by func number
4962 * multicast: 20+FUNC*20, 20 each
4963 */
4964 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
4965 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
4966
4967 /* Wait for a completion when setting */
4968 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
4969
4970 return 0;
4971}
4972#endif
4973
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004974int bnx2x_setup_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004976 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004977
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004978 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004979 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004980
4981 /* SETUP ramrod */
4982 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
4983
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004984 /* Wait for completion */
4985 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004986
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004987 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004988}
4989
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00004990int bnx2x_setup_multi(struct bnx2x *bp, int index)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004991{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004992 struct bnx2x_fastpath *fp = &bp->fp[index];
4993
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004994 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004995 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004996
Eliezer Tamir228241e2008-02-28 11:56:57 -08004997 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004998 fp->state = BNX2X_FP_STATE_OPENING;
4999 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
5000 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005001
5002 /* Wait for completion */
5003 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005004 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005005}
5006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005007
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005008void bnx2x_set_num_queues_msix(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005009{
Eilon Greensteinca003922009-08-12 22:53:28 -07005010
5011 switch (bp->multi_mode) {
5012 case ETH_RSS_MODE_DISABLED:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005013 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07005014 break;
5015
5016 case ETH_RSS_MODE_REGULAR:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005017 if (num_queues)
5018 bp->num_queues = min_t(u32, num_queues,
5019 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07005020 else
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005021 bp->num_queues = min_t(u32, num_online_cpus(),
5022 BNX2X_MAX_QUEUES(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07005023 break;
5024
5025
5026 default:
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005027 bp->num_queues = 1;
Eilon Greensteinca003922009-08-12 22:53:28 -07005028 break;
5029 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005030}
5031
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005032
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005033
5034static int bnx2x_stop_multi(struct bnx2x *bp, int index)
5035{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005036 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005037 int rc;
5038
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005039 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005040 fp->state = BNX2X_FP_STATE_HALTING;
5041 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005042
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005043 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005045 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005046 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005047 return rc;
5048
5049 /* delete cfc entry */
5050 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
5051
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005052 /* Wait for completion */
5053 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005054 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005055 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005056}
5057
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005058static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005059{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00005060 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005061 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005062 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005063 int cnt = 500;
5064 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005065
5066 might_sleep();
5067
5068 /* Send HALT ramrod */
5069 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005070 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005072 /* Wait for completion */
5073 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
5074 &(bp->fp[0].state), 1);
5075 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005076 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077
Eliezer Tamir49d66772008-02-28 11:53:13 -08005078 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005079
Eliezer Tamir228241e2008-02-28 11:56:57 -08005080 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005081 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
5082
Eliezer Tamir49d66772008-02-28 11:53:13 -08005083 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005084 we are going to reset the chip anyway
5085 so there is not much to do if this times out
5086 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005087 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005088 if (!cnt) {
5089 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
5090 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
5091 *bp->dsb_sp_prod, dsb_sp_prod_idx);
5092#ifdef BNX2X_STOP_ON_ERROR
5093 bnx2x_panic();
5094#endif
Eilon Greenstein36e552ab2009-02-12 08:37:21 +00005095 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005096 break;
5097 }
5098 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005099 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00005100 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08005101 }
5102 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
5103 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005104
5105 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005106}
5107
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005108static void bnx2x_reset_func(struct bnx2x *bp)
5109{
5110 int port = BP_PORT(bp);
5111 int func = BP_FUNC(bp);
5112 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005114 /* Configure IGU */
5115 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5116 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5117
Michael Chan37b091b2009-10-10 13:46:55 +00005118#ifdef BCM_CNIC
5119 /* Disable Timer scan */
5120 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
5121 /*
5122 * Wait for at least 10ms and up to 2 second for the timers scan to
5123 * complete
5124 */
5125 for (i = 0; i < 200; i++) {
5126 msleep(10);
5127 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
5128 break;
5129 }
5130#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005131 /* Clear ILT */
5132 base = FUNC_ILT_BASE(func);
5133 for (i = base; i < base + ILT_PER_FUNC; i++)
5134 bnx2x_ilt_wr(bp, i, 0);
5135}
5136
5137static void bnx2x_reset_port(struct bnx2x *bp)
5138{
5139 int port = BP_PORT(bp);
5140 u32 val;
5141
5142 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
5143
5144 /* Do not rcv packets to BRB */
5145 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
5146 /* Do not direct rcv packets that are not for MCP to the BRB */
5147 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
5148 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
5149
5150 /* Configure AEU */
5151 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
5152
5153 msleep(100);
5154 /* Check for BRB port occupancy */
5155 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
5156 if (val)
5157 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07005158 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005159
5160 /* TODO: Close Doorbell port? */
5161}
5162
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005163static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
5164{
5165 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
5166 BP_FUNC(bp), reset_code);
5167
5168 switch (reset_code) {
5169 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
5170 bnx2x_reset_port(bp);
5171 bnx2x_reset_func(bp);
5172 bnx2x_reset_common(bp);
5173 break;
5174
5175 case FW_MSG_CODE_DRV_UNLOAD_PORT:
5176 bnx2x_reset_port(bp);
5177 bnx2x_reset_func(bp);
5178 break;
5179
5180 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
5181 bnx2x_reset_func(bp);
5182 break;
5183
5184 default:
5185 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
5186 break;
5187 }
5188}
5189
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005190void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005191{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005192 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005193 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005194 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005195
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005196 /* Wait until tx fastpath tasks complete */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00005197 for_each_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08005198 struct bnx2x_fastpath *fp = &bp->fp[i];
5199
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005200 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08005201 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005202
Eilon Greenstein7961f792009-03-02 07:59:31 +00005203 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005204 if (!cnt) {
5205 BNX2X_ERR("timeout waiting for queue[%d]\n",
5206 i);
5207#ifdef BNX2X_STOP_ON_ERROR
5208 bnx2x_panic();
5209 return -EBUSY;
5210#else
5211 break;
5212#endif
5213 }
5214 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005215 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005216 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08005217 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005218 /* Give HW time to discard old tx messages */
5219 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005220
Yitchak Gertner65abd742008-08-25 15:26:24 -07005221 if (CHIP_IS_E1(bp)) {
5222 struct mac_configuration_cmd *config =
5223 bnx2x_sp(bp, mcast_config);
5224
Michael Chane665bfd2009-10-10 13:46:54 +00005225 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005226
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005227 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07005228 CAM_INVALIDATE(config->config_table[i]);
5229
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005230 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07005231 if (CHIP_REV_IS_SLOW(bp))
5232 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
5233 else
5234 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00005235 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07005236 config->hdr.reserved1 = 0;
5237
Michael Chane665bfd2009-10-10 13:46:54 +00005238 bp->set_mac_pending++;
5239 smp_wmb();
5240
Yitchak Gertner65abd742008-08-25 15:26:24 -07005241 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
5242 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
5243 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
5244
5245 } else { /* E1H */
5246 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
5247
Michael Chane665bfd2009-10-10 13:46:54 +00005248 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005249
5250 for (i = 0; i < MC_HASH_SIZE; i++)
5251 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005252
5253 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07005254 }
Michael Chan993ac7b2009-10-10 13:46:56 +00005255#ifdef BCM_CNIC
5256 /* Clear iSCSI L2 MAC */
5257 mutex_lock(&bp->cnic_mutex);
5258 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
5259 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
5260 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
5261 }
5262 mutex_unlock(&bp->cnic_mutex);
5263#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07005264
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005265 if (unload_mode == UNLOAD_NORMAL)
5266 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08005267
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005268 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005269 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005270
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00005271 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005272 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005273 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005274 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005275 /* The mac address is written to entries 1-4 to
5276 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005277 u8 entry = (BP_E1HVN(bp) + 1)*8;
5278
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005279 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07005280 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005281
5282 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
5283 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07005284 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005285
5286 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08005287
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005288 } else
5289 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
5290
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005291 /* Close multi and leading connections
5292 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005293 for_each_nondefault_queue(bp, i)
5294 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08005295 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005296
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005297 rc = bnx2x_stop_leading(bp);
5298 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005299 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005300#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005301 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005302#else
5303 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005304#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08005305 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005306
Eliezer Tamir228241e2008-02-28 11:56:57 -08005307unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005308 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08005309 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005310 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00005311 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005312 load_count[0], load_count[1], load_count[2]);
5313 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005314 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00005315 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 load_count[0], load_count[1], load_count[2]);
5317 if (load_count[0] == 0)
5318 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005319 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005320 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
5321 else
5322 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
5323 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005324
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005325 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
5326 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
5327 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005328
5329 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08005330 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331
5332 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005333 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005334 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005335
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005336}
5337
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005338void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005339{
5340 u32 val;
5341
5342 DP(NETIF_MSG_HW, "Disabling \"close the gates\"\n");
5343
5344 if (CHIP_IS_E1(bp)) {
5345 int port = BP_PORT(bp);
5346 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5347 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5348
5349 val = REG_RD(bp, addr);
5350 val &= ~(0x300);
5351 REG_WR(bp, addr, val);
5352 } else if (CHIP_IS_E1H(bp)) {
5353 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
5354 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
5355 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
5356 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
5357 }
5358}
5359
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005360
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005361/* Close gates #2, #3 and #4: */
5362static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
5363{
5364 u32 val, addr;
5365
5366 /* Gates #2 and #4a are closed/opened for "not E1" only */
5367 if (!CHIP_IS_E1(bp)) {
5368 /* #4 */
5369 val = REG_RD(bp, PXP_REG_HST_DISCARD_DOORBELLS);
5370 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS,
5371 close ? (val | 0x1) : (val & (~(u32)1)));
5372 /* #2 */
5373 val = REG_RD(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES);
5374 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES,
5375 close ? (val | 0x1) : (val & (~(u32)1)));
5376 }
5377
5378 /* #3 */
5379 addr = BP_PORT(bp) ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
5380 val = REG_RD(bp, addr);
5381 REG_WR(bp, addr, (!close) ? (val | 0x1) : (val & (~(u32)1)));
5382
5383 DP(NETIF_MSG_HW, "%s gates #2, #3 and #4\n",
5384 close ? "closing" : "opening");
5385 mmiowb();
5386}
5387
5388#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
5389
5390static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
5391{
5392 /* Do some magic... */
5393 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
5394 *magic_val = val & SHARED_MF_CLP_MAGIC;
5395 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
5396}
5397
5398/* Restore the value of the `magic' bit.
5399 *
5400 * @param pdev Device handle.
5401 * @param magic_val Old value of the `magic' bit.
5402 */
5403static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
5404{
5405 /* Restore the `magic' bit value... */
5406 /* u32 val = SHMEM_RD(bp, mf_cfg.shared_mf_config.clp_mb);
5407 SHMEM_WR(bp, mf_cfg.shared_mf_config.clp_mb,
5408 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val); */
5409 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
5410 MF_CFG_WR(bp, shared_mf_config.clp_mb,
5411 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
5412}
5413
5414/* Prepares for MCP reset: takes care of CLP configurations.
5415 *
5416 * @param bp
5417 * @param magic_val Old value of 'magic' bit.
5418 */
5419static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
5420{
5421 u32 shmem;
5422 u32 validity_offset;
5423
5424 DP(NETIF_MSG_HW, "Starting\n");
5425
5426 /* Set `magic' bit in order to save MF config */
5427 if (!CHIP_IS_E1(bp))
5428 bnx2x_clp_reset_prep(bp, magic_val);
5429
5430 /* Get shmem offset */
5431 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
5432 validity_offset = offsetof(struct shmem_region, validity_map[0]);
5433
5434 /* Clear validity map flags */
5435 if (shmem > 0)
5436 REG_WR(bp, shmem + validity_offset, 0);
5437}
5438
5439#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
5440#define MCP_ONE_TIMEOUT 100 /* 100 ms */
5441
5442/* Waits for MCP_ONE_TIMEOUT or MCP_ONE_TIMEOUT*10,
5443 * depending on the HW type.
5444 *
5445 * @param bp
5446 */
5447static inline void bnx2x_mcp_wait_one(struct bnx2x *bp)
5448{
5449 /* special handling for emulation and FPGA,
5450 wait 10 times longer */
5451 if (CHIP_REV_IS_SLOW(bp))
5452 msleep(MCP_ONE_TIMEOUT*10);
5453 else
5454 msleep(MCP_ONE_TIMEOUT);
5455}
5456
5457static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
5458{
5459 u32 shmem, cnt, validity_offset, val;
5460 int rc = 0;
5461
5462 msleep(100);
5463
5464 /* Get shmem offset */
5465 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
5466 if (shmem == 0) {
5467 BNX2X_ERR("Shmem 0 return failure\n");
5468 rc = -ENOTTY;
5469 goto exit_lbl;
5470 }
5471
5472 validity_offset = offsetof(struct shmem_region, validity_map[0]);
5473
5474 /* Wait for MCP to come up */
5475 for (cnt = 0; cnt < (MCP_TIMEOUT / MCP_ONE_TIMEOUT); cnt++) {
5476 /* TBD: its best to check validity map of last port.
5477 * currently checks on port 0.
5478 */
5479 val = REG_RD(bp, shmem + validity_offset);
5480 DP(NETIF_MSG_HW, "shmem 0x%x validity map(0x%x)=0x%x\n", shmem,
5481 shmem + validity_offset, val);
5482
5483 /* check that shared memory is valid. */
5484 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
5485 == (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
5486 break;
5487
5488 bnx2x_mcp_wait_one(bp);
5489 }
5490
5491 DP(NETIF_MSG_HW, "Cnt=%d Shmem validity map 0x%x\n", cnt, val);
5492
5493 /* Check that shared memory is valid. This indicates that MCP is up. */
5494 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) !=
5495 (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB)) {
5496 BNX2X_ERR("Shmem signature not present. MCP is not up !!\n");
5497 rc = -ENOTTY;
5498 goto exit_lbl;
5499 }
5500
5501exit_lbl:
5502 /* Restore the `magic' bit value */
5503 if (!CHIP_IS_E1(bp))
5504 bnx2x_clp_reset_done(bp, magic_val);
5505
5506 return rc;
5507}
5508
5509static void bnx2x_pxp_prep(struct bnx2x *bp)
5510{
5511 if (!CHIP_IS_E1(bp)) {
5512 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
5513 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
5514 REG_WR(bp, PXP2_REG_RQ_CFG_DONE, 0);
5515 mmiowb();
5516 }
5517}
5518
5519/*
5520 * Reset the whole chip except for:
5521 * - PCIE core
5522 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
5523 * one reset bit)
5524 * - IGU
5525 * - MISC (including AEU)
5526 * - GRC
5527 * - RBCN, RBCP
5528 */
5529static void bnx2x_process_kill_chip_reset(struct bnx2x *bp)
5530{
5531 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
5532
5533 not_reset_mask1 =
5534 MISC_REGISTERS_RESET_REG_1_RST_HC |
5535 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
5536 MISC_REGISTERS_RESET_REG_1_RST_PXP;
5537
5538 not_reset_mask2 =
5539 MISC_REGISTERS_RESET_REG_2_RST_MDIO |
5540 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
5541 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
5542 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
5543 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
5544 MISC_REGISTERS_RESET_REG_2_RST_GRC |
5545 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
5546 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B;
5547
5548 reset_mask1 = 0xffffffff;
5549
5550 if (CHIP_IS_E1(bp))
5551 reset_mask2 = 0xffff;
5552 else
5553 reset_mask2 = 0x1ffff;
5554
5555 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5556 reset_mask1 & (~not_reset_mask1));
5557 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5558 reset_mask2 & (~not_reset_mask2));
5559
5560 barrier();
5561 mmiowb();
5562
5563 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
5564 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, reset_mask2);
5565 mmiowb();
5566}
5567
5568static int bnx2x_process_kill(struct bnx2x *bp)
5569{
5570 int cnt = 1000;
5571 u32 val = 0;
5572 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
5573
5574
5575 /* Empty the Tetris buffer, wait for 1s */
5576 do {
5577 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
5578 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
5579 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
5580 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
5581 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
5582 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
5583 ((port_is_idle_0 & 0x1) == 0x1) &&
5584 ((port_is_idle_1 & 0x1) == 0x1) &&
5585 (pgl_exp_rom2 == 0xffffffff))
5586 break;
5587 msleep(1);
5588 } while (cnt-- > 0);
5589
5590 if (cnt <= 0) {
5591 DP(NETIF_MSG_HW, "Tetris buffer didn't get empty or there"
5592 " are still"
5593 " outstanding read requests after 1s!\n");
5594 DP(NETIF_MSG_HW, "sr_cnt=0x%08x, blk_cnt=0x%08x,"
5595 " port_is_idle_0=0x%08x,"
5596 " port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
5597 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
5598 pgl_exp_rom2);
5599 return -EAGAIN;
5600 }
5601
5602 barrier();
5603
5604 /* Close gates #2, #3 and #4 */
5605 bnx2x_set_234_gates(bp, true);
5606
5607 /* TBD: Indicate that "process kill" is in progress to MCP */
5608
5609 /* Clear "unprepared" bit */
5610 REG_WR(bp, MISC_REG_UNPREPARED, 0);
5611 barrier();
5612
5613 /* Make sure all is written to the chip before the reset */
5614 mmiowb();
5615
5616 /* Wait for 1ms to empty GLUE and PCI-E core queues,
5617 * PSWHST, GRC and PSWRD Tetris buffer.
5618 */
5619 msleep(1);
5620
5621 /* Prepare to chip reset: */
5622 /* MCP */
5623 bnx2x_reset_mcp_prep(bp, &val);
5624
5625 /* PXP */
5626 bnx2x_pxp_prep(bp);
5627 barrier();
5628
5629 /* reset the chip */
5630 bnx2x_process_kill_chip_reset(bp);
5631 barrier();
5632
5633 /* Recover after reset: */
5634 /* MCP */
5635 if (bnx2x_reset_mcp_comp(bp, val))
5636 return -EAGAIN;
5637
5638 /* PXP */
5639 bnx2x_pxp_prep(bp);
5640
5641 /* Open the gates #2, #3 and #4 */
5642 bnx2x_set_234_gates(bp, false);
5643
5644 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
5645 * reset state, re-enable attentions. */
5646
5647 return 0;
5648}
5649
5650static int bnx2x_leader_reset(struct bnx2x *bp)
5651{
5652 int rc = 0;
5653 /* Try to recover after the failure */
5654 if (bnx2x_process_kill(bp)) {
5655 printk(KERN_ERR "%s: Something bad had happen! Aii!\n",
5656 bp->dev->name);
5657 rc = -EAGAIN;
5658 goto exit_leader_reset;
5659 }
5660
5661 /* Clear "reset is in progress" bit and update the driver state */
5662 bnx2x_set_reset_done(bp);
5663 bp->recovery_state = BNX2X_RECOVERY_DONE;
5664
5665exit_leader_reset:
5666 bp->is_leader = 0;
5667 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESERVED_08);
5668 smp_wmb();
5669 return rc;
5670}
5671
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005672/* Assumption: runs under rtnl lock. This together with the fact
5673 * that it's called only from bnx2x_reset_task() ensure that it
5674 * will never be called when netif_running(bp->dev) is false.
5675 */
5676static void bnx2x_parity_recover(struct bnx2x *bp)
5677{
5678 DP(NETIF_MSG_HW, "Handling parity\n");
5679 while (1) {
5680 switch (bp->recovery_state) {
5681 case BNX2X_RECOVERY_INIT:
5682 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
5683 /* Try to get a LEADER_LOCK HW lock */
5684 if (bnx2x_trylock_hw_lock(bp,
5685 HW_LOCK_RESOURCE_RESERVED_08))
5686 bp->is_leader = 1;
5687
5688 /* Stop the driver */
5689 /* If interface has been removed - break */
5690 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
5691 return;
5692
5693 bp->recovery_state = BNX2X_RECOVERY_WAIT;
5694 /* Ensure "is_leader" and "recovery_state"
5695 * update values are seen on other CPUs
5696 */
5697 smp_wmb();
5698 break;
5699
5700 case BNX2X_RECOVERY_WAIT:
5701 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
5702 if (bp->is_leader) {
5703 u32 load_counter = bnx2x_get_load_cnt(bp);
5704 if (load_counter) {
5705 /* Wait until all other functions get
5706 * down.
5707 */
5708 schedule_delayed_work(&bp->reset_task,
5709 HZ/10);
5710 return;
5711 } else {
5712 /* If all other functions got down -
5713 * try to bring the chip back to
5714 * normal. In any case it's an exit
5715 * point for a leader.
5716 */
5717 if (bnx2x_leader_reset(bp) ||
5718 bnx2x_nic_load(bp, LOAD_NORMAL)) {
5719 printk(KERN_ERR"%s: Recovery "
5720 "has failed. Power cycle is "
5721 "needed.\n", bp->dev->name);
5722 /* Disconnect this device */
5723 netif_device_detach(bp->dev);
5724 /* Block ifup for all function
5725 * of this ASIC until
5726 * "process kill" or power
5727 * cycle.
5728 */
5729 bnx2x_set_reset_in_progress(bp);
5730 /* Shut down the power */
5731 bnx2x_set_power_state(bp,
5732 PCI_D3hot);
5733 return;
5734 }
5735
5736 return;
5737 }
5738 } else { /* non-leader */
5739 if (!bnx2x_reset_is_done(bp)) {
5740 /* Try to get a LEADER_LOCK HW lock as
5741 * long as a former leader may have
5742 * been unloaded by the user or
5743 * released a leadership by another
5744 * reason.
5745 */
5746 if (bnx2x_trylock_hw_lock(bp,
5747 HW_LOCK_RESOURCE_RESERVED_08)) {
5748 /* I'm a leader now! Restart a
5749 * switch case.
5750 */
5751 bp->is_leader = 1;
5752 break;
5753 }
5754
5755 schedule_delayed_work(&bp->reset_task,
5756 HZ/10);
5757 return;
5758
5759 } else { /* A leader has completed
5760 * the "process kill". It's an exit
5761 * point for a non-leader.
5762 */
5763 bnx2x_nic_load(bp, LOAD_NORMAL);
5764 bp->recovery_state =
5765 BNX2X_RECOVERY_DONE;
5766 smp_wmb();
5767 return;
5768 }
5769 }
5770 default:
5771 return;
5772 }
5773 }
5774}
5775
5776/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
5777 * scheduled on a general queue in order to prevent a dead lock.
5778 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005779static void bnx2x_reset_task(struct work_struct *work)
5780{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005781 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005782
5783#ifdef BNX2X_STOP_ON_ERROR
5784 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
5785 " so reset not done to allow debug dump,\n"
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005786 KERN_ERR " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005787 return;
5788#endif
5789
5790 rtnl_lock();
5791
5792 if (!netif_running(bp->dev))
5793 goto reset_task_exit;
5794
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005795 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE))
5796 bnx2x_parity_recover(bp);
5797 else {
5798 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
5799 bnx2x_nic_load(bp, LOAD_NORMAL);
5800 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005801
5802reset_task_exit:
5803 rtnl_unlock();
5804}
5805
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005806/* end of nic load/unload */
5807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005808/*
5809 * Init service functions
5810 */
5811
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00005812static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
5813{
5814 switch (func) {
5815 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
5816 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
5817 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
5818 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
5819 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
5820 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
5821 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
5822 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
5823 default:
5824 BNX2X_ERR("Unsupported function index: %d\n", func);
5825 return (u32)(-1);
5826 }
5827}
5828
5829static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
5830{
5831 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
5832
5833 /* Flush all outstanding writes */
5834 mmiowb();
5835
5836 /* Pretend to be function 0 */
5837 REG_WR(bp, reg, 0);
5838 /* Flush the GRC transaction (in the chip) */
5839 new_val = REG_RD(bp, reg);
5840 if (new_val != 0) {
5841 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
5842 new_val);
5843 BUG();
5844 }
5845
5846 /* From now we are in the "like-E1" mode */
5847 bnx2x_int_disable(bp);
5848
5849 /* Flush all outstanding writes */
5850 mmiowb();
5851
5852 /* Restore the original funtion settings */
5853 REG_WR(bp, reg, orig_func);
5854 new_val = REG_RD(bp, reg);
5855 if (new_val != orig_func) {
5856 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
5857 orig_func, new_val);
5858 BUG();
5859 }
5860}
5861
5862static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
5863{
5864 if (CHIP_IS_E1H(bp))
5865 bnx2x_undi_int_disable_e1h(bp, func);
5866 else
5867 bnx2x_int_disable(bp);
5868}
5869
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005870static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005871{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005872 u32 val;
5873
5874 /* Check if there is any driver already loaded */
5875 val = REG_RD(bp, MISC_REG_UNPREPARED);
5876 if (val == 0x1) {
5877 /* Check if it is the UNDI driver
5878 * UNDI driver initializes CID offset for normal bell to 0x7
5879 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005880 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005881 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
5882 if (val == 0x7) {
5883 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005884 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005885 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005886 u32 swap_en;
5887 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005888
Eilon Greensteinb4661732009-01-14 06:43:56 +00005889 /* clear the UNDI indication */
5890 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
5891
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005892 BNX2X_DEV_INFO("UNDI is active! reset device\n");
5893
5894 /* try unload UNDI on port 0 */
5895 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005896 bp->fw_seq =
5897 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5898 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005899 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005900
5901 /* if UNDI is loaded on the other port */
5902 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
5903
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005904 /* send "DONE" for previous unload */
5905 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
5906
5907 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005908 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005909 bp->fw_seq =
5910 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5911 DRV_MSG_SEQ_NUMBER_MASK);
5912 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005913
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005914 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005915 }
5916
Eilon Greensteinb4661732009-01-14 06:43:56 +00005917 /* now it's safe to release the lock */
5918 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
5919
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00005920 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005921
5922 /* close input traffic and wait for it */
5923 /* Do not rcv packets to BRB */
5924 REG_WR(bp,
5925 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
5926 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
5927 /* Do not direct rcv packets that are not for MCP to
5928 * the BRB */
5929 REG_WR(bp,
5930 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
5931 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
5932 /* clear AEU */
5933 REG_WR(bp,
5934 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5935 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
5936 msleep(10);
5937
5938 /* save NIG port swap info */
5939 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5940 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005941 /* reset device */
5942 REG_WR(bp,
5943 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005944 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005945 REG_WR(bp,
5946 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5947 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005948 /* take the NIG out of reset and restore swap values */
5949 REG_WR(bp,
5950 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5951 MISC_REGISTERS_RESET_REG_1_RST_NIG);
5952 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
5953 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
5954
5955 /* send unload done to the MCP */
5956 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
5957
5958 /* restore our func and fw_seq */
5959 bp->func = func;
5960 bp->fw_seq =
5961 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
5962 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00005963
5964 } else
5965 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005966 }
5967}
5968
5969static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
5970{
5971 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07005972 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005973
5974 /* Get the chip revision id and number. */
5975 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
5976 val = REG_RD(bp, MISC_REG_CHIP_NUM);
5977 id = ((val & 0xffff) << 16);
5978 val = REG_RD(bp, MISC_REG_CHIP_REV);
5979 id |= ((val & 0xf) << 12);
5980 val = REG_RD(bp, MISC_REG_CHIP_METAL);
5981 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00005982 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005983 id |= (val & 0xf);
5984 bp->common.chip_id = id;
5985 bp->link_params.chip_id = bp->common.chip_id;
5986 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
5987
Eilon Greenstein1c063282009-02-12 08:36:43 +00005988 val = (REG_RD(bp, 0x2874) & 0x55);
5989 if ((bp->common.chip_id & 0x1) ||
5990 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
5991 bp->flags |= ONE_PORT_FLAG;
5992 BNX2X_DEV_INFO("single port device\n");
5993 }
5994
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005995 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
5996 bp->common.flash_size = (NVRAM_1MB_SIZE <<
5997 (val & MCPR_NVM_CFG4_FLASH_SIZE));
5998 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
5999 bp->common.flash_size, bp->common.flash_size);
6000
6001 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00006002 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006003 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00006004 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
6005 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006006
6007 if (!bp->common.shmem_base ||
6008 (bp->common.shmem_base < 0xA0000) ||
6009 (bp->common.shmem_base >= 0xC0000)) {
6010 BNX2X_DEV_INFO("MCP not active\n");
6011 bp->flags |= NO_MCP_FLAG;
6012 return;
6013 }
6014
6015 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
6016 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
6017 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006018 BNX2X_ERROR("BAD MCP validity signature\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006019
6020 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006021 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006022
6023 bp->link_params.hw_led_mode = ((bp->common.hw_config &
6024 SHARED_HW_CFG_LED_MODE_MASK) >>
6025 SHARED_HW_CFG_LED_MODE_SHIFT);
6026
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006027 bp->link_params.feature_config_flags = 0;
6028 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
6029 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
6030 bp->link_params.feature_config_flags |=
6031 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
6032 else
6033 bp->link_params.feature_config_flags &=
6034 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
6035
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006036 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
6037 bp->common.bc_ver = val;
6038 BNX2X_DEV_INFO("bc_ver %X\n", val);
6039 if (val < BNX2X_BC_VER) {
6040 /* for now only warn
6041 * later we might need to enforce this */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006042 BNX2X_ERROR("This driver needs bc_ver %X but found %X, "
6043 "please upgrade BC\n", BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006044 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006045 bp->link_params.feature_config_flags |=
6046 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
6047 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07006048
6049 if (BP_E1HVN(bp) == 0) {
6050 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
6051 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
6052 } else {
6053 /* no WOL capability for E1HVN != 0 */
6054 bp->flags |= NO_WOL_FLAG;
6055 }
6056 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00006057 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006058
6059 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
6060 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
6061 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
6062 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
6063
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006064 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
6065 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006066}
6067
6068static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
6069 u32 switch_cfg)
6070{
6071 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006072 bp->port.supported = 0;
6073 switch (bp->link_params.num_phys) {
6074 case 1:
6075 bp->port.supported = bp->link_params.phy[INT_PHY].supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006076 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006077 case 2:
6078 bp->port.supported = bp->link_params.phy[EXT_PHY1].supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006080 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006082 if (!(bp->port.supported)) {
6083 BNX2X_ERR("NVRAM config error. BAD phy config."
6084 "PHY1 config 0x%x\n",
6085 SHMEM_RD(bp,
6086 dev_info.port_hw_config[port].external_phy_config));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006087 return;
6088 }
6089
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006090 switch (switch_cfg) {
6091 case SWITCH_CFG_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006092 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
6093 port*0x10);
6094 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006095 break;
6096
6097 case SWITCH_CFG_10G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006098 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
6099 port*0x18);
6100 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006102 break;
6103
6104 default:
6105 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006106 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107 return;
6108 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006110 if (!(bp->link_params.speed_cap_mask &
6111 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006112 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006114 if (!(bp->link_params.speed_cap_mask &
6115 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006116 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006117
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006118 if (!(bp->link_params.speed_cap_mask &
6119 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006120 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006121
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006122 if (!(bp->link_params.speed_cap_mask &
6123 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006124 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006125
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006126 if (!(bp->link_params.speed_cap_mask &
6127 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006128 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
6129 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006130
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006131 if (!(bp->link_params.speed_cap_mask &
6132 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006133 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006134
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006135 if (!(bp->link_params.speed_cap_mask &
6136 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006137 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006138
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006139 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006140}
6141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006142static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006143{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006144 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006145
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006146 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006147 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006148 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006149 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006150 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006151 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006152 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006153 bp->link_params.req_line_speed = SPEED_10000;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006154 bp->port.advertising = (ADVERTISED_10000baseT_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006155 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006156 }
6157 break;
6158
6159 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006160 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006161 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006162 bp->port.advertising = (ADVERTISED_10baseT_Full |
6163 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006164 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006165 BNX2X_ERROR("NVRAM config error. "
6166 "Invalid link_config 0x%x"
6167 " speed_cap_mask 0x%x\n",
6168 bp->port.link_config,
6169 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006170 return;
6171 }
6172 break;
6173
6174 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006175 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006176 bp->link_params.req_line_speed = SPEED_10;
6177 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006178 bp->port.advertising = (ADVERTISED_10baseT_Half |
6179 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006181 BNX2X_ERROR("NVRAM config error. "
6182 "Invalid link_config 0x%x"
6183 " speed_cap_mask 0x%x\n",
6184 bp->port.link_config,
6185 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186 return;
6187 }
6188 break;
6189
6190 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006191 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006192 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006193 bp->port.advertising = (ADVERTISED_100baseT_Full |
6194 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006195 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006196 BNX2X_ERROR("NVRAM config error. "
6197 "Invalid link_config 0x%x"
6198 " speed_cap_mask 0x%x\n",
6199 bp->port.link_config,
6200 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006201 return;
6202 }
6203 break;
6204
6205 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006206 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006207 bp->link_params.req_line_speed = SPEED_100;
6208 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006209 bp->port.advertising = (ADVERTISED_100baseT_Half |
6210 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006211 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006212 BNX2X_ERROR("NVRAM config error. "
6213 "Invalid link_config 0x%x"
6214 " speed_cap_mask 0x%x\n",
6215 bp->port.link_config,
6216 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006217 return;
6218 }
6219 break;
6220
6221 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006222 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006223 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006224 bp->port.advertising = (ADVERTISED_1000baseT_Full |
6225 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006226 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006227 BNX2X_ERROR("NVRAM config error. "
6228 "Invalid link_config 0x%x"
6229 " speed_cap_mask 0x%x\n",
6230 bp->port.link_config,
6231 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232 return;
6233 }
6234 break;
6235
6236 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006237 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006238 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 bp->port.advertising = (ADVERTISED_2500baseX_Full |
6240 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006242 BNX2X_ERROR("NVRAM config error. "
6243 "Invalid link_config 0x%x"
6244 " speed_cap_mask 0x%x\n",
6245 bp->port.link_config,
6246 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 return;
6248 }
6249 break;
6250
6251 case PORT_FEATURE_LINK_SPEED_10G_CX4:
6252 case PORT_FEATURE_LINK_SPEED_10G_KX4:
6253 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006254 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006255 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006256 bp->port.advertising = (ADVERTISED_10000baseT_Full |
6257 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006258 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006259 BNX2X_ERROR("NVRAM config error. "
6260 "Invalid link_config 0x%x"
6261 " speed_cap_mask 0x%x\n",
6262 bp->port.link_config,
6263 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006264 return;
6265 }
6266 break;
6267
6268 default:
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006269 BNX2X_ERROR("NVRAM config error. "
6270 "BAD link speed link_config 0x%x\n",
6271 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006272 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006273 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006274 break;
6275 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006277 bp->link_params.req_flow_ctrl = (bp->port.link_config &
6278 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08006279 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07006280 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08006281 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006282
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006283 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08006284 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006285 bp->link_params.req_line_speed,
6286 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006287 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006288}
6289
Michael Chane665bfd2009-10-10 13:46:54 +00006290static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
6291{
6292 mac_hi = cpu_to_be16(mac_hi);
6293 mac_lo = cpu_to_be32(mac_lo);
6294 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
6295 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
6296}
6297
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006298static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006299{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006300 int port = BP_PORT(bp);
6301 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00006302 u32 config;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006303 u32 ext_phy_type, ext_phy_config;;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006304
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006305 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006306 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006307
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006308 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006309 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006310
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006311 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006312 SHMEM_RD(bp,
6313 dev_info.port_hw_config[port].speed_capability_mask);
6314
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006315 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006316 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
6317
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006318
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00006319 /* If the device is capable of WoL, set the default state according
6320 * to the HW
6321 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006322 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00006323 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
6324 (config & PORT_FEATURE_WOL_ENABLED));
6325
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006326 BNX2X_DEV_INFO("lane_config 0x%08x"
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006327 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006328 bp->link_params.lane_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006329 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006330
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006331 bp->link_params.switch_cfg |= (bp->port.link_config &
6332 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006333 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006334 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006335
6336 bnx2x_link_settings_requested(bp);
6337
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006338 /*
6339 * If connected directly, work with the internal PHY, otherwise, work
6340 * with the external PHY
6341 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006342 ext_phy_config =
6343 SHMEM_RD(bp,
6344 dev_info.port_hw_config[port].external_phy_config);
6345 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006346 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006347 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006348
6349 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
6350 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
6351 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00006352 XGXS_EXT_PHY_ADDR(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006354 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
6355 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfd2009-10-10 13:46:54 +00006356 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006357 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
6358 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00006359
6360#ifdef BCM_CNIC
6361 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
6362 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
6363 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
6364#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006365}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006366
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006367static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
6368{
6369 int func = BP_FUNC(bp);
6370 u32 val, val2;
6371 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006372
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006373 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006374
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006375 bp->e1hov = 0;
6376 bp->e1hmf = 0;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006377 if (CHIP_IS_E1H(bp) && !BP_NOMCP(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006378 bp->mf_config =
6379 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006380
Eilon Greenstein2691d512009-08-12 08:22:08 +00006381 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07006382 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00006383 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006384 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00006385 BNX2X_DEV_INFO("%s function mode\n",
6386 IS_E1HMF(bp) ? "multi" : "single");
6387
6388 if (IS_E1HMF(bp)) {
6389 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
6390 e1hov_tag) &
6391 FUNC_MF_CFG_E1HOV_TAG_MASK);
6392 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
6393 bp->e1hov = val;
6394 BNX2X_DEV_INFO("E1HOV for func %d is %d "
6395 "(0x%04x)\n",
6396 func, bp->e1hov, bp->e1hov);
6397 } else {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006398 BNX2X_ERROR("No valid E1HOV for func %d,"
6399 " aborting\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006400 rc = -EPERM;
6401 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00006402 } else {
6403 if (BP_E1HVN(bp)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006404 BNX2X_ERROR("VN %d in single function mode,"
6405 " aborting\n", BP_E1HVN(bp));
Eilon Greenstein2691d512009-08-12 08:22:08 +00006406 rc = -EPERM;
6407 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006408 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006409 }
6410
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006411 if (!BP_NOMCP(bp)) {
6412 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006413
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006414 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
6415 DRV_MSG_SEQ_NUMBER_MASK);
6416 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
6417 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006418
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006419 if (IS_E1HMF(bp)) {
6420 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
6421 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
6422 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
6423 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
6424 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
6425 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
6426 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
6427 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
6428 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
6429 bp->dev->dev_addr[5] = (u8)(val & 0xff);
6430 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
6431 ETH_ALEN);
6432 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
6433 ETH_ALEN);
6434 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006435
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006436 return rc;
6437 }
6438
6439 if (BP_NOMCP(bp)) {
6440 /* only supposed to happen on emulation/FPGA */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006441 BNX2X_ERROR("warning: random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006442 random_ether_addr(bp->dev->dev_addr);
6443 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
6444 }
6445
6446 return rc;
6447}
6448
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00006449static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
6450{
6451 int cnt, i, block_end, rodi;
6452 char vpd_data[BNX2X_VPD_LEN+1];
6453 char str_id_reg[VENDOR_ID_LEN+1];
6454 char str_id_cap[VENDOR_ID_LEN+1];
6455 u8 len;
6456
6457 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_data);
6458 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
6459
6460 if (cnt < BNX2X_VPD_LEN)
6461 goto out_not_found;
6462
6463 i = pci_vpd_find_tag(vpd_data, 0, BNX2X_VPD_LEN,
6464 PCI_VPD_LRDT_RO_DATA);
6465 if (i < 0)
6466 goto out_not_found;
6467
6468
6469 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
6470 pci_vpd_lrdt_size(&vpd_data[i]);
6471
6472 i += PCI_VPD_LRDT_TAG_SIZE;
6473
6474 if (block_end > BNX2X_VPD_LEN)
6475 goto out_not_found;
6476
6477 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
6478 PCI_VPD_RO_KEYWORD_MFR_ID);
6479 if (rodi < 0)
6480 goto out_not_found;
6481
6482 len = pci_vpd_info_field_size(&vpd_data[rodi]);
6483
6484 if (len != VENDOR_ID_LEN)
6485 goto out_not_found;
6486
6487 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
6488
6489 /* vendor specific info */
6490 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
6491 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
6492 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
6493 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
6494
6495 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
6496 PCI_VPD_RO_KEYWORD_VENDOR0);
6497 if (rodi >= 0) {
6498 len = pci_vpd_info_field_size(&vpd_data[rodi]);
6499
6500 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
6501
6502 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
6503 memcpy(bp->fw_ver, &vpd_data[rodi], len);
6504 bp->fw_ver[len] = ' ';
6505 }
6506 }
6507 return;
6508 }
6509out_not_found:
6510 return;
6511}
6512
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006513static int __devinit bnx2x_init_bp(struct bnx2x *bp)
6514{
6515 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00006516 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006517 int rc;
6518
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006519 /* Disable interrupt handling until HW is initialized */
6520 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00006521 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006522
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006523 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07006524 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -07006525 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +00006526#ifdef BCM_CNIC
6527 mutex_init(&bp->cnic_mutex);
6528#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006529
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08006530 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006531 INIT_DELAYED_WORK(&bp->reset_task, bnx2x_reset_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006532
6533 rc = bnx2x_get_hwinfo(bp);
6534
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00006535 bnx2x_read_fwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006536 /* need to reset chip if undi was active */
6537 if (!BP_NOMCP(bp))
6538 bnx2x_undi_unload(bp);
6539
6540 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006541 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006542
6543 if (BP_NOMCP(bp) && (func == 0))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006544 dev_err(&bp->pdev->dev, "MCP disabled, "
6545 "must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006546
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006547 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006548 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
6549 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006550 dev_err(&bp->pdev->dev, "Multi disabled since int_mode "
6551 "requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006552 multi_mode = ETH_RSS_MODE_DISABLED;
6553 }
6554 bp->multi_mode = multi_mode;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00006555 bp->int_mode = int_mode;
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006556
Dmitry Kravkov4fd89b72010-04-01 19:45:34 -07006557 bp->dev->features |= NETIF_F_GRO;
6558
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006559 /* Set TPA flags */
6560 if (disable_tpa) {
6561 bp->flags &= ~TPA_ENABLE_FLAG;
6562 bp->dev->features &= ~NETIF_F_LRO;
6563 } else {
6564 bp->flags |= TPA_ENABLE_FLAG;
6565 bp->dev->features |= NETIF_F_LRO;
6566 }
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00006567 bp->disable_tpa = disable_tpa;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006568
Eilon Greensteina18f5122009-08-12 08:23:26 +00006569 if (CHIP_IS_E1(bp))
6570 bp->dropless_fc = 0;
6571 else
6572 bp->dropless_fc = dropless_fc;
6573
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00006574 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006576 bp->tx_ring_size = MAX_TX_AVAIL;
6577 bp->rx_ring_size = MAX_RX_AVAIL;
6578
6579 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006580
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00006581 /* make sure that the numbers are in the right granularity */
6582 bp->tx_ticks = (50 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
6583 bp->rx_ticks = (25 / (4 * BNX2X_BTR)) * (4 * BNX2X_BTR);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006584
Eilon Greenstein87942b42009-02-12 08:36:49 +00006585 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
6586 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006587
6588 init_timer(&bp->timer);
6589 bp->timer.expires = jiffies + bp->current_interval;
6590 bp->timer.data = (unsigned long) bp;
6591 bp->timer.function = bnx2x_timer;
6592
6593 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594}
6595
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006596
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00006597/****************************************************************************
6598* General service functions
6599****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006600
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006601/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006602static int bnx2x_open(struct net_device *dev)
6603{
6604 struct bnx2x *bp = netdev_priv(dev);
6605
Eilon Greenstein6eccabb2009-01-22 03:37:48 +00006606 netif_carrier_off(dev);
6607
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006608 bnx2x_set_power_state(bp, PCI_D0);
6609
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006610 if (!bnx2x_reset_is_done(bp)) {
6611 do {
6612 /* Reset MCP mail box sequence if there is on going
6613 * recovery
6614 */
6615 bp->fw_seq = 0;
6616
6617 /* If it's the first function to load and reset done
6618 * is still not cleared it may mean that. We don't
6619 * check the attention state here because it may have
6620 * already been cleared by a "common" reset but we
6621 * shell proceed with "process kill" anyway.
6622 */
6623 if ((bnx2x_get_load_cnt(bp) == 0) &&
6624 bnx2x_trylock_hw_lock(bp,
6625 HW_LOCK_RESOURCE_RESERVED_08) &&
6626 (!bnx2x_leader_reset(bp))) {
6627 DP(NETIF_MSG_HW, "Recovered in open\n");
6628 break;
6629 }
6630
6631 bnx2x_set_power_state(bp, PCI_D3hot);
6632
6633 printk(KERN_ERR"%s: Recovery flow hasn't been properly"
6634 " completed yet. Try again later. If u still see this"
6635 " message after a few retries then power cycle is"
6636 " required.\n", bp->dev->name);
6637
6638 return -EAGAIN;
6639 } while (0);
6640 }
6641
6642 bp->recovery_state = BNX2X_RECOVERY_DONE;
6643
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006644 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006645}
6646
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006647/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006648static int bnx2x_close(struct net_device *dev)
6649{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006650 struct bnx2x *bp = netdev_priv(dev);
6651
6652 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07006653 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +00006654 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006655
6656 return 0;
6657}
6658
Eilon Greensteinf5372252009-02-12 08:38:30 +00006659/* called with netif_tx_lock from dev_mcast.c */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006660void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006661{
6662 struct bnx2x *bp = netdev_priv(dev);
6663 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
6664 int port = BP_PORT(bp);
6665
6666 if (bp->state != BNX2X_STATE_OPEN) {
6667 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6668 return;
6669 }
6670
6671 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
6672
6673 if (dev->flags & IFF_PROMISC)
6674 rx_mode = BNX2X_RX_MODE_PROMISC;
6675
6676 else if ((dev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00006677 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
6678 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006679 rx_mode = BNX2X_RX_MODE_ALLMULTI;
6680
6681 else { /* some multicasts */
6682 if (CHIP_IS_E1(bp)) {
6683 int i, old, offset;
Jiri Pirko22bedad32010-04-01 21:22:57 +00006684 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006685 struct mac_configuration_cmd *config =
6686 bnx2x_sp(bp, mcast_config);
6687
Jiri Pirko0ddf4772010-02-20 00:13:58 +00006688 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00006689 netdev_for_each_mc_addr(ha, dev) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006690 config->config_table[i].
6691 cam_entry.msb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006692 swab16(*(u16 *)&ha->addr[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006693 config->config_table[i].
6694 cam_entry.middle_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006695 swab16(*(u16 *)&ha->addr[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696 config->config_table[i].
6697 cam_entry.lsb_mac_addr =
Jiri Pirko22bedad32010-04-01 21:22:57 +00006698 swab16(*(u16 *)&ha->addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006699 config->config_table[i].cam_entry.flags =
6700 cpu_to_le16(port);
6701 config->config_table[i].
6702 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07006703 config->config_table[i].target_table_entry.
6704 clients_bit_vector =
6705 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006706 config->config_table[i].
6707 target_table_entry.vlan_id = 0;
6708
6709 DP(NETIF_MSG_IFUP,
6710 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
6711 config->config_table[i].
6712 cam_entry.msb_mac_addr,
6713 config->config_table[i].
6714 cam_entry.middle_mac_addr,
6715 config->config_table[i].
6716 cam_entry.lsb_mac_addr);
Jiri Pirko0ddf4772010-02-20 00:13:58 +00006717 i++;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006718 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006719 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006720 if (old > i) {
6721 for (; i < old; i++) {
6722 if (CAM_IS_INVALID(config->
6723 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +00006724 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006725 break;
6726 }
6727 /* invalidate */
6728 CAM_INVALIDATE(config->
6729 config_table[i]);
6730 }
6731 }
6732
6733 if (CHIP_REV_IS_SLOW(bp))
6734 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
6735 else
6736 offset = BNX2X_MAX_MULTICAST*(1 + port);
6737
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006738 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006739 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006740 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006741 config->hdr.reserved1 = 0;
6742
Michael Chane665bfd2009-10-10 13:46:54 +00006743 bp->set_mac_pending++;
6744 smp_wmb();
6745
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006746 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6747 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
6748 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
6749 0);
6750 } else { /* E1H */
6751 /* Accept one or more multicasts */
Jiri Pirko22bedad32010-04-01 21:22:57 +00006752 struct netdev_hw_addr *ha;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006753 u32 mc_filter[MC_HASH_SIZE];
6754 u32 crc, bit, regidx;
6755 int i;
6756
6757 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
6758
Jiri Pirko22bedad32010-04-01 21:22:57 +00006759 netdev_for_each_mc_addr(ha, dev) {
Johannes Berg7c510e42008-10-27 17:47:26 -07006760 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
Jiri Pirko22bedad32010-04-01 21:22:57 +00006761 ha->addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762
Jiri Pirko22bedad32010-04-01 21:22:57 +00006763 crc = crc32c_le(0, ha->addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006764 bit = (crc >> 24) & 0xff;
6765 regidx = bit >> 5;
6766 bit &= 0x1f;
6767 mc_filter[regidx] |= (1 << bit);
6768 }
6769
6770 for (i = 0; i < MC_HASH_SIZE; i++)
6771 REG_WR(bp, MC_HASH_OFFSET(bp, i),
6772 mc_filter[i]);
6773 }
6774 }
6775
6776 bp->rx_mode = rx_mode;
6777 bnx2x_set_storm_rx_mode(bp);
6778}
6779
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006780
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006781/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006782static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
6783 int devad, u16 addr)
6784{
6785 struct bnx2x *bp = netdev_priv(netdev);
6786 u16 value;
6787 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006788
6789 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
6790 prtad, devad, addr);
6791
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006792 /* The HW expects different devad if CL22 is used */
6793 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
6794
6795 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006796 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006797 bnx2x_release_phy_lock(bp);
6798 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
6799
6800 if (!rc)
6801 rc = value;
6802 return rc;
6803}
6804
6805/* called with rtnl_lock */
6806static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
6807 u16 addr, u16 value)
6808{
6809 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006810 int rc;
6811
6812 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
6813 " value 0x%x\n", prtad, devad, addr, value);
6814
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006815 /* The HW expects different devad if CL22 is used */
6816 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
6817
6818 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006819 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006820 bnx2x_release_phy_lock(bp);
6821 return rc;
6822}
6823
6824/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006825static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6826{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006827 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006828 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006830 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
6831 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006832
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006833 if (!netif_running(dev))
6834 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006835
Eilon Greenstein01cd4522009-08-12 08:23:08 +00006836 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006837}
6838
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00006839#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006840static void poll_bnx2x(struct net_device *dev)
6841{
6842 struct bnx2x *bp = netdev_priv(dev);
6843
6844 disable_irq(bp->pdev->irq);
6845 bnx2x_interrupt(bp->pdev->irq, dev);
6846 enable_irq(bp->pdev->irq);
6847}
6848#endif
6849
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08006850static const struct net_device_ops bnx2x_netdev_ops = {
6851 .ndo_open = bnx2x_open,
6852 .ndo_stop = bnx2x_close,
6853 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +00006854 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08006855 .ndo_set_mac_address = bnx2x_change_mac_addr,
6856 .ndo_validate_addr = eth_validate_addr,
6857 .ndo_do_ioctl = bnx2x_ioctl,
6858 .ndo_change_mtu = bnx2x_change_mtu,
6859 .ndo_tx_timeout = bnx2x_tx_timeout,
6860#ifdef BCM_VLAN
6861 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
6862#endif
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00006863#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08006864 .ndo_poll_controller = poll_bnx2x,
6865#endif
6866};
6867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
6869 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006870{
6871 struct bnx2x *bp;
6872 int rc;
6873
6874 SET_NETDEV_DEV(dev, &pdev->dev);
6875 bp = netdev_priv(dev);
6876
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006877 bp->dev = dev;
6878 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006879 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006880 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006881
6882 rc = pci_enable_device(pdev);
6883 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006884 dev_err(&bp->pdev->dev,
6885 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006886 goto err_out;
6887 }
6888
6889 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006890 dev_err(&bp->pdev->dev,
6891 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006892 rc = -ENODEV;
6893 goto err_out_disable;
6894 }
6895
6896 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006897 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
6898 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006899 rc = -ENODEV;
6900 goto err_out_disable;
6901 }
6902
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006903 if (atomic_read(&pdev->enable_cnt) == 1) {
6904 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
6905 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006906 dev_err(&bp->pdev->dev,
6907 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006908 goto err_out_disable;
6909 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006911 pci_set_master(pdev);
6912 pci_save_state(pdev);
6913 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914
6915 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
6916 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006917 dev_err(&bp->pdev->dev,
6918 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006919 rc = -EIO;
6920 goto err_out_release;
6921 }
6922
6923 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
6924 if (bp->pcie_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006925 dev_err(&bp->pdev->dev,
6926 "Cannot find PCI Express capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006927 rc = -EIO;
6928 goto err_out_release;
6929 }
6930
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006931 if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006932 bp->flags |= USING_DAC_FLAG;
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006933 if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006934 dev_err(&bp->pdev->dev, "dma_set_coherent_mask"
6935 " failed, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006936 rc = -EIO;
6937 goto err_out_release;
6938 }
6939
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006940 } else if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006941 dev_err(&bp->pdev->dev,
6942 "System does not support DMA, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943 rc = -EIO;
6944 goto err_out_release;
6945 }
6946
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006947 dev->mem_start = pci_resource_start(pdev, 0);
6948 dev->base_addr = dev->mem_start;
6949 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006950
6951 dev->irq = pdev->irq;
6952
Arjan van de Ven275f1652008-10-20 21:42:39 -07006953 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006954 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006955 dev_err(&bp->pdev->dev,
6956 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006957 rc = -ENOMEM;
6958 goto err_out_release;
6959 }
6960
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006961 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
6962 min_t(u64, BNX2X_DB_SIZE,
6963 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006964 if (!bp->doorbells) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006965 dev_err(&bp->pdev->dev,
6966 "Cannot map doorbell space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006967 rc = -ENOMEM;
6968 goto err_out_unmap;
6969 }
6970
6971 bnx2x_set_power_state(bp, PCI_D0);
6972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006973 /* clean indirect addresses */
6974 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
6975 PCICFG_VENDOR_ID_OFFSET);
6976 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
6977 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
6978 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
6979 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006980
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00006981 /* Reset the load counter */
6982 bnx2x_clear_load_cnt(bp);
6983
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006984 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006985
Stephen Hemmingerc64213c2008-11-21 17:36:04 -08006986 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00006987 bnx2x_set_ethtool_ops(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006988 dev->features |= NETIF_F_SG;
6989 dev->features |= NETIF_F_HW_CSUM;
6990 if (bp->flags & USING_DAC_FLAG)
6991 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +00006992 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
6993 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006994#ifdef BCM_VLAN
6995 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08006996 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +00006997
6998 dev->vlan_features |= NETIF_F_SG;
6999 dev->vlan_features |= NETIF_F_HW_CSUM;
7000 if (bp->flags & USING_DAC_FLAG)
7001 dev->vlan_features |= NETIF_F_HIGHDMA;
7002 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
7003 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007004#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007005
Eilon Greenstein01cd4522009-08-12 08:23:08 +00007006 /* get_port_hwinfo() will set prtad and mmds properly */
7007 bp->mdio.prtad = MDIO_PRTAD_NONE;
7008 bp->mdio.mmds = 0;
7009 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7010 bp->mdio.dev = dev;
7011 bp->mdio.mdio_read = bnx2x_mdio_read;
7012 bp->mdio.mdio_write = bnx2x_mdio_write;
7013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007014 return 0;
7015
7016err_out_unmap:
7017 if (bp->regview) {
7018 iounmap(bp->regview);
7019 bp->regview = NULL;
7020 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007021 if (bp->doorbells) {
7022 iounmap(bp->doorbells);
7023 bp->doorbells = NULL;
7024 }
7025
7026err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007027 if (atomic_read(&pdev->enable_cnt) == 1)
7028 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007029
7030err_out_disable:
7031 pci_disable_device(pdev);
7032 pci_set_drvdata(pdev, NULL);
7033
7034err_out:
7035 return rc;
7036}
7037
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007038static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
7039 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -08007040{
7041 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
7042
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007043 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
7044
7045 /* return value of 1=2.5GHz 2=5GHz */
7046 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -08007047}
7048
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007049static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007050{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007051 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007052 struct bnx2x_fw_file_hdr *fw_hdr;
7053 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007054 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007055 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007056 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007057 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007058
7059 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
7060 return -EINVAL;
7061
7062 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
7063 sections = (struct bnx2x_fw_file_section *)fw_hdr;
7064
7065 /* Make sure none of the offsets and sizes make us read beyond
7066 * the end of the firmware data */
7067 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
7068 offset = be32_to_cpu(sections[i].offset);
7069 len = be32_to_cpu(sections[i].len);
7070 if (offset + len > firmware->size) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007071 dev_err(&bp->pdev->dev,
7072 "Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007073 return -EINVAL;
7074 }
7075 }
7076
7077 /* Likewise for the init_ops offsets */
7078 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
7079 ops_offsets = (u16 *)(firmware->data + offset);
7080 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
7081
7082 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
7083 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007084 dev_err(&bp->pdev->dev,
7085 "Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007086 return -EINVAL;
7087 }
7088 }
7089
7090 /* Check FW version */
7091 offset = be32_to_cpu(fw_hdr->fw_version.offset);
7092 fw_ver = firmware->data + offset;
7093 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
7094 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
7095 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
7096 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007097 dev_err(&bp->pdev->dev,
7098 "Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007099 fw_ver[0], fw_ver[1], fw_ver[2],
7100 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
7101 BCM_5710_FW_MINOR_VERSION,
7102 BCM_5710_FW_REVISION_VERSION,
7103 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007104 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007105 }
7106
7107 return 0;
7108}
7109
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007110static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007111{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007112 const __be32 *source = (const __be32 *)_source;
7113 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007114 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007115
7116 for (i = 0; i < n/4; i++)
7117 target[i] = be32_to_cpu(source[i]);
7118}
7119
7120/*
7121 Ops array is stored in the following format:
7122 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
7123 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007124static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007125{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007126 const __be32 *source = (const __be32 *)_source;
7127 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007128 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007129
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007130 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007131 tmp = be32_to_cpu(source[j]);
7132 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007133 target[i].offset = tmp & 0xffffff;
7134 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007135 }
7136}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007137
7138static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007139{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007140 const __be16 *source = (const __be16 *)_source;
7141 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007142 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007143
7144 for (i = 0; i < n/2; i++)
7145 target[i] = be16_to_cpu(source[i]);
7146}
7147
Joe Perches7995c642010-02-17 15:01:52 +00007148#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
7149do { \
7150 u32 len = be32_to_cpu(fw_hdr->arr.len); \
7151 bp->arr = kmalloc(len, GFP_KERNEL); \
7152 if (!bp->arr) { \
7153 pr_err("Failed to allocate %d bytes for "#arr"\n", len); \
7154 goto lbl; \
7155 } \
7156 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
7157 (u8 *)bp->arr, len); \
7158} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007159
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007160int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007161{
Ben Hutchings45229b42009-11-07 11:53:39 +00007162 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007163 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +00007164 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007165
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007166 if (CHIP_IS_E1(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00007167 fw_file_name = FW_FILE_NAME_E1;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007168 else if (CHIP_IS_E1H(bp))
Ben Hutchings45229b42009-11-07 11:53:39 +00007169 fw_file_name = FW_FILE_NAME_E1H;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007170 else {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007171 BNX2X_ERR("Unsupported chip revision\n");
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007172 return -EINVAL;
7173 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007174
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007175 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007176
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007177 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007178 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007179 BNX2X_ERR("Can't load firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007180 goto request_firmware_exit;
7181 }
7182
7183 rc = bnx2x_check_firmware(bp);
7184 if (rc) {
Dmitry Kravkov6891dd22010-08-03 21:49:40 +00007185 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007186 goto request_firmware_exit;
7187 }
7188
7189 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
7190
7191 /* Initialize the pointers to the init arrays */
7192 /* Blob */
7193 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
7194
7195 /* Opcodes */
7196 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
7197
7198 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007199 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
7200 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007201
7202 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +00007203 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7204 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
7205 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
7206 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
7207 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7208 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
7209 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
7210 be32_to_cpu(fw_hdr->usem_pram_data.offset);
7211 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7212 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
7213 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
7214 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
7215 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
7216 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
7217 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
7218 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007219
7220 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007221
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007222init_offsets_alloc_err:
7223 kfree(bp->init_ops);
7224init_ops_alloc_err:
7225 kfree(bp->init_data);
7226request_firmware_exit:
7227 release_firmware(bp->firmware);
7228
7229 return rc;
7230}
7231
7232
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233static int __devinit bnx2x_init_one(struct pci_dev *pdev,
7234 const struct pci_device_id *ent)
7235{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007236 struct net_device *dev = NULL;
7237 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007238 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -08007239 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007240
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007241 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007242 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007243 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007244 dev_err(&pdev->dev, "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007248 bp = netdev_priv(dev);
Joe Perches7995c642010-02-17 15:01:52 +00007249 bp->msg_enable = debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250
Eilon Greensteindf4770de2009-08-12 08:23:28 +00007251 pci_set_drvdata(pdev, dev);
7252
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007253 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007254 if (rc < 0) {
7255 free_netdev(dev);
7256 return rc;
7257 }
7258
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007259 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00007260 if (rc)
7261 goto init_one_exit;
7262
7263 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007264 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +00007265 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007266 goto init_one_exit;
7267 }
7268
Eilon Greenstein37f9ce62009-08-12 08:23:34 +00007269 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007270 netdev_info(dev, "%s (%c%d) PCI-E x%d %s found at mem %lx,"
7271 " IRQ %d, ", board_info[ent->driver_data].name,
7272 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
7273 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
7274 dev->base_addr, bp->pdev->irq);
7275 pr_cont("node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +00007276
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007277 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007278
7279init_one_exit:
7280 if (bp->regview)
7281 iounmap(bp->regview);
7282
7283 if (bp->doorbells)
7284 iounmap(bp->doorbells);
7285
7286 free_netdev(dev);
7287
7288 if (atomic_read(&pdev->enable_cnt) == 1)
7289 pci_release_regions(pdev);
7290
7291 pci_disable_device(pdev);
7292 pci_set_drvdata(pdev, NULL);
7293
7294 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007295}
7296
7297static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
7298{
7299 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -08007300 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007301
Eliezer Tamir228241e2008-02-28 11:56:57 -08007302 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007303 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -08007304 return;
7305 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007306 bp = netdev_priv(dev);
7307
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007308 unregister_netdev(dev);
7309
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007310 /* Make sure RESET task is not scheduled before continuing */
7311 cancel_delayed_work_sync(&bp->reset_task);
7312
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007313 if (bp->regview)
7314 iounmap(bp->regview);
7315
7316 if (bp->doorbells)
7317 iounmap(bp->doorbells);
7318
7319 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007320
7321 if (atomic_read(&pdev->enable_cnt) == 1)
7322 pci_release_regions(pdev);
7323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007324 pci_disable_device(pdev);
7325 pci_set_drvdata(pdev, NULL);
7326}
7327
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007328static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
7329{
7330 int i;
7331
7332 bp->state = BNX2X_STATE_ERROR;
7333
7334 bp->rx_mode = BNX2X_RX_MODE_NONE;
7335
7336 bnx2x_netif_stop(bp, 0);
Stanislaw Gruszkac89af1a2010-05-17 17:35:38 -07007337 netif_carrier_off(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007338
7339 del_timer_sync(&bp->timer);
7340 bp->stats_state = STATS_STATE_DISABLED;
7341 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
7342
7343 /* Release IRQs */
Vladislav Zolotarov6cbe5062010-02-17 02:03:27 +00007344 bnx2x_free_irq(bp, false);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007345
7346 if (CHIP_IS_E1(bp)) {
7347 struct mac_configuration_cmd *config =
7348 bnx2x_sp(bp, mcast_config);
7349
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007350 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007351 CAM_INVALIDATE(config->config_table[i]);
7352 }
7353
7354 /* Free SKBs, SGEs, TPA pool and driver internals */
7355 bnx2x_free_skbs(bp);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007356 for_each_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007357 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00007358 for_each_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007359 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007360 bnx2x_free_mem(bp);
7361
7362 bp->state = BNX2X_STATE_CLOSED;
7363
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007364 return 0;
7365}
7366
7367static void bnx2x_eeh_recover(struct bnx2x *bp)
7368{
7369 u32 val;
7370
7371 mutex_init(&bp->port.phy_mutex);
7372
7373 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7374 bp->link_params.shmem_base = bp->common.shmem_base;
7375 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7376
7377 if (!bp->common.shmem_base ||
7378 (bp->common.shmem_base < 0xA0000) ||
7379 (bp->common.shmem_base >= 0xC0000)) {
7380 BNX2X_DEV_INFO("MCP not active\n");
7381 bp->flags |= NO_MCP_FLAG;
7382 return;
7383 }
7384
7385 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7386 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7387 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7388 BNX2X_ERR("BAD MCP validity signature\n");
7389
7390 if (!BP_NOMCP(bp)) {
7391 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
7392 & DRV_MSG_SEQ_NUMBER_MASK);
7393 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
7394 }
7395}
7396
Wendy Xiong493adb12008-06-23 20:36:22 -07007397/**
7398 * bnx2x_io_error_detected - called when PCI error is detected
7399 * @pdev: Pointer to PCI device
7400 * @state: The current pci connection state
7401 *
7402 * This function is called after a PCI bus error affecting
7403 * this device has been detected.
7404 */
7405static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
7406 pci_channel_state_t state)
7407{
7408 struct net_device *dev = pci_get_drvdata(pdev);
7409 struct bnx2x *bp = netdev_priv(dev);
7410
7411 rtnl_lock();
7412
7413 netif_device_detach(dev);
7414
Dean Nelson07ce50e42009-07-31 09:13:25 +00007415 if (state == pci_channel_io_perm_failure) {
7416 rtnl_unlock();
7417 return PCI_ERS_RESULT_DISCONNECT;
7418 }
7419
Wendy Xiong493adb12008-06-23 20:36:22 -07007420 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007421 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -07007422
7423 pci_disable_device(pdev);
7424
7425 rtnl_unlock();
7426
7427 /* Request a slot reset */
7428 return PCI_ERS_RESULT_NEED_RESET;
7429}
7430
7431/**
7432 * bnx2x_io_slot_reset - called after the PCI bus has been reset
7433 * @pdev: Pointer to PCI device
7434 *
7435 * Restart the card from scratch, as if from a cold-boot.
7436 */
7437static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
7438{
7439 struct net_device *dev = pci_get_drvdata(pdev);
7440 struct bnx2x *bp = netdev_priv(dev);
7441
7442 rtnl_lock();
7443
7444 if (pci_enable_device(pdev)) {
7445 dev_err(&pdev->dev,
7446 "Cannot re-enable PCI device after reset\n");
7447 rtnl_unlock();
7448 return PCI_ERS_RESULT_DISCONNECT;
7449 }
7450
7451 pci_set_master(pdev);
7452 pci_restore_state(pdev);
7453
7454 if (netif_running(dev))
7455 bnx2x_set_power_state(bp, PCI_D0);
7456
7457 rtnl_unlock();
7458
7459 return PCI_ERS_RESULT_RECOVERED;
7460}
7461
7462/**
7463 * bnx2x_io_resume - called when traffic can start flowing again
7464 * @pdev: Pointer to PCI device
7465 *
7466 * This callback is called when the error recovery driver tells us that
7467 * its OK to resume normal operation.
7468 */
7469static void bnx2x_io_resume(struct pci_dev *pdev)
7470{
7471 struct net_device *dev = pci_get_drvdata(pdev);
7472 struct bnx2x *bp = netdev_priv(dev);
7473
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00007474 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
7475 printk(KERN_ERR "Handling parity error recovery. Try again later\n");
7476 return;
7477 }
7478
Wendy Xiong493adb12008-06-23 20:36:22 -07007479 rtnl_lock();
7480
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007481 bnx2x_eeh_recover(bp);
7482
Wendy Xiong493adb12008-06-23 20:36:22 -07007483 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007484 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -07007485
7486 netif_device_attach(dev);
7487
7488 rtnl_unlock();
7489}
7490
7491static struct pci_error_handlers bnx2x_err_handler = {
7492 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +00007493 .slot_reset = bnx2x_io_slot_reset,
7494 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -07007495};
7496
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007497static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -07007498 .name = DRV_MODULE_NAME,
7499 .id_table = bnx2x_pci_tbl,
7500 .probe = bnx2x_init_one,
7501 .remove = __devexit_p(bnx2x_remove_one),
7502 .suspend = bnx2x_suspend,
7503 .resume = bnx2x_resume,
7504 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007505};
7506
7507static int __init bnx2x_init(void)
7508{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007509 int ret;
7510
Joe Perches7995c642010-02-17 15:01:52 +00007511 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +00007512
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007513 bnx2x_wq = create_singlethread_workqueue("bnx2x");
7514 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +00007515 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007516 return -ENOMEM;
7517 }
7518
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007519 ret = pci_register_driver(&bnx2x_pci_driver);
7520 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +00007521 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +00007522 destroy_workqueue(bnx2x_wq);
7523 }
7524 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007525}
7526
7527static void __exit bnx2x_cleanup(void)
7528{
7529 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08007530
7531 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007532}
7533
7534module_init(bnx2x_init);
7535module_exit(bnx2x_cleanup);
7536
Michael Chan993ac7b2009-10-10 13:46:56 +00007537#ifdef BCM_CNIC
7538
7539/* count denotes the number of new completions we have seen */
7540static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
7541{
7542 struct eth_spe *spe;
7543
7544#ifdef BNX2X_STOP_ON_ERROR
7545 if (unlikely(bp->panic))
7546 return;
7547#endif
7548
7549 spin_lock_bh(&bp->spq_lock);
7550 bp->cnic_spq_pending -= count;
7551
7552 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
7553 bp->cnic_spq_pending++) {
7554
7555 if (!bp->cnic_kwq_pending)
7556 break;
7557
7558 spe = bnx2x_sp_get_next(bp);
7559 *spe = *bp->cnic_kwq_cons;
7560
7561 bp->cnic_kwq_pending--;
7562
7563 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
7564 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
7565
7566 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
7567 bp->cnic_kwq_cons = bp->cnic_kwq;
7568 else
7569 bp->cnic_kwq_cons++;
7570 }
7571 bnx2x_sp_prod_update(bp);
7572 spin_unlock_bh(&bp->spq_lock);
7573}
7574
7575static int bnx2x_cnic_sp_queue(struct net_device *dev,
7576 struct kwqe_16 *kwqes[], u32 count)
7577{
7578 struct bnx2x *bp = netdev_priv(dev);
7579 int i;
7580
7581#ifdef BNX2X_STOP_ON_ERROR
7582 if (unlikely(bp->panic))
7583 return -EIO;
7584#endif
7585
7586 spin_lock_bh(&bp->spq_lock);
7587
7588 for (i = 0; i < count; i++) {
7589 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
7590
7591 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
7592 break;
7593
7594 *bp->cnic_kwq_prod = *spe;
7595
7596 bp->cnic_kwq_pending++;
7597
7598 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
7599 spe->hdr.conn_and_cmd_data, spe->hdr.type,
7600 spe->data.mac_config_addr.hi,
7601 spe->data.mac_config_addr.lo,
7602 bp->cnic_kwq_pending);
7603
7604 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
7605 bp->cnic_kwq_prod = bp->cnic_kwq;
7606 else
7607 bp->cnic_kwq_prod++;
7608 }
7609
7610 spin_unlock_bh(&bp->spq_lock);
7611
7612 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
7613 bnx2x_cnic_sp_post(bp, 0);
7614
7615 return i;
7616}
7617
7618static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
7619{
7620 struct cnic_ops *c_ops;
7621 int rc = 0;
7622
7623 mutex_lock(&bp->cnic_mutex);
7624 c_ops = bp->cnic_ops;
7625 if (c_ops)
7626 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
7627 mutex_unlock(&bp->cnic_mutex);
7628
7629 return rc;
7630}
7631
7632static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
7633{
7634 struct cnic_ops *c_ops;
7635 int rc = 0;
7636
7637 rcu_read_lock();
7638 c_ops = rcu_dereference(bp->cnic_ops);
7639 if (c_ops)
7640 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
7641 rcu_read_unlock();
7642
7643 return rc;
7644}
7645
7646/*
7647 * for commands that have no data
7648 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007649int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +00007650{
7651 struct cnic_ctl_info ctl = {0};
7652
7653 ctl.cmd = cmd;
7654
7655 return bnx2x_cnic_ctl_send(bp, &ctl);
7656}
7657
7658static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
7659{
7660 struct cnic_ctl_info ctl;
7661
7662 /* first we tell CNIC and only then we count this as a completion */
7663 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
7664 ctl.data.comp.cid = cid;
7665
7666 bnx2x_cnic_ctl_send_bh(bp, &ctl);
7667 bnx2x_cnic_sp_post(bp, 1);
7668}
7669
7670static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
7671{
7672 struct bnx2x *bp = netdev_priv(dev);
7673 int rc = 0;
7674
7675 switch (ctl->cmd) {
7676 case DRV_CTL_CTXTBL_WR_CMD: {
7677 u32 index = ctl->data.io.offset;
7678 dma_addr_t addr = ctl->data.io.dma_addr;
7679
7680 bnx2x_ilt_wr(bp, index, addr);
7681 break;
7682 }
7683
7684 case DRV_CTL_COMPLETION_CMD: {
7685 int count = ctl->data.comp.comp_count;
7686
7687 bnx2x_cnic_sp_post(bp, count);
7688 break;
7689 }
7690
7691 /* rtnl_lock is held. */
7692 case DRV_CTL_START_L2_CMD: {
7693 u32 cli = ctl->data.ring.client_id;
7694
7695 bp->rx_mode_cl_mask |= (1 << cli);
7696 bnx2x_set_storm_rx_mode(bp);
7697 break;
7698 }
7699
7700 /* rtnl_lock is held. */
7701 case DRV_CTL_STOP_L2_CMD: {
7702 u32 cli = ctl->data.ring.client_id;
7703
7704 bp->rx_mode_cl_mask &= ~(1 << cli);
7705 bnx2x_set_storm_rx_mode(bp);
7706 break;
7707 }
7708
7709 default:
7710 BNX2X_ERR("unknown command %x\n", ctl->cmd);
7711 rc = -EINVAL;
7712 }
7713
7714 return rc;
7715}
7716
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007717void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +00007718{
7719 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7720
7721 if (bp->flags & USING_MSIX_FLAG) {
7722 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
7723 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
7724 cp->irq_arr[0].vector = bp->msix_table[1].vector;
7725 } else {
7726 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
7727 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
7728 }
7729 cp->irq_arr[0].status_blk = bp->cnic_sb;
7730 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
7731 cp->irq_arr[1].status_blk = bp->def_status_blk;
7732 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
7733
7734 cp->num_irq = 2;
7735}
7736
7737static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
7738 void *data)
7739{
7740 struct bnx2x *bp = netdev_priv(dev);
7741 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7742
7743 if (ops == NULL)
7744 return -EINVAL;
7745
7746 if (atomic_read(&bp->intr_sem) != 0)
7747 return -EBUSY;
7748
7749 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
7750 if (!bp->cnic_kwq)
7751 return -ENOMEM;
7752
7753 bp->cnic_kwq_cons = bp->cnic_kwq;
7754 bp->cnic_kwq_prod = bp->cnic_kwq;
7755 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
7756
7757 bp->cnic_spq_pending = 0;
7758 bp->cnic_kwq_pending = 0;
7759
7760 bp->cnic_data = data;
7761
7762 cp->num_irq = 0;
7763 cp->drv_state = CNIC_DRV_STATE_REGD;
7764
7765 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
7766
7767 bnx2x_setup_cnic_irq_info(bp);
7768 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
7769 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
7770 rcu_assign_pointer(bp->cnic_ops, ops);
7771
7772 return 0;
7773}
7774
7775static int bnx2x_unregister_cnic(struct net_device *dev)
7776{
7777 struct bnx2x *bp = netdev_priv(dev);
7778 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7779
7780 mutex_lock(&bp->cnic_mutex);
7781 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
7782 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
7783 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
7784 }
7785 cp->drv_state = 0;
7786 rcu_assign_pointer(bp->cnic_ops, NULL);
7787 mutex_unlock(&bp->cnic_mutex);
7788 synchronize_rcu();
7789 kfree(bp->cnic_kwq);
7790 bp->cnic_kwq = NULL;
7791
7792 return 0;
7793}
7794
7795struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
7796{
7797 struct bnx2x *bp = netdev_priv(dev);
7798 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
7799
7800 cp->drv_owner = THIS_MODULE;
7801 cp->chip_id = CHIP_ID(bp);
7802 cp->pdev = bp->pdev;
7803 cp->io_base = bp->regview;
7804 cp->io_base2 = bp->doorbells;
7805 cp->max_kwqe_pending = 8;
7806 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
7807 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
7808 cp->ctx_tbl_len = CNIC_ILT_LINES;
7809 cp->starting_cid = BCM_CNIC_CID_START;
7810 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
7811 cp->drv_ctl = bnx2x_drv_ctl;
7812 cp->drv_register_cnic = bnx2x_register_cnic;
7813 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
7814
7815 return cp;
7816}
7817EXPORT_SYMBOL(bnx2x_cnic_probe);
7818
7819#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07007820